1*f2055e14SPeter Ujfalusi /* SPDX-License-Identifier: GPL-2.0 */
2*f2055e14SPeter Ujfalusi /*
3*f2055e14SPeter Ujfalusi * OMAP Multi-Channel Buffered Serial Port
4*f2055e14SPeter Ujfalusi *
5*f2055e14SPeter Ujfalusi * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
6*f2055e14SPeter Ujfalusi * Peter Ujfalusi <peter.ujfalusi@ti.com>
7*f2055e14SPeter Ujfalusi */
8*f2055e14SPeter Ujfalusi
9*f2055e14SPeter Ujfalusi #ifndef __OMAP_MCBSP_PRIV_H__
10*f2055e14SPeter Ujfalusi #define __OMAP_MCBSP_PRIV_H__
11*f2055e14SPeter Ujfalusi
12*f2055e14SPeter Ujfalusi #include <linux/platform_data/asoc-ti-mcbsp.h>
13*f2055e14SPeter Ujfalusi
14*f2055e14SPeter Ujfalusi #ifdef CONFIG_ARCH_OMAP1
15*f2055e14SPeter Ujfalusi #define mcbsp_omap1() 1
16*f2055e14SPeter Ujfalusi #else
17*f2055e14SPeter Ujfalusi #define mcbsp_omap1() 0
18*f2055e14SPeter Ujfalusi #endif
19*f2055e14SPeter Ujfalusi
20*f2055e14SPeter Ujfalusi /* McBSP register numbers. Register address offset = num * reg_step */
21*f2055e14SPeter Ujfalusi enum {
22*f2055e14SPeter Ujfalusi /* Common registers */
23*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SPCR2 = 4,
24*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SPCR1,
25*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCR2,
26*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCR1,
27*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCR2,
28*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCR1,
29*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SRGR2,
30*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SRGR1,
31*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_MCR2,
32*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_MCR1,
33*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERA,
34*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERB,
35*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERA,
36*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERB,
37*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_PCR0,
38*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERC,
39*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERD,
40*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERC,
41*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERD,
42*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERE,
43*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERF,
44*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERE,
45*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERF,
46*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERG,
47*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCERH,
48*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERG,
49*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCERH,
50*f2055e14SPeter Ujfalusi
51*f2055e14SPeter Ujfalusi /* OMAP1-OMAP2420 registers */
52*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DRR2 = 0,
53*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DRR1,
54*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DXR2,
55*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DXR1,
56*f2055e14SPeter Ujfalusi
57*f2055e14SPeter Ujfalusi /* OMAP2430 and onwards */
58*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DRR = 0,
59*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_DXR = 2,
60*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SYSCON = 35,
61*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_THRSH2,
62*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_THRSH1,
63*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_IRQST = 40,
64*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_IRQEN,
65*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_WAKEUPEN,
66*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XCCR,
67*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RCCR,
68*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_XBUFFSTAT,
69*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_RBUFFSTAT,
70*f2055e14SPeter Ujfalusi OMAP_MCBSP_REG_SSELCR,
71*f2055e14SPeter Ujfalusi };
72*f2055e14SPeter Ujfalusi
73*f2055e14SPeter Ujfalusi /************************** McBSP SPCR1 bit definitions ***********************/
74*f2055e14SPeter Ujfalusi #define RRST BIT(0)
75*f2055e14SPeter Ujfalusi #define RRDY BIT(1)
76*f2055e14SPeter Ujfalusi #define RFULL BIT(2)
77*f2055e14SPeter Ujfalusi #define RSYNC_ERR BIT(3)
78*f2055e14SPeter Ujfalusi #define RINTM(value) (((value) & 0x3) << 4) /* bits 4:5 */
79*f2055e14SPeter Ujfalusi #define ABIS BIT(6)
80*f2055e14SPeter Ujfalusi #define DXENA BIT(7)
81*f2055e14SPeter Ujfalusi #define CLKSTP(value) (((value) & 0x3) << 11) /* bits 11:12 */
82*f2055e14SPeter Ujfalusi #define RJUST(value) (((value) & 0x3) << 13) /* bits 13:14 */
83*f2055e14SPeter Ujfalusi #define ALB BIT(15)
84*f2055e14SPeter Ujfalusi #define DLB BIT(15)
85*f2055e14SPeter Ujfalusi
86*f2055e14SPeter Ujfalusi /************************** McBSP SPCR2 bit definitions ***********************/
87*f2055e14SPeter Ujfalusi #define XRST BIT(0)
88*f2055e14SPeter Ujfalusi #define XRDY BIT(1)
89*f2055e14SPeter Ujfalusi #define XEMPTY BIT(2)
90*f2055e14SPeter Ujfalusi #define XSYNC_ERR BIT(3)
91*f2055e14SPeter Ujfalusi #define XINTM(value) (((value) & 0x3) << 4) /* bits 4:5 */
92*f2055e14SPeter Ujfalusi #define GRST BIT(6)
93*f2055e14SPeter Ujfalusi #define FRST BIT(7)
94*f2055e14SPeter Ujfalusi #define SOFT BIT(8)
95*f2055e14SPeter Ujfalusi #define FREE BIT(9)
96*f2055e14SPeter Ujfalusi
97*f2055e14SPeter Ujfalusi /************************** McBSP PCR bit definitions *************************/
98*f2055e14SPeter Ujfalusi #define CLKRP BIT(0)
99*f2055e14SPeter Ujfalusi #define CLKXP BIT(1)
100*f2055e14SPeter Ujfalusi #define FSRP BIT(2)
101*f2055e14SPeter Ujfalusi #define FSXP BIT(3)
102*f2055e14SPeter Ujfalusi #define DR_STAT BIT(4)
103*f2055e14SPeter Ujfalusi #define DX_STAT BIT(5)
104*f2055e14SPeter Ujfalusi #define CLKS_STAT BIT(6)
105*f2055e14SPeter Ujfalusi #define SCLKME BIT(7)
106*f2055e14SPeter Ujfalusi #define CLKRM BIT(8)
107*f2055e14SPeter Ujfalusi #define CLKXM BIT(9)
108*f2055e14SPeter Ujfalusi #define FSRM BIT(10)
109*f2055e14SPeter Ujfalusi #define FSXM BIT(11)
110*f2055e14SPeter Ujfalusi #define RIOEN BIT(12)
111*f2055e14SPeter Ujfalusi #define XIOEN BIT(13)
112*f2055e14SPeter Ujfalusi #define IDLE_EN BIT(14)
113*f2055e14SPeter Ujfalusi
114*f2055e14SPeter Ujfalusi /************************** McBSP RCR1 bit definitions ************************/
115*f2055e14SPeter Ujfalusi #define RWDLEN1(value) (((value) & 0x7) << 5) /* Bits 5:7 */
116*f2055e14SPeter Ujfalusi #define RFRLEN1(value) (((value) & 0x7f) << 8) /* Bits 8:14 */
117*f2055e14SPeter Ujfalusi
118*f2055e14SPeter Ujfalusi /************************** McBSP XCR1 bit definitions ************************/
119*f2055e14SPeter Ujfalusi #define XWDLEN1(value) (((value) & 0x7) << 5) /* Bits 5:7 */
120*f2055e14SPeter Ujfalusi #define XFRLEN1(value) (((value) & 0x7f) << 8) /* Bits 8:14 */
121*f2055e14SPeter Ujfalusi
122*f2055e14SPeter Ujfalusi /*************************** McBSP RCR2 bit definitions ***********************/
123*f2055e14SPeter Ujfalusi #define RDATDLY(value) ((value) & 0x3) /* Bits 0:1 */
124*f2055e14SPeter Ujfalusi #define RFIG BIT(2)
125*f2055e14SPeter Ujfalusi #define RCOMPAND(value) (((value) & 0x3) << 3) /* Bits 3:4 */
126*f2055e14SPeter Ujfalusi #define RWDLEN2(value) (((value) & 0x7) << 5) /* Bits 5:7 */
127*f2055e14SPeter Ujfalusi #define RFRLEN2(value) (((value) & 0x7f) << 8) /* Bits 8:14 */
128*f2055e14SPeter Ujfalusi #define RPHASE BIT(15)
129*f2055e14SPeter Ujfalusi
130*f2055e14SPeter Ujfalusi /*************************** McBSP XCR2 bit definitions ***********************/
131*f2055e14SPeter Ujfalusi #define XDATDLY(value) ((value) & 0x3) /* Bits 0:1 */
132*f2055e14SPeter Ujfalusi #define XFIG BIT(2)
133*f2055e14SPeter Ujfalusi #define XCOMPAND(value) (((value) & 0x3) << 3) /* Bits 3:4 */
134*f2055e14SPeter Ujfalusi #define XWDLEN2(value) (((value) & 0x7) << 5) /* Bits 5:7 */
135*f2055e14SPeter Ujfalusi #define XFRLEN2(value) (((value) & 0x7f) << 8) /* Bits 8:14 */
136*f2055e14SPeter Ujfalusi #define XPHASE BIT(15)
137*f2055e14SPeter Ujfalusi
138*f2055e14SPeter Ujfalusi /************************* McBSP SRGR1 bit definitions ************************/
139*f2055e14SPeter Ujfalusi #define CLKGDV(value) ((value) & 0x7f) /* Bits 0:7 */
140*f2055e14SPeter Ujfalusi #define FWID(value) (((value) & 0xff) << 8) /* Bits 8:15 */
141*f2055e14SPeter Ujfalusi
142*f2055e14SPeter Ujfalusi /************************* McBSP SRGR2 bit definitions ************************/
143*f2055e14SPeter Ujfalusi #define FPER(value) ((value) & 0x0fff) /* Bits 0:11 */
144*f2055e14SPeter Ujfalusi #define FSGM BIT(12)
145*f2055e14SPeter Ujfalusi #define CLKSM BIT(13)
146*f2055e14SPeter Ujfalusi #define CLKSP BIT(14)
147*f2055e14SPeter Ujfalusi #define GSYNC BIT(15)
148*f2055e14SPeter Ujfalusi
149*f2055e14SPeter Ujfalusi /************************* McBSP MCR1 bit definitions *************************/
150*f2055e14SPeter Ujfalusi #define RMCM BIT(0)
151*f2055e14SPeter Ujfalusi #define RCBLK(value) (((value) & 0x7) << 2) /* Bits 2:4 */
152*f2055e14SPeter Ujfalusi #define RPABLK(value) (((value) & 0x3) << 5) /* Bits 5:6 */
153*f2055e14SPeter Ujfalusi #define RPBBLK(value) (((value) & 0x3) << 7) /* Bits 7:8 */
154*f2055e14SPeter Ujfalusi
155*f2055e14SPeter Ujfalusi /************************* McBSP MCR2 bit definitions *************************/
156*f2055e14SPeter Ujfalusi #define XMCM(value) ((value) & 0x3) /* Bits 0:1 */
157*f2055e14SPeter Ujfalusi #define XCBLK(value) (((value) & 0x7) << 2) /* Bits 2:4 */
158*f2055e14SPeter Ujfalusi #define XPABLK(value) (((value) & 0x3) << 5) /* Bits 5:6 */
159*f2055e14SPeter Ujfalusi #define XPBBLK(value) (((value) & 0x3) << 7) /* Bits 7:8 */
160*f2055e14SPeter Ujfalusi
161*f2055e14SPeter Ujfalusi /*********************** McBSP XCCR bit definitions *************************/
162*f2055e14SPeter Ujfalusi #define XDISABLE BIT(0)
163*f2055e14SPeter Ujfalusi #define XDMAEN BIT(3)
164*f2055e14SPeter Ujfalusi #define DILB BIT(5)
165*f2055e14SPeter Ujfalusi #define XFULL_CYCLE BIT(11)
166*f2055e14SPeter Ujfalusi #define DXENDLY(value) (((value) & 0x3) << 12) /* Bits 12:13 */
167*f2055e14SPeter Ujfalusi #define PPCONNECT BIT(14)
168*f2055e14SPeter Ujfalusi #define EXTCLKGATE BIT(15)
169*f2055e14SPeter Ujfalusi
170*f2055e14SPeter Ujfalusi /********************** McBSP RCCR bit definitions *************************/
171*f2055e14SPeter Ujfalusi #define RDISABLE BIT(0)
172*f2055e14SPeter Ujfalusi #define RDMAEN BIT(3)
173*f2055e14SPeter Ujfalusi #define RFULL_CYCLE BIT(11)
174*f2055e14SPeter Ujfalusi
175*f2055e14SPeter Ujfalusi /********************** McBSP SYSCONFIG bit definitions ********************/
176*f2055e14SPeter Ujfalusi #define SOFTRST BIT(1)
177*f2055e14SPeter Ujfalusi #define ENAWAKEUP BIT(2)
178*f2055e14SPeter Ujfalusi #define SIDLEMODE(value) (((value) & 0x3) << 3)
179*f2055e14SPeter Ujfalusi #define CLOCKACTIVITY(value) (((value) & 0x3) << 8)
180*f2055e14SPeter Ujfalusi
181*f2055e14SPeter Ujfalusi /********************** McBSP DMA operating modes **************************/
182*f2055e14SPeter Ujfalusi #define MCBSP_DMA_MODE_ELEMENT 0
183*f2055e14SPeter Ujfalusi #define MCBSP_DMA_MODE_THRESHOLD 1
184*f2055e14SPeter Ujfalusi
185*f2055e14SPeter Ujfalusi /********************** McBSP WAKEUPEN/IRQST/IRQEN bit definitions *********/
186*f2055e14SPeter Ujfalusi #define RSYNCERREN BIT(0)
187*f2055e14SPeter Ujfalusi #define RFSREN BIT(1)
188*f2055e14SPeter Ujfalusi #define REOFEN BIT(2)
189*f2055e14SPeter Ujfalusi #define RRDYEN BIT(3)
190*f2055e14SPeter Ujfalusi #define RUNDFLEN BIT(4)
191*f2055e14SPeter Ujfalusi #define ROVFLEN BIT(5)
192*f2055e14SPeter Ujfalusi #define XSYNCERREN BIT(7)
193*f2055e14SPeter Ujfalusi #define XFSXEN BIT(8)
194*f2055e14SPeter Ujfalusi #define XEOFEN BIT(9)
195*f2055e14SPeter Ujfalusi #define XRDYEN BIT(10)
196*f2055e14SPeter Ujfalusi #define XUNDFLEN BIT(11)
197*f2055e14SPeter Ujfalusi #define XOVFLEN BIT(12)
198*f2055e14SPeter Ujfalusi #define XEMPTYEOFEN BIT(14)
199*f2055e14SPeter Ujfalusi
200*f2055e14SPeter Ujfalusi /* Clock signal muxing options */
201*f2055e14SPeter Ujfalusi #define CLKR_SRC_CLKR 0 /* CLKR signal is from the CLKR pin */
202*f2055e14SPeter Ujfalusi #define CLKR_SRC_CLKX 1 /* CLKR signal is from the CLKX pin */
203*f2055e14SPeter Ujfalusi #define FSR_SRC_FSR 2 /* FSR signal is from the FSR pin */
204*f2055e14SPeter Ujfalusi #define FSR_SRC_FSX 3 /* FSR signal is from the FSX pin */
205*f2055e14SPeter Ujfalusi
206*f2055e14SPeter Ujfalusi /* McBSP functional clock sources */
207*f2055e14SPeter Ujfalusi #define MCBSP_CLKS_PRCM_SRC 0
208*f2055e14SPeter Ujfalusi #define MCBSP_CLKS_PAD_SRC 1
209*f2055e14SPeter Ujfalusi
210*f2055e14SPeter Ujfalusi /* we don't do multichannel for now */
211*f2055e14SPeter Ujfalusi struct omap_mcbsp_reg_cfg {
212*f2055e14SPeter Ujfalusi u16 spcr2;
213*f2055e14SPeter Ujfalusi u16 spcr1;
214*f2055e14SPeter Ujfalusi u16 rcr2;
215*f2055e14SPeter Ujfalusi u16 rcr1;
216*f2055e14SPeter Ujfalusi u16 xcr2;
217*f2055e14SPeter Ujfalusi u16 xcr1;
218*f2055e14SPeter Ujfalusi u16 srgr2;
219*f2055e14SPeter Ujfalusi u16 srgr1;
220*f2055e14SPeter Ujfalusi u16 mcr2;
221*f2055e14SPeter Ujfalusi u16 mcr1;
222*f2055e14SPeter Ujfalusi u16 pcr0;
223*f2055e14SPeter Ujfalusi u16 rcerc;
224*f2055e14SPeter Ujfalusi u16 rcerd;
225*f2055e14SPeter Ujfalusi u16 xcerc;
226*f2055e14SPeter Ujfalusi u16 xcerd;
227*f2055e14SPeter Ujfalusi u16 rcere;
228*f2055e14SPeter Ujfalusi u16 rcerf;
229*f2055e14SPeter Ujfalusi u16 xcere;
230*f2055e14SPeter Ujfalusi u16 xcerf;
231*f2055e14SPeter Ujfalusi u16 rcerg;
232*f2055e14SPeter Ujfalusi u16 rcerh;
233*f2055e14SPeter Ujfalusi u16 xcerg;
234*f2055e14SPeter Ujfalusi u16 xcerh;
235*f2055e14SPeter Ujfalusi u16 xccr;
236*f2055e14SPeter Ujfalusi u16 rccr;
237*f2055e14SPeter Ujfalusi };
238*f2055e14SPeter Ujfalusi
239*f2055e14SPeter Ujfalusi struct omap_mcbsp_st_data;
240*f2055e14SPeter Ujfalusi
241*f2055e14SPeter Ujfalusi struct omap_mcbsp {
242*f2055e14SPeter Ujfalusi struct device *dev;
243*f2055e14SPeter Ujfalusi struct clk *fclk;
244*f2055e14SPeter Ujfalusi spinlock_t lock;
245*f2055e14SPeter Ujfalusi unsigned long phys_base;
246*f2055e14SPeter Ujfalusi unsigned long phys_dma_base;
247*f2055e14SPeter Ujfalusi void __iomem *io_base;
248*f2055e14SPeter Ujfalusi u8 id;
249*f2055e14SPeter Ujfalusi /*
250*f2055e14SPeter Ujfalusi * Flags indicating is the bus already activated and configured by
251*f2055e14SPeter Ujfalusi * another substream
252*f2055e14SPeter Ujfalusi */
253*f2055e14SPeter Ujfalusi int active;
254*f2055e14SPeter Ujfalusi int configured;
255*f2055e14SPeter Ujfalusi u8 free;
256*f2055e14SPeter Ujfalusi
257*f2055e14SPeter Ujfalusi int irq;
258*f2055e14SPeter Ujfalusi int rx_irq;
259*f2055e14SPeter Ujfalusi int tx_irq;
260*f2055e14SPeter Ujfalusi
261*f2055e14SPeter Ujfalusi /* Protect the field .free, while checking if the mcbsp is in use */
262*f2055e14SPeter Ujfalusi struct omap_mcbsp_platform_data *pdata;
263*f2055e14SPeter Ujfalusi struct omap_mcbsp_st_data *st_data;
264*f2055e14SPeter Ujfalusi struct omap_mcbsp_reg_cfg cfg_regs;
265*f2055e14SPeter Ujfalusi struct snd_dmaengine_dai_dma_data dma_data[2];
266*f2055e14SPeter Ujfalusi unsigned int dma_req[2];
267*f2055e14SPeter Ujfalusi int dma_op_mode;
268*f2055e14SPeter Ujfalusi u16 max_tx_thres;
269*f2055e14SPeter Ujfalusi u16 max_rx_thres;
270*f2055e14SPeter Ujfalusi void *reg_cache;
271*f2055e14SPeter Ujfalusi int reg_cache_size;
272*f2055e14SPeter Ujfalusi
273*f2055e14SPeter Ujfalusi unsigned int fmt;
274*f2055e14SPeter Ujfalusi unsigned int in_freq;
275*f2055e14SPeter Ujfalusi unsigned int latency[2];
276*f2055e14SPeter Ujfalusi int clk_div;
277*f2055e14SPeter Ujfalusi int wlen;
278*f2055e14SPeter Ujfalusi
279*f2055e14SPeter Ujfalusi struct pm_qos_request pm_qos_req;
280*f2055e14SPeter Ujfalusi };
281*f2055e14SPeter Ujfalusi
omap_mcbsp_write(struct omap_mcbsp * mcbsp,u16 reg,u32 val)282*f2055e14SPeter Ujfalusi static inline void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
283*f2055e14SPeter Ujfalusi {
284*f2055e14SPeter Ujfalusi void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
285*f2055e14SPeter Ujfalusi
286*f2055e14SPeter Ujfalusi if (mcbsp->pdata->reg_size == 2) {
287*f2055e14SPeter Ujfalusi ((u16 *)mcbsp->reg_cache)[reg] = (u16)val;
288*f2055e14SPeter Ujfalusi writew_relaxed((u16)val, addr);
289*f2055e14SPeter Ujfalusi } else {
290*f2055e14SPeter Ujfalusi ((u32 *)mcbsp->reg_cache)[reg] = val;
291*f2055e14SPeter Ujfalusi writel_relaxed(val, addr);
292*f2055e14SPeter Ujfalusi }
293*f2055e14SPeter Ujfalusi }
294*f2055e14SPeter Ujfalusi
omap_mcbsp_read(struct omap_mcbsp * mcbsp,u16 reg,bool from_cache)295*f2055e14SPeter Ujfalusi static inline int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg,
296*f2055e14SPeter Ujfalusi bool from_cache)
297*f2055e14SPeter Ujfalusi {
298*f2055e14SPeter Ujfalusi void __iomem *addr = mcbsp->io_base + reg * mcbsp->pdata->reg_step;
299*f2055e14SPeter Ujfalusi
300*f2055e14SPeter Ujfalusi if (mcbsp->pdata->reg_size == 2) {
301*f2055e14SPeter Ujfalusi return !from_cache ? readw_relaxed(addr) :
302*f2055e14SPeter Ujfalusi ((u16 *)mcbsp->reg_cache)[reg];
303*f2055e14SPeter Ujfalusi } else {
304*f2055e14SPeter Ujfalusi return !from_cache ? readl_relaxed(addr) :
305*f2055e14SPeter Ujfalusi ((u32 *)mcbsp->reg_cache)[reg];
306*f2055e14SPeter Ujfalusi }
307*f2055e14SPeter Ujfalusi }
308*f2055e14SPeter Ujfalusi
309*f2055e14SPeter Ujfalusi #define MCBSP_READ(mcbsp, reg) \
310*f2055e14SPeter Ujfalusi omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
311*f2055e14SPeter Ujfalusi #define MCBSP_WRITE(mcbsp, reg, val) \
312*f2055e14SPeter Ujfalusi omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
313*f2055e14SPeter Ujfalusi #define MCBSP_READ_CACHE(mcbsp, reg) \
314*f2055e14SPeter Ujfalusi omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
315*f2055e14SPeter Ujfalusi
316*f2055e14SPeter Ujfalusi
317*f2055e14SPeter Ujfalusi /* Sidetone specific API */
318*f2055e14SPeter Ujfalusi int omap_mcbsp_st_init(struct platform_device *pdev);
319*f2055e14SPeter Ujfalusi int omap_mcbsp_st_start(struct omap_mcbsp *mcbsp);
320*f2055e14SPeter Ujfalusi int omap_mcbsp_st_stop(struct omap_mcbsp *mcbsp);
321*f2055e14SPeter Ujfalusi
322*f2055e14SPeter Ujfalusi #endif /* __OMAP_MCBSP_PRIV_H__ */
323