xref: /openbmc/linux/sound/soc/tegra/tegra30_i2s.h (revision 4fb0384f3dc68da10cf3f134c45efc6ab14f71df)
1*4fb0384fSStephen Warren /*
2*4fb0384fSStephen Warren  * tegra30_i2s.h - Definitions for Tegra30 I2S driver
3*4fb0384fSStephen Warren  *
4*4fb0384fSStephen Warren  * Copyright (c) 2011,2012, NVIDIA CORPORATION.  All rights reserved.
5*4fb0384fSStephen Warren  *
6*4fb0384fSStephen Warren  * This program is free software; you can redistribute it and/or modify it
7*4fb0384fSStephen Warren  * under the terms and conditions of the GNU General Public License,
8*4fb0384fSStephen Warren  * version 2, as published by the Free Software Foundation.
9*4fb0384fSStephen Warren  *
10*4fb0384fSStephen Warren  * This program is distributed in the hope it will be useful, but WITHOUT
11*4fb0384fSStephen Warren  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12*4fb0384fSStephen Warren  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13*4fb0384fSStephen Warren  * more details.
14*4fb0384fSStephen Warren  *
15*4fb0384fSStephen Warren  * You should have received a copy of the GNU General Public License
16*4fb0384fSStephen Warren  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17*4fb0384fSStephen Warren  */
18*4fb0384fSStephen Warren 
19*4fb0384fSStephen Warren #ifndef __TEGRA30_I2S_H__
20*4fb0384fSStephen Warren #define __TEGRA30_I2S_H__
21*4fb0384fSStephen Warren 
22*4fb0384fSStephen Warren #include "tegra_pcm.h"
23*4fb0384fSStephen Warren 
24*4fb0384fSStephen Warren /* Register offsets from TEGRA30_I2S*_BASE */
25*4fb0384fSStephen Warren 
26*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL				0x0
27*4fb0384fSStephen Warren #define TEGRA30_I2S_TIMING				0x4
28*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET				0x08
29*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL				0x0c
30*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL				0x10
31*4fb0384fSStephen Warren #define TEGRA30_I2S_CIF_RX_CTRL				0x14
32*4fb0384fSStephen Warren #define TEGRA30_I2S_CIF_TX_CTRL				0x18
33*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOWCTL				0x1c
34*4fb0384fSStephen Warren #define TEGRA30_I2S_TX_STEP				0x20
35*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS				0x24
36*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_TOTAL				0x28
37*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_OVER				0x2c
38*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_UNDER				0x30
39*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_0				0x34
40*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_1				0x38
41*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_2				0x3c
42*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_3				0x40
43*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_4				0x44
44*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_1_4_5				0x48
45*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_2_4_0				0x4c
46*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_2_4_1				0x50
47*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_2_4_2				0x54
48*4fb0384fSStephen Warren 
49*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_CTRL */
50*4fb0384fSStephen Warren 
51*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_XFER_EN_TX			(1 << 31)
52*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_XFER_EN_RX			(1 << 30)
53*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_CG_EN				(1 << 29)
54*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_SOFT_RESET			(1 << 28)
55*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_TX_FLOWCTL_EN			(1 << 27)
56*4fb0384fSStephen Warren 
57*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_OBS_SEL_SHIFT			24
58*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_OBS_SEL_MASK			(7 << TEGRA30_I2S_CTRL_OBS_SEL_SHIFT)
59*4fb0384fSStephen Warren 
60*4fb0384fSStephen Warren #define TEGRA30_I2S_FRAME_FORMAT_LRCK			0
61*4fb0384fSStephen Warren #define TEGRA30_I2S_FRAME_FORMAT_FSYNC			1
62*4fb0384fSStephen Warren 
63*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT		12
64*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_FRAME_FORMAT_MASK		(7                              << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
65*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_FRAME_FORMAT_LRCK		(TEGRA30_I2S_FRAME_FORMAT_LRCK  << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
66*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_FRAME_FORMAT_FSYNC		(TEGRA30_I2S_FRAME_FORMAT_FSYNC << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
67*4fb0384fSStephen Warren 
68*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_MASTER_ENABLE			(1 << 10)
69*4fb0384fSStephen Warren 
70*4fb0384fSStephen Warren #define TEGRA30_I2S_LRCK_LEFT_LOW			0
71*4fb0384fSStephen Warren #define TEGRA30_I2S_LRCK_RIGHT_LOW			1
72*4fb0384fSStephen Warren 
73*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_LRCK_SHIFT			9
74*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_LRCK_MASK			(1                          << TEGRA30_I2S_CTRL_LRCK_SHIFT)
75*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_LRCK_L_LOW			(TEGRA30_I2S_LRCK_LEFT_LOW  << TEGRA30_I2S_CTRL_LRCK_SHIFT)
76*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_LRCK_R_LOW			(TEGRA30_I2S_LRCK_RIGHT_LOW << TEGRA30_I2S_CTRL_LRCK_SHIFT)
77*4fb0384fSStephen Warren 
78*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_LPBK_ENABLE			(1 << 8)
79*4fb0384fSStephen Warren 
80*4fb0384fSStephen Warren #define TEGRA30_I2S_BIT_CODE_LINEAR			0
81*4fb0384fSStephen Warren #define TEGRA30_I2S_BIT_CODE_ULAW			1
82*4fb0384fSStephen Warren #define TEGRA30_I2S_BIT_CODE_ALAW			2
83*4fb0384fSStephen Warren 
84*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_CODE_SHIFT			4
85*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_CODE_MASK			(3                           << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
86*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_CODE_LINEAR		(TEGRA30_I2S_BIT_CODE_LINEAR << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
87*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_CODE_ULAW			(TEGRA30_I2S_BIT_CODE_ULAW   << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
88*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_CODE_ALAW			(TEGRA30_I2S_BIT_CODE_ALAW   << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
89*4fb0384fSStephen Warren 
90*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_8				1
91*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_12				2
92*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_16				3
93*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_20				4
94*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_24				5
95*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_28				6
96*4fb0384fSStephen Warren #define TEGRA30_I2S_BITS_32				7
97*4fb0384fSStephen Warren 
98*4fb0384fSStephen Warren /* Sample container size; see {RX,TX}_MASK field in CH_CTRL below */
99*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT			0
100*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_MASK			(7                   << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
101*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_8			(TEGRA30_I2S_BITS_8  << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
102*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_12			(TEGRA30_I2S_BITS_12 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
103*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_16			(TEGRA30_I2S_BITS_16 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
104*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_20			(TEGRA30_I2S_BITS_20 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
105*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_24			(TEGRA30_I2S_BITS_24 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
106*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_28			(TEGRA30_I2S_BITS_28 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
107*4fb0384fSStephen Warren #define TEGRA30_I2S_CTRL_BIT_SIZE_32			(TEGRA30_I2S_BITS_32 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
108*4fb0384fSStephen Warren 
109*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_TIMING */
110*4fb0384fSStephen Warren 
111*4fb0384fSStephen Warren #define TEGRA30_I2S_TIMING_NON_SYM_ENABLE		(1 << 12)
112*4fb0384fSStephen Warren #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT	0
113*4fb0384fSStephen Warren #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US	0x7fff
114*4fb0384fSStephen Warren #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK	(TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US << TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT)
115*4fb0384fSStephen Warren 
116*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_OFFSET */
117*4fb0384fSStephen Warren 
118*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_SHIFT		16
119*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK_US	0x7ff
120*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK		(TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK_US << TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_SHIFT)
121*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_SHIFT		0
122*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK_US	0x7ff
123*4fb0384fSStephen Warren #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK		(TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK_US << TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_SHIFT)
124*4fb0384fSStephen Warren 
125*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_CH_CTRL */
126*4fb0384fSStephen Warren 
127*4fb0384fSStephen Warren /* (FSYNC width - 1) in bit clocks */
128*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_SHIFT		24
129*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK_US		0xff
130*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK		(TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK_US << TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_SHIFT)
131*4fb0384fSStephen Warren 
132*4fb0384fSStephen Warren #define TEGRA30_I2S_HIGHZ_NO				0
133*4fb0384fSStephen Warren #define TEGRA30_I2S_HIGHZ_YES				1
134*4fb0384fSStephen Warren #define TEGRA30_I2S_HIGHZ_ON_HALF_BIT_CLK		2
135*4fb0384fSStephen Warren 
136*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT		12
137*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_MASK		(3                                 << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
138*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_NO		(TEGRA30_I2S_HIGHZ_NO              << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
139*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_YES		(TEGRA30_I2S_HIGHZ_YES             << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
140*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_ON_HALF_BIT_CLK	(TEGRA30_I2S_HIGHZ_ON_HALF_BIT_CLK << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
141*4fb0384fSStephen Warren 
142*4fb0384fSStephen Warren #define TEGRA30_I2S_MSB_FIRST				0
143*4fb0384fSStephen Warren #define TEGRA30_I2S_LSB_FIRST				1
144*4fb0384fSStephen Warren 
145*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT		10
146*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_MASK		(1                     << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
147*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_MSB_FIRST	(TEGRA30_I2S_MSB_FIRST << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
148*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_LSB_FIRST	(TEGRA30_I2S_LSB_FIRST << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
149*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT		9
150*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_MASK		(1                     << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
151*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_MSB_FIRST	(TEGRA30_I2S_MSB_FIRST << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
152*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_LSB_FIRST	(TEGRA30_I2S_LSB_FIRST << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
153*4fb0384fSStephen Warren 
154*4fb0384fSStephen Warren #define TEGRA30_I2S_POS_EDGE				0
155*4fb0384fSStephen Warren #define TEGRA30_I2S_NEG_EDGE				1
156*4fb0384fSStephen Warren 
157*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT		8
158*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_MASK		(1                    << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
159*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_POS_EDGE		(TEGRA30_I2S_POS_EDGE << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
160*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_NEG_EDGE		(TEGRA30_I2S_NEG_EDGE << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
161*4fb0384fSStephen Warren 
162*4fb0384fSStephen Warren /* Sample size is # bits from BIT_SIZE minus this field */
163*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_SHIFT		4
164*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK_US	7
165*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK		(TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK_US << TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_SHIFT)
166*4fb0384fSStephen Warren 
167*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_SHIFT		0
168*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK_US	7
169*4fb0384fSStephen Warren #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK		(TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK_US << TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_SHIFT)
170*4fb0384fSStephen Warren 
171*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_SLOT_CTRL */
172*4fb0384fSStephen Warren 
173*4fb0384fSStephen Warren /* Number of slots in frame, minus 1 */
174*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_SHIFT		16
175*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_MASK_US	7
176*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_MASK		(TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOT_MASK_US << TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOT_SHIFT)
177*4fb0384fSStephen Warren 
178*4fb0384fSStephen Warren /* TDM mode slot enable bitmask */
179*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_SHIFT	8
180*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_MASK	(0xff << TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_SHIFT)
181*4fb0384fSStephen Warren 
182*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_SHIFT	0
183*4fb0384fSStephen Warren #define TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_MASK	(0xff << TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_SHIFT)
184*4fb0384fSStephen Warren 
185*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_CIF_RX_CTRL */
186*4fb0384fSStephen Warren /* Uses field from TEGRA30_AUDIOCIF_CTRL_* in tegra30_ahub.h */
187*4fb0384fSStephen Warren 
188*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_CIF_TX_CTRL */
189*4fb0384fSStephen Warren /* Uses field from TEGRA30_AUDIOCIF_CTRL_* in tegra30_ahub.h */
190*4fb0384fSStephen Warren 
191*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_FLOWCTL */
192*4fb0384fSStephen Warren 
193*4fb0384fSStephen Warren #define TEGRA30_I2S_FILTER_LINEAR			0
194*4fb0384fSStephen Warren #define TEGRA30_I2S_FILTER_QUAD				1
195*4fb0384fSStephen Warren 
196*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOWCTL_FILTER_SHIFT		31
197*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOWCTL_FILTER_MASK			(1                         << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
198*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOWCTL_FILTER_LINEAR		(TEGRA30_I2S_FILTER_LINEAR << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
199*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOWCTL_FILTER_QUAD			(TEGRA30_I2S_FILTER_QUAD   << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
200*4fb0384fSStephen Warren 
201*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_TX_STEP */
202*4fb0384fSStephen Warren 
203*4fb0384fSStephen Warren #define TEGRA30_I2S_TX_STEP_SHIFT			0
204*4fb0384fSStephen Warren #define TEGRA30_I2S_TX_STEP_MASK_US			0xffff
205*4fb0384fSStephen Warren #define TEGRA30_I2S_TX_STEP_MASK			(TEGRA30_I2S_TX_STEP_MASK_US << TEGRA30_I2S_TX_STEP_SHIFT)
206*4fb0384fSStephen Warren 
207*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_FLOW_STATUS */
208*4fb0384fSStephen Warren 
209*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_UNDERFLOW		(1 << 31)
210*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_OVERFLOW		(1 << 30)
211*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_MONITOR_INT_EN		(1 << 4)
212*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_COUNTER_CLR		(1 << 3)
213*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_MONITOR_CLR		(1 << 2)
214*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_COUNTER_EN		(1 << 1)
215*4fb0384fSStephen Warren #define TEGRA30_I2S_FLOW_STATUS_MONITOR_EN		(1 << 0)
216*4fb0384fSStephen Warren 
217*4fb0384fSStephen Warren /*
218*4fb0384fSStephen Warren  * There are no fields in TEGRA30_I2S_FLOW_TOTAL, TEGRA30_I2S_FLOW_OVER,
219*4fb0384fSStephen Warren  * TEGRA30_I2S_FLOW_UNDER; they are counters taking the whole register.
220*4fb0384fSStephen Warren  */
221*4fb0384fSStephen Warren 
222*4fb0384fSStephen Warren /* Fields in TEGRA30_I2S_LCOEF_* */
223*4fb0384fSStephen Warren 
224*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_COEF_SHIFT			0
225*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_COEF_MASK_US			0xffff
226*4fb0384fSStephen Warren #define TEGRA30_I2S_LCOEF_COEF_MASK			(TEGRA30_I2S_LCOEF_COEF_MASK_US << TEGRA30_I2S_LCOEF_COEF_SHIFT)
227*4fb0384fSStephen Warren 
228*4fb0384fSStephen Warren struct tegra30_i2s {
229*4fb0384fSStephen Warren 	struct snd_soc_dai_driver dai;
230*4fb0384fSStephen Warren 	int cif_id;
231*4fb0384fSStephen Warren 	struct clk *clk_i2s;
232*4fb0384fSStephen Warren 	enum tegra30_ahub_txcif capture_i2s_cif;
233*4fb0384fSStephen Warren 	enum tegra30_ahub_rxcif capture_fifo_cif;
234*4fb0384fSStephen Warren 	struct tegra_pcm_dma_params capture_dma_data;
235*4fb0384fSStephen Warren 	enum tegra30_ahub_rxcif playback_i2s_cif;
236*4fb0384fSStephen Warren 	enum tegra30_ahub_txcif playback_fifo_cif;
237*4fb0384fSStephen Warren 	struct tegra_pcm_dma_params playback_dma_data;
238*4fb0384fSStephen Warren 	struct regmap *regmap;
239*4fb0384fSStephen Warren 	u32 reg_ctrl;
240*4fb0384fSStephen Warren };
241*4fb0384fSStephen Warren 
242*4fb0384fSStephen Warren #endif
243