18c8ff982SSameer Pujar // SPDX-License-Identifier: GPL-2.0-only
28c8ff982SSameer Pujar //
38c8ff982SSameer Pujar // tegra210_dmic.c - Tegra210 DMIC driver
48c8ff982SSameer Pujar //
58c8ff982SSameer Pujar // Copyright (c) 2020 NVIDIA CORPORATION. All rights reserved.
68c8ff982SSameer Pujar
78c8ff982SSameer Pujar #include <linux/clk.h>
88c8ff982SSameer Pujar #include <linux/device.h>
9f9ec176cSSameer Pujar #include <linux/math64.h>
108c8ff982SSameer Pujar #include <linux/module.h>
118c8ff982SSameer Pujar #include <linux/of_device.h>
128c8ff982SSameer Pujar #include <linux/platform_device.h>
138c8ff982SSameer Pujar #include <linux/pm_runtime.h>
148c8ff982SSameer Pujar #include <linux/regmap.h>
158c8ff982SSameer Pujar #include <sound/core.h>
168c8ff982SSameer Pujar #include <sound/pcm_params.h>
178c8ff982SSameer Pujar #include <sound/soc.h>
188c8ff982SSameer Pujar #include "tegra210_dmic.h"
198c8ff982SSameer Pujar #include "tegra_cif.h"
208c8ff982SSameer Pujar
218c8ff982SSameer Pujar static const struct reg_default tegra210_dmic_reg_defaults[] = {
228c8ff982SSameer Pujar { TEGRA210_DMIC_TX_INT_MASK, 0x00000001 },
238c8ff982SSameer Pujar { TEGRA210_DMIC_TX_CIF_CTRL, 0x00007700 },
248c8ff982SSameer Pujar { TEGRA210_DMIC_CG, 0x1 },
258c8ff982SSameer Pujar { TEGRA210_DMIC_CTRL, 0x00000301 },
268c8ff982SSameer Pujar /* Below enables all filters - DCR, LP and SC */
278c8ff982SSameer Pujar { TEGRA210_DMIC_DBG_CTRL, 0xe },
288c8ff982SSameer Pujar /* Below as per latest POR value */
298c8ff982SSameer Pujar { TEGRA210_DMIC_DCR_BIQUAD_0_COEF_4, 0x0 },
308c8ff982SSameer Pujar /* LP filter is configured for pass through and used to apply gain */
318c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_0_COEF_0, 0x00800000 },
328c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_0_COEF_1, 0x0 },
338c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_0_COEF_2, 0x0 },
348c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_0_COEF_3, 0x0 },
358c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_0_COEF_4, 0x0 },
368c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_1_COEF_0, 0x00800000 },
378c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_1_COEF_1, 0x0 },
388c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_1_COEF_2, 0x0 },
398c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_1_COEF_3, 0x0 },
408c8ff982SSameer Pujar { TEGRA210_DMIC_LP_BIQUAD_1_COEF_4, 0x0 },
418c8ff982SSameer Pujar };
428c8ff982SSameer Pujar
tegra210_dmic_runtime_suspend(struct device * dev)437543f16aSTakashi Iwai static int __maybe_unused tegra210_dmic_runtime_suspend(struct device *dev)
448c8ff982SSameer Pujar {
458c8ff982SSameer Pujar struct tegra210_dmic *dmic = dev_get_drvdata(dev);
468c8ff982SSameer Pujar
478c8ff982SSameer Pujar regcache_cache_only(dmic->regmap, true);
488c8ff982SSameer Pujar regcache_mark_dirty(dmic->regmap);
498c8ff982SSameer Pujar
508c8ff982SSameer Pujar clk_disable_unprepare(dmic->clk_dmic);
518c8ff982SSameer Pujar
528c8ff982SSameer Pujar return 0;
538c8ff982SSameer Pujar }
548c8ff982SSameer Pujar
tegra210_dmic_runtime_resume(struct device * dev)557543f16aSTakashi Iwai static int __maybe_unused tegra210_dmic_runtime_resume(struct device *dev)
568c8ff982SSameer Pujar {
578c8ff982SSameer Pujar struct tegra210_dmic *dmic = dev_get_drvdata(dev);
588c8ff982SSameer Pujar int err;
598c8ff982SSameer Pujar
608c8ff982SSameer Pujar err = clk_prepare_enable(dmic->clk_dmic);
618c8ff982SSameer Pujar if (err) {
628c8ff982SSameer Pujar dev_err(dev, "failed to enable DMIC clock, err: %d\n", err);
638c8ff982SSameer Pujar return err;
648c8ff982SSameer Pujar }
658c8ff982SSameer Pujar
668c8ff982SSameer Pujar regcache_cache_only(dmic->regmap, false);
678c8ff982SSameer Pujar regcache_sync(dmic->regmap);
688c8ff982SSameer Pujar
698c8ff982SSameer Pujar return 0;
708c8ff982SSameer Pujar }
718c8ff982SSameer Pujar
tegra210_dmic_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)728c8ff982SSameer Pujar static int tegra210_dmic_hw_params(struct snd_pcm_substream *substream,
738c8ff982SSameer Pujar struct snd_pcm_hw_params *params,
748c8ff982SSameer Pujar struct snd_soc_dai *dai)
758c8ff982SSameer Pujar {
768c8ff982SSameer Pujar struct tegra210_dmic *dmic = snd_soc_dai_get_drvdata(dai);
778c8ff982SSameer Pujar unsigned int srate, clk_rate, channels;
788c8ff982SSameer Pujar struct tegra_cif_conf cif_conf;
798c8ff982SSameer Pujar unsigned long long gain_q23 = DEFAULT_GAIN_Q23;
808c8ff982SSameer Pujar int err;
818c8ff982SSameer Pujar
828c8ff982SSameer Pujar memset(&cif_conf, 0, sizeof(struct tegra_cif_conf));
838c8ff982SSameer Pujar
848c8ff982SSameer Pujar channels = params_channels(params);
858c8ff982SSameer Pujar
868c8ff982SSameer Pujar cif_conf.audio_ch = channels;
878c8ff982SSameer Pujar
888c8ff982SSameer Pujar switch (dmic->ch_select) {
898c8ff982SSameer Pujar case DMIC_CH_SELECT_LEFT:
908c8ff982SSameer Pujar case DMIC_CH_SELECT_RIGHT:
918c8ff982SSameer Pujar cif_conf.client_ch = 1;
928c8ff982SSameer Pujar break;
938c8ff982SSameer Pujar case DMIC_CH_SELECT_STEREO:
948c8ff982SSameer Pujar cif_conf.client_ch = 2;
958c8ff982SSameer Pujar break;
968c8ff982SSameer Pujar default:
978c8ff982SSameer Pujar dev_err(dai->dev, "invalid DMIC client channels\n");
988c8ff982SSameer Pujar return -EINVAL;
998c8ff982SSameer Pujar }
1008c8ff982SSameer Pujar
1018c8ff982SSameer Pujar srate = params_rate(params);
1028c8ff982SSameer Pujar
1038c8ff982SSameer Pujar /*
1048c8ff982SSameer Pujar * DMIC clock rate is a multiple of 'Over Sampling Ratio' and
1058c8ff982SSameer Pujar * 'Sample Rate'. The supported OSR values are 64, 128 and 256.
1068c8ff982SSameer Pujar */
1078c8ff982SSameer Pujar clk_rate = (DMIC_OSR_FACTOR << dmic->osr_val) * srate;
1088c8ff982SSameer Pujar
1098c8ff982SSameer Pujar err = clk_set_rate(dmic->clk_dmic, clk_rate);
1108c8ff982SSameer Pujar if (err) {
1118c8ff982SSameer Pujar dev_err(dai->dev, "can't set DMIC clock rate %u, err: %d\n",
1128c8ff982SSameer Pujar clk_rate, err);
1138c8ff982SSameer Pujar return err;
1148c8ff982SSameer Pujar }
1158c8ff982SSameer Pujar
1168c8ff982SSameer Pujar regmap_update_bits(dmic->regmap,
1178c8ff982SSameer Pujar /* Reg */
1188c8ff982SSameer Pujar TEGRA210_DMIC_CTRL,
1198c8ff982SSameer Pujar /* Mask */
1208c8ff982SSameer Pujar TEGRA210_DMIC_CTRL_LRSEL_POLARITY_MASK |
1218c8ff982SSameer Pujar TEGRA210_DMIC_CTRL_OSR_MASK |
1228c8ff982SSameer Pujar TEGRA210_DMIC_CTRL_CHANNEL_SELECT_MASK,
1238c8ff982SSameer Pujar /* Value */
1248c8ff982SSameer Pujar (dmic->lrsel << LRSEL_POL_SHIFT) |
1258c8ff982SSameer Pujar (dmic->osr_val << OSR_SHIFT) |
1268c8ff982SSameer Pujar ((dmic->ch_select + 1) << CH_SEL_SHIFT));
1278c8ff982SSameer Pujar
1288c8ff982SSameer Pujar /*
1298c8ff982SSameer Pujar * Use LP filter gain register to apply boost.
1308c8ff982SSameer Pujar * Boost Gain Volume control has 100x factor.
1318c8ff982SSameer Pujar */
1328c8ff982SSameer Pujar if (dmic->boost_gain)
133f9ec176cSSameer Pujar gain_q23 = div_u64(gain_q23 * dmic->boost_gain, 100);
1348c8ff982SSameer Pujar
1358c8ff982SSameer Pujar regmap_write(dmic->regmap, TEGRA210_DMIC_LP_FILTER_GAIN,
1368c8ff982SSameer Pujar (unsigned int)gain_q23);
1378c8ff982SSameer Pujar
1388c8ff982SSameer Pujar switch (params_format(params)) {
1398c8ff982SSameer Pujar case SNDRV_PCM_FORMAT_S16_LE:
1408c8ff982SSameer Pujar cif_conf.audio_bits = TEGRA_ACIF_BITS_16;
1418c8ff982SSameer Pujar break;
1428c8ff982SSameer Pujar case SNDRV_PCM_FORMAT_S32_LE:
1438c8ff982SSameer Pujar cif_conf.audio_bits = TEGRA_ACIF_BITS_32;
1448c8ff982SSameer Pujar break;
1458c8ff982SSameer Pujar default:
1468c8ff982SSameer Pujar dev_err(dai->dev, "unsupported format!\n");
1478c8ff982SSameer Pujar return -EOPNOTSUPP;
1488c8ff982SSameer Pujar }
1498c8ff982SSameer Pujar
1508c8ff982SSameer Pujar cif_conf.client_bits = TEGRA_ACIF_BITS_24;
1518c8ff982SSameer Pujar cif_conf.mono_conv = dmic->mono_to_stereo;
1528c8ff982SSameer Pujar cif_conf.stereo_conv = dmic->stereo_to_mono;
1538c8ff982SSameer Pujar
1548c8ff982SSameer Pujar tegra_set_cif(dmic->regmap, TEGRA210_DMIC_TX_CIF_CTRL, &cif_conf);
1558c8ff982SSameer Pujar
1568c8ff982SSameer Pujar return 0;
1578c8ff982SSameer Pujar }
1588c8ff982SSameer Pujar
tegra210_dmic_get_boost_gain(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)159a347dfa1SSameer Pujar static int tegra210_dmic_get_boost_gain(struct snd_kcontrol *kcontrol,
1608c8ff982SSameer Pujar struct snd_ctl_elem_value *ucontrol)
1618c8ff982SSameer Pujar {
1628c8ff982SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
1638c8ff982SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
1648c8ff982SSameer Pujar
1658c8ff982SSameer Pujar ucontrol->value.integer.value[0] = dmic->boost_gain;
166a347dfa1SSameer Pujar
167a347dfa1SSameer Pujar return 0;
168a347dfa1SSameer Pujar }
169a347dfa1SSameer Pujar
tegra210_dmic_put_boost_gain(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)170a347dfa1SSameer Pujar static int tegra210_dmic_put_boost_gain(struct snd_kcontrol *kcontrol,
171a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
172a347dfa1SSameer Pujar {
173a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
174a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
175a347dfa1SSameer Pujar int value = ucontrol->value.integer.value[0];
176a347dfa1SSameer Pujar
177a347dfa1SSameer Pujar if (value == dmic->boost_gain)
178a347dfa1SSameer Pujar return 0;
179a347dfa1SSameer Pujar
180a347dfa1SSameer Pujar dmic->boost_gain = value;
181a347dfa1SSameer Pujar
182a347dfa1SSameer Pujar return 1;
183a347dfa1SSameer Pujar }
184a347dfa1SSameer Pujar
tegra210_dmic_get_ch_select(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)185a347dfa1SSameer Pujar static int tegra210_dmic_get_ch_select(struct snd_kcontrol *kcontrol,
186a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
187a347dfa1SSameer Pujar {
188a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
189a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
190a347dfa1SSameer Pujar
191559d2345SSameer Pujar ucontrol->value.enumerated.item[0] = dmic->ch_select;
192a347dfa1SSameer Pujar
193a347dfa1SSameer Pujar return 0;
194a347dfa1SSameer Pujar }
195a347dfa1SSameer Pujar
tegra210_dmic_put_ch_select(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)196a347dfa1SSameer Pujar static int tegra210_dmic_put_ch_select(struct snd_kcontrol *kcontrol,
197a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
198a347dfa1SSameer Pujar {
199a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
200a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
201a347dfa1SSameer Pujar unsigned int value = ucontrol->value.enumerated.item[0];
202a347dfa1SSameer Pujar
203a347dfa1SSameer Pujar if (value == dmic->ch_select)
204a347dfa1SSameer Pujar return 0;
205a347dfa1SSameer Pujar
206a347dfa1SSameer Pujar dmic->ch_select = value;
207a347dfa1SSameer Pujar
208a347dfa1SSameer Pujar return 1;
209a347dfa1SSameer Pujar }
210a347dfa1SSameer Pujar
tegra210_dmic_get_mono_to_stereo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)211a347dfa1SSameer Pujar static int tegra210_dmic_get_mono_to_stereo(struct snd_kcontrol *kcontrol,
212a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
213a347dfa1SSameer Pujar {
214a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
215a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
216a347dfa1SSameer Pujar
217559d2345SSameer Pujar ucontrol->value.enumerated.item[0] = dmic->mono_to_stereo;
218a347dfa1SSameer Pujar
219a347dfa1SSameer Pujar return 0;
220a347dfa1SSameer Pujar }
221a347dfa1SSameer Pujar
tegra210_dmic_put_mono_to_stereo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)222a347dfa1SSameer Pujar static int tegra210_dmic_put_mono_to_stereo(struct snd_kcontrol *kcontrol,
223a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
224a347dfa1SSameer Pujar {
225a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
226a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
227a347dfa1SSameer Pujar unsigned int value = ucontrol->value.enumerated.item[0];
228a347dfa1SSameer Pujar
229a347dfa1SSameer Pujar if (value == dmic->mono_to_stereo)
230a347dfa1SSameer Pujar return 0;
231a347dfa1SSameer Pujar
232a347dfa1SSameer Pujar dmic->mono_to_stereo = value;
233a347dfa1SSameer Pujar
234a347dfa1SSameer Pujar return 1;
235a347dfa1SSameer Pujar }
236a347dfa1SSameer Pujar
tegra210_dmic_get_stereo_to_mono(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)237a347dfa1SSameer Pujar static int tegra210_dmic_get_stereo_to_mono(struct snd_kcontrol *kcontrol,
238a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
239a347dfa1SSameer Pujar {
240a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
241a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
242a347dfa1SSameer Pujar
243559d2345SSameer Pujar ucontrol->value.enumerated.item[0] = dmic->stereo_to_mono;
244a347dfa1SSameer Pujar
245a347dfa1SSameer Pujar return 0;
246a347dfa1SSameer Pujar }
247a347dfa1SSameer Pujar
tegra210_dmic_put_stereo_to_mono(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)248a347dfa1SSameer Pujar static int tegra210_dmic_put_stereo_to_mono(struct snd_kcontrol *kcontrol,
249a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
250a347dfa1SSameer Pujar {
251a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
252a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
253a347dfa1SSameer Pujar unsigned int value = ucontrol->value.enumerated.item[0];
254a347dfa1SSameer Pujar
255a347dfa1SSameer Pujar if (value == dmic->stereo_to_mono)
256a347dfa1SSameer Pujar return 0;
257a347dfa1SSameer Pujar
258a347dfa1SSameer Pujar dmic->stereo_to_mono = value;
259a347dfa1SSameer Pujar
260a347dfa1SSameer Pujar return 1;
261a347dfa1SSameer Pujar }
262a347dfa1SSameer Pujar
tegra210_dmic_get_osr_val(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)263a347dfa1SSameer Pujar static int tegra210_dmic_get_osr_val(struct snd_kcontrol *kcontrol,
264a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
265a347dfa1SSameer Pujar {
266a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
267a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
268a347dfa1SSameer Pujar
269559d2345SSameer Pujar ucontrol->value.enumerated.item[0] = dmic->osr_val;
270a347dfa1SSameer Pujar
271a347dfa1SSameer Pujar return 0;
272a347dfa1SSameer Pujar }
273a347dfa1SSameer Pujar
tegra210_dmic_put_osr_val(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)274a347dfa1SSameer Pujar static int tegra210_dmic_put_osr_val(struct snd_kcontrol *kcontrol,
275a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
276a347dfa1SSameer Pujar {
277a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
278a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
279a347dfa1SSameer Pujar unsigned int value = ucontrol->value.enumerated.item[0];
280a347dfa1SSameer Pujar
281a347dfa1SSameer Pujar if (value == dmic->osr_val)
282a347dfa1SSameer Pujar return 0;
283a347dfa1SSameer Pujar
284a347dfa1SSameer Pujar dmic->osr_val = value;
285a347dfa1SSameer Pujar
286a347dfa1SSameer Pujar return 1;
287a347dfa1SSameer Pujar }
288a347dfa1SSameer Pujar
tegra210_dmic_get_pol_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)289a347dfa1SSameer Pujar static int tegra210_dmic_get_pol_sel(struct snd_kcontrol *kcontrol,
290a347dfa1SSameer Pujar struct snd_ctl_elem_value *ucontrol)
291a347dfa1SSameer Pujar {
292a347dfa1SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
293a347dfa1SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
294a347dfa1SSameer Pujar
295559d2345SSameer Pujar ucontrol->value.enumerated.item[0] = dmic->lrsel;
2968c8ff982SSameer Pujar
2978c8ff982SSameer Pujar return 0;
2988c8ff982SSameer Pujar }
2998c8ff982SSameer Pujar
tegra210_dmic_put_pol_sel(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)300a347dfa1SSameer Pujar static int tegra210_dmic_put_pol_sel(struct snd_kcontrol *kcontrol,
3018c8ff982SSameer Pujar struct snd_ctl_elem_value *ucontrol)
3028c8ff982SSameer Pujar {
3038c8ff982SSameer Pujar struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
3048c8ff982SSameer Pujar struct tegra210_dmic *dmic = snd_soc_component_get_drvdata(comp);
305a347dfa1SSameer Pujar unsigned int value = ucontrol->value.enumerated.item[0];
3068c8ff982SSameer Pujar
307a347dfa1SSameer Pujar if (value == dmic->lrsel)
3088c8ff982SSameer Pujar return 0;
309a347dfa1SSameer Pujar
310a347dfa1SSameer Pujar dmic->lrsel = value;
311a347dfa1SSameer Pujar
312a347dfa1SSameer Pujar return 1;
3138c8ff982SSameer Pujar }
3148c8ff982SSameer Pujar
3158c8ff982SSameer Pujar static const struct snd_soc_dai_ops tegra210_dmic_dai_ops = {
3168c8ff982SSameer Pujar .hw_params = tegra210_dmic_hw_params,
3178c8ff982SSameer Pujar };
3188c8ff982SSameer Pujar
3198c8ff982SSameer Pujar static struct snd_soc_dai_driver tegra210_dmic_dais[] = {
3208c8ff982SSameer Pujar {
3218c8ff982SSameer Pujar .name = "DMIC-CIF",
3228c8ff982SSameer Pujar .capture = {
3238c8ff982SSameer Pujar .stream_name = "CIF-Capture",
3248c8ff982SSameer Pujar .channels_min = 1,
3258c8ff982SSameer Pujar .channels_max = 2,
3268c8ff982SSameer Pujar .rates = SNDRV_PCM_RATE_8000_48000,
3278c8ff982SSameer Pujar .formats = SNDRV_PCM_FMTBIT_S16_LE |
3288c8ff982SSameer Pujar SNDRV_PCM_FMTBIT_S32_LE,
3298c8ff982SSameer Pujar },
3308c8ff982SSameer Pujar },
3318c8ff982SSameer Pujar {
3328c8ff982SSameer Pujar .name = "DMIC-DAP",
3338c8ff982SSameer Pujar .capture = {
3348c8ff982SSameer Pujar .stream_name = "DAP-Capture",
3358c8ff982SSameer Pujar .channels_min = 1,
3368c8ff982SSameer Pujar .channels_max = 2,
3378c8ff982SSameer Pujar .rates = SNDRV_PCM_RATE_8000_48000,
3388c8ff982SSameer Pujar .formats = SNDRV_PCM_FMTBIT_S16_LE |
3398c8ff982SSameer Pujar SNDRV_PCM_FMTBIT_S32_LE,
3408c8ff982SSameer Pujar },
3418c8ff982SSameer Pujar .ops = &tegra210_dmic_dai_ops,
342c6d152a8SKuninori Morimoto .symmetric_rate = 1,
3438c8ff982SSameer Pujar },
3448c8ff982SSameer Pujar };
3458c8ff982SSameer Pujar
3468c8ff982SSameer Pujar static const struct snd_soc_dapm_widget tegra210_dmic_widgets[] = {
3478c8ff982SSameer Pujar SND_SOC_DAPM_AIF_OUT("TX", NULL, 0, TEGRA210_DMIC_ENABLE, 0, 0),
3488c8ff982SSameer Pujar SND_SOC_DAPM_MIC("MIC", NULL),
3498c8ff982SSameer Pujar };
3508c8ff982SSameer Pujar
3518c8ff982SSameer Pujar static const struct snd_soc_dapm_route tegra210_dmic_routes[] = {
3528c8ff982SSameer Pujar { "XBAR-RX", NULL, "XBAR-Capture" },
3538c8ff982SSameer Pujar { "XBAR-Capture", NULL, "CIF-Capture" },
3548c8ff982SSameer Pujar { "CIF-Capture", NULL, "TX" },
3558c8ff982SSameer Pujar { "TX", NULL, "DAP-Capture" },
3568c8ff982SSameer Pujar { "DAP-Capture", NULL, "MIC" },
3578c8ff982SSameer Pujar };
3588c8ff982SSameer Pujar
3598c8ff982SSameer Pujar static const char * const tegra210_dmic_ch_select[] = {
3608c8ff982SSameer Pujar "Left", "Right", "Stereo",
3618c8ff982SSameer Pujar };
3628c8ff982SSameer Pujar
3638c8ff982SSameer Pujar static const struct soc_enum tegra210_dmic_ch_enum =
3648c8ff982SSameer Pujar SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(tegra210_dmic_ch_select),
3658c8ff982SSameer Pujar tegra210_dmic_ch_select);
3668c8ff982SSameer Pujar
3678c8ff982SSameer Pujar static const char * const tegra210_dmic_mono_conv_text[] = {
3688c8ff982SSameer Pujar "Zero", "Copy",
3698c8ff982SSameer Pujar };
3708c8ff982SSameer Pujar
3718c8ff982SSameer Pujar static const char * const tegra210_dmic_stereo_conv_text[] = {
3728c8ff982SSameer Pujar "CH0", "CH1", "AVG",
3738c8ff982SSameer Pujar };
3748c8ff982SSameer Pujar
3758c8ff982SSameer Pujar static const struct soc_enum tegra210_dmic_mono_conv_enum =
3768c8ff982SSameer Pujar SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(tegra210_dmic_mono_conv_text),
3778c8ff982SSameer Pujar tegra210_dmic_mono_conv_text);
3788c8ff982SSameer Pujar
3798c8ff982SSameer Pujar static const struct soc_enum tegra210_dmic_stereo_conv_enum =
3808c8ff982SSameer Pujar SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(tegra210_dmic_stereo_conv_text),
3818c8ff982SSameer Pujar tegra210_dmic_stereo_conv_text);
3828c8ff982SSameer Pujar
3838c8ff982SSameer Pujar static const char * const tegra210_dmic_osr_text[] = {
3848c8ff982SSameer Pujar "OSR_64", "OSR_128", "OSR_256",
3858c8ff982SSameer Pujar };
3868c8ff982SSameer Pujar
3878c8ff982SSameer Pujar static const struct soc_enum tegra210_dmic_osr_enum =
3888c8ff982SSameer Pujar SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(tegra210_dmic_osr_text),
3898c8ff982SSameer Pujar tegra210_dmic_osr_text);
3908c8ff982SSameer Pujar
3918c8ff982SSameer Pujar static const char * const tegra210_dmic_lrsel_text[] = {
3928c8ff982SSameer Pujar "Left", "Right",
3938c8ff982SSameer Pujar };
3948c8ff982SSameer Pujar
3958c8ff982SSameer Pujar static const struct soc_enum tegra210_dmic_lrsel_enum =
3968c8ff982SSameer Pujar SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(tegra210_dmic_lrsel_text),
3978c8ff982SSameer Pujar tegra210_dmic_lrsel_text);
3988c8ff982SSameer Pujar
3998c8ff982SSameer Pujar static const struct snd_kcontrol_new tegra210_dmic_controls[] = {
4008c8ff982SSameer Pujar SOC_SINGLE_EXT("Boost Gain Volume", 0, 0, MAX_BOOST_GAIN, 0,
401a347dfa1SSameer Pujar tegra210_dmic_get_boost_gain,
402a347dfa1SSameer Pujar tegra210_dmic_put_boost_gain),
4038c8ff982SSameer Pujar SOC_ENUM_EXT("Channel Select", tegra210_dmic_ch_enum,
404a347dfa1SSameer Pujar tegra210_dmic_get_ch_select, tegra210_dmic_put_ch_select),
4058c8ff982SSameer Pujar SOC_ENUM_EXT("Mono To Stereo",
406a347dfa1SSameer Pujar tegra210_dmic_mono_conv_enum,
407a347dfa1SSameer Pujar tegra210_dmic_get_mono_to_stereo,
408a347dfa1SSameer Pujar tegra210_dmic_put_mono_to_stereo),
4098c8ff982SSameer Pujar SOC_ENUM_EXT("Stereo To Mono",
410a347dfa1SSameer Pujar tegra210_dmic_stereo_conv_enum,
411a347dfa1SSameer Pujar tegra210_dmic_get_stereo_to_mono,
412a347dfa1SSameer Pujar tegra210_dmic_put_stereo_to_mono),
4138c8ff982SSameer Pujar SOC_ENUM_EXT("OSR Value", tegra210_dmic_osr_enum,
414a347dfa1SSameer Pujar tegra210_dmic_get_osr_val, tegra210_dmic_put_osr_val),
4158c8ff982SSameer Pujar SOC_ENUM_EXT("LR Polarity Select", tegra210_dmic_lrsel_enum,
416a347dfa1SSameer Pujar tegra210_dmic_get_pol_sel, tegra210_dmic_put_pol_sel),
4178c8ff982SSameer Pujar };
4188c8ff982SSameer Pujar
4198c8ff982SSameer Pujar static const struct snd_soc_component_driver tegra210_dmic_compnt = {
4208c8ff982SSameer Pujar .dapm_widgets = tegra210_dmic_widgets,
4218c8ff982SSameer Pujar .num_dapm_widgets = ARRAY_SIZE(tegra210_dmic_widgets),
4228c8ff982SSameer Pujar .dapm_routes = tegra210_dmic_routes,
4238c8ff982SSameer Pujar .num_dapm_routes = ARRAY_SIZE(tegra210_dmic_routes),
4248c8ff982SSameer Pujar .controls = tegra210_dmic_controls,
4258c8ff982SSameer Pujar .num_controls = ARRAY_SIZE(tegra210_dmic_controls),
4268c8ff982SSameer Pujar };
4278c8ff982SSameer Pujar
tegra210_dmic_wr_reg(struct device * dev,unsigned int reg)4288c8ff982SSameer Pujar static bool tegra210_dmic_wr_reg(struct device *dev, unsigned int reg)
4298c8ff982SSameer Pujar {
4308c8ff982SSameer Pujar switch (reg) {
4318c8ff982SSameer Pujar case TEGRA210_DMIC_TX_INT_MASK ... TEGRA210_DMIC_TX_CIF_CTRL:
4328c8ff982SSameer Pujar case TEGRA210_DMIC_ENABLE ... TEGRA210_DMIC_CG:
4338c8ff982SSameer Pujar case TEGRA210_DMIC_CTRL:
4348c8ff982SSameer Pujar case TEGRA210_DMIC_DBG_CTRL:
4358c8ff982SSameer Pujar case TEGRA210_DMIC_DCR_BIQUAD_0_COEF_4 ... TEGRA210_DMIC_LP_BIQUAD_1_COEF_4:
4368c8ff982SSameer Pujar return true;
4378c8ff982SSameer Pujar default:
4388c8ff982SSameer Pujar return false;
4390246c6cbSTom Rix }
4408c8ff982SSameer Pujar }
4418c8ff982SSameer Pujar
tegra210_dmic_rd_reg(struct device * dev,unsigned int reg)4428c8ff982SSameer Pujar static bool tegra210_dmic_rd_reg(struct device *dev, unsigned int reg)
4438c8ff982SSameer Pujar {
4448c8ff982SSameer Pujar if (tegra210_dmic_wr_reg(dev, reg))
4458c8ff982SSameer Pujar return true;
4468c8ff982SSameer Pujar
4478c8ff982SSameer Pujar switch (reg) {
4488c8ff982SSameer Pujar case TEGRA210_DMIC_TX_STATUS:
4498c8ff982SSameer Pujar case TEGRA210_DMIC_TX_INT_STATUS:
4508c8ff982SSameer Pujar case TEGRA210_DMIC_STATUS:
4518c8ff982SSameer Pujar case TEGRA210_DMIC_INT_STATUS:
4528c8ff982SSameer Pujar return true;
4538c8ff982SSameer Pujar default:
4548c8ff982SSameer Pujar return false;
4550246c6cbSTom Rix }
4568c8ff982SSameer Pujar }
4578c8ff982SSameer Pujar
tegra210_dmic_volatile_reg(struct device * dev,unsigned int reg)4588c8ff982SSameer Pujar static bool tegra210_dmic_volatile_reg(struct device *dev, unsigned int reg)
4598c8ff982SSameer Pujar {
4608c8ff982SSameer Pujar switch (reg) {
4618c8ff982SSameer Pujar case TEGRA210_DMIC_TX_STATUS:
4628c8ff982SSameer Pujar case TEGRA210_DMIC_TX_INT_STATUS:
4638c8ff982SSameer Pujar case TEGRA210_DMIC_TX_INT_SET:
4648c8ff982SSameer Pujar case TEGRA210_DMIC_SOFT_RESET:
4658c8ff982SSameer Pujar case TEGRA210_DMIC_STATUS:
4668c8ff982SSameer Pujar case TEGRA210_DMIC_INT_STATUS:
4678c8ff982SSameer Pujar return true;
4688c8ff982SSameer Pujar default:
4698c8ff982SSameer Pujar return false;
4700246c6cbSTom Rix }
4718c8ff982SSameer Pujar }
4728c8ff982SSameer Pujar
4738c8ff982SSameer Pujar static const struct regmap_config tegra210_dmic_regmap_config = {
4748c8ff982SSameer Pujar .reg_bits = 32,
4758c8ff982SSameer Pujar .reg_stride = 4,
4768c8ff982SSameer Pujar .val_bits = 32,
4778c8ff982SSameer Pujar .max_register = TEGRA210_DMIC_LP_BIQUAD_1_COEF_4,
4788c8ff982SSameer Pujar .writeable_reg = tegra210_dmic_wr_reg,
4798c8ff982SSameer Pujar .readable_reg = tegra210_dmic_rd_reg,
4808c8ff982SSameer Pujar .volatile_reg = tegra210_dmic_volatile_reg,
4818c8ff982SSameer Pujar .reg_defaults = tegra210_dmic_reg_defaults,
4828c8ff982SSameer Pujar .num_reg_defaults = ARRAY_SIZE(tegra210_dmic_reg_defaults),
4838c8ff982SSameer Pujar .cache_type = REGCACHE_FLAT,
4848c8ff982SSameer Pujar };
4858c8ff982SSameer Pujar
tegra210_dmic_probe(struct platform_device * pdev)4868c8ff982SSameer Pujar static int tegra210_dmic_probe(struct platform_device *pdev)
4878c8ff982SSameer Pujar {
4888c8ff982SSameer Pujar struct device *dev = &pdev->dev;
4898c8ff982SSameer Pujar struct tegra210_dmic *dmic;
4908c8ff982SSameer Pujar void __iomem *regs;
4918c8ff982SSameer Pujar int err;
4928c8ff982SSameer Pujar
4938c8ff982SSameer Pujar dmic = devm_kzalloc(dev, sizeof(*dmic), GFP_KERNEL);
4948c8ff982SSameer Pujar if (!dmic)
4958c8ff982SSameer Pujar return -ENOMEM;
4968c8ff982SSameer Pujar
4978c8ff982SSameer Pujar dmic->osr_val = DMIC_OSR_64;
4988c8ff982SSameer Pujar dmic->ch_select = DMIC_CH_SELECT_STEREO;
4998c8ff982SSameer Pujar dmic->lrsel = DMIC_LRSEL_LEFT;
5008c8ff982SSameer Pujar dmic->boost_gain = 0;
5018c8ff982SSameer Pujar dmic->stereo_to_mono = 0; /* "CH0" */
5028c8ff982SSameer Pujar
5038c8ff982SSameer Pujar dev_set_drvdata(dev, dmic);
5048c8ff982SSameer Pujar
5058c8ff982SSameer Pujar dmic->clk_dmic = devm_clk_get(dev, "dmic");
5068c8ff982SSameer Pujar if (IS_ERR(dmic->clk_dmic)) {
5078c8ff982SSameer Pujar dev_err(dev, "can't retrieve DMIC clock\n");
5088c8ff982SSameer Pujar return PTR_ERR(dmic->clk_dmic);
5098c8ff982SSameer Pujar }
5108c8ff982SSameer Pujar
5118c8ff982SSameer Pujar regs = devm_platform_ioremap_resource(pdev, 0);
5128c8ff982SSameer Pujar if (IS_ERR(regs))
5138c8ff982SSameer Pujar return PTR_ERR(regs);
5148c8ff982SSameer Pujar
5158c8ff982SSameer Pujar dmic->regmap = devm_regmap_init_mmio(dev, regs,
5168c8ff982SSameer Pujar &tegra210_dmic_regmap_config);
5178c8ff982SSameer Pujar if (IS_ERR(dmic->regmap)) {
5188c8ff982SSameer Pujar dev_err(dev, "regmap init failed\n");
5198c8ff982SSameer Pujar return PTR_ERR(dmic->regmap);
5208c8ff982SSameer Pujar }
5218c8ff982SSameer Pujar
5228c8ff982SSameer Pujar regcache_cache_only(dmic->regmap, true);
5238c8ff982SSameer Pujar
5248c8ff982SSameer Pujar err = devm_snd_soc_register_component(dev, &tegra210_dmic_compnt,
5258c8ff982SSameer Pujar tegra210_dmic_dais,
5268c8ff982SSameer Pujar ARRAY_SIZE(tegra210_dmic_dais));
5278c8ff982SSameer Pujar if (err) {
5288c8ff982SSameer Pujar dev_err(dev, "can't register DMIC component, err: %d\n", err);
5298c8ff982SSameer Pujar return err;
5308c8ff982SSameer Pujar }
5318c8ff982SSameer Pujar
5328c8ff982SSameer Pujar pm_runtime_enable(dev);
5338c8ff982SSameer Pujar
5348c8ff982SSameer Pujar return 0;
5358c8ff982SSameer Pujar }
5368c8ff982SSameer Pujar
tegra210_dmic_remove(struct platform_device * pdev)537*7ffba01bSUwe Kleine-König static void tegra210_dmic_remove(struct platform_device *pdev)
5388c8ff982SSameer Pujar {
5398c8ff982SSameer Pujar pm_runtime_disable(&pdev->dev);
5408c8ff982SSameer Pujar }
5418c8ff982SSameer Pujar
5428c8ff982SSameer Pujar static const struct dev_pm_ops tegra210_dmic_pm_ops = {
5438c8ff982SSameer Pujar SET_RUNTIME_PM_OPS(tegra210_dmic_runtime_suspend,
5448c8ff982SSameer Pujar tegra210_dmic_runtime_resume, NULL)
5458c8ff982SSameer Pujar SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
5468c8ff982SSameer Pujar pm_runtime_force_resume)
5478c8ff982SSameer Pujar };
5488c8ff982SSameer Pujar
5498c8ff982SSameer Pujar static const struct of_device_id tegra210_dmic_of_match[] = {
5508c8ff982SSameer Pujar { .compatible = "nvidia,tegra210-dmic" },
5518c8ff982SSameer Pujar {},
5528c8ff982SSameer Pujar };
5538c8ff982SSameer Pujar MODULE_DEVICE_TABLE(of, tegra210_dmic_of_match);
5548c8ff982SSameer Pujar
5558c8ff982SSameer Pujar static struct platform_driver tegra210_dmic_driver = {
5568c8ff982SSameer Pujar .driver = {
5578c8ff982SSameer Pujar .name = "tegra210-dmic",
5588c8ff982SSameer Pujar .of_match_table = tegra210_dmic_of_match,
5598c8ff982SSameer Pujar .pm = &tegra210_dmic_pm_ops,
5608c8ff982SSameer Pujar },
5618c8ff982SSameer Pujar .probe = tegra210_dmic_probe,
562*7ffba01bSUwe Kleine-König .remove_new = tegra210_dmic_remove,
5638c8ff982SSameer Pujar };
5648c8ff982SSameer Pujar module_platform_driver(tegra210_dmic_driver)
5658c8ff982SSameer Pujar
5668c8ff982SSameer Pujar MODULE_AUTHOR("Rahul Mittal <rmittal@nvidia.com>");
5678c8ff982SSameer Pujar MODULE_DESCRIPTION("Tegra210 ASoC DMIC driver");
5688c8ff982SSameer Pujar MODULE_LICENSE("GPL v2");
569