xref: /openbmc/linux/sound/soc/tegra/tegra20_ac97.h (revision 609dad9bdf970da0952cea29a4442318cd4a090e)
1*609dad9bSLucas Stach /*
2*609dad9bSLucas Stach  * tegra20_ac97.h - Definitions for the Tegra20 AC97 controller driver
3*609dad9bSLucas Stach  *
4*609dad9bSLucas Stach  * Copyright (c) 2012 Lucas Stach <dev@lynxeye.de>
5*609dad9bSLucas Stach  *
6*609dad9bSLucas Stach  * Partly based on code copyright/by:
7*609dad9bSLucas Stach  *
8*609dad9bSLucas Stach  * Copyright (c) 2011,2012 Toradex Inc.
9*609dad9bSLucas Stach  *
10*609dad9bSLucas Stach  * This program is free software; you can redistribute it and/or
11*609dad9bSLucas Stach  * modify it under the terms of the GNU General Public License
12*609dad9bSLucas Stach  * version 2 as published by the Free Software Foundation.
13*609dad9bSLucas Stach  *
14*609dad9bSLucas Stach  * This program is distributed in the hope that it will be useful, but
15*609dad9bSLucas Stach  * WITHOUT ANY WARRANTY; without even the implied warranty of
16*609dad9bSLucas Stach  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17*609dad9bSLucas Stach  * General Public License for more details.
18*609dad9bSLucas Stach  *
19*609dad9bSLucas Stach  */
20*609dad9bSLucas Stach 
21*609dad9bSLucas Stach #ifndef __TEGRA20_AC97_H__
22*609dad9bSLucas Stach #define __TEGRA20_AC97_H__
23*609dad9bSLucas Stach 
24*609dad9bSLucas Stach #include "tegra_pcm.h"
25*609dad9bSLucas Stach 
26*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL				0x00
27*609dad9bSLucas Stach #define TEGRA20_AC97_CMD				0x04
28*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1				0x08
29*609dad9bSLucas Stach /* ... */
30*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO1_SCR				0x1c
31*609dad9bSLucas Stach /* ... */
32*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_TX1				0x40
33*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_RX1				0x80
34*609dad9bSLucas Stach 
35*609dad9bSLucas Stach /* TEGRA20_AC97_CTRL */
36*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_STM2_EN			(1 << 16)
37*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_DOUBLE_SAMPLING_EN		(1 << 11)
38*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_IO_CNTRL_EN			(1 << 10)
39*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_HSET_DAC_EN			(1 << 9)
40*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_LINE2_DAC_EN			(1 << 8)
41*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_PCM_LFE_EN			(1 << 7)
42*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_PCM_SUR_EN			(1 << 6)
43*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_PCM_CEN_DAC_EN		(1 << 5)
44*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_LINE1_DAC_EN			(1 << 4)
45*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_PCM_DAC_EN			(1 << 3)
46*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_COLD_RESET			(1 << 2)
47*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_WARM_RESET			(1 << 1)
48*609dad9bSLucas Stach #define TEGRA20_AC97_CTRL_STM_EN			(1 << 0)
49*609dad9bSLucas Stach 
50*609dad9bSLucas Stach /* TEGRA20_AC97_CMD */
51*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_ADDR_SHIFT			24
52*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_ADDR_MASK			(0xff << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT)
53*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_DATA_SHIFT			8
54*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_DATA_MASK			(0xffff << TEGRA20_AC97_CMD_CMD_DATA_SHIFT)
55*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_ID_SHIFT			2
56*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_CMD_ID_MASK			(0x3 << TEGRA20_AC97_CMD_CMD_ID_SHIFT)
57*609dad9bSLucas Stach #define TEGRA20_AC97_CMD_BUSY				(1 << 0)
58*609dad9bSLucas Stach 
59*609dad9bSLucas Stach /* TEGRA20_AC97_STATUS1 */
60*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STA_ADDR1_SHIFT		24
61*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STA_ADDR1_MASK		(0xff << TEGRA20_AC97_STATUS1_STA_ADDR1_SHIFT)
62*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT		8
63*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STA_DATA1_MASK		(0xffff << TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT)
64*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STA_VALID1			(1 << 2)
65*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_STANDBY1			(1 << 1)
66*609dad9bSLucas Stach #define TEGRA20_AC97_STATUS1_CODEC1_RDY			(1 << 0)
67*609dad9bSLucas Stach 
68*609dad9bSLucas Stach /* TEGRA20_AC97_FIFO1_SCR */
69*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_SHIFT		27
70*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_MASK		(0x1f << TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_SHIFT)
71*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_SHIFT		22
72*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_MASK		(0x1f << TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_SHIFT)
73*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_OVERRUN_INT_STA	(1 << 19)
74*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_UNDERRUN_INT_STA	(1 << 18)
75*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_FORCE_MT		(1 << 17)
76*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_FORCE_MT		(1 << 16)
77*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_FULL_EN		(1 << 15)
78*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_3QRT_FULL_EN		(1 << 14)
79*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_QRT_FULL_EN		(1 << 13)
80*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_REC_EMPTY_EN		(1 << 12)
81*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_NOT_FULL_EN		(1 << 11)
82*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN		(1 << 10)
83*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_3QRT_MT_EN		(1 << 9)
84*609dad9bSLucas Stach #define TEGRA20_AC97_FIFO_SCR_PB_EMPTY_MT_EN		(1 << 8)
85*609dad9bSLucas Stach 
86*609dad9bSLucas Stach struct tegra20_ac97 {
87*609dad9bSLucas Stach 	struct clk *clk_ac97;
88*609dad9bSLucas Stach 	struct tegra_pcm_dma_params capture_dma_data;
89*609dad9bSLucas Stach 	struct tegra_pcm_dma_params playback_dma_data;
90*609dad9bSLucas Stach 	struct regmap *regmap;
91*609dad9bSLucas Stach 	int reset_gpio;
92*609dad9bSLucas Stach 	int sync_gpio;
93*609dad9bSLucas Stach 	struct tegra_asoc_utils_data util_data;
94*609dad9bSLucas Stach };
95*609dad9bSLucas Stach #endif /* __TEGRA20_AC97_H__ */
96