1fd4762b6SWalker Chen // SPDX-License-Identifier: GPL-2.0
2fd4762b6SWalker Chen /*
3fd4762b6SWalker Chen * jh7110_tdm.c -- StarFive JH7110 TDM driver
4fd4762b6SWalker Chen *
5fd4762b6SWalker Chen * Copyright (C) 2023 StarFive Technology Co., Ltd.
6fd4762b6SWalker Chen *
7fd4762b6SWalker Chen * Author: Walker Chen <walker.chen@starfivetech.com>
8fd4762b6SWalker Chen */
9fd4762b6SWalker Chen
10fd4762b6SWalker Chen #include <linux/clk.h>
11fd4762b6SWalker Chen #include <linux/device.h>
12fd4762b6SWalker Chen #include <linux/dmaengine.h>
13fd4762b6SWalker Chen #include <linux/module.h>
14fd4762b6SWalker Chen #include <linux/of_irq.h>
15fd4762b6SWalker Chen #include <linux/of_platform.h>
16fd4762b6SWalker Chen #include <linux/pm_runtime.h>
17fd4762b6SWalker Chen #include <linux/regmap.h>
18fd4762b6SWalker Chen #include <linux/reset.h>
19fd4762b6SWalker Chen #include <linux/types.h>
20fd4762b6SWalker Chen #include <sound/dmaengine_pcm.h>
21fd4762b6SWalker Chen #include <sound/initval.h>
22fd4762b6SWalker Chen #include <sound/pcm.h>
23fd4762b6SWalker Chen #include <sound/pcm_params.h>
24fd4762b6SWalker Chen #include <sound/soc.h>
25fd4762b6SWalker Chen #include <sound/soc-dai.h>
26fd4762b6SWalker Chen
27fd4762b6SWalker Chen #define TDM_PCMGBCR 0x00
28fd4762b6SWalker Chen #define PCMGBCR_ENABLE BIT(0)
29fd4762b6SWalker Chen #define CLKPOL_BIT 5
30fd4762b6SWalker Chen #define ELM_BIT 3
31fd4762b6SWalker Chen #define SYNCM_BIT 2
32fd4762b6SWalker Chen #define MS_BIT 1
33fd4762b6SWalker Chen #define TDM_PCMTXCR 0x04
34fd4762b6SWalker Chen #define PCMTXCR_TXEN BIT(0)
35fd4762b6SWalker Chen #define IFL_BIT 11
36fd4762b6SWalker Chen #define WL_BIT 8
37fd4762b6SWalker Chen #define SSCALE_BIT 4
38fd4762b6SWalker Chen #define SL_BIT 2
39fd4762b6SWalker Chen #define LRJ_BIT 1
40fd4762b6SWalker Chen #define TDM_PCMRXCR 0x08
41fd4762b6SWalker Chen #define PCMRXCR_RXEN BIT(0)
42fd4762b6SWalker Chen #define TDM_PCMDIV 0x0c
43fd4762b6SWalker Chen
44fd4762b6SWalker Chen #define JH7110_TDM_FIFO 0x170c0000
45fd4762b6SWalker Chen #define JH7110_TDM_FIFO_DEPTH 32
46fd4762b6SWalker Chen
47fd4762b6SWalker Chen enum TDM_MASTER_SLAVE_MODE {
48fd4762b6SWalker Chen TDM_AS_MASTER = 0,
49fd4762b6SWalker Chen TDM_AS_SLAVE,
50fd4762b6SWalker Chen };
51fd4762b6SWalker Chen
52fd4762b6SWalker Chen enum TDM_CLKPOL {
53fd4762b6SWalker Chen /* tx raising and rx falling */
54fd4762b6SWalker Chen TDM_TX_RASING_RX_FALLING = 0,
55fd4762b6SWalker Chen /* tx falling and rx raising */
56fd4762b6SWalker Chen TDM_TX_FALLING_RX_RASING,
57fd4762b6SWalker Chen };
58fd4762b6SWalker Chen
59fd4762b6SWalker Chen enum TDM_ELM {
60fd4762b6SWalker Chen /* only work while SYNCM=0 */
61fd4762b6SWalker Chen TDM_ELM_LATE = 0,
62fd4762b6SWalker Chen TDM_ELM_EARLY,
63fd4762b6SWalker Chen };
64fd4762b6SWalker Chen
65fd4762b6SWalker Chen enum TDM_SYNCM {
66fd4762b6SWalker Chen /* short frame sync */
67fd4762b6SWalker Chen TDM_SYNCM_SHORT = 0,
68fd4762b6SWalker Chen /* long frame sync */
69fd4762b6SWalker Chen TDM_SYNCM_LONG,
70fd4762b6SWalker Chen };
71fd4762b6SWalker Chen
72fd4762b6SWalker Chen enum TDM_IFL {
73fd4762b6SWalker Chen /* FIFO to send or received : half-1/2, Quarter-1/4 */
74fd4762b6SWalker Chen TDM_FIFO_HALF = 0,
75fd4762b6SWalker Chen TDM_FIFO_QUARTER,
76fd4762b6SWalker Chen };
77fd4762b6SWalker Chen
78fd4762b6SWalker Chen enum TDM_WL {
79fd4762b6SWalker Chen /* send or received word length */
80fd4762b6SWalker Chen TDM_8BIT_WORD_LEN = 0,
81fd4762b6SWalker Chen TDM_16BIT_WORD_LEN,
82fd4762b6SWalker Chen TDM_20BIT_WORD_LEN,
83fd4762b6SWalker Chen TDM_24BIT_WORD_LEN,
84fd4762b6SWalker Chen TDM_32BIT_WORD_LEN,
85fd4762b6SWalker Chen };
86fd4762b6SWalker Chen
87fd4762b6SWalker Chen enum TDM_SL {
88fd4762b6SWalker Chen /* send or received slot length */
89fd4762b6SWalker Chen TDM_8BIT_SLOT_LEN = 0,
90fd4762b6SWalker Chen TDM_16BIT_SLOT_LEN,
91fd4762b6SWalker Chen TDM_32BIT_SLOT_LEN,
92fd4762b6SWalker Chen };
93fd4762b6SWalker Chen
94fd4762b6SWalker Chen enum TDM_LRJ {
95fd4762b6SWalker Chen /* left-justify or right-justify */
96fd4762b6SWalker Chen TDM_RIGHT_JUSTIFY = 0,
97fd4762b6SWalker Chen TDM_LEFT_JUSTIFT,
98fd4762b6SWalker Chen };
99fd4762b6SWalker Chen
100fd4762b6SWalker Chen struct tdm_chan_cfg {
101fd4762b6SWalker Chen enum TDM_IFL ifl;
102fd4762b6SWalker Chen enum TDM_WL wl;
103fd4762b6SWalker Chen unsigned char sscale;
104fd4762b6SWalker Chen enum TDM_SL sl;
105fd4762b6SWalker Chen enum TDM_LRJ lrj;
106fd4762b6SWalker Chen unsigned char enable;
107fd4762b6SWalker Chen };
108fd4762b6SWalker Chen
109fd4762b6SWalker Chen struct jh7110_tdm_dev {
110fd4762b6SWalker Chen void __iomem *tdm_base;
111fd4762b6SWalker Chen struct device *dev;
112fd4762b6SWalker Chen struct clk_bulk_data clks[6];
113fd4762b6SWalker Chen struct reset_control *resets;
114fd4762b6SWalker Chen
115fd4762b6SWalker Chen enum TDM_CLKPOL clkpolity;
116fd4762b6SWalker Chen enum TDM_ELM elm;
117fd4762b6SWalker Chen enum TDM_SYNCM syncm;
118fd4762b6SWalker Chen enum TDM_MASTER_SLAVE_MODE ms_mode;
119fd4762b6SWalker Chen
120fd4762b6SWalker Chen struct tdm_chan_cfg tx;
121fd4762b6SWalker Chen struct tdm_chan_cfg rx;
122fd4762b6SWalker Chen
123fd4762b6SWalker Chen u16 syncdiv;
124fd4762b6SWalker Chen u32 samplerate;
125fd4762b6SWalker Chen u32 pcmclk;
126fd4762b6SWalker Chen
127fd4762b6SWalker Chen /* data related to DMA transfers b/w tdm and DMAC */
128fd4762b6SWalker Chen struct snd_dmaengine_dai_dma_data play_dma_data;
129fd4762b6SWalker Chen struct snd_dmaengine_dai_dma_data capture_dma_data;
130fd4762b6SWalker Chen u32 saved_pcmgbcr;
131fd4762b6SWalker Chen u32 saved_pcmtxcr;
132fd4762b6SWalker Chen u32 saved_pcmrxcr;
133fd4762b6SWalker Chen u32 saved_pcmdiv;
134fd4762b6SWalker Chen };
135fd4762b6SWalker Chen
jh7110_tdm_readl(struct jh7110_tdm_dev * tdm,u16 reg)136fd4762b6SWalker Chen static inline u32 jh7110_tdm_readl(struct jh7110_tdm_dev *tdm, u16 reg)
137fd4762b6SWalker Chen {
138fd4762b6SWalker Chen return readl_relaxed(tdm->tdm_base + reg);
139fd4762b6SWalker Chen }
140fd4762b6SWalker Chen
jh7110_tdm_writel(struct jh7110_tdm_dev * tdm,u16 reg,u32 val)141fd4762b6SWalker Chen static inline void jh7110_tdm_writel(struct jh7110_tdm_dev *tdm, u16 reg, u32 val)
142fd4762b6SWalker Chen {
143fd4762b6SWalker Chen writel_relaxed(val, tdm->tdm_base + reg);
144fd4762b6SWalker Chen }
145fd4762b6SWalker Chen
jh7110_tdm_save_context(struct jh7110_tdm_dev * tdm,struct snd_pcm_substream * substream)146fd4762b6SWalker Chen static void jh7110_tdm_save_context(struct jh7110_tdm_dev *tdm,
147fd4762b6SWalker Chen struct snd_pcm_substream *substream)
148fd4762b6SWalker Chen {
149fd4762b6SWalker Chen if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
150fd4762b6SWalker Chen tdm->saved_pcmtxcr = jh7110_tdm_readl(tdm, TDM_PCMTXCR);
151fd4762b6SWalker Chen else
152fd4762b6SWalker Chen tdm->saved_pcmrxcr = jh7110_tdm_readl(tdm, TDM_PCMRXCR);
153fd4762b6SWalker Chen }
154fd4762b6SWalker Chen
jh7110_tdm_start(struct jh7110_tdm_dev * tdm,struct snd_pcm_substream * substream)155fd4762b6SWalker Chen static void jh7110_tdm_start(struct jh7110_tdm_dev *tdm,
156fd4762b6SWalker Chen struct snd_pcm_substream *substream)
157fd4762b6SWalker Chen {
158fd4762b6SWalker Chen u32 data;
159fd4762b6SWalker Chen
160fd4762b6SWalker Chen data = jh7110_tdm_readl(tdm, TDM_PCMGBCR);
161fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMGBCR, data | PCMGBCR_ENABLE);
162fd4762b6SWalker Chen
163fd4762b6SWalker Chen /* restore context */
164fd4762b6SWalker Chen if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
165fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMTXCR, tdm->saved_pcmtxcr | PCMTXCR_TXEN);
166fd4762b6SWalker Chen else
167fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMRXCR, tdm->saved_pcmrxcr | PCMRXCR_RXEN);
168fd4762b6SWalker Chen }
169fd4762b6SWalker Chen
jh7110_tdm_stop(struct jh7110_tdm_dev * tdm,struct snd_pcm_substream * substream)170fd4762b6SWalker Chen static void jh7110_tdm_stop(struct jh7110_tdm_dev *tdm,
171fd4762b6SWalker Chen struct snd_pcm_substream *substream)
172fd4762b6SWalker Chen {
173fd4762b6SWalker Chen unsigned int val;
174fd4762b6SWalker Chen
175fd4762b6SWalker Chen if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
176fd4762b6SWalker Chen val = jh7110_tdm_readl(tdm, TDM_PCMTXCR);
177fd4762b6SWalker Chen val &= ~PCMTXCR_TXEN;
178fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMTXCR, val);
179fd4762b6SWalker Chen } else {
180fd4762b6SWalker Chen val = jh7110_tdm_readl(tdm, TDM_PCMRXCR);
181fd4762b6SWalker Chen val &= ~PCMRXCR_RXEN;
182fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMRXCR, val);
183fd4762b6SWalker Chen }
184fd4762b6SWalker Chen }
185fd4762b6SWalker Chen
jh7110_tdm_syncdiv(struct jh7110_tdm_dev * tdm)186fd4762b6SWalker Chen static int jh7110_tdm_syncdiv(struct jh7110_tdm_dev *tdm)
187fd4762b6SWalker Chen {
188fd4762b6SWalker Chen u32 sl, sscale, syncdiv;
189fd4762b6SWalker Chen
190fd4762b6SWalker Chen if (tdm->rx.sl >= tdm->tx.sl)
191fd4762b6SWalker Chen sl = tdm->rx.sl;
192fd4762b6SWalker Chen else
193fd4762b6SWalker Chen sl = tdm->tx.sl;
194fd4762b6SWalker Chen
195fd4762b6SWalker Chen if (tdm->rx.sscale >= tdm->tx.sscale)
196fd4762b6SWalker Chen sscale = tdm->rx.sscale;
197fd4762b6SWalker Chen else
198fd4762b6SWalker Chen sscale = tdm->tx.sscale;
199fd4762b6SWalker Chen
200fd4762b6SWalker Chen syncdiv = tdm->pcmclk / tdm->samplerate - 1;
201fd4762b6SWalker Chen
202fd4762b6SWalker Chen if ((syncdiv + 1) < (sl * sscale)) {
203fd4762b6SWalker Chen dev_err(tdm->dev, "Failed to set syncdiv!\n");
204fd4762b6SWalker Chen return -EINVAL;
205fd4762b6SWalker Chen }
206fd4762b6SWalker Chen
207fd4762b6SWalker Chen if (tdm->syncm == TDM_SYNCM_LONG &&
208fd4762b6SWalker Chen (tdm->rx.sscale <= 1 || tdm->tx.sscale <= 1) &&
209fd4762b6SWalker Chen ((syncdiv + 1) <= sl)) {
210fd4762b6SWalker Chen dev_err(tdm->dev, "Wrong syncdiv! It must be (syncdiv+1) > max[tx.sl, rx.sl]\n");
211fd4762b6SWalker Chen return -EINVAL;
212fd4762b6SWalker Chen }
213fd4762b6SWalker Chen
214fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMDIV, syncdiv);
215fd4762b6SWalker Chen return 0;
216fd4762b6SWalker Chen }
217fd4762b6SWalker Chen
jh7110_tdm_config(struct jh7110_tdm_dev * tdm,struct snd_pcm_substream * substream)218fd4762b6SWalker Chen static int jh7110_tdm_config(struct jh7110_tdm_dev *tdm,
219fd4762b6SWalker Chen struct snd_pcm_substream *substream)
220fd4762b6SWalker Chen {
221fd4762b6SWalker Chen u32 datarx, datatx;
222fd4762b6SWalker Chen int ret;
223fd4762b6SWalker Chen
224fd4762b6SWalker Chen ret = jh7110_tdm_syncdiv(tdm);
225fd4762b6SWalker Chen if (ret)
226fd4762b6SWalker Chen return ret;
227fd4762b6SWalker Chen
228fd4762b6SWalker Chen datarx = (tdm->rx.ifl << IFL_BIT) |
229fd4762b6SWalker Chen (tdm->rx.wl << WL_BIT) |
230fd4762b6SWalker Chen (tdm->rx.sscale << SSCALE_BIT) |
231fd4762b6SWalker Chen (tdm->rx.sl << SL_BIT) |
232fd4762b6SWalker Chen (tdm->rx.lrj << LRJ_BIT);
233fd4762b6SWalker Chen
234fd4762b6SWalker Chen datatx = (tdm->tx.ifl << IFL_BIT) |
235fd4762b6SWalker Chen (tdm->tx.wl << WL_BIT) |
236fd4762b6SWalker Chen (tdm->tx.sscale << SSCALE_BIT) |
237fd4762b6SWalker Chen (tdm->tx.sl << SL_BIT) |
238fd4762b6SWalker Chen (tdm->tx.lrj << LRJ_BIT);
239fd4762b6SWalker Chen
240fd4762b6SWalker Chen if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
241fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMTXCR, datatx);
242fd4762b6SWalker Chen else
243fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMRXCR, datarx);
244fd4762b6SWalker Chen
245fd4762b6SWalker Chen return 0;
246fd4762b6SWalker Chen }
247fd4762b6SWalker Chen
jh7110_tdm_clk_disable(struct jh7110_tdm_dev * tdm)248fd4762b6SWalker Chen static void jh7110_tdm_clk_disable(struct jh7110_tdm_dev *tdm)
249fd4762b6SWalker Chen {
250fd4762b6SWalker Chen clk_bulk_disable_unprepare(ARRAY_SIZE(tdm->clks), tdm->clks);
251fd4762b6SWalker Chen }
252fd4762b6SWalker Chen
jh7110_tdm_clk_enable(struct jh7110_tdm_dev * tdm)253fd4762b6SWalker Chen static int jh7110_tdm_clk_enable(struct jh7110_tdm_dev *tdm)
254fd4762b6SWalker Chen {
255fd4762b6SWalker Chen int ret;
256fd4762b6SWalker Chen
257fd4762b6SWalker Chen ret = clk_bulk_prepare_enable(ARRAY_SIZE(tdm->clks), tdm->clks);
258fd4762b6SWalker Chen if (ret) {
259fd4762b6SWalker Chen dev_err(tdm->dev, "Failed to enable tdm clocks\n");
260fd4762b6SWalker Chen return ret;
261fd4762b6SWalker Chen }
262fd4762b6SWalker Chen
263fd4762b6SWalker Chen ret = reset_control_deassert(tdm->resets);
264fd4762b6SWalker Chen if (ret) {
265fd4762b6SWalker Chen dev_err(tdm->dev, "Failed to deassert tdm resets\n");
266fd4762b6SWalker Chen goto dis_tdm_clk;
267fd4762b6SWalker Chen }
268fd4762b6SWalker Chen
269fd4762b6SWalker Chen /* select tdm_ext clock as the clock source for tdm */
270fd4762b6SWalker Chen ret = clk_set_parent(tdm->clks[5].clk, tdm->clks[4].clk);
271fd4762b6SWalker Chen if (ret) {
272fd4762b6SWalker Chen dev_err(tdm->dev, "Can't set extern clock source for clk_tdm\n");
273fd4762b6SWalker Chen goto dis_tdm_clk;
274fd4762b6SWalker Chen }
275fd4762b6SWalker Chen
276fd4762b6SWalker Chen return 0;
277fd4762b6SWalker Chen
278fd4762b6SWalker Chen dis_tdm_clk:
279fd4762b6SWalker Chen clk_bulk_disable_unprepare(ARRAY_SIZE(tdm->clks), tdm->clks);
280fd4762b6SWalker Chen
281fd4762b6SWalker Chen return ret;
282fd4762b6SWalker Chen }
283fd4762b6SWalker Chen
jh7110_tdm_runtime_suspend(struct device * dev)284fd4762b6SWalker Chen static int jh7110_tdm_runtime_suspend(struct device *dev)
285fd4762b6SWalker Chen {
286fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = dev_get_drvdata(dev);
287fd4762b6SWalker Chen
288fd4762b6SWalker Chen jh7110_tdm_clk_disable(tdm);
289fd4762b6SWalker Chen return 0;
290fd4762b6SWalker Chen }
291fd4762b6SWalker Chen
jh7110_tdm_runtime_resume(struct device * dev)292fd4762b6SWalker Chen static int jh7110_tdm_runtime_resume(struct device *dev)
293fd4762b6SWalker Chen {
294fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = dev_get_drvdata(dev);
295fd4762b6SWalker Chen
296fd4762b6SWalker Chen return jh7110_tdm_clk_enable(tdm);
297fd4762b6SWalker Chen }
298fd4762b6SWalker Chen
jh7110_tdm_system_suspend(struct device * dev)299fd4762b6SWalker Chen static int jh7110_tdm_system_suspend(struct device *dev)
300fd4762b6SWalker Chen {
301fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = dev_get_drvdata(dev);
302fd4762b6SWalker Chen
303fd4762b6SWalker Chen /* save context */
304fd4762b6SWalker Chen tdm->saved_pcmgbcr = jh7110_tdm_readl(tdm, TDM_PCMGBCR);
305fd4762b6SWalker Chen tdm->saved_pcmdiv = jh7110_tdm_readl(tdm, TDM_PCMDIV);
306fd4762b6SWalker Chen
307fd4762b6SWalker Chen return pm_runtime_force_suspend(dev);
308fd4762b6SWalker Chen }
309fd4762b6SWalker Chen
jh7110_tdm_system_resume(struct device * dev)310fd4762b6SWalker Chen static int jh7110_tdm_system_resume(struct device *dev)
311fd4762b6SWalker Chen {
312fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = dev_get_drvdata(dev);
313fd4762b6SWalker Chen
314fd4762b6SWalker Chen /* restore context */
315fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMGBCR, tdm->saved_pcmgbcr);
316fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMDIV, tdm->saved_pcmdiv);
317fd4762b6SWalker Chen
318fd4762b6SWalker Chen return pm_runtime_force_resume(dev);
319fd4762b6SWalker Chen }
320fd4762b6SWalker Chen
321fd4762b6SWalker Chen static const struct snd_soc_component_driver jh7110_tdm_component = {
322fd4762b6SWalker Chen .name = "jh7110-tdm",
323fd4762b6SWalker Chen };
324fd4762b6SWalker Chen
jh7110_tdm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)325fd4762b6SWalker Chen static int jh7110_tdm_startup(struct snd_pcm_substream *substream,
326fd4762b6SWalker Chen struct snd_soc_dai *cpu_dai)
327fd4762b6SWalker Chen {
328fd4762b6SWalker Chen struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
329fd4762b6SWalker Chen struct snd_soc_dai_link *dai_link = rtd->dai_link;
330fd4762b6SWalker Chen
3310a67a14fSKuninori Morimoto dai_link->trigger_stop = SND_SOC_TRIGGER_ORDER_LDC;
332fd4762b6SWalker Chen
333fd4762b6SWalker Chen return 0;
334fd4762b6SWalker Chen }
335fd4762b6SWalker Chen
jh7110_tdm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)336fd4762b6SWalker Chen static int jh7110_tdm_hw_params(struct snd_pcm_substream *substream,
337fd4762b6SWalker Chen struct snd_pcm_hw_params *params,
338fd4762b6SWalker Chen struct snd_soc_dai *dai)
339fd4762b6SWalker Chen {
340fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = snd_soc_dai_get_drvdata(dai);
341fd4762b6SWalker Chen int chan_wl, chan_sl, chan_nr;
342fd4762b6SWalker Chen unsigned int data_width;
343fd4762b6SWalker Chen unsigned int dma_bus_width;
344fd4762b6SWalker Chen struct snd_dmaengine_dai_dma_data *dma_data = NULL;
345fd4762b6SWalker Chen int ret;
346fd4762b6SWalker Chen
347fd4762b6SWalker Chen data_width = params_width(params);
348fd4762b6SWalker Chen
349fd4762b6SWalker Chen tdm->samplerate = params_rate(params);
350fd4762b6SWalker Chen tdm->pcmclk = params_channels(params) * tdm->samplerate * data_width;
351fd4762b6SWalker Chen
352fd4762b6SWalker Chen switch (params_format(params)) {
353fd4762b6SWalker Chen case SNDRV_PCM_FORMAT_S16_LE:
354fd4762b6SWalker Chen chan_wl = TDM_16BIT_WORD_LEN;
355fd4762b6SWalker Chen chan_sl = TDM_16BIT_SLOT_LEN;
356fd4762b6SWalker Chen dma_bus_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
357fd4762b6SWalker Chen break;
358fd4762b6SWalker Chen
359fd4762b6SWalker Chen case SNDRV_PCM_FORMAT_S32_LE:
360fd4762b6SWalker Chen chan_wl = TDM_32BIT_WORD_LEN;
361fd4762b6SWalker Chen chan_sl = TDM_32BIT_SLOT_LEN;
362fd4762b6SWalker Chen dma_bus_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
363fd4762b6SWalker Chen break;
364fd4762b6SWalker Chen
365fd4762b6SWalker Chen default:
366fd4762b6SWalker Chen dev_err(tdm->dev, "tdm: unsupported PCM fmt");
367fd4762b6SWalker Chen return -EINVAL;
368fd4762b6SWalker Chen }
369fd4762b6SWalker Chen
370fd4762b6SWalker Chen chan_nr = params_channels(params);
371fd4762b6SWalker Chen switch (chan_nr) {
372fd4762b6SWalker Chen case 1:
373fd4762b6SWalker Chen case 2:
374fd4762b6SWalker Chen case 4:
375fd4762b6SWalker Chen case 6:
376fd4762b6SWalker Chen case 8:
377fd4762b6SWalker Chen break;
378fd4762b6SWalker Chen default:
379fd4762b6SWalker Chen dev_err(tdm->dev, "channel not supported\n");
380fd4762b6SWalker Chen return -EINVAL;
381fd4762b6SWalker Chen }
382fd4762b6SWalker Chen
383fd4762b6SWalker Chen if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
384fd4762b6SWalker Chen tdm->tx.wl = chan_wl;
385fd4762b6SWalker Chen tdm->tx.sl = chan_sl;
386fd4762b6SWalker Chen tdm->tx.sscale = chan_nr;
387fd4762b6SWalker Chen tdm->play_dma_data.addr_width = dma_bus_width;
388fd4762b6SWalker Chen dma_data = &tdm->play_dma_data;
389fd4762b6SWalker Chen } else {
390fd4762b6SWalker Chen tdm->rx.wl = chan_wl;
391fd4762b6SWalker Chen tdm->rx.sl = chan_sl;
392fd4762b6SWalker Chen tdm->rx.sscale = chan_nr;
393fd4762b6SWalker Chen tdm->capture_dma_data.addr_width = dma_bus_width;
394fd4762b6SWalker Chen dma_data = &tdm->capture_dma_data;
395fd4762b6SWalker Chen }
396fd4762b6SWalker Chen
397fd4762b6SWalker Chen snd_soc_dai_set_dma_data(dai, substream, dma_data);
398fd4762b6SWalker Chen
399fd4762b6SWalker Chen ret = jh7110_tdm_config(tdm, substream);
400fd4762b6SWalker Chen if (ret)
401fd4762b6SWalker Chen return ret;
402fd4762b6SWalker Chen
403fd4762b6SWalker Chen jh7110_tdm_save_context(tdm, substream);
404fd4762b6SWalker Chen return 0;
405fd4762b6SWalker Chen }
406fd4762b6SWalker Chen
jh7110_tdm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)407fd4762b6SWalker Chen static int jh7110_tdm_trigger(struct snd_pcm_substream *substream,
408fd4762b6SWalker Chen int cmd, struct snd_soc_dai *dai)
409fd4762b6SWalker Chen {
410fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = snd_soc_dai_get_drvdata(dai);
411fd4762b6SWalker Chen int ret = 0;
412fd4762b6SWalker Chen
413fd4762b6SWalker Chen switch (cmd) {
414fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_START:
415fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_RESUME:
416fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
417fd4762b6SWalker Chen jh7110_tdm_start(tdm, substream);
418fd4762b6SWalker Chen break;
419fd4762b6SWalker Chen
420fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_STOP:
421fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_SUSPEND:
422fd4762b6SWalker Chen case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
423fd4762b6SWalker Chen jh7110_tdm_stop(tdm, substream);
424fd4762b6SWalker Chen break;
425fd4762b6SWalker Chen default:
426fd4762b6SWalker Chen ret = -EINVAL;
427fd4762b6SWalker Chen break;
428fd4762b6SWalker Chen }
429fd4762b6SWalker Chen
430fd4762b6SWalker Chen return ret;
431fd4762b6SWalker Chen }
432fd4762b6SWalker Chen
jh7110_tdm_set_dai_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)433fd4762b6SWalker Chen static int jh7110_tdm_set_dai_fmt(struct snd_soc_dai *cpu_dai,
434fd4762b6SWalker Chen unsigned int fmt)
435fd4762b6SWalker Chen {
436fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = snd_soc_dai_get_drvdata(cpu_dai);
437fd4762b6SWalker Chen unsigned int gbcr;
438fd4762b6SWalker Chen
439fd4762b6SWalker Chen /* set master/slave audio interface */
440fd4762b6SWalker Chen switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
441fd4762b6SWalker Chen case SND_SOC_DAIFMT_BP_FP:
442fd4762b6SWalker Chen /* cpu is master */
443fd4762b6SWalker Chen tdm->ms_mode = TDM_AS_MASTER;
444fd4762b6SWalker Chen break;
445fd4762b6SWalker Chen case SND_SOC_DAIFMT_BC_FC:
446fd4762b6SWalker Chen /* codec is master */
447fd4762b6SWalker Chen tdm->ms_mode = TDM_AS_SLAVE;
448fd4762b6SWalker Chen break;
449fd4762b6SWalker Chen case SND_SOC_DAIFMT_BC_FP:
450fd4762b6SWalker Chen case SND_SOC_DAIFMT_BP_FC:
451fd4762b6SWalker Chen return -EINVAL;
452fd4762b6SWalker Chen default:
453fd4762b6SWalker Chen dev_dbg(tdm->dev, "dwc : Invalid clock provider format\n");
454fd4762b6SWalker Chen return -EINVAL;
455fd4762b6SWalker Chen }
456fd4762b6SWalker Chen
457fd4762b6SWalker Chen gbcr = (tdm->clkpolity << CLKPOL_BIT) |
458fd4762b6SWalker Chen (tdm->elm << ELM_BIT) |
459fd4762b6SWalker Chen (tdm->syncm << SYNCM_BIT) |
460fd4762b6SWalker Chen (tdm->ms_mode << MS_BIT);
461fd4762b6SWalker Chen jh7110_tdm_writel(tdm, TDM_PCMGBCR, gbcr);
462fd4762b6SWalker Chen
463fd4762b6SWalker Chen return 0;
464fd4762b6SWalker Chen }
465fd4762b6SWalker Chen
jh7110_tdm_dai_probe(struct snd_soc_dai * dai)466fd4762b6SWalker Chen static int jh7110_tdm_dai_probe(struct snd_soc_dai *dai)
467fd4762b6SWalker Chen {
468fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm = snd_soc_dai_get_drvdata(dai);
469fd4762b6SWalker Chen
470fd4762b6SWalker Chen snd_soc_dai_init_dma_data(dai, &tdm->play_dma_data, &tdm->capture_dma_data);
471fd4762b6SWalker Chen snd_soc_dai_set_drvdata(dai, tdm);
472fd4762b6SWalker Chen return 0;
473fd4762b6SWalker Chen }
474fd4762b6SWalker Chen
475*e86cc958SKuninori Morimoto static const struct snd_soc_dai_ops jh7110_tdm_dai_ops = {
476*e86cc958SKuninori Morimoto .probe = jh7110_tdm_dai_probe,
477*e86cc958SKuninori Morimoto .startup = jh7110_tdm_startup,
478*e86cc958SKuninori Morimoto .hw_params = jh7110_tdm_hw_params,
479*e86cc958SKuninori Morimoto .trigger = jh7110_tdm_trigger,
480*e86cc958SKuninori Morimoto .set_fmt = jh7110_tdm_set_dai_fmt,
481*e86cc958SKuninori Morimoto };
482*e86cc958SKuninori Morimoto
483fd4762b6SWalker Chen #define JH7110_TDM_RATES SNDRV_PCM_RATE_8000_48000
484fd4762b6SWalker Chen
485fd4762b6SWalker Chen #define JH7110_TDM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
486fd4762b6SWalker Chen SNDRV_PCM_FMTBIT_S32_LE)
487fd4762b6SWalker Chen
488fd4762b6SWalker Chen static struct snd_soc_dai_driver jh7110_tdm_dai = {
489fd4762b6SWalker Chen .name = "sf_tdm",
490fd4762b6SWalker Chen .id = 0,
491fd4762b6SWalker Chen .playback = {
492fd4762b6SWalker Chen .stream_name = "Playback",
493fd4762b6SWalker Chen .channels_min = 1,
494fd4762b6SWalker Chen .channels_max = 8,
495fd4762b6SWalker Chen .rates = JH7110_TDM_RATES,
496fd4762b6SWalker Chen .formats = JH7110_TDM_FORMATS,
497fd4762b6SWalker Chen },
498fd4762b6SWalker Chen .capture = {
499fd4762b6SWalker Chen .stream_name = "Capture",
500fd4762b6SWalker Chen .channels_min = 1,
501fd4762b6SWalker Chen .channels_max = 8,
502fd4762b6SWalker Chen .rates = JH7110_TDM_RATES,
503fd4762b6SWalker Chen .formats = JH7110_TDM_FORMATS,
504fd4762b6SWalker Chen },
505fd4762b6SWalker Chen .ops = &jh7110_tdm_dai_ops,
506fd4762b6SWalker Chen .symmetric_rate = 1,
507fd4762b6SWalker Chen };
508fd4762b6SWalker Chen
509fd4762b6SWalker Chen static const struct snd_pcm_hardware jh7110_pcm_hardware = {
510fd4762b6SWalker Chen .info = (SNDRV_PCM_INFO_MMAP |
511fd4762b6SWalker Chen SNDRV_PCM_INFO_MMAP_VALID |
512fd4762b6SWalker Chen SNDRV_PCM_INFO_PAUSE |
513fd4762b6SWalker Chen SNDRV_PCM_INFO_RESUME |
514fd4762b6SWalker Chen SNDRV_PCM_INFO_INTERLEAVED |
515fd4762b6SWalker Chen SNDRV_PCM_INFO_BLOCK_TRANSFER),
516fd4762b6SWalker Chen .buffer_bytes_max = 192512,
517fd4762b6SWalker Chen .period_bytes_min = 4096,
518fd4762b6SWalker Chen .period_bytes_max = 32768,
519fd4762b6SWalker Chen .periods_min = 1,
520fd4762b6SWalker Chen .periods_max = 48,
521fd4762b6SWalker Chen .fifo_size = 16,
522fd4762b6SWalker Chen };
523fd4762b6SWalker Chen
524fd4762b6SWalker Chen static const struct snd_dmaengine_pcm_config jh7110_dmaengine_pcm_config = {
525fd4762b6SWalker Chen .pcm_hardware = &jh7110_pcm_hardware,
526fd4762b6SWalker Chen .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
527fd4762b6SWalker Chen .prealloc_buffer_size = 192512,
528fd4762b6SWalker Chen };
529fd4762b6SWalker Chen
jh7110_tdm_init_params(struct jh7110_tdm_dev * tdm)530fd4762b6SWalker Chen static void jh7110_tdm_init_params(struct jh7110_tdm_dev *tdm)
531fd4762b6SWalker Chen {
532fd4762b6SWalker Chen tdm->clkpolity = TDM_TX_RASING_RX_FALLING;
533fd4762b6SWalker Chen tdm->elm = TDM_ELM_LATE;
534fd4762b6SWalker Chen tdm->syncm = TDM_SYNCM_SHORT;
535fd4762b6SWalker Chen
536fd4762b6SWalker Chen tdm->rx.ifl = TDM_FIFO_HALF;
537fd4762b6SWalker Chen tdm->tx.ifl = TDM_FIFO_HALF;
538fd4762b6SWalker Chen tdm->rx.wl = TDM_16BIT_WORD_LEN;
539fd4762b6SWalker Chen tdm->tx.wl = TDM_16BIT_WORD_LEN;
540fd4762b6SWalker Chen tdm->rx.sscale = 2;
541fd4762b6SWalker Chen tdm->tx.sscale = 2;
542fd4762b6SWalker Chen tdm->rx.lrj = TDM_LEFT_JUSTIFT;
543fd4762b6SWalker Chen tdm->tx.lrj = TDM_LEFT_JUSTIFT;
544fd4762b6SWalker Chen
545fd4762b6SWalker Chen tdm->play_dma_data.addr = JH7110_TDM_FIFO;
546fd4762b6SWalker Chen tdm->play_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
547fd4762b6SWalker Chen tdm->play_dma_data.fifo_size = JH7110_TDM_FIFO_DEPTH / 2;
548fd4762b6SWalker Chen tdm->play_dma_data.maxburst = 16;
549fd4762b6SWalker Chen
550fd4762b6SWalker Chen tdm->capture_dma_data.addr = JH7110_TDM_FIFO;
551fd4762b6SWalker Chen tdm->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
552fd4762b6SWalker Chen tdm->capture_dma_data.fifo_size = JH7110_TDM_FIFO_DEPTH / 2;
553fd4762b6SWalker Chen tdm->capture_dma_data.maxburst = 8;
554fd4762b6SWalker Chen }
555fd4762b6SWalker Chen
jh7110_tdm_clk_reset_get(struct platform_device * pdev,struct jh7110_tdm_dev * tdm)556fd4762b6SWalker Chen static int jh7110_tdm_clk_reset_get(struct platform_device *pdev,
557fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm)
558fd4762b6SWalker Chen {
559fd4762b6SWalker Chen int ret;
560fd4762b6SWalker Chen
561fd4762b6SWalker Chen tdm->clks[0].id = "mclk_inner";
562fd4762b6SWalker Chen tdm->clks[1].id = "tdm_ahb";
563fd4762b6SWalker Chen tdm->clks[2].id = "tdm_apb";
564fd4762b6SWalker Chen tdm->clks[3].id = "tdm_internal";
565fd4762b6SWalker Chen tdm->clks[4].id = "tdm_ext";
566fd4762b6SWalker Chen tdm->clks[5].id = "tdm";
567fd4762b6SWalker Chen
568fd4762b6SWalker Chen ret = devm_clk_bulk_get(&pdev->dev, ARRAY_SIZE(tdm->clks), tdm->clks);
569fd4762b6SWalker Chen if (ret) {
570fd4762b6SWalker Chen dev_err(&pdev->dev, "Failed to get tdm clocks\n");
571fd4762b6SWalker Chen return ret;
572fd4762b6SWalker Chen }
573fd4762b6SWalker Chen
574fd4762b6SWalker Chen tdm->resets = devm_reset_control_array_get_exclusive(&pdev->dev);
5753582cf94SWalker Chen if (IS_ERR(tdm->resets)) {
5763582cf94SWalker Chen dev_err(&pdev->dev, "Failed to get tdm resets\n");
5773582cf94SWalker Chen return PTR_ERR(tdm->resets);
578fd4762b6SWalker Chen }
579fd4762b6SWalker Chen
580fd4762b6SWalker Chen return 0;
581fd4762b6SWalker Chen }
582fd4762b6SWalker Chen
jh7110_tdm_probe(struct platform_device * pdev)583fd4762b6SWalker Chen static int jh7110_tdm_probe(struct platform_device *pdev)
584fd4762b6SWalker Chen {
585fd4762b6SWalker Chen struct jh7110_tdm_dev *tdm;
586fd4762b6SWalker Chen int ret;
587fd4762b6SWalker Chen
588fd4762b6SWalker Chen tdm = devm_kzalloc(&pdev->dev, sizeof(*tdm), GFP_KERNEL);
589fd4762b6SWalker Chen if (!tdm)
590fd4762b6SWalker Chen return -ENOMEM;
591fd4762b6SWalker Chen
592fd4762b6SWalker Chen tdm->tdm_base = devm_platform_ioremap_resource(pdev, 0);
593fd4762b6SWalker Chen if (IS_ERR(tdm->tdm_base))
594fd4762b6SWalker Chen return PTR_ERR(tdm->tdm_base);
595fd4762b6SWalker Chen
596fd4762b6SWalker Chen tdm->dev = &pdev->dev;
597fd4762b6SWalker Chen
598fd4762b6SWalker Chen ret = jh7110_tdm_clk_reset_get(pdev, tdm);
599fd4762b6SWalker Chen if (ret) {
600fd4762b6SWalker Chen dev_err(&pdev->dev, "Failed to enable audio-tdm clock\n");
601fd4762b6SWalker Chen return ret;
602fd4762b6SWalker Chen }
603fd4762b6SWalker Chen
604fd4762b6SWalker Chen jh7110_tdm_init_params(tdm);
605fd4762b6SWalker Chen
606fd4762b6SWalker Chen dev_set_drvdata(&pdev->dev, tdm);
607fd4762b6SWalker Chen ret = devm_snd_soc_register_component(&pdev->dev, &jh7110_tdm_component,
608fd4762b6SWalker Chen &jh7110_tdm_dai, 1);
609fd4762b6SWalker Chen if (ret) {
610fd4762b6SWalker Chen dev_err(&pdev->dev, "Failed to register dai\n");
611fd4762b6SWalker Chen return ret;
612fd4762b6SWalker Chen }
613fd4762b6SWalker Chen
614fd4762b6SWalker Chen ret = devm_snd_dmaengine_pcm_register(&pdev->dev,
615fd4762b6SWalker Chen &jh7110_dmaengine_pcm_config,
616fd4762b6SWalker Chen SND_DMAENGINE_PCM_FLAG_COMPAT);
617fd4762b6SWalker Chen if (ret) {
618fd4762b6SWalker Chen dev_err(&pdev->dev, "Could not register pcm: %d\n", ret);
619fd4762b6SWalker Chen return ret;
620fd4762b6SWalker Chen }
621fd4762b6SWalker Chen
622fd4762b6SWalker Chen pm_runtime_enable(&pdev->dev);
623fd4762b6SWalker Chen if (!pm_runtime_enabled(&pdev->dev)) {
624fd4762b6SWalker Chen ret = jh7110_tdm_runtime_resume(&pdev->dev);
625fd4762b6SWalker Chen if (ret)
626fd4762b6SWalker Chen goto err_pm_disable;
627fd4762b6SWalker Chen }
628fd4762b6SWalker Chen
629fd4762b6SWalker Chen return 0;
630fd4762b6SWalker Chen
631fd4762b6SWalker Chen err_pm_disable:
632fd4762b6SWalker Chen pm_runtime_disable(&pdev->dev);
633fd4762b6SWalker Chen
634fd4762b6SWalker Chen return ret;
635fd4762b6SWalker Chen }
636fd4762b6SWalker Chen
jh7110_tdm_dev_remove(struct platform_device * pdev)63750a91c51SUwe Kleine-König static void jh7110_tdm_dev_remove(struct platform_device *pdev)
638fd4762b6SWalker Chen {
639fd4762b6SWalker Chen pm_runtime_disable(&pdev->dev);
640fd4762b6SWalker Chen }
641fd4762b6SWalker Chen
642fd4762b6SWalker Chen static const struct of_device_id jh7110_tdm_of_match[] = {
643fd4762b6SWalker Chen { .compatible = "starfive,jh7110-tdm", },
644fd4762b6SWalker Chen {}
645fd4762b6SWalker Chen };
646fd4762b6SWalker Chen
647fd4762b6SWalker Chen MODULE_DEVICE_TABLE(of, jh7110_tdm_of_match);
648fd4762b6SWalker Chen
649fd4762b6SWalker Chen static const struct dev_pm_ops jh7110_tdm_pm_ops = {
650fd4762b6SWalker Chen RUNTIME_PM_OPS(jh7110_tdm_runtime_suspend,
651fd4762b6SWalker Chen jh7110_tdm_runtime_resume, NULL)
652fd4762b6SWalker Chen SYSTEM_SLEEP_PM_OPS(jh7110_tdm_system_suspend,
653fd4762b6SWalker Chen jh7110_tdm_system_resume)
654fd4762b6SWalker Chen };
655fd4762b6SWalker Chen
656fd4762b6SWalker Chen static struct platform_driver jh7110_tdm_driver = {
657fd4762b6SWalker Chen .driver = {
658fd4762b6SWalker Chen .name = "jh7110-tdm",
659fd4762b6SWalker Chen .of_match_table = jh7110_tdm_of_match,
660fd4762b6SWalker Chen .pm = pm_ptr(&jh7110_tdm_pm_ops),
661fd4762b6SWalker Chen },
662fd4762b6SWalker Chen .probe = jh7110_tdm_probe,
66350a91c51SUwe Kleine-König .remove_new = jh7110_tdm_dev_remove,
664fd4762b6SWalker Chen };
665fd4762b6SWalker Chen module_platform_driver(jh7110_tdm_driver);
666fd4762b6SWalker Chen
667fd4762b6SWalker Chen MODULE_DESCRIPTION("StarFive JH7110 TDM ASoC Driver");
668fd4762b6SWalker Chen MODULE_AUTHOR("Walker Chen <walker.chen@starfivetech.com>");
669fd4762b6SWalker Chen MODULE_LICENSE("GPL");
670