xref: /openbmc/linux/sound/soc/sof/mediatek/mt8186/mt8186-clk.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1210b3ab9STinghan Shen // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2210b3ab9STinghan Shen //
3210b3ab9STinghan Shen // Copyright(c) 2022 Mediatek Corporation. All rights reserved.
4210b3ab9STinghan Shen //
5210b3ab9STinghan Shen // Author: Allen-KH Cheng <allen-kh.cheng@mediatek.com>
6210b3ab9STinghan Shen //         Tinghan Shen <tinghan.shen@mediatek.com>
7210b3ab9STinghan Shen //
8210b3ab9STinghan Shen // Hardware interface for mt8186 DSP clock
9210b3ab9STinghan Shen 
10210b3ab9STinghan Shen #include <linux/clk.h>
11210b3ab9STinghan Shen #include <linux/io.h>
12210b3ab9STinghan Shen 
13210b3ab9STinghan Shen #include "../../sof-audio.h"
14210b3ab9STinghan Shen #include "../../ops.h"
15210b3ab9STinghan Shen #include "../adsp_helper.h"
16210b3ab9STinghan Shen #include "mt8186.h"
17210b3ab9STinghan Shen #include "mt8186-clk.h"
18210b3ab9STinghan Shen 
19210b3ab9STinghan Shen static const char *adsp_clks[ADSP_CLK_MAX] = {
20*acaeb8c6STinghan Shen 	[CLK_TOP_AUDIODSP] = "audiodsp",
21*acaeb8c6STinghan Shen 	[CLK_TOP_ADSP_BUS] = "adsp_bus",
22210b3ab9STinghan Shen };
23210b3ab9STinghan Shen 
mt8186_adsp_init_clock(struct snd_sof_dev * sdev)24210b3ab9STinghan Shen int mt8186_adsp_init_clock(struct snd_sof_dev *sdev)
25210b3ab9STinghan Shen {
26210b3ab9STinghan Shen 	struct adsp_priv *priv = sdev->pdata->hw_pdata;
27210b3ab9STinghan Shen 	struct device *dev = sdev->dev;
28210b3ab9STinghan Shen 	int i;
29210b3ab9STinghan Shen 
30210b3ab9STinghan Shen 	priv->clk = devm_kcalloc(dev, ADSP_CLK_MAX, sizeof(*priv->clk), GFP_KERNEL);
31210b3ab9STinghan Shen 	if (!priv->clk)
32210b3ab9STinghan Shen 		return -ENOMEM;
33210b3ab9STinghan Shen 
34210b3ab9STinghan Shen 	for (i = 0; i < ADSP_CLK_MAX; i++) {
35210b3ab9STinghan Shen 		priv->clk[i] = devm_clk_get(dev, adsp_clks[i]);
36210b3ab9STinghan Shen 
37210b3ab9STinghan Shen 		if (IS_ERR(priv->clk[i]))
38210b3ab9STinghan Shen 			return PTR_ERR(priv->clk[i]);
39210b3ab9STinghan Shen 	}
40210b3ab9STinghan Shen 
41210b3ab9STinghan Shen 	return 0;
42210b3ab9STinghan Shen }
43210b3ab9STinghan Shen 
adsp_enable_all_clock(struct snd_sof_dev * sdev)44210b3ab9STinghan Shen static int adsp_enable_all_clock(struct snd_sof_dev *sdev)
45210b3ab9STinghan Shen {
46210b3ab9STinghan Shen 	struct adsp_priv *priv = sdev->pdata->hw_pdata;
47210b3ab9STinghan Shen 	struct device *dev = sdev->dev;
48210b3ab9STinghan Shen 	int ret;
49210b3ab9STinghan Shen 
50210b3ab9STinghan Shen 	ret = clk_prepare_enable(priv->clk[CLK_TOP_AUDIODSP]);
51210b3ab9STinghan Shen 	if (ret) {
52210b3ab9STinghan Shen 		dev_err(dev, "%s clk_prepare_enable(audiodsp) fail %d\n",
53210b3ab9STinghan Shen 			__func__, ret);
54210b3ab9STinghan Shen 		return ret;
55210b3ab9STinghan Shen 	}
56210b3ab9STinghan Shen 
57210b3ab9STinghan Shen 	ret = clk_prepare_enable(priv->clk[CLK_TOP_ADSP_BUS]);
58210b3ab9STinghan Shen 	if (ret) {
59210b3ab9STinghan Shen 		dev_err(dev, "%s clk_prepare_enable(adsp_bus) fail %d\n",
60210b3ab9STinghan Shen 			__func__, ret);
61210b3ab9STinghan Shen 		clk_disable_unprepare(priv->clk[CLK_TOP_AUDIODSP]);
62210b3ab9STinghan Shen 		return ret;
63210b3ab9STinghan Shen 	}
64210b3ab9STinghan Shen 
65210b3ab9STinghan Shen 	return 0;
66210b3ab9STinghan Shen }
67210b3ab9STinghan Shen 
adsp_disable_all_clock(struct snd_sof_dev * sdev)68210b3ab9STinghan Shen static void adsp_disable_all_clock(struct snd_sof_dev *sdev)
69210b3ab9STinghan Shen {
70210b3ab9STinghan Shen 	struct adsp_priv *priv = sdev->pdata->hw_pdata;
71210b3ab9STinghan Shen 
72210b3ab9STinghan Shen 	clk_disable_unprepare(priv->clk[CLK_TOP_ADSP_BUS]);
73210b3ab9STinghan Shen 	clk_disable_unprepare(priv->clk[CLK_TOP_AUDIODSP]);
74210b3ab9STinghan Shen }
75210b3ab9STinghan Shen 
mt8186_adsp_clock_on(struct snd_sof_dev * sdev)769ce170dcSTinghan Shen int mt8186_adsp_clock_on(struct snd_sof_dev *sdev)
77210b3ab9STinghan Shen {
78210b3ab9STinghan Shen 	struct device *dev = sdev->dev;
79210b3ab9STinghan Shen 	int ret;
80210b3ab9STinghan Shen 
81210b3ab9STinghan Shen 	ret = adsp_enable_all_clock(sdev);
82210b3ab9STinghan Shen 	if (ret) {
83210b3ab9STinghan Shen 		dev_err(dev, "failed to adsp_enable_clock: %d\n", ret);
84210b3ab9STinghan Shen 		return ret;
85210b3ab9STinghan Shen 	}
86210b3ab9STinghan Shen 	snd_sof_dsp_write(sdev, DSP_REG_BAR, ADSP_CK_EN,
87210b3ab9STinghan Shen 			  UART_EN | DMA_EN | TIMER_EN | COREDBG_EN | CORE_CLK_EN);
88210b3ab9STinghan Shen 	snd_sof_dsp_write(sdev, DSP_REG_BAR, ADSP_UART_CTRL,
89210b3ab9STinghan Shen 			  UART_BCLK_CG | UART_RSTN);
90210b3ab9STinghan Shen 
91210b3ab9STinghan Shen 	return 0;
92210b3ab9STinghan Shen }
93210b3ab9STinghan Shen 
mt8186_adsp_clock_off(struct snd_sof_dev * sdev)949ce170dcSTinghan Shen void mt8186_adsp_clock_off(struct snd_sof_dev *sdev)
95210b3ab9STinghan Shen {
96210b3ab9STinghan Shen 	snd_sof_dsp_write(sdev, DSP_REG_BAR, ADSP_CK_EN, 0);
97210b3ab9STinghan Shen 	snd_sof_dsp_write(sdev, DSP_REG_BAR, ADSP_UART_CTRL, 0);
98210b3ab9STinghan Shen 	adsp_disable_all_clock(sdev);
99210b3ab9STinghan Shen }
100210b3ab9STinghan Shen 
101