1e75e5db8SRanjani Sridharan // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2e75e5db8SRanjani Sridharan //
3e75e5db8SRanjani Sridharan // This file is provided under a dual BSD/GPLv2 license. When using or
4e75e5db8SRanjani Sridharan // redistributing this file, you may do so under either license.
5e75e5db8SRanjani Sridharan //
6e75e5db8SRanjani Sridharan // Copyright(c) 2022 Intel Corporation. All rights reserved.
7e75e5db8SRanjani Sridharan //
8e75e5db8SRanjani Sridharan
9e75e5db8SRanjani Sridharan #include <sound/pcm_params.h>
10e75e5db8SRanjani Sridharan #include <sound/sof/ipc4/header.h>
11e75e5db8SRanjani Sridharan #include "sof-audio.h"
12e75e5db8SRanjani Sridharan #include "sof-priv.h"
133937a76cSRander Wang #include "ops.h"
14e75e5db8SRanjani Sridharan #include "ipc4-priv.h"
15e75e5db8SRanjani Sridharan #include "ipc4-topology.h"
16af74dbd0SRander Wang #include "ipc4-fw-reg.h"
17e75e5db8SRanjani Sridharan
sof_ipc4_set_multi_pipeline_state(struct snd_sof_dev * sdev,u32 state,struct ipc4_pipeline_set_state_data * trigger_list)182d271af1SRanjani Sridharan static int sof_ipc4_set_multi_pipeline_state(struct snd_sof_dev *sdev, u32 state,
196f9eb19aSRanjani Sridharan struct ipc4_pipeline_set_state_data *trigger_list)
202d271af1SRanjani Sridharan {
212d271af1SRanjani Sridharan struct sof_ipc4_msg msg = {{ 0 }};
222d271af1SRanjani Sridharan u32 primary, ipc_size;
232d271af1SRanjani Sridharan
242d271af1SRanjani Sridharan /* trigger a single pipeline */
256f9eb19aSRanjani Sridharan if (trigger_list->count == 1)
261eaff264SPierre-Louis Bossart return sof_ipc4_set_pipeline_state(sdev, trigger_list->pipeline_instance_ids[0],
271eaff264SPierre-Louis Bossart state);
282d271af1SRanjani Sridharan
292d271af1SRanjani Sridharan primary = state;
302d271af1SRanjani Sridharan primary |= SOF_IPC4_MSG_TYPE_SET(SOF_IPC4_GLB_SET_PIPELINE_STATE);
312d271af1SRanjani Sridharan primary |= SOF_IPC4_MSG_DIR(SOF_IPC4_MSG_REQUEST);
322d271af1SRanjani Sridharan primary |= SOF_IPC4_MSG_TARGET(SOF_IPC4_FW_GEN_MSG);
332d271af1SRanjani Sridharan msg.primary = primary;
342d271af1SRanjani Sridharan
352d271af1SRanjani Sridharan /* trigger multiple pipelines with a single IPC */
362d271af1SRanjani Sridharan msg.extension = SOF_IPC4_GLB_PIPE_STATE_EXT_MULTI;
372d271af1SRanjani Sridharan
382d271af1SRanjani Sridharan /* ipc_size includes the count and the pipeline IDs for the number of pipelines */
396f9eb19aSRanjani Sridharan ipc_size = sizeof(u32) * (trigger_list->count + 1);
402d271af1SRanjani Sridharan msg.data_size = ipc_size;
416f9eb19aSRanjani Sridharan msg.data_ptr = trigger_list;
422d271af1SRanjani Sridharan
43367fd6ffSCurtis Malainey return sof_ipc_tx_message_no_reply(sdev->ipc, &msg, ipc_size);
442d271af1SRanjani Sridharan }
452d271af1SRanjani Sridharan
sof_ipc4_set_pipeline_state(struct snd_sof_dev * sdev,u32 instance_id,u32 state)461eaff264SPierre-Louis Bossart int sof_ipc4_set_pipeline_state(struct snd_sof_dev *sdev, u32 instance_id, u32 state)
47e75e5db8SRanjani Sridharan {
48e75e5db8SRanjani Sridharan struct sof_ipc4_msg msg = {{ 0 }};
49e75e5db8SRanjani Sridharan u32 primary;
50e75e5db8SRanjani Sridharan
511eaff264SPierre-Louis Bossart dev_dbg(sdev->dev, "ipc4 set pipeline instance %d state %d", instance_id, state);
52e75e5db8SRanjani Sridharan
53e75e5db8SRanjani Sridharan primary = state;
541eaff264SPierre-Louis Bossart primary |= SOF_IPC4_GLB_PIPE_STATE_ID(instance_id);
55e75e5db8SRanjani Sridharan primary |= SOF_IPC4_MSG_TYPE_SET(SOF_IPC4_GLB_SET_PIPELINE_STATE);
56e75e5db8SRanjani Sridharan primary |= SOF_IPC4_MSG_DIR(SOF_IPC4_MSG_REQUEST);
57e75e5db8SRanjani Sridharan primary |= SOF_IPC4_MSG_TARGET(SOF_IPC4_FW_GEN_MSG);
58e75e5db8SRanjani Sridharan
59e75e5db8SRanjani Sridharan msg.primary = primary;
60e75e5db8SRanjani Sridharan
61367fd6ffSCurtis Malainey return sof_ipc_tx_message_no_reply(sdev->ipc, &msg, 0);
62e75e5db8SRanjani Sridharan }
63d0c0d5bfSRanjani Sridharan EXPORT_SYMBOL(sof_ipc4_set_pipeline_state);
64e75e5db8SRanjani Sridharan
6532c4b698SRanjani Sridharan static void
sof_ipc4_add_pipeline_to_trigger_list(struct snd_sof_dev * sdev,int state,struct snd_sof_pipeline * spipe,struct ipc4_pipeline_set_state_data * trigger_list)6632c4b698SRanjani Sridharan sof_ipc4_add_pipeline_to_trigger_list(struct snd_sof_dev *sdev, int state,
6732c4b698SRanjani Sridharan struct snd_sof_pipeline *spipe,
6832c4b698SRanjani Sridharan struct ipc4_pipeline_set_state_data *trigger_list)
6932c4b698SRanjani Sridharan {
7032c4b698SRanjani Sridharan struct snd_sof_widget *pipe_widget = spipe->pipe_widget;
7132c4b698SRanjani Sridharan struct sof_ipc4_pipeline *pipeline = pipe_widget->private;
7232c4b698SRanjani Sridharan
73225f37b5SRanjani Sridharan if (pipeline->skip_during_fe_trigger && state != SOF_IPC4_PIPE_RESET)
7432c4b698SRanjani Sridharan return;
7532c4b698SRanjani Sridharan
7632c4b698SRanjani Sridharan switch (state) {
7732c4b698SRanjani Sridharan case SOF_IPC4_PIPE_RUNNING:
7832c4b698SRanjani Sridharan /*
7932c4b698SRanjani Sridharan * Trigger pipeline if all PCMs containing it are paused or if it is RUNNING
8032c4b698SRanjani Sridharan * for the first time
8132c4b698SRanjani Sridharan */
8232c4b698SRanjani Sridharan if (spipe->started_count == spipe->paused_count)
831eaff264SPierre-Louis Bossart trigger_list->pipeline_instance_ids[trigger_list->count++] =
8432c4b698SRanjani Sridharan pipe_widget->instance_id;
8532c4b698SRanjani Sridharan break;
8632c4b698SRanjani Sridharan case SOF_IPC4_PIPE_RESET:
8732c4b698SRanjani Sridharan /* RESET if the pipeline is neither running nor paused */
8832c4b698SRanjani Sridharan if (!spipe->started_count && !spipe->paused_count)
891eaff264SPierre-Louis Bossart trigger_list->pipeline_instance_ids[trigger_list->count++] =
9032c4b698SRanjani Sridharan pipe_widget->instance_id;
9132c4b698SRanjani Sridharan break;
9232c4b698SRanjani Sridharan case SOF_IPC4_PIPE_PAUSED:
9332c4b698SRanjani Sridharan /* Pause the pipeline only when its started_count is 1 more than paused_count */
9432c4b698SRanjani Sridharan if (spipe->paused_count == (spipe->started_count - 1))
951eaff264SPierre-Louis Bossart trigger_list->pipeline_instance_ids[trigger_list->count++] =
9632c4b698SRanjani Sridharan pipe_widget->instance_id;
9732c4b698SRanjani Sridharan break;
9832c4b698SRanjani Sridharan default:
9932c4b698SRanjani Sridharan break;
10032c4b698SRanjani Sridharan }
10132c4b698SRanjani Sridharan }
10232c4b698SRanjani Sridharan
10332c4b698SRanjani Sridharan static void
sof_ipc4_update_pipeline_state(struct snd_sof_dev * sdev,int state,int cmd,struct snd_sof_pipeline * spipe,struct ipc4_pipeline_set_state_data * trigger_list)10432c4b698SRanjani Sridharan sof_ipc4_update_pipeline_state(struct snd_sof_dev *sdev, int state, int cmd,
10532c4b698SRanjani Sridharan struct snd_sof_pipeline *spipe,
10632c4b698SRanjani Sridharan struct ipc4_pipeline_set_state_data *trigger_list)
10732c4b698SRanjani Sridharan {
10832c4b698SRanjani Sridharan struct snd_sof_widget *pipe_widget = spipe->pipe_widget;
10932c4b698SRanjani Sridharan struct sof_ipc4_pipeline *pipeline = pipe_widget->private;
11032c4b698SRanjani Sridharan int i;
11132c4b698SRanjani Sridharan
112225f37b5SRanjani Sridharan if (pipeline->skip_during_fe_trigger && state != SOF_IPC4_PIPE_RESET)
11332c4b698SRanjani Sridharan return;
11432c4b698SRanjani Sridharan
11532c4b698SRanjani Sridharan /* set state for pipeline if it was just triggered */
11632c4b698SRanjani Sridharan for (i = 0; i < trigger_list->count; i++) {
1171eaff264SPierre-Louis Bossart if (trigger_list->pipeline_instance_ids[i] == pipe_widget->instance_id) {
11832c4b698SRanjani Sridharan pipeline->state = state;
11932c4b698SRanjani Sridharan break;
12032c4b698SRanjani Sridharan }
12132c4b698SRanjani Sridharan }
12232c4b698SRanjani Sridharan
12332c4b698SRanjani Sridharan switch (state) {
12432c4b698SRanjani Sridharan case SOF_IPC4_PIPE_PAUSED:
12532c4b698SRanjani Sridharan switch (cmd) {
12632c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
12732c4b698SRanjani Sridharan /*
12832c4b698SRanjani Sridharan * increment paused_count if the PAUSED is the final state during
12932c4b698SRanjani Sridharan * the PAUSE trigger
13032c4b698SRanjani Sridharan */
13132c4b698SRanjani Sridharan spipe->paused_count++;
13232c4b698SRanjani Sridharan break;
13332c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_STOP:
13432c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_SUSPEND:
13532c4b698SRanjani Sridharan /*
13632c4b698SRanjani Sridharan * decrement started_count if PAUSED is the final state during the
13732c4b698SRanjani Sridharan * STOP trigger
13832c4b698SRanjani Sridharan */
13932c4b698SRanjani Sridharan spipe->started_count--;
14032c4b698SRanjani Sridharan break;
14132c4b698SRanjani Sridharan default:
14232c4b698SRanjani Sridharan break;
14332c4b698SRanjani Sridharan }
14432c4b698SRanjani Sridharan break;
14532c4b698SRanjani Sridharan case SOF_IPC4_PIPE_RUNNING:
14632c4b698SRanjani Sridharan switch (cmd) {
14732c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
14832c4b698SRanjani Sridharan /* decrement paused_count for RELEASE */
14932c4b698SRanjani Sridharan spipe->paused_count--;
15032c4b698SRanjani Sridharan break;
15132c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_START:
15232c4b698SRanjani Sridharan case SNDRV_PCM_TRIGGER_RESUME:
15332c4b698SRanjani Sridharan /* increment started_count for START/RESUME */
15432c4b698SRanjani Sridharan spipe->started_count++;
15532c4b698SRanjani Sridharan break;
15632c4b698SRanjani Sridharan default:
15732c4b698SRanjani Sridharan break;
15832c4b698SRanjani Sridharan }
15932c4b698SRanjani Sridharan break;
16032c4b698SRanjani Sridharan default:
16132c4b698SRanjani Sridharan break;
16232c4b698SRanjani Sridharan }
16332c4b698SRanjani Sridharan }
16432c4b698SRanjani Sridharan
16532c4b698SRanjani Sridharan /*
16632c4b698SRanjani Sridharan * The picture below represents the pipeline state machine wrt PCM actions corresponding to the
16732c4b698SRanjani Sridharan * triggers and ioctls
16832c4b698SRanjani Sridharan * +---------------+
16932c4b698SRanjani Sridharan * | |
17032c4b698SRanjani Sridharan * | INIT |
17132c4b698SRanjani Sridharan * | |
17232c4b698SRanjani Sridharan * +-------+-------+
17332c4b698SRanjani Sridharan * |
17432c4b698SRanjani Sridharan * |
17532c4b698SRanjani Sridharan * | START
17632c4b698SRanjani Sridharan * |
17732c4b698SRanjani Sridharan * |
17832c4b698SRanjani Sridharan * +----------------+ +------v-------+ +-------------+
17932c4b698SRanjani Sridharan * | | START | | HW_FREE | |
18032c4b698SRanjani Sridharan * | RUNNING <-------------+ PAUSED +--------------> + RESET |
18132c4b698SRanjani Sridharan * | | PAUSE | | | |
18232c4b698SRanjani Sridharan * +------+---------+ RELEASE +---------+----+ +-------------+
18332c4b698SRanjani Sridharan * | ^
18432c4b698SRanjani Sridharan * | |
18532c4b698SRanjani Sridharan * | |
18632c4b698SRanjani Sridharan * | |
18732c4b698SRanjani Sridharan * | PAUSE |
18832c4b698SRanjani Sridharan * +---------------------------------+
18932c4b698SRanjani Sridharan * STOP/SUSPEND
19032c4b698SRanjani Sridharan *
19132c4b698SRanjani Sridharan * Note that during system suspend, the suspend trigger is followed by a hw_free in
19232c4b698SRanjani Sridharan * sof_pcm_trigger(). So, the final state during suspend would be RESET.
19332c4b698SRanjani Sridharan * Also, since the SOF driver doesn't support full resume, streams would be restarted with the
19432c4b698SRanjani Sridharan * prepare ioctl before the START trigger.
19532c4b698SRanjani Sridharan */
19632c4b698SRanjani Sridharan
197ca5ce0caSJyri Sarha /*
198ca5ce0caSJyri Sarha * Chained DMA is a special case where there is no processing on
199ca5ce0caSJyri Sarha * DSP. The samples are just moved over by host side DMA to a single
200ca5ce0caSJyri Sarha * buffer on DSP and directly from there to link DMA. However, the
201ca5ce0caSJyri Sarha * model on SOF driver has two notional pipelines, one at host DAI,
202ca5ce0caSJyri Sarha * and another at link DAI. They both shall have the use_chain_dma
203ca5ce0caSJyri Sarha * attribute.
204ca5ce0caSJyri Sarha */
205ca5ce0caSJyri Sarha
sof_ipc4_chain_dma_trigger(struct snd_sof_dev * sdev,struct snd_sof_pcm_stream_pipeline_list * pipeline_list,int state,int cmd)206ca5ce0caSJyri Sarha static int sof_ipc4_chain_dma_trigger(struct snd_sof_dev *sdev,
207ca5ce0caSJyri Sarha struct snd_sof_pcm_stream_pipeline_list *pipeline_list,
208ca5ce0caSJyri Sarha int state, int cmd)
209ca5ce0caSJyri Sarha {
210ca5ce0caSJyri Sarha bool allocate, enable, set_fifo_size;
211ca5ce0caSJyri Sarha struct sof_ipc4_msg msg = {{ 0 }};
212ca5ce0caSJyri Sarha int i;
213ca5ce0caSJyri Sarha
214ca5ce0caSJyri Sarha switch (state) {
215ca5ce0caSJyri Sarha case SOF_IPC4_PIPE_RUNNING: /* Allocate and start chained dma */
216ca5ce0caSJyri Sarha allocate = true;
217ca5ce0caSJyri Sarha enable = true;
218ca5ce0caSJyri Sarha /*
219ca5ce0caSJyri Sarha * SOF assumes creation of a new stream from the presence of fifo_size
220ca5ce0caSJyri Sarha * in the message, so we must leave it out in pause release case.
221ca5ce0caSJyri Sarha */
222ca5ce0caSJyri Sarha if (cmd == SNDRV_PCM_TRIGGER_PAUSE_RELEASE)
223ca5ce0caSJyri Sarha set_fifo_size = false;
224ca5ce0caSJyri Sarha else
225ca5ce0caSJyri Sarha set_fifo_size = true;
226ca5ce0caSJyri Sarha break;
227ca5ce0caSJyri Sarha case SOF_IPC4_PIPE_PAUSED: /* Disable chained DMA. */
228ca5ce0caSJyri Sarha allocate = true;
229ca5ce0caSJyri Sarha enable = false;
230ca5ce0caSJyri Sarha set_fifo_size = false;
231ca5ce0caSJyri Sarha break;
232ca5ce0caSJyri Sarha case SOF_IPC4_PIPE_RESET: /* Disable and free chained DMA. */
233ca5ce0caSJyri Sarha allocate = false;
234ca5ce0caSJyri Sarha enable = false;
235ca5ce0caSJyri Sarha set_fifo_size = false;
236ca5ce0caSJyri Sarha break;
237ca5ce0caSJyri Sarha default:
238ca5ce0caSJyri Sarha dev_err(sdev->dev, "Unexpected state %d", state);
239ca5ce0caSJyri Sarha return -EINVAL;
240ca5ce0caSJyri Sarha }
241ca5ce0caSJyri Sarha
242ca5ce0caSJyri Sarha msg.primary = SOF_IPC4_MSG_TYPE_SET(SOF_IPC4_GLB_CHAIN_DMA);
243ca5ce0caSJyri Sarha msg.primary |= SOF_IPC4_MSG_DIR(SOF_IPC4_MSG_REQUEST);
244ca5ce0caSJyri Sarha msg.primary |= SOF_IPC4_MSG_TARGET(SOF_IPC4_FW_GEN_MSG);
245ca5ce0caSJyri Sarha
246ca5ce0caSJyri Sarha /*
247ca5ce0caSJyri Sarha * To set-up the DMA chain, the host DMA ID and SCS setting
248ca5ce0caSJyri Sarha * are retrieved from the host pipeline configuration. Likewise
249ca5ce0caSJyri Sarha * the link DMA ID and fifo_size are retrieved from the link
250ca5ce0caSJyri Sarha * pipeline configuration.
251ca5ce0caSJyri Sarha */
252ca5ce0caSJyri Sarha for (i = 0; i < pipeline_list->count; i++) {
253ca5ce0caSJyri Sarha struct snd_sof_pipeline *spipe = pipeline_list->pipelines[i];
254ca5ce0caSJyri Sarha struct snd_sof_widget *pipe_widget = spipe->pipe_widget;
255ca5ce0caSJyri Sarha struct sof_ipc4_pipeline *pipeline = pipe_widget->private;
256ca5ce0caSJyri Sarha
257ca5ce0caSJyri Sarha if (!pipeline->use_chain_dma) {
258ca5ce0caSJyri Sarha dev_err(sdev->dev,
259ca5ce0caSJyri Sarha "All pipelines in chained DMA stream should have use_chain_dma attribute set.");
260ca5ce0caSJyri Sarha return -EINVAL;
261ca5ce0caSJyri Sarha }
262ca5ce0caSJyri Sarha
263ca5ce0caSJyri Sarha msg.primary |= pipeline->msg.primary;
264ca5ce0caSJyri Sarha
265ca5ce0caSJyri Sarha /* Add fifo_size (actually DMA buffer size) field to the message */
266ca5ce0caSJyri Sarha if (set_fifo_size)
267ca5ce0caSJyri Sarha msg.extension |= pipeline->msg.extension;
268ca5ce0caSJyri Sarha }
269ca5ce0caSJyri Sarha
270ca5ce0caSJyri Sarha if (allocate)
271ca5ce0caSJyri Sarha msg.primary |= SOF_IPC4_GLB_CHAIN_DMA_ALLOCATE_MASK;
272ca5ce0caSJyri Sarha
273ca5ce0caSJyri Sarha if (enable)
274ca5ce0caSJyri Sarha msg.primary |= SOF_IPC4_GLB_CHAIN_DMA_ENABLE_MASK;
275ca5ce0caSJyri Sarha
276367fd6ffSCurtis Malainey return sof_ipc_tx_message_no_reply(sdev->ipc, &msg, 0);
277ca5ce0caSJyri Sarha }
278ca5ce0caSJyri Sarha
sof_ipc4_trigger_pipelines(struct snd_soc_component * component,struct snd_pcm_substream * substream,int state,int cmd)279e75e5db8SRanjani Sridharan static int sof_ipc4_trigger_pipelines(struct snd_soc_component *component,
28032c4b698SRanjani Sridharan struct snd_pcm_substream *substream, int state, int cmd)
281e75e5db8SRanjani Sridharan {
282e75e5db8SRanjani Sridharan struct snd_sof_dev *sdev = snd_soc_component_get_drvdata(component);
283e75e5db8SRanjani Sridharan struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
2842d271af1SRanjani Sridharan struct snd_sof_pcm_stream_pipeline_list *pipeline_list;
28532c4b698SRanjani Sridharan struct sof_ipc4_fw_data *ipc4_data = sdev->private;
2866f9eb19aSRanjani Sridharan struct ipc4_pipeline_set_state_data *trigger_list;
287ca5ce0caSJyri Sarha struct snd_sof_widget *pipe_widget;
288ca5ce0caSJyri Sarha struct sof_ipc4_pipeline *pipeline;
2899c04363dSRanjani Sridharan struct snd_sof_pipeline *spipe;
290e75e5db8SRanjani Sridharan struct snd_sof_pcm *spcm;
2912d271af1SRanjani Sridharan int ret;
29232c4b698SRanjani Sridharan int i;
29332c4b698SRanjani Sridharan
29432c4b698SRanjani Sridharan dev_dbg(sdev->dev, "trigger cmd: %d state: %d\n", cmd, state);
295e75e5db8SRanjani Sridharan
296e75e5db8SRanjani Sridharan spcm = snd_sof_find_spcm_dai(component, rtd);
297e75e5db8SRanjani Sridharan if (!spcm)
298e75e5db8SRanjani Sridharan return -EINVAL;
299e75e5db8SRanjani Sridharan
3002d271af1SRanjani Sridharan pipeline_list = &spcm->stream[substream->stream].pipeline_list;
301e75e5db8SRanjani Sridharan
3022d271af1SRanjani Sridharan /* nothing to trigger if the list is empty */
303251a2b11SPeter Ujfalusi if (!pipeline_list->pipelines || !pipeline_list->count)
3042d271af1SRanjani Sridharan return 0;
305e75e5db8SRanjani Sridharan
306ca5ce0caSJyri Sarha spipe = pipeline_list->pipelines[0];
307ca5ce0caSJyri Sarha pipe_widget = spipe->pipe_widget;
308ca5ce0caSJyri Sarha pipeline = pipe_widget->private;
309ca5ce0caSJyri Sarha
310ca5ce0caSJyri Sarha /*
311ca5ce0caSJyri Sarha * If use_chain_dma attribute is set we proceed to chained DMA
312ca5ce0caSJyri Sarha * trigger function that handles the rest for the substream.
313ca5ce0caSJyri Sarha */
314ca5ce0caSJyri Sarha if (pipeline->use_chain_dma)
315ca5ce0caSJyri Sarha return sof_ipc4_chain_dma_trigger(sdev, pipeline_list, state, cmd);
316ca5ce0caSJyri Sarha
3172d271af1SRanjani Sridharan /* allocate memory for the pipeline data */
3181eaff264SPierre-Louis Bossart trigger_list = kzalloc(struct_size(trigger_list, pipeline_instance_ids,
3191eaff264SPierre-Louis Bossart pipeline_list->count), GFP_KERNEL);
3206f9eb19aSRanjani Sridharan if (!trigger_list)
3212d271af1SRanjani Sridharan return -ENOMEM;
322e75e5db8SRanjani Sridharan
3236bc4d1b7SRanjani Sridharan mutex_lock(&ipc4_data->pipeline_state_mutex);
32432c4b698SRanjani Sridharan
3252d271af1SRanjani Sridharan /*
3262d271af1SRanjani Sridharan * IPC4 requires pipelines to be triggered in order starting at the sink and
32732c4b698SRanjani Sridharan * walking all the way to the source. So traverse the pipeline_list in the order
32832c4b698SRanjani Sridharan * sink->source when starting PCM's and in the reverse order to pause/stop PCM's.
32932c4b698SRanjani Sridharan * Skip the pipelines that have their skip_during_fe_trigger flag set. If there is a fork
33032c4b698SRanjani Sridharan * in the pipeline, the order of triggering between the left/right paths will be
33132c4b698SRanjani Sridharan * indeterministic. But the sink->source trigger order sink->source would still be
33232c4b698SRanjani Sridharan * guaranteed for each fork independently.
3332d271af1SRanjani Sridharan */
33432c4b698SRanjani Sridharan if (state == SOF_IPC4_PIPE_RUNNING || state == SOF_IPC4_PIPE_RESET)
3352d271af1SRanjani Sridharan for (i = pipeline_list->count - 1; i >= 0; i--) {
3369c04363dSRanjani Sridharan spipe = pipeline_list->pipelines[i];
33732c4b698SRanjani Sridharan sof_ipc4_add_pipeline_to_trigger_list(sdev, state, spipe, trigger_list);
33832c4b698SRanjani Sridharan }
33932c4b698SRanjani Sridharan else
34032c4b698SRanjani Sridharan for (i = 0; i < pipeline_list->count; i++) {
34132c4b698SRanjani Sridharan spipe = pipeline_list->pipelines[i];
34232c4b698SRanjani Sridharan sof_ipc4_add_pipeline_to_trigger_list(sdev, state, spipe, trigger_list);
3432d271af1SRanjani Sridharan }
344e75e5db8SRanjani Sridharan
3452d271af1SRanjani Sridharan /* return if all pipelines are in the requested state already */
3466f9eb19aSRanjani Sridharan if (!trigger_list->count) {
34732c4b698SRanjani Sridharan ret = 0;
34832c4b698SRanjani Sridharan goto free;
3492d271af1SRanjani Sridharan }
350e75e5db8SRanjani Sridharan
35132c4b698SRanjani Sridharan /* no need to pause before reset or before pause release */
35232c4b698SRanjani Sridharan if (state == SOF_IPC4_PIPE_RESET || cmd == SNDRV_PCM_TRIGGER_PAUSE_RELEASE)
35332c4b698SRanjani Sridharan goto skip_pause_transition;
35432c4b698SRanjani Sridharan
3552d271af1SRanjani Sridharan /*
35632c4b698SRanjani Sridharan * set paused state for pipelines if the final state is PAUSED or when the pipeline
35732c4b698SRanjani Sridharan * is set to RUNNING for the first time after the PCM is started.
3582d271af1SRanjani Sridharan */
3596f9eb19aSRanjani Sridharan ret = sof_ipc4_set_multi_pipeline_state(sdev, SOF_IPC4_PIPE_PAUSED, trigger_list);
360e75e5db8SRanjani Sridharan if (ret < 0) {
3612d271af1SRanjani Sridharan dev_err(sdev->dev, "failed to pause all pipelines\n");
3622d271af1SRanjani Sridharan goto free;
363e75e5db8SRanjani Sridharan }
364e75e5db8SRanjani Sridharan
36532c4b698SRanjani Sridharan /* update PAUSED state for all pipelines just triggered */
36632c4b698SRanjani Sridharan for (i = 0; i < pipeline_list->count ; i++) {
36732c4b698SRanjani Sridharan spipe = pipeline_list->pipelines[i];
36832c4b698SRanjani Sridharan sof_ipc4_update_pipeline_state(sdev, SOF_IPC4_PIPE_PAUSED, cmd, spipe,
36932c4b698SRanjani Sridharan trigger_list);
370e75e5db8SRanjani Sridharan }
371e75e5db8SRanjani Sridharan
3722d271af1SRanjani Sridharan /* return if this is the final state */
3732d271af1SRanjani Sridharan if (state == SOF_IPC4_PIPE_PAUSED)
3742d271af1SRanjani Sridharan goto free;
37532c4b698SRanjani Sridharan skip_pause_transition:
37632c4b698SRanjani Sridharan /* else set the RUNNING/RESET state in the DSP */
3776f9eb19aSRanjani Sridharan ret = sof_ipc4_set_multi_pipeline_state(sdev, state, trigger_list);
3782d271af1SRanjani Sridharan if (ret < 0) {
3792d271af1SRanjani Sridharan dev_err(sdev->dev, "failed to set final state %d for all pipelines\n", state);
380*3cac6eebSPeter Ujfalusi /*
381*3cac6eebSPeter Ujfalusi * workaround: if the firmware is crashed while setting the
382*3cac6eebSPeter Ujfalusi * pipelines to reset state we must ignore the error code and
383*3cac6eebSPeter Ujfalusi * reset it to 0.
384*3cac6eebSPeter Ujfalusi * Since the firmware is crashed we will not send IPC messages
385*3cac6eebSPeter Ujfalusi * and we are going to see errors printed, but the state of the
386*3cac6eebSPeter Ujfalusi * widgets will be correct for the next boot.
387*3cac6eebSPeter Ujfalusi */
388*3cac6eebSPeter Ujfalusi if (sdev->fw_state != SOF_FW_CRASHED || state != SOF_IPC4_PIPE_RESET)
3892d271af1SRanjani Sridharan goto free;
390*3cac6eebSPeter Ujfalusi
391*3cac6eebSPeter Ujfalusi ret = 0;
3922d271af1SRanjani Sridharan }
3932d271af1SRanjani Sridharan
39432c4b698SRanjani Sridharan /* update RUNNING/RESET state for all pipelines that were just triggered */
39532c4b698SRanjani Sridharan for (i = 0; i < pipeline_list->count; i++) {
39632c4b698SRanjani Sridharan spipe = pipeline_list->pipelines[i];
39732c4b698SRanjani Sridharan sof_ipc4_update_pipeline_state(sdev, state, cmd, spipe, trigger_list);
3982d271af1SRanjani Sridharan }
3992d271af1SRanjani Sridharan
4002d271af1SRanjani Sridharan free:
4016bc4d1b7SRanjani Sridharan mutex_unlock(&ipc4_data->pipeline_state_mutex);
4026f9eb19aSRanjani Sridharan kfree(trigger_list);
403e75e5db8SRanjani Sridharan return ret;
404e75e5db8SRanjani Sridharan }
405e75e5db8SRanjani Sridharan
sof_ipc4_pcm_trigger(struct snd_soc_component * component,struct snd_pcm_substream * substream,int cmd)406e75e5db8SRanjani Sridharan static int sof_ipc4_pcm_trigger(struct snd_soc_component *component,
407e75e5db8SRanjani Sridharan struct snd_pcm_substream *substream, int cmd)
408e75e5db8SRanjani Sridharan {
409e75e5db8SRanjani Sridharan int state;
410e75e5db8SRanjani Sridharan
411e75e5db8SRanjani Sridharan /* determine the pipeline state */
412e75e5db8SRanjani Sridharan switch (cmd) {
413e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
414e75e5db8SRanjani Sridharan state = SOF_IPC4_PIPE_PAUSED;
415e75e5db8SRanjani Sridharan break;
416e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
417e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_RESUME:
418e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_START:
419e75e5db8SRanjani Sridharan state = SOF_IPC4_PIPE_RUNNING;
420e75e5db8SRanjani Sridharan break;
421e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_SUSPEND:
422e75e5db8SRanjani Sridharan case SNDRV_PCM_TRIGGER_STOP:
423e75e5db8SRanjani Sridharan state = SOF_IPC4_PIPE_PAUSED;
424e75e5db8SRanjani Sridharan break;
425e75e5db8SRanjani Sridharan default:
426e75e5db8SRanjani Sridharan dev_err(component->dev, "%s: unhandled trigger cmd %d\n", __func__, cmd);
427e75e5db8SRanjani Sridharan return -EINVAL;
428e75e5db8SRanjani Sridharan }
429e75e5db8SRanjani Sridharan
430e75e5db8SRanjani Sridharan /* set the pipeline state */
43132c4b698SRanjani Sridharan return sof_ipc4_trigger_pipelines(component, substream, state, cmd);
432e75e5db8SRanjani Sridharan }
433e75e5db8SRanjani Sridharan
sof_ipc4_pcm_hw_free(struct snd_soc_component * component,struct snd_pcm_substream * substream)434e75e5db8SRanjani Sridharan static int sof_ipc4_pcm_hw_free(struct snd_soc_component *component,
435e75e5db8SRanjani Sridharan struct snd_pcm_substream *substream)
436e75e5db8SRanjani Sridharan {
43732c4b698SRanjani Sridharan /* command is not relevant with RESET, so just pass 0 */
43832c4b698SRanjani Sridharan return sof_ipc4_trigger_pipelines(component, substream, SOF_IPC4_PIPE_RESET, 0);
439e75e5db8SRanjani Sridharan }
440e75e5db8SRanjani Sridharan
ipc4_ssp_dai_config_pcm_params_match(struct snd_sof_dev * sdev,const char * link_name,struct snd_pcm_hw_params * params)441e75e5db8SRanjani Sridharan static void ipc4_ssp_dai_config_pcm_params_match(struct snd_sof_dev *sdev, const char *link_name,
442e75e5db8SRanjani Sridharan struct snd_pcm_hw_params *params)
443e75e5db8SRanjani Sridharan {
444e75e5db8SRanjani Sridharan struct snd_sof_dai_link *slink;
445e75e5db8SRanjani Sridharan struct snd_sof_dai *dai;
446e75e5db8SRanjani Sridharan bool dai_link_found = false;
447e75e5db8SRanjani Sridharan int i;
448e75e5db8SRanjani Sridharan
449e75e5db8SRanjani Sridharan list_for_each_entry(slink, &sdev->dai_link_list, list) {
450e75e5db8SRanjani Sridharan if (!strcmp(slink->link->name, link_name)) {
451e75e5db8SRanjani Sridharan dai_link_found = true;
452e75e5db8SRanjani Sridharan break;
453e75e5db8SRanjani Sridharan }
454e75e5db8SRanjani Sridharan }
455e75e5db8SRanjani Sridharan
456e75e5db8SRanjani Sridharan if (!dai_link_found)
457e75e5db8SRanjani Sridharan return;
458e75e5db8SRanjani Sridharan
459e75e5db8SRanjani Sridharan for (i = 0; i < slink->num_hw_configs; i++) {
460e75e5db8SRanjani Sridharan struct snd_soc_tplg_hw_config *hw_config = &slink->hw_configs[i];
461e75e5db8SRanjani Sridharan
462e75e5db8SRanjani Sridharan if (params_rate(params) == le32_to_cpu(hw_config->fsync_rate)) {
463e75e5db8SRanjani Sridharan /* set current config for all DAI's with matching name */
464e75e5db8SRanjani Sridharan list_for_each_entry(dai, &sdev->dai_list, list)
465e75e5db8SRanjani Sridharan if (!strcmp(slink->link->name, dai->name))
466e75e5db8SRanjani Sridharan dai->current_config = le32_to_cpu(hw_config->id);
467e75e5db8SRanjani Sridharan break;
468e75e5db8SRanjani Sridharan }
469e75e5db8SRanjani Sridharan }
470e75e5db8SRanjani Sridharan }
471e75e5db8SRanjani Sridharan
472279e52d6SKai Vehmanen /*
473279e52d6SKai Vehmanen * Fixup DAI link parameters for sampling rate based on
474279e52d6SKai Vehmanen * DAI copier configuration.
475279e52d6SKai Vehmanen */
sof_ipc4_pcm_dai_link_fixup_rate(struct snd_sof_dev * sdev,struct snd_pcm_hw_params * params,struct sof_ipc4_copier * ipc4_copier)476279e52d6SKai Vehmanen static int sof_ipc4_pcm_dai_link_fixup_rate(struct snd_sof_dev *sdev,
477279e52d6SKai Vehmanen struct snd_pcm_hw_params *params,
478279e52d6SKai Vehmanen struct sof_ipc4_copier *ipc4_copier)
479279e52d6SKai Vehmanen {
480279e52d6SKai Vehmanen struct sof_ipc4_pin_format *pin_fmts = ipc4_copier->available_fmt.input_pin_fmts;
481279e52d6SKai Vehmanen struct snd_interval *rate = hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
482279e52d6SKai Vehmanen int num_input_formats = ipc4_copier->available_fmt.num_input_formats;
483279e52d6SKai Vehmanen unsigned int fe_rate = params_rate(params);
484279e52d6SKai Vehmanen bool fe_be_rate_match = false;
485279e52d6SKai Vehmanen bool single_be_rate = true;
486279e52d6SKai Vehmanen unsigned int be_rate;
487279e52d6SKai Vehmanen int i;
488279e52d6SKai Vehmanen
489279e52d6SKai Vehmanen /*
490279e52d6SKai Vehmanen * Copier does not change sampling rate, so we
491279e52d6SKai Vehmanen * need to only consider the input pin information.
492279e52d6SKai Vehmanen */
493279e52d6SKai Vehmanen for (i = 0; i < num_input_formats; i++) {
494279e52d6SKai Vehmanen unsigned int val = pin_fmts[i].audio_fmt.sampling_frequency;
495279e52d6SKai Vehmanen
496279e52d6SKai Vehmanen if (i == 0)
497279e52d6SKai Vehmanen be_rate = val;
498279e52d6SKai Vehmanen else if (val != be_rate)
499279e52d6SKai Vehmanen single_be_rate = false;
500279e52d6SKai Vehmanen
501279e52d6SKai Vehmanen if (val == fe_rate) {
502279e52d6SKai Vehmanen fe_be_rate_match = true;
503279e52d6SKai Vehmanen break;
504279e52d6SKai Vehmanen }
505279e52d6SKai Vehmanen }
506279e52d6SKai Vehmanen
507279e52d6SKai Vehmanen /*
508279e52d6SKai Vehmanen * If rate is different than FE rate, topology must
509279e52d6SKai Vehmanen * contain an SRC. But we do require topology to
510279e52d6SKai Vehmanen * define a single rate in the DAI copier config in
511279e52d6SKai Vehmanen * this case (FE rate may be variable).
512279e52d6SKai Vehmanen */
513279e52d6SKai Vehmanen if (!fe_be_rate_match) {
514279e52d6SKai Vehmanen if (!single_be_rate) {
515279e52d6SKai Vehmanen dev_err(sdev->dev, "Unable to select sampling rate for DAI link\n");
516279e52d6SKai Vehmanen return -EINVAL;
517279e52d6SKai Vehmanen }
518279e52d6SKai Vehmanen
519279e52d6SKai Vehmanen rate->min = be_rate;
520279e52d6SKai Vehmanen rate->max = rate->min;
521279e52d6SKai Vehmanen }
522279e52d6SKai Vehmanen
523279e52d6SKai Vehmanen return 0;
524279e52d6SKai Vehmanen }
525279e52d6SKai Vehmanen
sof_ipc4_pcm_dai_link_fixup(struct snd_soc_pcm_runtime * rtd,struct snd_pcm_hw_params * params)526e75e5db8SRanjani Sridharan static int sof_ipc4_pcm_dai_link_fixup(struct snd_soc_pcm_runtime *rtd,
527e75e5db8SRanjani Sridharan struct snd_pcm_hw_params *params)
528e75e5db8SRanjani Sridharan {
529e75e5db8SRanjani Sridharan struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, SOF_AUDIO_PCM_DRV_NAME);
530e75e5db8SRanjani Sridharan struct snd_sof_dai *dai = snd_sof_find_dai(component, rtd->dai_link->name);
531e75e5db8SRanjani Sridharan struct snd_sof_dev *sdev = snd_soc_component_get_drvdata(component);
532ca5ce0caSJyri Sarha struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
533e75e5db8SRanjani Sridharan struct sof_ipc4_copier *ipc4_copier;
534ca5ce0caSJyri Sarha bool use_chain_dma = false;
535ca5ce0caSJyri Sarha int dir;
536e75e5db8SRanjani Sridharan
537e75e5db8SRanjani Sridharan if (!dai) {
538e75e5db8SRanjani Sridharan dev_err(component->dev, "%s: No DAI found with name %s\n", __func__,
539e75e5db8SRanjani Sridharan rtd->dai_link->name);
540e75e5db8SRanjani Sridharan return -EINVAL;
541e75e5db8SRanjani Sridharan }
542e75e5db8SRanjani Sridharan
543e75e5db8SRanjani Sridharan ipc4_copier = dai->private;
544e75e5db8SRanjani Sridharan if (!ipc4_copier) {
545e75e5db8SRanjani Sridharan dev_err(component->dev, "%s: No private data found for DAI %s\n",
546e75e5db8SRanjani Sridharan __func__, rtd->dai_link->name);
547e75e5db8SRanjani Sridharan return -EINVAL;
548e75e5db8SRanjani Sridharan }
549e75e5db8SRanjani Sridharan
550ca5ce0caSJyri Sarha for_each_pcm_streams(dir) {
551ca5ce0caSJyri Sarha struct snd_soc_dapm_widget *w = snd_soc_dai_get_widget(cpu_dai, dir);
552ca5ce0caSJyri Sarha
553ca5ce0caSJyri Sarha if (w) {
554ca5ce0caSJyri Sarha struct snd_sof_widget *swidget = w->dobj.private;
555ca5ce0caSJyri Sarha struct snd_sof_widget *pipe_widget = swidget->spipe->pipe_widget;
556ca5ce0caSJyri Sarha struct sof_ipc4_pipeline *pipeline = pipe_widget->private;
557ca5ce0caSJyri Sarha
558ca5ce0caSJyri Sarha if (pipeline->use_chain_dma)
559ca5ce0caSJyri Sarha use_chain_dma = true;
560ca5ce0caSJyri Sarha }
561ca5ce0caSJyri Sarha }
562ca5ce0caSJyri Sarha
563ca5ce0caSJyri Sarha /* Chain DMA does not use copiers, so no fixup needed */
564ca5ce0caSJyri Sarha if (!use_chain_dma) {
565ca5ce0caSJyri Sarha int ret = sof_ipc4_pcm_dai_link_fixup_rate(sdev, params, ipc4_copier);
566ca5ce0caSJyri Sarha
567279e52d6SKai Vehmanen if (ret)
568279e52d6SKai Vehmanen return ret;
569ca5ce0caSJyri Sarha }
570bdb803c8SRander Wang
571e75e5db8SRanjani Sridharan switch (ipc4_copier->dai_type) {
572e75e5db8SRanjani Sridharan case SOF_DAI_INTEL_SSP:
573e75e5db8SRanjani Sridharan ipc4_ssp_dai_config_pcm_params_match(sdev, (char *)rtd->dai_link->name, params);
574e75e5db8SRanjani Sridharan break;
575e75e5db8SRanjani Sridharan default:
576e75e5db8SRanjani Sridharan break;
577e75e5db8SRanjani Sridharan }
578e75e5db8SRanjani Sridharan
579e75e5db8SRanjani Sridharan return 0;
580e75e5db8SRanjani Sridharan }
581e75e5db8SRanjani Sridharan
sof_ipc4_pcm_free(struct snd_sof_dev * sdev,struct snd_sof_pcm * spcm)582ba223b3aSRanjani Sridharan static void sof_ipc4_pcm_free(struct snd_sof_dev *sdev, struct snd_sof_pcm *spcm)
583ba223b3aSRanjani Sridharan {
584ba223b3aSRanjani Sridharan struct snd_sof_pcm_stream_pipeline_list *pipeline_list;
585ba223b3aSRanjani Sridharan int stream;
586ba223b3aSRanjani Sridharan
587ba223b3aSRanjani Sridharan for_each_pcm_streams(stream) {
588ba223b3aSRanjani Sridharan pipeline_list = &spcm->stream[stream].pipeline_list;
5899c04363dSRanjani Sridharan kfree(pipeline_list->pipelines);
5909c04363dSRanjani Sridharan pipeline_list->pipelines = NULL;
591af74dbd0SRander Wang kfree(spcm->stream[stream].private);
592af74dbd0SRander Wang spcm->stream[stream].private = NULL;
593ba223b3aSRanjani Sridharan }
594ba223b3aSRanjani Sridharan }
595ba223b3aSRanjani Sridharan
sof_ipc4_pcm_setup(struct snd_sof_dev * sdev,struct snd_sof_pcm * spcm)596ba223b3aSRanjani Sridharan static int sof_ipc4_pcm_setup(struct snd_sof_dev *sdev, struct snd_sof_pcm *spcm)
597ba223b3aSRanjani Sridharan {
598ba223b3aSRanjani Sridharan struct snd_sof_pcm_stream_pipeline_list *pipeline_list;
599ba223b3aSRanjani Sridharan struct sof_ipc4_fw_data *ipc4_data = sdev->private;
600af74dbd0SRander Wang struct sof_ipc4_timestamp_info *stream_info;
601af74dbd0SRander Wang bool support_info = true;
602af74dbd0SRander Wang u32 abi_version;
603af74dbd0SRander Wang u32 abi_offset;
604ba223b3aSRanjani Sridharan int stream;
605ba223b3aSRanjani Sridharan
606af74dbd0SRander Wang abi_offset = offsetof(struct sof_ipc4_fw_registers, abi_ver);
607af74dbd0SRander Wang sof_mailbox_read(sdev, sdev->fw_info_box.offset + abi_offset, &abi_version,
608af74dbd0SRander Wang sizeof(abi_version));
609af74dbd0SRander Wang
610af74dbd0SRander Wang if (abi_version < SOF_IPC4_FW_REGS_ABI_VER)
611af74dbd0SRander Wang support_info = false;
612af74dbd0SRander Wang
613ba223b3aSRanjani Sridharan for_each_pcm_streams(stream) {
614ba223b3aSRanjani Sridharan pipeline_list = &spcm->stream[stream].pipeline_list;
615ba223b3aSRanjani Sridharan
616ba223b3aSRanjani Sridharan /* allocate memory for max number of pipeline IDs */
6179c04363dSRanjani Sridharan pipeline_list->pipelines = kcalloc(ipc4_data->max_num_pipelines,
6189c04363dSRanjani Sridharan sizeof(struct snd_sof_widget *), GFP_KERNEL);
6199c04363dSRanjani Sridharan if (!pipeline_list->pipelines) {
620ba223b3aSRanjani Sridharan sof_ipc4_pcm_free(sdev, spcm);
621ba223b3aSRanjani Sridharan return -ENOMEM;
622ba223b3aSRanjani Sridharan }
623af74dbd0SRander Wang
624af74dbd0SRander Wang if (!support_info)
625af74dbd0SRander Wang continue;
626af74dbd0SRander Wang
627af74dbd0SRander Wang stream_info = kzalloc(sizeof(*stream_info), GFP_KERNEL);
628af74dbd0SRander Wang if (!stream_info) {
629af74dbd0SRander Wang sof_ipc4_pcm_free(sdev, spcm);
630af74dbd0SRander Wang return -ENOMEM;
631af74dbd0SRander Wang }
632af74dbd0SRander Wang
633af74dbd0SRander Wang spcm->stream[stream].private = stream_info;
634ba223b3aSRanjani Sridharan }
635ba223b3aSRanjani Sridharan
636ba223b3aSRanjani Sridharan return 0;
637ba223b3aSRanjani Sridharan }
638ba223b3aSRanjani Sridharan
sof_ipc4_build_time_info(struct snd_sof_dev * sdev,struct snd_sof_pcm_stream * spcm)6397cb19007SRander Wang static void sof_ipc4_build_time_info(struct snd_sof_dev *sdev, struct snd_sof_pcm_stream *spcm)
6407cb19007SRander Wang {
6417cb19007SRander Wang struct sof_ipc4_copier *host_copier = NULL;
6427cb19007SRander Wang struct sof_ipc4_copier *dai_copier = NULL;
6437cb19007SRander Wang struct sof_ipc4_llp_reading_slot llp_slot;
6447cb19007SRander Wang struct sof_ipc4_timestamp_info *info;
6457cb19007SRander Wang struct snd_soc_dapm_widget *widget;
6467cb19007SRander Wang struct snd_sof_dai *dai;
6477cb19007SRander Wang int i;
6487cb19007SRander Wang
6497cb19007SRander Wang /* find host & dai to locate info in memory window */
6507cb19007SRander Wang for_each_dapm_widgets(spcm->list, i, widget) {
6517cb19007SRander Wang struct snd_sof_widget *swidget = widget->dobj.private;
6527cb19007SRander Wang
6537cb19007SRander Wang if (!swidget)
6547cb19007SRander Wang continue;
6557cb19007SRander Wang
6567cb19007SRander Wang if (WIDGET_IS_AIF(swidget->widget->id)) {
6577cb19007SRander Wang host_copier = swidget->private;
6587cb19007SRander Wang } else if (WIDGET_IS_DAI(swidget->widget->id)) {
6597cb19007SRander Wang dai = swidget->private;
6607cb19007SRander Wang dai_copier = dai->private;
6617cb19007SRander Wang }
6627cb19007SRander Wang }
6637cb19007SRander Wang
6647cb19007SRander Wang /* both host and dai copier must be valid for time_info */
6657cb19007SRander Wang if (!host_copier || !dai_copier) {
6667cb19007SRander Wang dev_err(sdev->dev, "host or dai copier are not found\n");
6677cb19007SRander Wang return;
6687cb19007SRander Wang }
6697cb19007SRander Wang
6707cb19007SRander Wang info = spcm->private;
6717cb19007SRander Wang info->host_copier = host_copier;
6727cb19007SRander Wang info->dai_copier = dai_copier;
6737cb19007SRander Wang info->llp_offset = offsetof(struct sof_ipc4_fw_registers, llp_gpdma_reading_slots) +
6747cb19007SRander Wang sdev->fw_info_box.offset;
6757cb19007SRander Wang
6767cb19007SRander Wang /* find llp slot used by current dai */
6777cb19007SRander Wang for (i = 0; i < SOF_IPC4_MAX_LLP_GPDMA_READING_SLOTS; i++) {
6787cb19007SRander Wang sof_mailbox_read(sdev, info->llp_offset, &llp_slot, sizeof(llp_slot));
6797cb19007SRander Wang if (llp_slot.node_id == dai_copier->data.gtw_cfg.node_id)
6807cb19007SRander Wang break;
6817cb19007SRander Wang
6827cb19007SRander Wang info->llp_offset += sizeof(llp_slot);
6837cb19007SRander Wang }
6847cb19007SRander Wang
6857cb19007SRander Wang if (i < SOF_IPC4_MAX_LLP_GPDMA_READING_SLOTS)
6867cb19007SRander Wang return;
6877cb19007SRander Wang
6887cb19007SRander Wang /* if no llp gpdma slot is used, check aggregated sdw slot */
6897cb19007SRander Wang info->llp_offset = offsetof(struct sof_ipc4_fw_registers, llp_sndw_reading_slots) +
6907cb19007SRander Wang sdev->fw_info_box.offset;
6917cb19007SRander Wang for (i = 0; i < SOF_IPC4_MAX_LLP_SNDW_READING_SLOTS; i++) {
6927cb19007SRander Wang sof_mailbox_read(sdev, info->llp_offset, &llp_slot, sizeof(llp_slot));
6937cb19007SRander Wang if (llp_slot.node_id == dai_copier->data.gtw_cfg.node_id)
6947cb19007SRander Wang break;
6957cb19007SRander Wang
6967cb19007SRander Wang info->llp_offset += sizeof(llp_slot);
6977cb19007SRander Wang }
6987cb19007SRander Wang
6997cb19007SRander Wang if (i < SOF_IPC4_MAX_LLP_SNDW_READING_SLOTS)
7007cb19007SRander Wang return;
7017cb19007SRander Wang
7027cb19007SRander Wang /* check EVAD slot */
7037cb19007SRander Wang info->llp_offset = offsetof(struct sof_ipc4_fw_registers, llp_evad_reading_slot) +
7047cb19007SRander Wang sdev->fw_info_box.offset;
7057cb19007SRander Wang sof_mailbox_read(sdev, info->llp_offset, &llp_slot, sizeof(llp_slot));
7067cb19007SRander Wang if (llp_slot.node_id != dai_copier->data.gtw_cfg.node_id) {
7077cb19007SRander Wang dev_info(sdev->dev, "no llp found, fall back to default HDA path");
7087cb19007SRander Wang info->llp_offset = 0;
7097cb19007SRander Wang }
7107cb19007SRander Wang }
7117cb19007SRander Wang
sof_ipc4_pcm_hw_params(struct snd_soc_component * component,struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_sof_platform_stream_params * platform_params)7127cb19007SRander Wang static int sof_ipc4_pcm_hw_params(struct snd_soc_component *component,
7137cb19007SRander Wang struct snd_pcm_substream *substream,
7147cb19007SRander Wang struct snd_pcm_hw_params *params,
7157cb19007SRander Wang struct snd_sof_platform_stream_params *platform_params)
7167cb19007SRander Wang {
7177cb19007SRander Wang struct snd_sof_dev *sdev = snd_soc_component_get_drvdata(component);
7187cb19007SRander Wang struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
7197cb19007SRander Wang struct sof_ipc4_timestamp_info *time_info;
7207cb19007SRander Wang struct snd_sof_pcm *spcm;
7217cb19007SRander Wang
7227cb19007SRander Wang spcm = snd_sof_find_spcm_dai(component, rtd);
7232d218b45SChao Song if (!spcm)
7242d218b45SChao Song return -EINVAL;
7252d218b45SChao Song
7267cb19007SRander Wang time_info = spcm->stream[substream->stream].private;
7277cb19007SRander Wang /* delay calculation is not supported by current fw_reg ABI */
7287cb19007SRander Wang if (!time_info)
7297cb19007SRander Wang return 0;
7307cb19007SRander Wang
7317cb19007SRander Wang time_info->stream_start_offset = SOF_IPC4_INVALID_STREAM_POSITION;
7327cb19007SRander Wang time_info->llp_offset = 0;
7337cb19007SRander Wang
7347cb19007SRander Wang sof_ipc4_build_time_info(sdev, &spcm->stream[substream->stream]);
7357cb19007SRander Wang
7367cb19007SRander Wang return 0;
7377cb19007SRander Wang }
7387cb19007SRander Wang
sof_ipc4_get_stream_start_offset(struct snd_sof_dev * sdev,struct snd_pcm_substream * substream,struct snd_sof_pcm_stream * stream,struct sof_ipc4_timestamp_info * time_info)7393937a76cSRander Wang static int sof_ipc4_get_stream_start_offset(struct snd_sof_dev *sdev,
7403937a76cSRander Wang struct snd_pcm_substream *substream,
7413937a76cSRander Wang struct snd_sof_pcm_stream *stream,
7423937a76cSRander Wang struct sof_ipc4_timestamp_info *time_info)
7433937a76cSRander Wang {
7443937a76cSRander Wang struct sof_ipc4_copier *host_copier = time_info->host_copier;
7453937a76cSRander Wang struct sof_ipc4_copier *dai_copier = time_info->dai_copier;
7463937a76cSRander Wang struct sof_ipc4_pipeline_registers ppl_reg;
7473937a76cSRander Wang u64 stream_start_position;
7483937a76cSRander Wang u32 dai_sample_size;
7493937a76cSRander Wang u32 ch, node_index;
7503937a76cSRander Wang u32 offset;
7513937a76cSRander Wang
7523937a76cSRander Wang if (!host_copier || !dai_copier)
7533937a76cSRander Wang return -EINVAL;
7543937a76cSRander Wang
7553937a76cSRander Wang if (host_copier->data.gtw_cfg.node_id == SOF_IPC4_INVALID_NODE_ID)
7563937a76cSRander Wang return -EINVAL;
7573937a76cSRander Wang
7583937a76cSRander Wang node_index = SOF_IPC4_NODE_INDEX(host_copier->data.gtw_cfg.node_id);
7593937a76cSRander Wang offset = offsetof(struct sof_ipc4_fw_registers, pipeline_regs) + node_index * sizeof(ppl_reg);
7603937a76cSRander Wang sof_mailbox_read(sdev, sdev->fw_info_box.offset + offset, &ppl_reg, sizeof(ppl_reg));
7613937a76cSRander Wang if (ppl_reg.stream_start_offset == SOF_IPC4_INVALID_STREAM_POSITION)
7623937a76cSRander Wang return -EINVAL;
7633937a76cSRander Wang
7643937a76cSRander Wang stream_start_position = ppl_reg.stream_start_offset;
7653937a76cSRander Wang ch = dai_copier->data.out_format.fmt_cfg;
7663937a76cSRander Wang ch = SOF_IPC4_AUDIO_FORMAT_CFG_CHANNELS_COUNT(ch);
7673937a76cSRander Wang dai_sample_size = (dai_copier->data.out_format.bit_depth >> 3) * ch;
7683937a76cSRander Wang /* convert offset to sample count */
7693937a76cSRander Wang do_div(stream_start_position, dai_sample_size);
7703937a76cSRander Wang time_info->stream_start_offset = stream_start_position;
7713937a76cSRander Wang
7723937a76cSRander Wang return 0;
7733937a76cSRander Wang }
7743937a76cSRander Wang
sof_ipc4_pcm_delay(struct snd_soc_component * component,struct snd_pcm_substream * substream)7753937a76cSRander Wang static snd_pcm_sframes_t sof_ipc4_pcm_delay(struct snd_soc_component *component,
7763937a76cSRander Wang struct snd_pcm_substream *substream)
7773937a76cSRander Wang {
7783937a76cSRander Wang struct snd_sof_dev *sdev = snd_soc_component_get_drvdata(component);
7793937a76cSRander Wang struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
7803937a76cSRander Wang struct sof_ipc4_timestamp_info *time_info;
7813937a76cSRander Wang struct sof_ipc4_llp_reading_slot llp;
7823937a76cSRander Wang snd_pcm_uframes_t head_ptr, tail_ptr;
7833937a76cSRander Wang struct snd_sof_pcm_stream *stream;
7843937a76cSRander Wang struct snd_sof_pcm *spcm;
7853937a76cSRander Wang u64 tmp_ptr;
7863937a76cSRander Wang int ret;
7873937a76cSRander Wang
7883937a76cSRander Wang spcm = snd_sof_find_spcm_dai(component, rtd);
7893937a76cSRander Wang if (!spcm)
7903937a76cSRander Wang return 0;
7913937a76cSRander Wang
7923937a76cSRander Wang stream = &spcm->stream[substream->stream];
7933937a76cSRander Wang time_info = stream->private;
7943937a76cSRander Wang if (!time_info)
7953937a76cSRander Wang return 0;
7963937a76cSRander Wang
7973937a76cSRander Wang /*
7983937a76cSRander Wang * stream_start_offset is updated to memory window by FW based on
7993937a76cSRander Wang * pipeline statistics and it may be invalid if host query happens before
8003937a76cSRander Wang * the statistics is complete. And it will not change after the first initiailization.
8013937a76cSRander Wang */
8023937a76cSRander Wang if (time_info->stream_start_offset == SOF_IPC4_INVALID_STREAM_POSITION) {
8033937a76cSRander Wang ret = sof_ipc4_get_stream_start_offset(sdev, substream, stream, time_info);
8043937a76cSRander Wang if (ret < 0)
8053937a76cSRander Wang return 0;
8063937a76cSRander Wang }
8073937a76cSRander Wang
8083937a76cSRander Wang /*
8093937a76cSRander Wang * HDaudio links don't support the LLP counter reported by firmware
8103937a76cSRander Wang * the link position is read directly from hardware registers.
8113937a76cSRander Wang */
8123937a76cSRander Wang if (!time_info->llp_offset) {
8133937a76cSRander Wang tmp_ptr = snd_sof_pcm_get_stream_position(sdev, component, substream);
8143937a76cSRander Wang if (!tmp_ptr)
8153937a76cSRander Wang return 0;
8163937a76cSRander Wang } else {
8173937a76cSRander Wang sof_mailbox_read(sdev, time_info->llp_offset, &llp, sizeof(llp));
8183937a76cSRander Wang tmp_ptr = ((u64)llp.reading.llp_u << 32) | llp.reading.llp_l;
8193937a76cSRander Wang }
8203937a76cSRander Wang
8213937a76cSRander Wang /* In two cases dai dma position is not accurate
8223937a76cSRander Wang * (1) dai pipeline is started before host pipeline
8233937a76cSRander Wang * (2) multiple streams mixed into one. Each stream has the same dai dma position
8243937a76cSRander Wang *
8253937a76cSRander Wang * Firmware calculates correct stream_start_offset for all cases including above two.
8263937a76cSRander Wang * Driver subtracts stream_start_offset from dai dma position to get accurate one
8273937a76cSRander Wang */
8283937a76cSRander Wang tmp_ptr -= time_info->stream_start_offset;
8293937a76cSRander Wang
8303937a76cSRander Wang /* Calculate the delay taking into account that both pointer can wrap */
8313937a76cSRander Wang div64_u64_rem(tmp_ptr, substream->runtime->boundary, &tmp_ptr);
8323937a76cSRander Wang if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
8333937a76cSRander Wang head_ptr = substream->runtime->status->hw_ptr;
8343937a76cSRander Wang tail_ptr = tmp_ptr;
8353937a76cSRander Wang } else {
8363937a76cSRander Wang head_ptr = tmp_ptr;
8373937a76cSRander Wang tail_ptr = substream->runtime->status->hw_ptr;
8383937a76cSRander Wang }
8393937a76cSRander Wang
8403937a76cSRander Wang if (head_ptr < tail_ptr)
8413937a76cSRander Wang return substream->runtime->boundary - tail_ptr + head_ptr;
8423937a76cSRander Wang
8433937a76cSRander Wang return head_ptr - tail_ptr;
8443937a76cSRander Wang }
8453937a76cSRander Wang
846e75e5db8SRanjani Sridharan const struct sof_ipc_pcm_ops ipc4_pcm_ops = {
8477cb19007SRander Wang .hw_params = sof_ipc4_pcm_hw_params,
848e75e5db8SRanjani Sridharan .trigger = sof_ipc4_pcm_trigger,
849e75e5db8SRanjani Sridharan .hw_free = sof_ipc4_pcm_hw_free,
850e75e5db8SRanjani Sridharan .dai_link_fixup = sof_ipc4_pcm_dai_link_fixup,
851ba223b3aSRanjani Sridharan .pcm_setup = sof_ipc4_pcm_setup,
852ba223b3aSRanjani Sridharan .pcm_free = sof_ipc4_pcm_free,
85351ce3e6eSRanjani Sridharan .delay = sof_ipc4_pcm_delay,
8546d0a21ddSRanjani Sridharan .ipc_first_on_start = true,
8556d0a21ddSRanjani Sridharan .platform_stop_during_hw_free = true,
856e75e5db8SRanjani Sridharan };
857