xref: /openbmc/linux/sound/soc/sof/intel/mtl.c (revision 010c050fe9ea263e3fc17493822117610a23f662)
1064520e8SBard Liao // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2064520e8SBard Liao //
3064520e8SBard Liao // Copyright(c) 2022 Intel Corporation. All rights reserved.
4064520e8SBard Liao //
5064520e8SBard Liao // Authors: Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
6064520e8SBard Liao //
7064520e8SBard Liao 
8064520e8SBard Liao /*
9064520e8SBard Liao  * Hardware interface for audio DSP on Meteorlake.
10064520e8SBard Liao  */
11064520e8SBard Liao 
12064520e8SBard Liao #include <linux/firmware.h>
13064520e8SBard Liao #include <sound/sof/ipc4/header.h>
14d272b657SBard Liao #include <trace/events/sof_intel.h>
15064520e8SBard Liao #include "../ipc4-priv.h"
16064520e8SBard Liao #include "../ops.h"
17064520e8SBard Liao #include "hda.h"
18064520e8SBard Liao #include "hda-ipc.h"
19064520e8SBard Liao #include "../sof-audio.h"
20064520e8SBard Liao #include "mtl.h"
21064520e8SBard Liao 
22064520e8SBard Liao static const struct snd_sof_debugfs_map mtl_dsp_debugfs[] = {
23064520e8SBard Liao 	{"hda", HDA_DSP_HDA_BAR, 0, 0x4000, SOF_DEBUGFS_ACCESS_ALWAYS},
24064520e8SBard Liao 	{"pp", HDA_DSP_PP_BAR,  0, 0x1000, SOF_DEBUGFS_ACCESS_ALWAYS},
25064520e8SBard Liao 	{"dsp", HDA_DSP_BAR,  0, 0x10000, SOF_DEBUGFS_ACCESS_ALWAYS},
26064520e8SBard Liao };
27064520e8SBard Liao 
28064520e8SBard Liao static void mtl_ipc_host_done(struct snd_sof_dev *sdev)
29064520e8SBard Liao {
30064520e8SBard Liao 	/*
31064520e8SBard Liao 	 * clear busy interrupt to tell dsp controller this interrupt has been accepted,
32064520e8SBard Liao 	 * not trigger it again
33064520e8SBard Liao 	 */
34064520e8SBard Liao 	snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR,
35064520e8SBard Liao 				       MTL_DSP_REG_HFIPCXTDR_BUSY, MTL_DSP_REG_HFIPCXTDR_BUSY);
36064520e8SBard Liao 	/*
37064520e8SBard Liao 	 * clear busy bit to ack dsp the msg has been processed and send reply msg to dsp
38064520e8SBard Liao 	 */
39064520e8SBard Liao 	snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDA,
40064520e8SBard Liao 				       MTL_DSP_REG_HFIPCXTDA_BUSY, 0);
41064520e8SBard Liao }
42064520e8SBard Liao 
43064520e8SBard Liao static void mtl_ipc_dsp_done(struct snd_sof_dev *sdev)
44064520e8SBard Liao {
45064520e8SBard Liao 	/*
46064520e8SBard Liao 	 * set DONE bit - tell DSP we have received the reply msg from DSP, and processed it,
47064520e8SBard Liao 	 * don't send more reply to host
48064520e8SBard Liao 	 */
49064520e8SBard Liao 	snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA,
50064520e8SBard Liao 				       MTL_DSP_REG_HFIPCXIDA_DONE, MTL_DSP_REG_HFIPCXIDA_DONE);
51064520e8SBard Liao 
52064520e8SBard Liao 	/* unmask Done interrupt */
53064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL,
54064520e8SBard Liao 				MTL_DSP_REG_HFIPCXCTL_DONE, MTL_DSP_REG_HFIPCXCTL_DONE);
55064520e8SBard Liao }
56064520e8SBard Liao 
57064520e8SBard Liao /* Check if an IPC IRQ occurred */
58064520e8SBard Liao static bool mtl_dsp_check_ipc_irq(struct snd_sof_dev *sdev)
59064520e8SBard Liao {
60064520e8SBard Liao 	u32 irq_status;
61064520e8SBard Liao 	u32 hfintipptr;
62064520e8SBard Liao 
63064520e8SBard Liao 	/* read Interrupt IP Pointer */
64064520e8SBard Liao 	hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK;
65064520e8SBard Liao 	irq_status = snd_sof_dsp_read(sdev, HDA_DSP_BAR, hfintipptr + MTL_DSP_IRQSTS);
66064520e8SBard Liao 
67d272b657SBard Liao 	trace_sof_intel_hda_irq_ipc_check(sdev, irq_status);
68064520e8SBard Liao 
69064520e8SBard Liao 	if (irq_status != U32_MAX && (irq_status & MTL_DSP_IRQSTS_IPC))
70064520e8SBard Liao 		return true;
71064520e8SBard Liao 
72064520e8SBard Liao 	return false;
73064520e8SBard Liao }
74064520e8SBard Liao 
75064520e8SBard Liao /* Check if an SDW IRQ occurred */
76064520e8SBard Liao static bool mtl_dsp_check_sdw_irq(struct snd_sof_dev *sdev)
77064520e8SBard Liao {
78064520e8SBard Liao 	u32 irq_status;
79064520e8SBard Liao 	u32 hfintipptr;
80064520e8SBard Liao 
81064520e8SBard Liao 	/* read Interrupt IP Pointer */
82064520e8SBard Liao 	hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK;
83064520e8SBard Liao 	irq_status = snd_sof_dsp_read(sdev, HDA_DSP_BAR, hfintipptr + MTL_DSP_IRQSTS);
84064520e8SBard Liao 
85064520e8SBard Liao 	if (irq_status != U32_MAX && (irq_status & MTL_DSP_IRQSTS_SDW))
86064520e8SBard Liao 		return true;
87064520e8SBard Liao 
88064520e8SBard Liao 	return false;
89064520e8SBard Liao }
90064520e8SBard Liao 
91064520e8SBard Liao static int mtl_ipc_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
92064520e8SBard Liao {
93483e4cdfSPeter Ujfalusi 	struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata;
94064520e8SBard Liao 	struct sof_ipc4_msg *msg_data = msg->msg_data;
95064520e8SBard Liao 
96483e4cdfSPeter Ujfalusi 	if (hda_ipc4_tx_is_busy(sdev)) {
97483e4cdfSPeter Ujfalusi 		hdev->delayed_ipc_tx_msg = msg;
98483e4cdfSPeter Ujfalusi 		return 0;
99483e4cdfSPeter Ujfalusi 	}
100483e4cdfSPeter Ujfalusi 
101483e4cdfSPeter Ujfalusi 	hdev->delayed_ipc_tx_msg = NULL;
102483e4cdfSPeter Ujfalusi 
103064520e8SBard Liao 	/* send the message via mailbox */
104064520e8SBard Liao 	if (msg_data->data_size)
105064520e8SBard Liao 		sof_mailbox_write(sdev, sdev->host_box.offset, msg_data->data_ptr,
106064520e8SBard Liao 				  msg_data->data_size);
107064520e8SBard Liao 
108064520e8SBard Liao 	snd_sof_dsp_write(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDDY,
109064520e8SBard Liao 			  msg_data->extension);
110064520e8SBard Liao 	snd_sof_dsp_write(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDR,
111064520e8SBard Liao 			  msg_data->primary | MTL_DSP_REG_HFIPCXIDR_BUSY);
112064520e8SBard Liao 
113064520e8SBard Liao 	return 0;
114064520e8SBard Liao }
115064520e8SBard Liao 
116064520e8SBard Liao static void mtl_enable_ipc_interrupts(struct snd_sof_dev *sdev)
117064520e8SBard Liao {
118064520e8SBard Liao 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
119064520e8SBard Liao 	const struct sof_intel_dsp_desc *chip = hda->desc;
120064520e8SBard Liao 
121064520e8SBard Liao 	/* enable IPC DONE and BUSY interrupts */
122064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
123064520e8SBard Liao 				MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE,
124064520e8SBard Liao 				MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE);
125064520e8SBard Liao }
126064520e8SBard Liao 
127064520e8SBard Liao static void mtl_disable_ipc_interrupts(struct snd_sof_dev *sdev)
128064520e8SBard Liao {
129064520e8SBard Liao 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
130064520e8SBard Liao 	const struct sof_intel_dsp_desc *chip = hda->desc;
131064520e8SBard Liao 
132064520e8SBard Liao 	/* disable IPC DONE and BUSY interrupts */
133064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
134064520e8SBard Liao 				MTL_DSP_REG_HFIPCXCTL_BUSY | MTL_DSP_REG_HFIPCXCTL_DONE, 0);
135064520e8SBard Liao }
136064520e8SBard Liao 
137064520e8SBard Liao static int mtl_enable_interrupts(struct snd_sof_dev *sdev)
138064520e8SBard Liao {
139064520e8SBard Liao 	u32 hfintipptr;
140064520e8SBard Liao 	u32 irqinten;
141064520e8SBard Liao 	u32 host_ipc;
142064520e8SBard Liao 	u32 hipcie;
143064520e8SBard Liao 	int ret;
144064520e8SBard Liao 
145064520e8SBard Liao 	/* read Interrupt IP Pointer */
146064520e8SBard Liao 	hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK;
147064520e8SBard Liao 
148064520e8SBard Liao 	/* Enable Host IPC and SOUNDWIRE */
149064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, hfintipptr,
150064520e8SBard Liao 				MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK,
151064520e8SBard Liao 				MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK);
152064520e8SBard Liao 
153064520e8SBard Liao 	/* check if operation was successful */
154064520e8SBard Liao 	host_ipc = MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK;
155064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, hfintipptr, irqinten,
156064520e8SBard Liao 					    (irqinten & host_ipc) == host_ipc,
157064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US);
158064520e8SBard Liao 	if (ret < 0) {
159064520e8SBard Liao 		dev_err(sdev->dev, "failed to enable Host IPC and/or SOUNDWIRE\n");
160064520e8SBard Liao 		return ret;
161064520e8SBard Liao 	}
162064520e8SBard Liao 
163064520e8SBard Liao 	/* Set Host IPC interrupt enable */
164064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE,
165064520e8SBard Liao 				MTL_DSP_REG_HfHIPCIE_IE_MASK, MTL_DSP_REG_HfHIPCIE_IE_MASK);
166064520e8SBard Liao 
167064520e8SBard Liao 	/* check if operation was successful */
168064520e8SBard Liao 	host_ipc = MTL_DSP_REG_HfHIPCIE_IE_MASK;
169064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE, hipcie,
170064520e8SBard Liao 					    (hipcie & host_ipc) == host_ipc,
171064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US);
172064520e8SBard Liao 	if (ret < 0) {
173064520e8SBard Liao 		dev_err(sdev->dev, "failed to set Host IPC interrupt enable\n");
174064520e8SBard Liao 		return ret;
175064520e8SBard Liao 	}
176064520e8SBard Liao 
177064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE,
178064520e8SBard Liao 				MTL_DSP_REG_HfSNDWIE_IE_MASK, MTL_DSP_REG_HfSNDWIE_IE_MASK);
179064520e8SBard Liao 	host_ipc = MTL_DSP_REG_HfSNDWIE_IE_MASK;
180064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE, hipcie,
181064520e8SBard Liao 					    (hipcie & host_ipc) == host_ipc,
182064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US);
183064520e8SBard Liao 	if (ret < 0)
184064520e8SBard Liao 		dev_err(sdev->dev, "failed to set SoundWire IPC interrupt enable\n");
185064520e8SBard Liao 
186064520e8SBard Liao 	return ret;
187064520e8SBard Liao }
188064520e8SBard Liao 
189064520e8SBard Liao static int mtl_disable_interrupts(struct snd_sof_dev *sdev)
190064520e8SBard Liao {
191064520e8SBard Liao 	u32 hfintipptr;
192064520e8SBard Liao 	u32 irqinten;
193064520e8SBard Liao 	u32 host_ipc;
194064520e8SBard Liao 	u32 hipcie;
195064520e8SBard Liao 	int ret1;
196064520e8SBard Liao 	int ret;
197064520e8SBard Liao 
198064520e8SBard Liao 	/* read Interrupt IP Pointer */
199064520e8SBard Liao 	hfintipptr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFINTIPPTR) & MTL_HFINTIPPTR_PTR_MASK;
200064520e8SBard Liao 
201064520e8SBard Liao 	/* Disable Host IPC and SOUNDWIRE */
202064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, hfintipptr,
203064520e8SBard Liao 				MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK, 0);
204064520e8SBard Liao 
205064520e8SBard Liao 	/* check if operation was successful */
206064520e8SBard Liao 	host_ipc = MTL_IRQ_INTEN_L_HOST_IPC_MASK | MTL_IRQ_INTEN_L_SOUNDWIRE_MASK;
207064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, hfintipptr, irqinten,
208064520e8SBard Liao 					    (irqinten & host_ipc) == 0,
209064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US, HDA_DSP_RESET_TIMEOUT_US);
210064520e8SBard Liao 	/* Continue to disable other interrupts when error happens */
211064520e8SBard Liao 	if (ret < 0)
212064520e8SBard Liao 		dev_err(sdev->dev, "failed to disable Host IPC and SoundWire\n");
213064520e8SBard Liao 
214064520e8SBard Liao 	/* Set Host IPC interrupt disable */
215064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE,
216064520e8SBard Liao 				MTL_DSP_REG_HfHIPCIE_IE_MASK, 0);
217064520e8SBard Liao 
218064520e8SBard Liao 	/* check if operation was successful */
219064520e8SBard Liao 	host_ipc = MTL_DSP_REG_HfHIPCIE_IE_MASK;
220064520e8SBard Liao 	ret1 = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfHIPCIE, hipcie,
221064520e8SBard Liao 					     (hipcie & host_ipc) == 0,
222064520e8SBard Liao 					     HDA_DSP_REG_POLL_INTERVAL_US,
223064520e8SBard Liao 					     HDA_DSP_RESET_TIMEOUT_US);
224064520e8SBard Liao 	if (ret1 < 0) {
225064520e8SBard Liao 		dev_err(sdev->dev, "failed to set Host IPC interrupt disable\n");
226064520e8SBard Liao 		if (!ret)
227064520e8SBard Liao 			ret = ret1;
228064520e8SBard Liao 	}
229064520e8SBard Liao 
230064520e8SBard Liao 	/* Set SoundWire IPC interrupt disable */
231064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE,
232064520e8SBard Liao 				MTL_DSP_REG_HfSNDWIE_IE_MASK, 0);
233064520e8SBard Liao 	host_ipc = MTL_DSP_REG_HfSNDWIE_IE_MASK;
234064520e8SBard Liao 	ret1 = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP_REG_HfSNDWIE, hipcie,
235064520e8SBard Liao 					     (hipcie & host_ipc) == 0,
236064520e8SBard Liao 					     HDA_DSP_REG_POLL_INTERVAL_US,
237064520e8SBard Liao 					     HDA_DSP_RESET_TIMEOUT_US);
238064520e8SBard Liao 	if (ret1 < 0) {
239064520e8SBard Liao 		dev_err(sdev->dev, "failed to set SoundWire IPC interrupt disable\n");
240064520e8SBard Liao 		if (!ret)
241064520e8SBard Liao 			ret = ret1;
242064520e8SBard Liao 	}
243064520e8SBard Liao 
244064520e8SBard Liao 	return ret;
245064520e8SBard Liao }
246064520e8SBard Liao 
247064520e8SBard Liao /* pre fw run operations */
248064520e8SBard Liao static int mtl_dsp_pre_fw_run(struct snd_sof_dev *sdev)
249064520e8SBard Liao {
250064520e8SBard Liao 	u32 dsphfpwrsts;
251064520e8SBard Liao 	u32 dsphfdsscs;
252064520e8SBard Liao 	u32 cpa;
253064520e8SBard Liao 	u32 pgs;
254064520e8SBard Liao 	int ret;
255064520e8SBard Liao 
256064520e8SBard Liao 	/* Set the DSP subsystem power on */
257064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFDSSCS,
258064520e8SBard Liao 				MTL_HFDSSCS_SPA_MASK, MTL_HFDSSCS_SPA_MASK);
259064520e8SBard Liao 
260064520e8SBard Liao 	/* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */
261064520e8SBard Liao 	usleep_range(1000, 1010);
262064520e8SBard Liao 
263064520e8SBard Liao 	/* poll with timeout to check if operation successful */
264064520e8SBard Liao 	cpa = MTL_HFDSSCS_CPA_MASK;
265064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFDSSCS, dsphfdsscs,
266064520e8SBard Liao 					    (dsphfdsscs & cpa) == cpa, HDA_DSP_REG_POLL_INTERVAL_US,
267064520e8SBard Liao 					    HDA_DSP_RESET_TIMEOUT_US);
268064520e8SBard Liao 	if (ret < 0) {
269064520e8SBard Liao 		dev_err(sdev->dev, "failed to enable DSP subsystem\n");
270064520e8SBard Liao 		return ret;
271064520e8SBard Liao 	}
272064520e8SBard Liao 
273064520e8SBard Liao 	/* Power up gated-DSP-0 domain in order to access the DSP shim register block. */
274064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFPWRCTL,
275064520e8SBard Liao 				MTL_HFPWRCTL_WPDSPHPXPG, MTL_HFPWRCTL_WPDSPHPXPG);
276064520e8SBard Liao 
277064520e8SBard Liao 	usleep_range(1000, 1010);
278064520e8SBard Liao 
279064520e8SBard Liao 	/* poll with timeout to check if operation successful */
280064520e8SBard Liao 	pgs = MTL_HFPWRSTS_DSPHPXPGS_MASK;
281064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFPWRSTS, dsphfpwrsts,
282064520e8SBard Liao 					    (dsphfpwrsts & pgs) == pgs,
283064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US,
284064520e8SBard Liao 					    HDA_DSP_RESET_TIMEOUT_US);
285064520e8SBard Liao 	if (ret < 0)
286064520e8SBard Liao 		dev_err(sdev->dev, "failed to power up gated DSP domain\n");
287064520e8SBard Liao 
288064520e8SBard Liao 	/* make sure SoundWire is not power-gated */
289064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, MTL_HFPWRCTL,
290064520e8SBard Liao 				MTL_HfPWRCTL_WPIOXPG(1), MTL_HfPWRCTL_WPIOXPG(1));
291064520e8SBard Liao 	return ret;
292064520e8SBard Liao }
293064520e8SBard Liao 
294064520e8SBard Liao static int mtl_dsp_post_fw_run(struct snd_sof_dev *sdev)
295064520e8SBard Liao {
296064520e8SBard Liao 	int ret;
297064520e8SBard Liao 
298064520e8SBard Liao 	if (sdev->first_boot) {
299064520e8SBard Liao 		struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata;
300064520e8SBard Liao 
301064520e8SBard Liao 		ret = hda_sdw_startup(sdev);
302064520e8SBard Liao 		if (ret < 0) {
303064520e8SBard Liao 			dev_err(sdev->dev, "could not startup SoundWire links\n");
304064520e8SBard Liao 			return ret;
305064520e8SBard Liao 		}
306064520e8SBard Liao 
307064520e8SBard Liao 		/* Check if IMR boot is usable */
308064520e8SBard Liao 		if (!sof_debug_check_flag(SOF_DBG_IGNORE_D3_PERSISTENT))
309064520e8SBard Liao 			hdev->imrboot_supported = true;
310064520e8SBard Liao 	}
311064520e8SBard Liao 
312064520e8SBard Liao 	hda_sdw_int_enable(sdev, true);
313064520e8SBard Liao 	return 0;
314064520e8SBard Liao }
315064520e8SBard Liao 
316064520e8SBard Liao static void mtl_dsp_dump(struct snd_sof_dev *sdev, u32 flags)
317064520e8SBard Liao {
318064520e8SBard Liao 	char *level = (flags & SOF_DBG_DUMP_OPTIONAL) ? KERN_DEBUG : KERN_ERR;
319064520e8SBard Liao 	u32 romdbgsts;
320064520e8SBard Liao 	u32 romdbgerr;
321064520e8SBard Liao 	u32 fwsts;
322064520e8SBard Liao 	u32 fwlec;
323064520e8SBard Liao 
324064520e8SBard Liao 	fwsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_ROM_STS);
325064520e8SBard Liao 	fwlec = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_ROM_ERROR);
326064520e8SBard Liao 	romdbgsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY);
327064520e8SBard Liao 	romdbgerr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY_ERROR);
328064520e8SBard Liao 
329064520e8SBard Liao 	dev_err(sdev->dev, "ROM status: %#x, ROM error: %#x\n", fwsts, fwlec);
330064520e8SBard Liao 	dev_err(sdev->dev, "ROM debug status: %#x, ROM debug error: %#x\n", romdbgsts,
331064520e8SBard Liao 		romdbgerr);
332064520e8SBard Liao 	romdbgsts = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFFLGPXQWY + 0x8 * 3);
333064520e8SBard Liao 	dev_printk(level, sdev->dev, "ROM feature bit%s enabled\n",
334064520e8SBard Liao 		   romdbgsts & BIT(24) ? "" : " not");
335064520e8SBard Liao }
336064520e8SBard Liao 
337064520e8SBard Liao static bool mtl_dsp_primary_core_is_enabled(struct snd_sof_dev *sdev)
338064520e8SBard Liao {
339064520e8SBard Liao 	int val;
340064520e8SBard Liao 
341064520e8SBard Liao 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE);
342064520e8SBard Liao 	if (val != U32_MAX && val & MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK)
343064520e8SBard Liao 		return true;
344064520e8SBard Liao 
345064520e8SBard Liao 	return false;
346064520e8SBard Liao }
347064520e8SBard Liao 
348064520e8SBard Liao static int mtl_dsp_core_power_up(struct snd_sof_dev *sdev, int core)
349064520e8SBard Liao {
350064520e8SBard Liao 	unsigned int cpa;
351064520e8SBard Liao 	u32 dspcxctl;
352064520e8SBard Liao 	int ret;
353064520e8SBard Liao 
354064520e8SBard Liao 	/* Only the primary core can be powered up by the host */
355064520e8SBard Liao 	if (core != SOF_DSP_PRIMARY_CORE || mtl_dsp_primary_core_is_enabled(sdev))
356064520e8SBard Liao 		return 0;
357064520e8SBard Liao 
358064520e8SBard Liao 	/* Program the owner of the IP & shim registers (10: Host CPU) */
359064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE,
360064520e8SBard Liao 				MTL_DSP2CXCTL_PRIMARY_CORE_OSEL,
361064520e8SBard Liao 				0x2 << MTL_DSP2CXCTL_PRIMARY_CORE_OSEL_SHIFT);
362064520e8SBard Liao 
363064520e8SBard Liao 	/* enable SPA bit */
364064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE,
365064520e8SBard Liao 				MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK,
366064520e8SBard Liao 				MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK);
367064520e8SBard Liao 
368064520e8SBard Liao 	/* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */
369064520e8SBard Liao 	usleep_range(1000, 1010);
370064520e8SBard Liao 
371064520e8SBard Liao 	/* poll with timeout to check if operation successful */
372064520e8SBard Liao 	cpa = MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK;
373064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, dspcxctl,
374064520e8SBard Liao 					    (dspcxctl & cpa) == cpa, HDA_DSP_REG_POLL_INTERVAL_US,
375064520e8SBard Liao 					    HDA_DSP_RESET_TIMEOUT_US);
376740e5d87SYong Zhi 	if (ret < 0)
377064520e8SBard Liao 		dev_err(sdev->dev, "%s: timeout on MTL_DSP2CXCTL_PRIMARY_CORE read\n",
378064520e8SBard Liao 			__func__);
379064520e8SBard Liao 
380064520e8SBard Liao 	return ret;
381064520e8SBard Liao }
382064520e8SBard Liao 
383064520e8SBard Liao static int mtl_dsp_core_power_down(struct snd_sof_dev *sdev, int core)
384064520e8SBard Liao {
385064520e8SBard Liao 	u32 dspcxctl;
386064520e8SBard Liao 	int ret;
387064520e8SBard Liao 
388064520e8SBard Liao 	/* Only the primary core can be powered down by the host */
389064520e8SBard Liao 	if (core != SOF_DSP_PRIMARY_CORE || !mtl_dsp_primary_core_is_enabled(sdev))
390064520e8SBard Liao 		return 0;
391064520e8SBard Liao 
392064520e8SBard Liao 	/* disable SPA bit */
393064520e8SBard Liao 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE,
394064520e8SBard Liao 				MTL_DSP2CXCTL_PRIMARY_CORE_SPA_MASK, 0);
395064520e8SBard Liao 
396064520e8SBard Liao 	/* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */
397064520e8SBard Liao 	usleep_range(1000, 1010);
398064520e8SBard Liao 
399064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_DSP2CXCTL_PRIMARY_CORE, dspcxctl,
400064520e8SBard Liao 					    !(dspcxctl & MTL_DSP2CXCTL_PRIMARY_CORE_CPA_MASK),
401064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US,
402064520e8SBard Liao 					    HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
403064520e8SBard Liao 	if (ret < 0)
404064520e8SBard Liao 		dev_err(sdev->dev, "failed to power down primary core\n");
405064520e8SBard Liao 
406064520e8SBard Liao 	return ret;
407064520e8SBard Liao }
408064520e8SBard Liao 
4092090cb9bSFred Oh static int mtl_power_down_dsp(struct snd_sof_dev *sdev)
4102090cb9bSFred Oh {
4112090cb9bSFred Oh 	u32 dsphfdsscs, cpa;
4122090cb9bSFred Oh 	int ret;
4132090cb9bSFred Oh 
4142090cb9bSFred Oh 	/* first power down core */
4152090cb9bSFred Oh 	ret = mtl_dsp_core_power_down(sdev, SOF_DSP_PRIMARY_CORE);
4162090cb9bSFred Oh 	if (ret) {
4172090cb9bSFred Oh 		dev_err(sdev->dev, "mtl dsp power down error, %d\n", ret);
4182090cb9bSFred Oh 		return ret;
4192090cb9bSFred Oh 	}
4202090cb9bSFred Oh 
4212090cb9bSFred Oh 	/* Set the DSP subsystem power down */
4222090cb9bSFred Oh 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_HFDSSCS,
4232090cb9bSFred Oh 				MTL_HFDSSCS_SPA_MASK, 0);
4242090cb9bSFred Oh 
4252090cb9bSFred Oh 	/* Wait for unstable CPA read (1 then 0 then 1) just after setting SPA bit */
4262090cb9bSFred Oh 	usleep_range(1000, 1010);
4272090cb9bSFred Oh 
4282090cb9bSFred Oh 	/* poll with timeout to check if operation successful */
4292090cb9bSFred Oh 	cpa = MTL_HFDSSCS_CPA_MASK;
4302090cb9bSFred Oh 	dsphfdsscs = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_HFDSSCS);
4312090cb9bSFred Oh 	return snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, MTL_HFDSSCS, dsphfdsscs,
4322090cb9bSFred Oh 					     (dsphfdsscs & cpa) == 0, HDA_DSP_REG_POLL_INTERVAL_US,
4332090cb9bSFred Oh 					     HDA_DSP_RESET_TIMEOUT_US);
4342090cb9bSFred Oh }
4352090cb9bSFred Oh 
436064520e8SBard Liao static int mtl_dsp_cl_init(struct snd_sof_dev *sdev, int stream_tag, bool imr_boot)
437064520e8SBard Liao {
438064520e8SBard Liao 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
439064520e8SBard Liao 	const struct sof_intel_dsp_desc *chip = hda->desc;
440064520e8SBard Liao 	unsigned int status;
441064520e8SBard Liao 	u32 ipc_hdr;
442064520e8SBard Liao 	int ret;
443064520e8SBard Liao 
444064520e8SBard Liao 	/* step 1: purge FW request */
445064520e8SBard Liao 	ipc_hdr = chip->ipc_req_mask | HDA_DSP_ROM_IPC_CONTROL;
446064520e8SBard Liao 	if (!imr_boot)
447064520e8SBard Liao 		ipc_hdr |= HDA_DSP_ROM_IPC_PURGE_FW | ((stream_tag - 1) << 9);
448064520e8SBard Liao 
449064520e8SBard Liao 	snd_sof_dsp_write(sdev, HDA_DSP_BAR, chip->ipc_req, ipc_hdr);
450064520e8SBard Liao 
451064520e8SBard Liao 	/* step 2: power up primary core */
452064520e8SBard Liao 	ret = mtl_dsp_core_power_up(sdev, SOF_DSP_PRIMARY_CORE);
453064520e8SBard Liao 	if (ret < 0) {
454064520e8SBard Liao 		if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS)
455064520e8SBard Liao 			dev_err(sdev->dev, "dsp core 0/1 power up failed\n");
456064520e8SBard Liao 		goto err;
457064520e8SBard Liao 	}
458064520e8SBard Liao 
459064520e8SBard Liao 	dev_dbg(sdev->dev, "Primary core power up successful\n");
460064520e8SBard Liao 
461064520e8SBard Liao 	/* step 3: wait for IPC DONE bit from ROM */
462064520e8SBard Liao 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, chip->ipc_ack, status,
463064520e8SBard Liao 					    ((status & chip->ipc_ack_mask) == chip->ipc_ack_mask),
464064520e8SBard Liao 					    HDA_DSP_REG_POLL_INTERVAL_US, MTL_DSP_PURGE_TIMEOUT_US);
465064520e8SBard Liao 	if (ret < 0) {
466064520e8SBard Liao 		if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS)
467064520e8SBard Liao 			dev_err(sdev->dev, "timeout waiting for purge IPC done\n");
468064520e8SBard Liao 		goto err;
469064520e8SBard Liao 	}
470064520e8SBard Liao 
471064520e8SBard Liao 	/* set DONE bit to clear the reply IPC message */
472064520e8SBard Liao 	snd_sof_dsp_update_bits_forced(sdev, HDA_DSP_BAR, chip->ipc_ack, chip->ipc_ack_mask,
473064520e8SBard Liao 				       chip->ipc_ack_mask);
474064520e8SBard Liao 
475064520e8SBard Liao 	/* step 4: enable interrupts */
476064520e8SBard Liao 	ret = mtl_enable_interrupts(sdev);
477064520e8SBard Liao 	if (ret < 0) {
478064520e8SBard Liao 		if (hda->boot_iteration == HDA_FW_BOOT_ATTEMPTS)
479064520e8SBard Liao 			dev_err(sdev->dev, "%s: failed to enable interrupts\n", __func__);
480064520e8SBard Liao 		goto err;
481064520e8SBard Liao 	}
482064520e8SBard Liao 
483064520e8SBard Liao 	mtl_enable_ipc_interrupts(sdev);
484064520e8SBard Liao 
485064520e8SBard Liao 	/*
486064520e8SBard Liao 	 * ACE workaround: don't wait for ROM INIT.
487064520e8SBard Liao 	 * The platform cannot catch ROM_INIT_DONE because of a very short
488064520e8SBard Liao 	 * timing window. Follow the recommendations and skip this part.
489064520e8SBard Liao 	 */
490064520e8SBard Liao 
491064520e8SBard Liao 	return 0;
492064520e8SBard Liao 
493064520e8SBard Liao err:
494064520e8SBard Liao 	snd_sof_dsp_dbg_dump(sdev, "MTL DSP init fail", 0);
495064520e8SBard Liao 	mtl_dsp_core_power_down(sdev, SOF_DSP_PRIMARY_CORE);
496064520e8SBard Liao 	return ret;
497064520e8SBard Liao }
498064520e8SBard Liao 
499064520e8SBard Liao static irqreturn_t mtl_ipc_irq_thread(int irq, void *context)
500064520e8SBard Liao {
501064520e8SBard Liao 	struct sof_ipc4_msg notification_data = {{ 0 }};
502064520e8SBard Liao 	struct snd_sof_dev *sdev = context;
503483e4cdfSPeter Ujfalusi 	bool ack_received = false;
504064520e8SBard Liao 	bool ipc_irq = false;
505064520e8SBard Liao 	u32 hipcida;
506064520e8SBard Liao 	u32 hipctdr;
507064520e8SBard Liao 
508064520e8SBard Liao 	hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA);
509c8ed7ce2SPeter Ujfalusi 	hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR);
510064520e8SBard Liao 
511064520e8SBard Liao 	/* reply message from DSP */
512064520e8SBard Liao 	if (hipcida & MTL_DSP_REG_HFIPCXIDA_DONE) {
513064520e8SBard Liao 		/* DSP received the message */
514064520e8SBard Liao 		snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL,
515064520e8SBard Liao 					MTL_DSP_REG_HFIPCXCTL_DONE, 0);
516064520e8SBard Liao 
517064520e8SBard Liao 		mtl_ipc_dsp_done(sdev);
518064520e8SBard Liao 
519064520e8SBard Liao 		ipc_irq = true;
520483e4cdfSPeter Ujfalusi 		ack_received = true;
521064520e8SBard Liao 	}
522064520e8SBard Liao 
523064520e8SBard Liao 	if (hipctdr & MTL_DSP_REG_HFIPCXTDR_BUSY) {
524064520e8SBard Liao 		/* Message from DSP (reply or notification) */
525064520e8SBard Liao 		u32 extension = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDDY);
526064520e8SBard Liao 		u32 primary = hipctdr & MTL_DSP_REG_HFIPCXTDR_MSG_MASK;
527064520e8SBard Liao 
528064520e8SBard Liao 		/*
529064520e8SBard Liao 		 * ACE fw sends a new fw ipc message to host to
530064520e8SBard Liao 		 * notify the status of the last host ipc message
531064520e8SBard Liao 		 */
532064520e8SBard Liao 		if (primary & SOF_IPC4_MSG_DIR_MASK) {
533064520e8SBard Liao 			/* Reply received */
5341549a69bSPeter Ujfalusi 			if (likely(sdev->fw_state == SOF_FW_BOOT_COMPLETE)) {
535064520e8SBard Liao 				struct sof_ipc4_msg *data = sdev->ipc->msg.reply_data;
536064520e8SBard Liao 
537064520e8SBard Liao 				data->primary = primary;
538064520e8SBard Liao 				data->extension = extension;
539064520e8SBard Liao 
540064520e8SBard Liao 				spin_lock_irq(&sdev->ipc_lock);
541064520e8SBard Liao 
542064520e8SBard Liao 				snd_sof_ipc_get_reply(sdev);
543*010c050fSPeter Ujfalusi 				mtl_ipc_host_done(sdev);
544064520e8SBard Liao 				snd_sof_ipc_reply(sdev, data->primary);
545064520e8SBard Liao 
546064520e8SBard Liao 				spin_unlock_irq(&sdev->ipc_lock);
547064520e8SBard Liao 			} else {
5481549a69bSPeter Ujfalusi 				dev_dbg_ratelimited(sdev->dev,
5491549a69bSPeter Ujfalusi 						    "IPC reply before FW_READY: %#x|%#x\n",
5501549a69bSPeter Ujfalusi 						    primary, extension);
5511549a69bSPeter Ujfalusi 			}
5521549a69bSPeter Ujfalusi 		} else {
553064520e8SBard Liao 			/* Notification received */
554064520e8SBard Liao 			notification_data.primary = primary;
555064520e8SBard Liao 			notification_data.extension = extension;
556064520e8SBard Liao 
557064520e8SBard Liao 			sdev->ipc->msg.rx_data = &notification_data;
558064520e8SBard Liao 			snd_sof_ipc_msgs_rx(sdev);
559064520e8SBard Liao 			sdev->ipc->msg.rx_data = NULL;
560064520e8SBard Liao 
561064520e8SBard Liao 			mtl_ipc_host_done(sdev);
562*010c050fSPeter Ujfalusi 		}
563064520e8SBard Liao 
564064520e8SBard Liao 		ipc_irq = true;
565064520e8SBard Liao 	}
566064520e8SBard Liao 
567064520e8SBard Liao 	if (!ipc_irq) {
568064520e8SBard Liao 		/* This interrupt is not shared so no need to return IRQ_NONE. */
569b837870fSPierre-Louis Bossart 		dev_dbg_ratelimited(sdev->dev, "nothing to do in IPC IRQ thread\n");
570064520e8SBard Liao 	}
571064520e8SBard Liao 
572483e4cdfSPeter Ujfalusi 	if (ack_received) {
573483e4cdfSPeter Ujfalusi 		struct sof_intel_hda_dev *hdev = sdev->pdata->hw_pdata;
574483e4cdfSPeter Ujfalusi 
575483e4cdfSPeter Ujfalusi 		if (hdev->delayed_ipc_tx_msg)
576483e4cdfSPeter Ujfalusi 			mtl_ipc_send_msg(sdev, hdev->delayed_ipc_tx_msg);
577483e4cdfSPeter Ujfalusi 	}
578483e4cdfSPeter Ujfalusi 
579064520e8SBard Liao 	return IRQ_HANDLED;
580064520e8SBard Liao }
581064520e8SBard Liao 
582064520e8SBard Liao static int mtl_dsp_ipc_get_mailbox_offset(struct snd_sof_dev *sdev)
583064520e8SBard Liao {
584064520e8SBard Liao 	return MTL_DSP_MBOX_UPLINK_OFFSET;
585064520e8SBard Liao }
586064520e8SBard Liao 
587064520e8SBard Liao static int mtl_dsp_ipc_get_window_offset(struct snd_sof_dev *sdev, u32 id)
588064520e8SBard Liao {
589064520e8SBard Liao 	return MTL_SRAM_WINDOW_OFFSET(id);
590064520e8SBard Liao }
591064520e8SBard Liao 
592064520e8SBard Liao static void mtl_ipc_dump(struct snd_sof_dev *sdev)
593064520e8SBard Liao {
594d01784eeSPeter Ujfalusi 	u32 hipcidr, hipcidd, hipcida, hipctdr, hipctdd, hipctda, hipcctl;
595064520e8SBard Liao 
596d01784eeSPeter Ujfalusi 	hipcidr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDR);
597d01784eeSPeter Ujfalusi 	hipcidd = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDDY);
598064520e8SBard Liao 	hipcida = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXIDA);
599064520e8SBard Liao 	hipctdr = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDR);
600d01784eeSPeter Ujfalusi 	hipctdd = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDDY);
601d01784eeSPeter Ujfalusi 	hipctda = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXTDA);
602d01784eeSPeter Ujfalusi 	hipcctl = snd_sof_dsp_read(sdev, HDA_DSP_BAR, MTL_DSP_REG_HFIPCXCTL);
603064520e8SBard Liao 
604064520e8SBard Liao 	dev_err(sdev->dev,
605d01784eeSPeter Ujfalusi 		"Host IPC initiator: %#x|%#x|%#x, target: %#x|%#x|%#x, ctl: %#x\n",
606d01784eeSPeter Ujfalusi 		hipcidr, hipcidd, hipcida, hipctdr, hipctdd, hipctda, hipcctl);
607064520e8SBard Liao }
608064520e8SBard Liao 
60939df087fSRanjani Sridharan static int mtl_dsp_disable_interrupts(struct snd_sof_dev *sdev)
61039df087fSRanjani Sridharan {
61139df087fSRanjani Sridharan 	mtl_disable_ipc_interrupts(sdev);
61239df087fSRanjani Sridharan 	return mtl_disable_interrupts(sdev);
61339df087fSRanjani Sridharan }
61439df087fSRanjani Sridharan 
615064520e8SBard Liao /* Meteorlake ops */
616064520e8SBard Liao struct snd_sof_dsp_ops sof_mtl_ops;
617064520e8SBard Liao EXPORT_SYMBOL_NS(sof_mtl_ops, SND_SOC_SOF_INTEL_HDA_COMMON);
618064520e8SBard Liao 
619064520e8SBard Liao int sof_mtl_ops_init(struct snd_sof_dev *sdev)
620064520e8SBard Liao {
621064520e8SBard Liao 	struct sof_ipc4_fw_data *ipc4_data;
622064520e8SBard Liao 
623064520e8SBard Liao 	/* common defaults */
624064520e8SBard Liao 	memcpy(&sof_mtl_ops, &sof_hda_common_ops, sizeof(struct snd_sof_dsp_ops));
625064520e8SBard Liao 
626064520e8SBard Liao 	/* shutdown */
627064520e8SBard Liao 	sof_mtl_ops.shutdown = hda_dsp_shutdown;
628064520e8SBard Liao 
629064520e8SBard Liao 	/* doorbell */
630064520e8SBard Liao 	sof_mtl_ops.irq_thread = mtl_ipc_irq_thread;
631064520e8SBard Liao 
632064520e8SBard Liao 	/* ipc */
633064520e8SBard Liao 	sof_mtl_ops.send_msg = mtl_ipc_send_msg;
634064520e8SBard Liao 	sof_mtl_ops.get_mailbox_offset = mtl_dsp_ipc_get_mailbox_offset;
635064520e8SBard Liao 	sof_mtl_ops.get_window_offset = mtl_dsp_ipc_get_window_offset;
636064520e8SBard Liao 
637064520e8SBard Liao 	/* debug */
638064520e8SBard Liao 	sof_mtl_ops.debug_map = mtl_dsp_debugfs;
639064520e8SBard Liao 	sof_mtl_ops.debug_map_count = ARRAY_SIZE(mtl_dsp_debugfs);
640064520e8SBard Liao 	sof_mtl_ops.dbg_dump = mtl_dsp_dump;
641064520e8SBard Liao 	sof_mtl_ops.ipc_dump = mtl_ipc_dump;
642064520e8SBard Liao 
643064520e8SBard Liao 	/* pre/post fw run */
644064520e8SBard Liao 	sof_mtl_ops.pre_fw_run = mtl_dsp_pre_fw_run;
645064520e8SBard Liao 	sof_mtl_ops.post_fw_run = mtl_dsp_post_fw_run;
646064520e8SBard Liao 
647064520e8SBard Liao 	/* parse platform specific extended manifest */
648064520e8SBard Liao 	sof_mtl_ops.parse_platform_ext_manifest = NULL;
649064520e8SBard Liao 
650064520e8SBard Liao 	/* dsp core get/put */
651064520e8SBard Liao 	/* TODO: add core_get and core_put */
652064520e8SBard Liao 
653064520e8SBard Liao 	sdev->private = devm_kzalloc(sdev->dev, sizeof(struct sof_ipc4_fw_data), GFP_KERNEL);
654064520e8SBard Liao 	if (!sdev->private)
655064520e8SBard Liao 		return -ENOMEM;
656064520e8SBard Liao 
657064520e8SBard Liao 	ipc4_data = sdev->private;
658064520e8SBard Liao 	ipc4_data->manifest_fw_hdr_offset = SOF_MAN4_FW_HDR_OFFSET;
659064520e8SBard Liao 
660cc4a3a19SPeter Ujfalusi 	ipc4_data->mtrace_type = SOF_IPC4_MTRACE_INTEL_CAVS_2;
661cc4a3a19SPeter Ujfalusi 
662064520e8SBard Liao 	/* set DAI ops */
663064520e8SBard Liao 	hda_set_dai_drv_ops(sdev, &sof_mtl_ops);
664064520e8SBard Liao 
665064520e8SBard Liao 	return 0;
666064520e8SBard Liao };
667064520e8SBard Liao EXPORT_SYMBOL_NS(sof_mtl_ops_init, SND_SOC_SOF_INTEL_HDA_COMMON);
668064520e8SBard Liao 
669064520e8SBard Liao const struct sof_intel_dsp_desc mtl_chip_info = {
670064520e8SBard Liao 	.cores_num = 3,
671064520e8SBard Liao 	.init_core_mask = BIT(0),
672064520e8SBard Liao 	.host_managed_cores_mask = BIT(0),
673064520e8SBard Liao 	.ipc_req = MTL_DSP_REG_HFIPCXIDR,
674064520e8SBard Liao 	.ipc_req_mask = MTL_DSP_REG_HFIPCXIDR_BUSY,
675064520e8SBard Liao 	.ipc_ack = MTL_DSP_REG_HFIPCXIDA,
676064520e8SBard Liao 	.ipc_ack_mask = MTL_DSP_REG_HFIPCXIDA_DONE,
677064520e8SBard Liao 	.ipc_ctl = MTL_DSP_REG_HFIPCXCTL,
678064520e8SBard Liao 	.rom_status_reg = MTL_DSP_ROM_STS,
679064520e8SBard Liao 	.rom_init_timeout	= 300,
6809ccbc2e1SPierre-Louis Bossart 	.ssp_count = MTL_SSP_COUNT,
681064520e8SBard Liao 	.ssp_base_offset = CNL_SSP_BASE_OFFSET,
682064520e8SBard Liao 	.sdw_shim_base = SDW_SHIM_BASE_ACE,
683064520e8SBard Liao 	.sdw_alh_base = SDW_ALH_BASE_ACE,
684064520e8SBard Liao 	.check_sdw_irq = mtl_dsp_check_sdw_irq,
685064520e8SBard Liao 	.check_ipc_irq = mtl_dsp_check_ipc_irq,
686064520e8SBard Liao 	.cl_init = mtl_dsp_cl_init,
6872090cb9bSFred Oh 	.power_down_dsp = mtl_power_down_dsp,
68839df087fSRanjani Sridharan 	.disable_interrupts = mtl_dsp_disable_interrupts,
689064520e8SBard Liao 	.hw_ip_version = SOF_INTEL_ACE_1_0,
690064520e8SBard Liao };
691064520e8SBard Liao EXPORT_SYMBOL_NS(mtl_chip_info, SND_SOC_SOF_INTEL_HDA_COMMON);
692