xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision f402a974aa0ae2b9abcccf49d5ac7c093e86a073)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18851fd873SRanjani Sridharan #include <linux/module.h>
19747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
20747503b1SLiam Girdwood #include <sound/hda_register.h>
21d272b657SBard Liao #include <trace/events/sof_intel.h>
2263e51fd3SRanjani Sridharan #include "../sof-audio.h"
23747503b1SLiam Girdwood #include "../ops.h"
24747503b1SLiam Girdwood #include "hda.h"
25534037fdSKeyon Jie #include "hda-ipc.h"
26747503b1SLiam Girdwood 
27851fd873SRanjani Sridharan static bool hda_enable_trace_D0I3_S0;
28851fd873SRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG)
29851fd873SRanjani Sridharan module_param_named(enable_trace_D0I3_S0, hda_enable_trace_D0I3_S0, bool, 0444);
30851fd873SRanjani Sridharan MODULE_PARM_DESC(enable_trace_D0I3_S0,
31851fd873SRanjani Sridharan 		 "SOF HDA enable trace when the DSP is in D0I3 in S0");
32851fd873SRanjani Sridharan #endif
33851fd873SRanjani Sridharan 
34747503b1SLiam Girdwood /*
35747503b1SLiam Girdwood  * DSP Core control.
36747503b1SLiam Girdwood  */
37747503b1SLiam Girdwood 
38189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
39747503b1SLiam Girdwood {
40747503b1SLiam Girdwood 	u32 adspcs;
41747503b1SLiam Girdwood 	u32 reset;
42747503b1SLiam Girdwood 	int ret;
43747503b1SLiam Girdwood 
44747503b1SLiam Girdwood 	/* set reset bits for cores */
45747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
46747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
47747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
48bed5ed64SJulia Lawall 					 reset, reset);
49747503b1SLiam Girdwood 
50747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
51747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
52747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
53747503b1SLiam Girdwood 					((adspcs & reset) == reset),
54747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
55747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
566a414489SPierre-Louis Bossart 	if (ret < 0) {
576a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
586a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
596a414489SPierre-Louis Bossart 			__func__);
606a414489SPierre-Louis Bossart 		return ret;
616a414489SPierre-Louis Bossart 	}
62747503b1SLiam Girdwood 
63747503b1SLiam Girdwood 	/* has core entered reset ? */
64747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
65747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
66747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
67747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
68747503b1SLiam Girdwood 		dev_err(sdev->dev,
69747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
70747503b1SLiam Girdwood 			core_mask, adspcs);
71747503b1SLiam Girdwood 		ret = -EIO;
72747503b1SLiam Girdwood 	}
73747503b1SLiam Girdwood 
74747503b1SLiam Girdwood 	return ret;
75747503b1SLiam Girdwood }
76747503b1SLiam Girdwood 
77189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
78747503b1SLiam Girdwood {
79747503b1SLiam Girdwood 	unsigned int crst;
80747503b1SLiam Girdwood 	u32 adspcs;
81747503b1SLiam Girdwood 	int ret;
82747503b1SLiam Girdwood 
83747503b1SLiam Girdwood 	/* clear reset bits for cores */
84747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
85747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
86747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
87747503b1SLiam Girdwood 					 0);
88747503b1SLiam Girdwood 
89747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
90747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
91747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
92747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
93747503b1SLiam Girdwood 					    !(adspcs & crst),
94747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
95747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
96747503b1SLiam Girdwood 
976a414489SPierre-Louis Bossart 	if (ret < 0) {
986a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
996a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
1006a414489SPierre-Louis Bossart 			__func__);
1016a414489SPierre-Louis Bossart 		return ret;
1026a414489SPierre-Louis Bossart 	}
1036a414489SPierre-Louis Bossart 
104747503b1SLiam Girdwood 	/* has core left reset ? */
105747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
106747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
107747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
108747503b1SLiam Girdwood 		dev_err(sdev->dev,
109747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
110747503b1SLiam Girdwood 			core_mask, adspcs);
111747503b1SLiam Girdwood 		ret = -EIO;
112747503b1SLiam Girdwood 	}
113747503b1SLiam Girdwood 
114747503b1SLiam Girdwood 	return ret;
115747503b1SLiam Girdwood }
116747503b1SLiam Girdwood 
117556eb416SPierre-Louis Bossart int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
118747503b1SLiam Girdwood {
119747503b1SLiam Girdwood 	/* stall core */
120747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
121747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
122747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
123747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
124747503b1SLiam Girdwood 
125747503b1SLiam Girdwood 	/* set reset state */
126747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
127747503b1SLiam Girdwood }
128747503b1SLiam Girdwood 
129556eb416SPierre-Louis Bossart bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask)
130189bf1deSPeter Ujfalusi {
131189bf1deSPeter Ujfalusi 	int val;
132189bf1deSPeter Ujfalusi 	bool is_enable;
133189bf1deSPeter Ujfalusi 
134189bf1deSPeter Ujfalusi 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
135189bf1deSPeter Ujfalusi 
136189bf1deSPeter Ujfalusi #define MASK_IS_EQUAL(v, m, field) ({	\
137189bf1deSPeter Ujfalusi 	u32 _m = field(m);		\
138189bf1deSPeter Ujfalusi 	((v) & _m) == _m;		\
139189bf1deSPeter Ujfalusi })
140189bf1deSPeter Ujfalusi 
141189bf1deSPeter Ujfalusi 	is_enable = MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_CPA_MASK) &&
142189bf1deSPeter Ujfalusi 		MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_SPA_MASK) &&
143189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
144189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
145189bf1deSPeter Ujfalusi 
146189bf1deSPeter Ujfalusi #undef MASK_IS_EQUAL
147189bf1deSPeter Ujfalusi 
148189bf1deSPeter Ujfalusi 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
149189bf1deSPeter Ujfalusi 		is_enable, core_mask);
150189bf1deSPeter Ujfalusi 
151189bf1deSPeter Ujfalusi 	return is_enable;
152189bf1deSPeter Ujfalusi }
153189bf1deSPeter Ujfalusi 
154747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
155747503b1SLiam Girdwood {
156747503b1SLiam Girdwood 	int ret;
157747503b1SLiam Girdwood 
158747503b1SLiam Girdwood 	/* leave reset state */
159747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
160747503b1SLiam Girdwood 	if (ret < 0)
161747503b1SLiam Girdwood 		return ret;
162747503b1SLiam Girdwood 
163747503b1SLiam Girdwood 	/* run core */
164747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
165747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
166747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
167747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
168747503b1SLiam Girdwood 					 0);
169747503b1SLiam Girdwood 
170747503b1SLiam Girdwood 	/* is core now running ? */
171747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
172747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
173747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
174747503b1SLiam Girdwood 			core_mask);
175747503b1SLiam Girdwood 		ret = -EIO;
176747503b1SLiam Girdwood 	}
177747503b1SLiam Girdwood 
178747503b1SLiam Girdwood 	return ret;
179747503b1SLiam Girdwood }
180747503b1SLiam Girdwood 
181747503b1SLiam Girdwood /*
182747503b1SLiam Girdwood  * Power Management.
183747503b1SLiam Girdwood  */
184747503b1SLiam Girdwood 
185537b4a0cSPeter Ujfalusi int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
186747503b1SLiam Girdwood {
187537b4a0cSPeter Ujfalusi 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
188537b4a0cSPeter Ujfalusi 	const struct sof_intel_dsp_desc *chip = hda->desc;
189747503b1SLiam Girdwood 	unsigned int cpa;
190747503b1SLiam Girdwood 	u32 adspcs;
191747503b1SLiam Girdwood 	int ret;
192747503b1SLiam Girdwood 
193537b4a0cSPeter Ujfalusi 	/* restrict core_mask to host managed cores mask */
194537b4a0cSPeter Ujfalusi 	core_mask &= chip->host_managed_cores_mask;
195537b4a0cSPeter Ujfalusi 	/* return if core_mask is not valid */
196537b4a0cSPeter Ujfalusi 	if (!core_mask)
197537b4a0cSPeter Ujfalusi 		return 0;
198537b4a0cSPeter Ujfalusi 
199747503b1SLiam Girdwood 	/* update bits */
200747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
201747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
202747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
203747503b1SLiam Girdwood 
204747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
205747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
206747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
207747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
208747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
209747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
210747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
2116a414489SPierre-Louis Bossart 	if (ret < 0) {
2126a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2136a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2146a414489SPierre-Louis Bossart 			__func__);
2156a414489SPierre-Louis Bossart 		return ret;
2166a414489SPierre-Louis Bossart 	}
217747503b1SLiam Girdwood 
218747503b1SLiam Girdwood 	/* did core power up ? */
219747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
220747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
221747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
222747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
223747503b1SLiam Girdwood 		dev_err(sdev->dev,
224747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
225747503b1SLiam Girdwood 			core_mask, adspcs);
226747503b1SLiam Girdwood 		ret = -EIO;
227747503b1SLiam Girdwood 	}
228747503b1SLiam Girdwood 
229747503b1SLiam Girdwood 	return ret;
230747503b1SLiam Girdwood }
231747503b1SLiam Girdwood 
232189bf1deSPeter Ujfalusi static int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
233747503b1SLiam Girdwood {
234747503b1SLiam Girdwood 	u32 adspcs;
2356a414489SPierre-Louis Bossart 	int ret;
236747503b1SLiam Girdwood 
237747503b1SLiam Girdwood 	/* update bits */
238747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
239747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
240747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
241747503b1SLiam Girdwood 
2426a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
243747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
244fd829918SPan Xiuli 				!(adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)),
245747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
246747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2476a414489SPierre-Louis Bossart 	if (ret < 0)
2486a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2496a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2506a414489SPierre-Louis Bossart 			__func__);
2516a414489SPierre-Louis Bossart 
2526a414489SPierre-Louis Bossart 	return ret;
253747503b1SLiam Girdwood }
254747503b1SLiam Girdwood 
255747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
256747503b1SLiam Girdwood {
257914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
258914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
259747503b1SLiam Girdwood 	int ret;
260747503b1SLiam Girdwood 
261914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
262914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
263914fab3bSRanjani Sridharan 
264914fab3bSRanjani Sridharan 	/* return if core_mask is not valid or cores are already enabled */
265914fab3bSRanjani Sridharan 	if (!core_mask || hda_dsp_core_is_enabled(sdev, core_mask))
266747503b1SLiam Girdwood 		return 0;
267747503b1SLiam Girdwood 
268747503b1SLiam Girdwood 	/* power up */
269747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
270747503b1SLiam Girdwood 	if (ret < 0) {
271747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
272747503b1SLiam Girdwood 			core_mask);
273747503b1SLiam Girdwood 		return ret;
274747503b1SLiam Girdwood 	}
275747503b1SLiam Girdwood 
276747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
277747503b1SLiam Girdwood }
278747503b1SLiam Girdwood 
279747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
280747503b1SLiam Girdwood 				  unsigned int core_mask)
281747503b1SLiam Girdwood {
282914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
283914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
284747503b1SLiam Girdwood 	int ret;
285747503b1SLiam Girdwood 
286914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
287914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
288914fab3bSRanjani Sridharan 
289914fab3bSRanjani Sridharan 	/* return if core_mask is not valid */
290914fab3bSRanjani Sridharan 	if (!core_mask)
291914fab3bSRanjani Sridharan 		return 0;
292914fab3bSRanjani Sridharan 
293747503b1SLiam Girdwood 	/* place core in reset prior to power down */
294747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
295747503b1SLiam Girdwood 	if (ret < 0) {
296747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
297747503b1SLiam Girdwood 			core_mask);
298747503b1SLiam Girdwood 		return ret;
299747503b1SLiam Girdwood 	}
300747503b1SLiam Girdwood 
301747503b1SLiam Girdwood 	/* power down core */
302747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
303747503b1SLiam Girdwood 	if (ret < 0) {
304747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
305747503b1SLiam Girdwood 			core_mask, ret);
306747503b1SLiam Girdwood 		return ret;
307747503b1SLiam Girdwood 	}
308747503b1SLiam Girdwood 
309747503b1SLiam Girdwood 	/* make sure we are in OFF state */
310747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
311747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
312747503b1SLiam Girdwood 			core_mask, ret);
313747503b1SLiam Girdwood 		ret = -EIO;
314747503b1SLiam Girdwood 	}
315747503b1SLiam Girdwood 
316747503b1SLiam Girdwood 	return ret;
317747503b1SLiam Girdwood }
318747503b1SLiam Girdwood 
319747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
320747503b1SLiam Girdwood {
321747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
322747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
323747503b1SLiam Girdwood 
324747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
325747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
326747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
327747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
328747503b1SLiam Girdwood 
329747503b1SLiam Girdwood 	/* enable IPC interrupt */
330747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
331747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
332747503b1SLiam Girdwood }
333747503b1SLiam Girdwood 
334747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
335747503b1SLiam Girdwood {
336747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
337747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
338747503b1SLiam Girdwood 
339747503b1SLiam Girdwood 	/* disable IPC interrupt */
340747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
341747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
342747503b1SLiam Girdwood 
343747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
344747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
345747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
346747503b1SLiam Girdwood }
347747503b1SLiam Girdwood 
34865c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
34962f8f766SKeyon Jie {
35065c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
35162f8f766SKeyon Jie 
35233ac4ca7SPierre-Louis Bossart 	while (snd_sof_dsp_readb(sdev, HDA_DSP_HDA_BAR, SOF_HDA_VS_D0I3C) & SOF_HDA_VS_D0I3C_CIP) {
35362f8f766SKeyon Jie 		if (!retry--)
35462f8f766SKeyon Jie 			return -ETIMEDOUT;
35562f8f766SKeyon Jie 		usleep_range(10, 15);
35662f8f766SKeyon Jie 	}
35762f8f766SKeyon Jie 
35862f8f766SKeyon Jie 	return 0;
35962f8f766SKeyon Jie }
36062f8f766SKeyon Jie 
361534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
362534037fdSKeyon Jie {
363534037fdSKeyon Jie 	struct sof_ipc_pm_gate pm_gate;
364534037fdSKeyon Jie 	struct sof_ipc_reply reply;
365534037fdSKeyon Jie 
366534037fdSKeyon Jie 	memset(&pm_gate, 0, sizeof(pm_gate));
367534037fdSKeyon Jie 
368534037fdSKeyon Jie 	/* configure pm_gate ipc message */
369534037fdSKeyon Jie 	pm_gate.hdr.size = sizeof(pm_gate);
370534037fdSKeyon Jie 	pm_gate.hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE;
371534037fdSKeyon Jie 	pm_gate.flags = flags;
372534037fdSKeyon Jie 
373534037fdSKeyon Jie 	/* send pm_gate ipc to dsp */
3742a51c0f8SPeter Ujfalusi 	return sof_ipc_tx_message_no_pm(sdev->ipc, &pm_gate, sizeof(pm_gate),
3752a51c0f8SPeter Ujfalusi 					&reply, sizeof(reply));
376534037fdSKeyon Jie }
377534037fdSKeyon Jie 
37861e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
37962f8f766SKeyon Jie {
38062f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
38162f8f766SKeyon Jie 	int ret;
38233ac4ca7SPierre-Louis Bossart 	u8 reg;
38362f8f766SKeyon Jie 
38462f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
38565c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
38662f8f766SKeyon Jie 	if (ret < 0) {
387aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout before D0I3C update!\n");
38862f8f766SKeyon Jie 		return ret;
38962f8f766SKeyon Jie 	}
39062f8f766SKeyon Jie 
39162f8f766SKeyon Jie 	/* Update D0I3C register */
39233ac4ca7SPierre-Louis Bossart 	snd_sof_dsp_updateb(sdev, HDA_DSP_HDA_BAR,
39333ac4ca7SPierre-Louis Bossart 			    SOF_HDA_VS_D0I3C, SOF_HDA_VS_D0I3C_I3, value);
39462f8f766SKeyon Jie 
39562f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
39665c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
39762f8f766SKeyon Jie 	if (ret < 0) {
398aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout after D0I3C update!\n");
39962f8f766SKeyon Jie 		return ret;
40062f8f766SKeyon Jie 	}
40162f8f766SKeyon Jie 
40233ac4ca7SPierre-Louis Bossart 	reg = snd_sof_dsp_readb(sdev, HDA_DSP_HDA_BAR, SOF_HDA_VS_D0I3C);
40333ac4ca7SPierre-Louis Bossart 	trace_sof_intel_D0I3C_updated(sdev, reg);
40462f8f766SKeyon Jie 
40561e285caSRanjani Sridharan 	return 0;
40661e285caSRanjani Sridharan }
407534037fdSKeyon Jie 
40861e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
40961e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
41061e285caSRanjani Sridharan {
41161e285caSRanjani Sridharan 	u32 flags = 0;
41261e285caSRanjani Sridharan 	int ret;
41361e285caSRanjani Sridharan 	u8 value = 0;
41461e285caSRanjani Sridharan 
41561e285caSRanjani Sridharan 	/*
41661e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
41761e285caSRanjani Sridharan 	 * The only allowed transitions are:
41861e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
41961e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
42061e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
42161e285caSRanjani Sridharan 	 */
42261e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
42361e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
42461e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
42561e285caSRanjani Sridharan 		break;
42661e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
42761e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
42861e285caSRanjani Sridharan 		return 0;
42961e285caSRanjani Sridharan 	default:
43061e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
43161e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
43261e285caSRanjani Sridharan 		return -EINVAL;
43361e285caSRanjani Sridharan 	}
43461e285caSRanjani Sridharan 
43561e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
43661e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
43761e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
43861e285caSRanjani Sridharan 
439851fd873SRanjani Sridharan 		/*
44079560b8aSMarcin Rajwa 		 * Trace DMA need to be disabled when the DSP enters
44179560b8aSMarcin Rajwa 		 * D0I3 for S0Ix suspend, but it can be kept enabled
44279560b8aSMarcin Rajwa 		 * when the DSP enters D0I3 while the system is in S0
44379560b8aSMarcin Rajwa 		 * for debug purpose.
444851fd873SRanjani Sridharan 		 */
44525b17da6SPeter Ujfalusi 		if (!sdev->fw_trace_is_supported ||
44679560b8aSMarcin Rajwa 		    !hda_enable_trace_D0I3_S0 ||
447851fd873SRanjani Sridharan 		    sdev->system_suspend_target != SOF_SUSPEND_NONE)
44861e285caSRanjani Sridharan 			flags = HDA_PM_NO_DMA_TRACE;
44961e285caSRanjani Sridharan 	} else {
45061e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
45161e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
45261e285caSRanjani Sridharan 	}
45361e285caSRanjani Sridharan 
45461e285caSRanjani Sridharan 	/* update D0I3C register */
45561e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
456534037fdSKeyon Jie 	if (ret < 0)
45761e285caSRanjani Sridharan 		return ret;
45861e285caSRanjani Sridharan 
45961e285caSRanjani Sridharan 	/*
46061e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
46161e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
46261e285caSRanjani Sridharan 	 * to prevent partial state change.
46361e285caSRanjani Sridharan 	 */
46461e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
46561e285caSRanjani Sridharan 	if (ret < 0) {
466534037fdSKeyon Jie 		dev_err(sdev->dev,
467534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
46861e285caSRanjani Sridharan 		goto revert;
46961e285caSRanjani Sridharan 	}
47061e285caSRanjani Sridharan 
47161e285caSRanjani Sridharan 	return ret;
47261e285caSRanjani Sridharan 
47361e285caSRanjani Sridharan revert:
47461e285caSRanjani Sridharan 	/* fallback to the previous register value */
47561e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
47661e285caSRanjani Sridharan 
47761e285caSRanjani Sridharan 	/*
47861e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
47961e285caSRanjani Sridharan 	 * the state change failed.
48061e285caSRanjani Sridharan 	 */
48161e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
482534037fdSKeyon Jie 
483534037fdSKeyon Jie 	return ret;
48462f8f766SKeyon Jie }
48562f8f766SKeyon Jie 
48666de6bebSRanjani Sridharan /* helper to log DSP state */
48766de6bebSRanjani Sridharan static void hda_dsp_state_log(struct snd_sof_dev *sdev)
48866de6bebSRanjani Sridharan {
48966de6bebSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
49066de6bebSRanjani Sridharan 	case SOF_DSP_PM_D0:
49166de6bebSRanjani Sridharan 		switch (sdev->dsp_power_state.substate) {
49266de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I0:
49366de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I0\n");
49466de6bebSRanjani Sridharan 			break;
49566de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I3:
49666de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I3\n");
49766de6bebSRanjani Sridharan 			break;
49866de6bebSRanjani Sridharan 		default:
49966de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Unknown DSP D0 substate: %d\n",
50066de6bebSRanjani Sridharan 				sdev->dsp_power_state.substate);
50166de6bebSRanjani Sridharan 			break;
50266de6bebSRanjani Sridharan 		}
50366de6bebSRanjani Sridharan 		break;
50466de6bebSRanjani Sridharan 	case SOF_DSP_PM_D1:
50566de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D1\n");
50666de6bebSRanjani Sridharan 		break;
50766de6bebSRanjani Sridharan 	case SOF_DSP_PM_D2:
50866de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D2\n");
50966de6bebSRanjani Sridharan 		break;
51066de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3:
51166de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3\n");
51266de6bebSRanjani Sridharan 		break;
51366de6bebSRanjani Sridharan 	default:
51466de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Unknown DSP power state: %d\n",
51566de6bebSRanjani Sridharan 			sdev->dsp_power_state.state);
51666de6bebSRanjani Sridharan 		break;
51766de6bebSRanjani Sridharan 	}
51866de6bebSRanjani Sridharan }
51966de6bebSRanjani Sridharan 
52061e285caSRanjani Sridharan /*
52161e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
52261e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
52361e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
52461e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
52561e285caSRanjani Sridharan  * during system suspend/resume.
52661e285caSRanjani Sridharan  */
52761e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
52861e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
52961e285caSRanjani Sridharan {
53061e285caSRanjani Sridharan 	int ret = 0;
53161e285caSRanjani Sridharan 
532851fd873SRanjani Sridharan 	/*
533851fd873SRanjani Sridharan 	 * When the DSP is already in D0I3 and the target state is D0I3,
534851fd873SRanjani Sridharan 	 * it could be the case that the DSP is in D0I3 during S0
535851fd873SRanjani Sridharan 	 * and the system is suspending to S0Ix. Therefore,
536851fd873SRanjani Sridharan 	 * hda_dsp_set_D0_state() must be called to disable trace DMA
537851fd873SRanjani Sridharan 	 * by sending the PM_GATE IPC to the FW.
538851fd873SRanjani Sridharan 	 */
539851fd873SRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3 &&
540851fd873SRanjani Sridharan 	    sdev->system_suspend_target == SOF_SUSPEND_S0IX)
541851fd873SRanjani Sridharan 		goto set_state;
542851fd873SRanjani Sridharan 
543851fd873SRanjani Sridharan 	/*
544851fd873SRanjani Sridharan 	 * For all other cases, return without doing anything if
545851fd873SRanjani Sridharan 	 * the DSP is already in the target state.
546851fd873SRanjani Sridharan 	 */
54761e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
54861e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
54961e285caSRanjani Sridharan 		return 0;
55061e285caSRanjani Sridharan 
551851fd873SRanjani Sridharan set_state:
55261e285caSRanjani Sridharan 	switch (target_state->state) {
55361e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
55461e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
55561e285caSRanjani Sridharan 		break;
55661e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
55761e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
55861e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
55961e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
56061e285caSRanjani Sridharan 			break;
56161e285caSRanjani Sridharan 
56261e285caSRanjani Sridharan 		dev_err(sdev->dev,
56361e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
56461e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
56561e285caSRanjani Sridharan 		return -EINVAL;
56661e285caSRanjani Sridharan 	default:
56761e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
56861e285caSRanjani Sridharan 			target_state->state);
56961e285caSRanjani Sridharan 		return -EINVAL;
57061e285caSRanjani Sridharan 	}
57161e285caSRanjani Sridharan 	if (ret < 0) {
57261e285caSRanjani Sridharan 		dev_err(sdev->dev,
57361e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
57461e285caSRanjani Sridharan 			target_state->state, target_state->substate);
57561e285caSRanjani Sridharan 		return ret;
57661e285caSRanjani Sridharan 	}
57761e285caSRanjani Sridharan 
57861e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
57966de6bebSRanjani Sridharan 	hda_dsp_state_log(sdev);
58061e285caSRanjani Sridharan 	return ret;
58161e285caSRanjani Sridharan }
58261e285caSRanjani Sridharan 
58361e285caSRanjani Sridharan /*
58461e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
58561e285caSRanjani Sridharan  *
586207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
587207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
58861e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
589207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
59061e285caSRanjani Sridharan  *   |            |                     <---------------+    |
591207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
592207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
593207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
594207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
595207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
596207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
597207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
59861e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
59961e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
60061e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
60161e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
60261e285caSRanjani Sridharan  * |                            | |  +----------->                |
603207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
604207bf12fSRanjani Sridharan  * |                            | +--------------+                |
605207bf12fSRanjani Sridharan  * |                            |  System resume |                |
606207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
60761e285caSRanjani Sridharan  *
608207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
609207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
610207bf12fSRanjani Sridharan  *		 is in D3.
61161e285caSRanjani Sridharan  */
61261e285caSRanjani Sridharan 
6131c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
614747503b1SLiam Girdwood {
615747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
616747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
617747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
618d4165199SRanjani Sridharan 	int ret, j;
619747503b1SLiam Girdwood 
62057724db1SPeter Ujfalusi 	/*
62157724db1SPeter Ujfalusi 	 * The memory used for IMR boot loses its content in deeper than S3 state
62257724db1SPeter Ujfalusi 	 * We must not try IMR boot on next power up (as it will fail).
6233b99852fSPeter Ujfalusi 	 *
6243b99852fSPeter Ujfalusi 	 * In case of firmware crash or boot failure set the skip_imr_boot to true
6253b99852fSPeter Ujfalusi 	 * as well in order to try to re-load the firmware to do a 'cold' boot.
62657724db1SPeter Ujfalusi 	 */
6273b99852fSPeter Ujfalusi 	if (sdev->system_suspend_target > SOF_SUSPEND_S3 ||
6283b99852fSPeter Ujfalusi 	    sdev->fw_state == SOF_FW_CRASHED ||
6293b99852fSPeter Ujfalusi 	    sdev->fw_state == SOF_FW_BOOT_FAILED)
63057724db1SPeter Ujfalusi 		hda->skip_imr_boot = true;
63157724db1SPeter Ujfalusi 
6320fbd539fSRanjani Sridharan 	ret = chip->disable_interrupts(sdev);
6330fbd539fSRanjani Sridharan 	if (ret < 0)
6340fbd539fSRanjani Sridharan 		return ret;
635747503b1SLiam Girdwood 
636fd572393SKai Vehmanen 	hda_codec_jack_wake_enable(sdev, runtime_suspend);
637fd15f2f5SRander Wang 
638*f402a974SPierre-Louis Bossart 	/* power down all hda links */
639*f402a974SPierre-Louis Bossart 	hda_bus_ml_suspend(bus);
640747503b1SLiam Girdwood 
6410fbd539fSRanjani Sridharan 	ret = chip->power_down_dsp(sdev);
642747503b1SLiam Girdwood 	if (ret < 0) {
6430fbd539fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power down DSP during suspend\n");
644747503b1SLiam Girdwood 		return ret;
645747503b1SLiam Girdwood 	}
646747503b1SLiam Girdwood 
647d4165199SRanjani Sridharan 	/* reset ref counts for all cores */
648d4165199SRanjani Sridharan 	for (j = 0; j < chip->cores_num; j++)
649d4165199SRanjani Sridharan 		sdev->dsp_core_ref_count[j] = 0;
650d4165199SRanjani Sridharan 
651747503b1SLiam Girdwood 	/* disable ppcap interrupt */
652747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
653747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
654747503b1SLiam Girdwood 
6559a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
6569a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
657747503b1SLiam Girdwood 
658747503b1SLiam Girdwood 	/* disable LP retention mode */
659747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
660747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
661747503b1SLiam Girdwood 
662747503b1SLiam Girdwood 	/* reset controller */
663747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
664747503b1SLiam Girdwood 	if (ret < 0) {
665747503b1SLiam Girdwood 		dev_err(sdev->dev,
666747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
667747503b1SLiam Girdwood 		return ret;
668747503b1SLiam Girdwood 	}
669747503b1SLiam Girdwood 
670816938b2SKai Vehmanen 	/* display codec can powered off after link reset */
671816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
672816938b2SKai Vehmanen 
673747503b1SLiam Girdwood 	return 0;
674747503b1SLiam Girdwood }
675747503b1SLiam Girdwood 
676fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
677747503b1SLiam Girdwood {
678747503b1SLiam Girdwood 	int ret;
679747503b1SLiam Girdwood 
680816938b2SKai Vehmanen 	/* display codec must be powered before link reset */
681816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, true);
682816938b2SKai Vehmanen 
683747503b1SLiam Girdwood 	/*
684747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
685747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
686747503b1SLiam Girdwood 	 */
687747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
688747503b1SLiam Girdwood 
689747503b1SLiam Girdwood 	/* reset and start hda controller */
690b48b77d8SPierre-Louis Bossart 	ret = hda_dsp_ctrl_init_chip(sdev);
691747503b1SLiam Girdwood 	if (ret < 0) {
692747503b1SLiam Girdwood 		dev_err(sdev->dev,
693747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
6941372c768SKai Vehmanen 		goto cleanup;
695747503b1SLiam Girdwood 	}
696747503b1SLiam Girdwood 
697fd15f2f5SRander Wang 	/* check jack status */
69831ba0c07SKai-Heng Feng 	if (runtime_resume) {
69931ba0c07SKai-Heng Feng 		hda_codec_jack_wake_enable(sdev, false);
700ef4d764cSKai-Heng Feng 		if (sdev->system_suspend_target == SOF_SUSPEND_NONE)
701fd15f2f5SRander Wang 			hda_codec_jack_check(sdev);
70231ba0c07SKai-Heng Feng 	}
703747503b1SLiam Girdwood 
704747503b1SLiam Girdwood 	/* enable ppcap interrupt */
705747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, true);
706747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, true);
707747503b1SLiam Girdwood 
7081372c768SKai Vehmanen cleanup:
7091372c768SKai Vehmanen 	/* display codec can powered off after controller init */
7101372c768SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
7111372c768SKai Vehmanen 
712747503b1SLiam Girdwood 	return 0;
713747503b1SLiam Girdwood }
714747503b1SLiam Girdwood 
715747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
716747503b1SLiam Girdwood {
71716299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
718*f402a974SPierre-Louis Bossart 	struct hdac_bus *bus = sof_to_bus(sdev);
71966e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
72061e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
72161e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
72261e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
72361e285caSRanjani Sridharan 	};
72461e285caSRanjani Sridharan 	int ret;
72566e40876SKeyon Jie 
72661e285caSRanjani Sridharan 	/* resume from D0I3 */
72761e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
728*f402a974SPierre-Louis Bossart 		ret = hda_bus_ml_resume(bus);
729195f1019SMarcin Rajwa 		if (ret < 0) {
7306d5e37b0SPierre-Louis Bossart 			dev_err(sdev->dev,
731ce1f55baSCurtis Malainey 				"error %d in %s: failed to power up links",
732195f1019SMarcin Rajwa 				ret, __func__);
733195f1019SMarcin Rajwa 			return ret;
734195f1019SMarcin Rajwa 		}
735195f1019SMarcin Rajwa 
736195f1019SMarcin Rajwa 		/* set up CORB/RIRB buffers if was on before suspend */
7373400afcfSPierre-Louis Bossart 		hda_codec_resume_cmd_io(sdev);
738195f1019SMarcin Rajwa 
73961e285caSRanjani Sridharan 		/* Set DSP power state */
740787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_state);
74161e285caSRanjani Sridharan 		if (ret < 0) {
74261e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
74361e285caSRanjani Sridharan 				target_state.state, target_state.substate);
74461e285caSRanjani Sridharan 			return ret;
74561e285caSRanjani Sridharan 		}
74661e285caSRanjani Sridharan 
74716299326SKeyon Jie 		/* restore L1SEN bit */
74816299326SKeyon Jie 		if (hda->l1_support_changed)
74916299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
75016299326SKeyon Jie 						HDA_VS_INTEL_EM2,
75116299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
75216299326SKeyon Jie 
75366e40876SKeyon Jie 		/* restore and disable the system wakeup */
75466e40876SKeyon Jie 		pci_restore_state(pci);
75566e40876SKeyon Jie 		disable_irq_wake(pci->irq);
75666e40876SKeyon Jie 		return 0;
75766e40876SKeyon Jie 	}
75866e40876SKeyon Jie 
759747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
76061e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
76161e285caSRanjani Sridharan 	if (ret < 0)
76261e285caSRanjani Sridharan 		return ret;
76361e285caSRanjani Sridharan 
764787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
765747503b1SLiam Girdwood }
766747503b1SLiam Girdwood 
767747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
768747503b1SLiam Girdwood {
76961e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
77061e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
77161e285caSRanjani Sridharan 	};
77261e285caSRanjani Sridharan 	int ret;
77361e285caSRanjani Sridharan 
774747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
77561e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
77661e285caSRanjani Sridharan 	if (ret < 0)
77761e285caSRanjani Sridharan 		return ret;
77861e285caSRanjani Sridharan 
779787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
780747503b1SLiam Girdwood }
781747503b1SLiam Girdwood 
78287a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
78387a6fe80SKai Vehmanen {
78487a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
78587a6fe80SKai Vehmanen 
78687a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
78787a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
78887a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
78987a6fe80SKai Vehmanen 		return -EBUSY;
79087a6fe80SKai Vehmanen 	}
79187a6fe80SKai Vehmanen 
79287a6fe80SKai Vehmanen 	return 0;
79387a6fe80SKai Vehmanen }
79487a6fe80SKai Vehmanen 
7951c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
796747503b1SLiam Girdwood {
7970084364dSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
79861e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
79961e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
80061e285caSRanjani Sridharan 	};
80161e285caSRanjani Sridharan 	int ret;
80261e285caSRanjani Sridharan 
8030084364dSRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
8040084364dSRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
8050084364dSRanjani Sridharan 
806747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
80761e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
80861e285caSRanjani Sridharan 	if (ret < 0)
80961e285caSRanjani Sridharan 		return ret;
81061e285caSRanjani Sridharan 
811787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
812747503b1SLiam Girdwood }
813747503b1SLiam Girdwood 
81461e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
815747503b1SLiam Girdwood {
81616299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
817747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
81866e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
81961e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
82061e285caSRanjani Sridharan 		.state = target_state,
82161e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
82261e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
82361e285caSRanjani Sridharan 	};
824747503b1SLiam Girdwood 	int ret;
825747503b1SLiam Girdwood 
82663e51fd3SRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
82763e51fd3SRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
82863e51fd3SRanjani Sridharan 
82961e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
83061e285caSRanjani Sridharan 		/* Set DSP power state */
831787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
83261e285caSRanjani Sridharan 		if (ret < 0) {
83361e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
83461e285caSRanjani Sridharan 				target_dsp_state.state,
83561e285caSRanjani Sridharan 				target_dsp_state.substate);
83661e285caSRanjani Sridharan 			return ret;
83761e285caSRanjani Sridharan 		}
83861e285caSRanjani Sridharan 
83916299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
84016299326SKeyon Jie 		hda->l1_support_changed =
84116299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
84216299326SKeyon Jie 						HDA_VS_INTEL_EM2,
84316299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN,
84416299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN);
84516299326SKeyon Jie 
846195f1019SMarcin Rajwa 		/* stop the CORB/RIRB DMA if it is On */
8473400afcfSPierre-Louis Bossart 		hda_codec_suspend_cmd_io(sdev);
848195f1019SMarcin Rajwa 
849195f1019SMarcin Rajwa 		/* no link can be powered in s0ix state */
850*f402a974SPierre-Louis Bossart 		ret = hda_bus_ml_suspend(bus);
851195f1019SMarcin Rajwa 		if (ret < 0) {
8526d5e37b0SPierre-Louis Bossart 			dev_err(sdev->dev,
853195f1019SMarcin Rajwa 				"error %d in %s: failed to power down links",
854195f1019SMarcin Rajwa 				ret, __func__);
855195f1019SMarcin Rajwa 			return ret;
856195f1019SMarcin Rajwa 		}
857195f1019SMarcin Rajwa 
85866e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
85966e40876SKeyon Jie 		enable_irq_wake(pci->irq);
86066e40876SKeyon Jie 		pci_save_state(pci);
86166e40876SKeyon Jie 		return 0;
86266e40876SKeyon Jie 	}
86366e40876SKeyon Jie 
864747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
8651c38c922SFred Oh 	ret = hda_suspend(sdev, false);
866747503b1SLiam Girdwood 	if (ret < 0) {
867747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
868747503b1SLiam Girdwood 		return ret;
869747503b1SLiam Girdwood 	}
870747503b1SLiam Girdwood 
871787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
872747503b1SLiam Girdwood }
873ed3baacdSRanjani Sridharan 
87422aa9e02SLibin Yang int hda_dsp_shutdown(struct snd_sof_dev *sdev)
87522aa9e02SLibin Yang {
87622aa9e02SLibin Yang 	sdev->system_suspend_target = SOF_SUSPEND_S3;
87722aa9e02SLibin Yang 	return snd_sof_suspend(sdev->dev);
87822aa9e02SLibin Yang }
87922aa9e02SLibin Yang 
8807077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
881ed3baacdSRanjani Sridharan {
882f09e9284SPierre-Louis Bossart 	int ret;
8837077a07aSRanjani Sridharan 
884f09e9284SPierre-Louis Bossart 	/* make sure all DAI resources are freed */
885f09e9284SPierre-Louis Bossart 	ret = hda_dsp_dais_suspend(sdev);
886f09e9284SPierre-Louis Bossart 	if (ret < 0)
887f09e9284SPierre-Louis Bossart 		dev_warn(sdev->dev, "%s: failure in hda_dsp_dais_suspend\n", __func__);
888a3ebccb5SKai Vehmanen 
889f09e9284SPierre-Louis Bossart 	return ret;
890ed3baacdSRanjani Sridharan }
89163e51fd3SRanjani Sridharan 
89263e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work)
89363e51fd3SRanjani Sridharan {
89463e51fd3SRanjani Sridharan 	struct sof_intel_hda_dev *hdev = container_of(work,
89563e51fd3SRanjani Sridharan 						      struct sof_intel_hda_dev,
89663e51fd3SRanjani Sridharan 						      d0i3_work.work);
89763e51fd3SRanjani Sridharan 	struct hdac_bus *bus = &hdev->hbus.core;
89863e51fd3SRanjani Sridharan 	struct snd_sof_dev *sdev = dev_get_drvdata(bus->dev);
899f1bb0235SGuennadi Liakhovetski 	struct sof_dsp_power_state target_state = {
900f1bb0235SGuennadi Liakhovetski 		.state = SOF_DSP_PM_D0,
901f1bb0235SGuennadi Liakhovetski 		.substate = SOF_HDA_DSP_PM_D0I3,
902f1bb0235SGuennadi Liakhovetski 	};
90363e51fd3SRanjani Sridharan 	int ret;
90463e51fd3SRanjani Sridharan 
90563e51fd3SRanjani Sridharan 	/* DSP can enter D0I3 iff only D0I3-compatible streams are active */
906f1bb0235SGuennadi Liakhovetski 	if (!snd_sof_dsp_only_d0i3_compatible_stream_active(sdev))
90763e51fd3SRanjani Sridharan 		/* remain in D0I0 */
90863e51fd3SRanjani Sridharan 		return;
90963e51fd3SRanjani Sridharan 
91063e51fd3SRanjani Sridharan 	/* This can fail but error cannot be propagated */
911787c5214SRanjani Sridharan 	ret = snd_sof_dsp_set_power_state(sdev, &target_state);
91263e51fd3SRanjani Sridharan 	if (ret < 0)
91363e51fd3SRanjani Sridharan 		dev_err_ratelimited(sdev->dev,
91463e51fd3SRanjani Sridharan 				    "error: failed to set DSP state %d substate %d\n",
91563e51fd3SRanjani Sridharan 				    target_state.state, target_state.substate);
91663e51fd3SRanjani Sridharan }
9179cdcbc9fSRanjani Sridharan 
9189cdcbc9fSRanjani Sridharan int hda_dsp_core_get(struct snd_sof_dev *sdev, int core)
9199cdcbc9fSRanjani Sridharan {
9207a567740SPeter Ujfalusi 	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
9219cdcbc9fSRanjani Sridharan 	int ret, ret1;
9229cdcbc9fSRanjani Sridharan 
9239cdcbc9fSRanjani Sridharan 	/* power up core */
9249cdcbc9fSRanjani Sridharan 	ret = hda_dsp_enable_core(sdev, BIT(core));
9259cdcbc9fSRanjani Sridharan 	if (ret < 0) {
9269cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power up core %d with err: %d\n",
9279cdcbc9fSRanjani Sridharan 			core, ret);
9289cdcbc9fSRanjani Sridharan 		return ret;
9299cdcbc9fSRanjani Sridharan 	}
9309cdcbc9fSRanjani Sridharan 
9319cdcbc9fSRanjani Sridharan 	/* No need to send IPC for primary core or if FW boot is not complete */
9329cdcbc9fSRanjani Sridharan 	if (sdev->fw_state != SOF_FW_BOOT_COMPLETE || core == SOF_DSP_PRIMARY_CORE)
9339cdcbc9fSRanjani Sridharan 		return 0;
9349cdcbc9fSRanjani Sridharan 
9357a567740SPeter Ujfalusi 	/* No need to continue the set_core_state ops is not available */
9367a567740SPeter Ujfalusi 	if (!pm_ops->set_core_state)
9377a567740SPeter Ujfalusi 		return 0;
9387a567740SPeter Ujfalusi 
9399cdcbc9fSRanjani Sridharan 	/* Now notify DSP for secondary cores */
9407a567740SPeter Ujfalusi 	ret = pm_ops->set_core_state(sdev, core, true);
9419cdcbc9fSRanjani Sridharan 	if (ret < 0) {
9429cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to enable secondary core '%d' failed with %d\n",
9439cdcbc9fSRanjani Sridharan 			core, ret);
9449cdcbc9fSRanjani Sridharan 		goto power_down;
9459cdcbc9fSRanjani Sridharan 	}
9469cdcbc9fSRanjani Sridharan 
9479cdcbc9fSRanjani Sridharan 	return ret;
9489cdcbc9fSRanjani Sridharan 
9499cdcbc9fSRanjani Sridharan power_down:
9509cdcbc9fSRanjani Sridharan 	/* power down core if it is host managed and return the original error if this fails too */
9519cdcbc9fSRanjani Sridharan 	ret1 = hda_dsp_core_reset_power_down(sdev, BIT(core));
9529cdcbc9fSRanjani Sridharan 	if (ret1 < 0)
9539cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power down core: %d with err: %d\n", core, ret1);
9549cdcbc9fSRanjani Sridharan 
9559cdcbc9fSRanjani Sridharan 	return ret;
9569cdcbc9fSRanjani Sridharan }
957b2520dbcSRanjani Sridharan 
958b2520dbcSRanjani Sridharan int hda_dsp_disable_interrupts(struct snd_sof_dev *sdev)
959b2520dbcSRanjani Sridharan {
960b2520dbcSRanjani Sridharan 	hda_sdw_int_enable(sdev, false);
961b2520dbcSRanjani Sridharan 	hda_dsp_ipc_int_disable(sdev);
962b2520dbcSRanjani Sridharan 
963b2520dbcSRanjani Sridharan 	return 0;
964b2520dbcSRanjani Sridharan }
965