xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision bed5ed644c741fd69a19a3cb811b5c1da1d50755)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18851fd873SRanjani Sridharan #include <linux/module.h>
19747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
20747503b1SLiam Girdwood #include <sound/hda_register.h>
2163e51fd3SRanjani Sridharan #include "../sof-audio.h"
22747503b1SLiam Girdwood #include "../ops.h"
23747503b1SLiam Girdwood #include "hda.h"
24534037fdSKeyon Jie #include "hda-ipc.h"
25747503b1SLiam Girdwood 
26851fd873SRanjani Sridharan static bool hda_enable_trace_D0I3_S0;
27851fd873SRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG)
28851fd873SRanjani Sridharan module_param_named(enable_trace_D0I3_S0, hda_enable_trace_D0I3_S0, bool, 0444);
29851fd873SRanjani Sridharan MODULE_PARM_DESC(enable_trace_D0I3_S0,
30851fd873SRanjani Sridharan 		 "SOF HDA enable trace when the DSP is in D0I3 in S0");
31851fd873SRanjani Sridharan #endif
32851fd873SRanjani Sridharan 
33747503b1SLiam Girdwood /*
34747503b1SLiam Girdwood  * DSP Core control.
35747503b1SLiam Girdwood  */
36747503b1SLiam Girdwood 
37747503b1SLiam Girdwood int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
38747503b1SLiam Girdwood {
39747503b1SLiam Girdwood 	u32 adspcs;
40747503b1SLiam Girdwood 	u32 reset;
41747503b1SLiam Girdwood 	int ret;
42747503b1SLiam Girdwood 
43747503b1SLiam Girdwood 	/* set reset bits for cores */
44747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
45747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
46747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
47*bed5ed64SJulia Lawall 					 reset, reset);
48747503b1SLiam Girdwood 
49747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
50747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
51747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
52747503b1SLiam Girdwood 					((adspcs & reset) == reset),
53747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
54747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
556a414489SPierre-Louis Bossart 	if (ret < 0) {
566a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
576a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
586a414489SPierre-Louis Bossart 			__func__);
596a414489SPierre-Louis Bossart 		return ret;
606a414489SPierre-Louis Bossart 	}
61747503b1SLiam Girdwood 
62747503b1SLiam Girdwood 	/* has core entered reset ? */
63747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
64747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
65747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
66747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
67747503b1SLiam Girdwood 		dev_err(sdev->dev,
68747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
69747503b1SLiam Girdwood 			core_mask, adspcs);
70747503b1SLiam Girdwood 		ret = -EIO;
71747503b1SLiam Girdwood 	}
72747503b1SLiam Girdwood 
73747503b1SLiam Girdwood 	return ret;
74747503b1SLiam Girdwood }
75747503b1SLiam Girdwood 
76747503b1SLiam Girdwood int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
77747503b1SLiam Girdwood {
78747503b1SLiam Girdwood 	unsigned int crst;
79747503b1SLiam Girdwood 	u32 adspcs;
80747503b1SLiam Girdwood 	int ret;
81747503b1SLiam Girdwood 
82747503b1SLiam Girdwood 	/* clear reset bits for cores */
83747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
84747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
85747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
86747503b1SLiam Girdwood 					 0);
87747503b1SLiam Girdwood 
88747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
89747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
90747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
91747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
92747503b1SLiam Girdwood 					    !(adspcs & crst),
93747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
94747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
95747503b1SLiam Girdwood 
966a414489SPierre-Louis Bossart 	if (ret < 0) {
976a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
986a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
996a414489SPierre-Louis Bossart 			__func__);
1006a414489SPierre-Louis Bossart 		return ret;
1016a414489SPierre-Louis Bossart 	}
1026a414489SPierre-Louis Bossart 
103747503b1SLiam Girdwood 	/* has core left reset ? */
104747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
105747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
106747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
107747503b1SLiam Girdwood 		dev_err(sdev->dev,
108747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
109747503b1SLiam Girdwood 			core_mask, adspcs);
110747503b1SLiam Girdwood 		ret = -EIO;
111747503b1SLiam Girdwood 	}
112747503b1SLiam Girdwood 
113747503b1SLiam Girdwood 	return ret;
114747503b1SLiam Girdwood }
115747503b1SLiam Girdwood 
116747503b1SLiam Girdwood int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
117747503b1SLiam Girdwood {
118747503b1SLiam Girdwood 	/* stall core */
119747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
120747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
121747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
122747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
123747503b1SLiam Girdwood 
124747503b1SLiam Girdwood 	/* set reset state */
125747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
126747503b1SLiam Girdwood }
127747503b1SLiam Girdwood 
128747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
129747503b1SLiam Girdwood {
130747503b1SLiam Girdwood 	int ret;
131747503b1SLiam Girdwood 
132747503b1SLiam Girdwood 	/* leave reset state */
133747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
134747503b1SLiam Girdwood 	if (ret < 0)
135747503b1SLiam Girdwood 		return ret;
136747503b1SLiam Girdwood 
137747503b1SLiam Girdwood 	/* run core */
138747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
139747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
140747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
141747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
142747503b1SLiam Girdwood 					 0);
143747503b1SLiam Girdwood 
144747503b1SLiam Girdwood 	/* is core now running ? */
145747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
146747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
147747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
148747503b1SLiam Girdwood 			core_mask);
149747503b1SLiam Girdwood 		ret = -EIO;
150747503b1SLiam Girdwood 	}
151747503b1SLiam Girdwood 
152747503b1SLiam Girdwood 	return ret;
153747503b1SLiam Girdwood }
154747503b1SLiam Girdwood 
155747503b1SLiam Girdwood /*
156747503b1SLiam Girdwood  * Power Management.
157747503b1SLiam Girdwood  */
158747503b1SLiam Girdwood 
159747503b1SLiam Girdwood int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
160747503b1SLiam Girdwood {
161747503b1SLiam Girdwood 	unsigned int cpa;
162747503b1SLiam Girdwood 	u32 adspcs;
163747503b1SLiam Girdwood 	int ret;
164747503b1SLiam Girdwood 
165747503b1SLiam Girdwood 	/* update bits */
166747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
167747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
168747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
169747503b1SLiam Girdwood 
170747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
171747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
172747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
173747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
174747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
175747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
176747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
1776a414489SPierre-Louis Bossart 	if (ret < 0) {
1786a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
1796a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
1806a414489SPierre-Louis Bossart 			__func__);
1816a414489SPierre-Louis Bossart 		return ret;
1826a414489SPierre-Louis Bossart 	}
183747503b1SLiam Girdwood 
184747503b1SLiam Girdwood 	/* did core power up ? */
185747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
186747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
187747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
188747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
189747503b1SLiam Girdwood 		dev_err(sdev->dev,
190747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
191747503b1SLiam Girdwood 			core_mask, adspcs);
192747503b1SLiam Girdwood 		ret = -EIO;
193747503b1SLiam Girdwood 	}
194747503b1SLiam Girdwood 
195747503b1SLiam Girdwood 	return ret;
196747503b1SLiam Girdwood }
197747503b1SLiam Girdwood 
198747503b1SLiam Girdwood int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
199747503b1SLiam Girdwood {
200747503b1SLiam Girdwood 	u32 adspcs;
2016a414489SPierre-Louis Bossart 	int ret;
202747503b1SLiam Girdwood 
203747503b1SLiam Girdwood 	/* update bits */
204747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
205747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
206747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
207747503b1SLiam Girdwood 
2086a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
209747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
210747503b1SLiam Girdwood 				!(adspcs & HDA_DSP_ADSPCS_SPA_MASK(core_mask)),
211747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
212747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2136a414489SPierre-Louis Bossart 	if (ret < 0)
2146a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2156a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2166a414489SPierre-Louis Bossart 			__func__);
2176a414489SPierre-Louis Bossart 
2186a414489SPierre-Louis Bossart 	return ret;
219747503b1SLiam Girdwood }
220747503b1SLiam Girdwood 
221747503b1SLiam Girdwood bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
222747503b1SLiam Girdwood 			     unsigned int core_mask)
223747503b1SLiam Girdwood {
224747503b1SLiam Girdwood 	int val;
225747503b1SLiam Girdwood 	bool is_enable;
226747503b1SLiam Girdwood 
227747503b1SLiam Girdwood 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
228747503b1SLiam Girdwood 
229805a23deSPayal Kshirsagar 	is_enable = (val & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) &&
230747503b1SLiam Girdwood 		    (val & HDA_DSP_ADSPCS_SPA_MASK(core_mask)) &&
231747503b1SLiam Girdwood 		    !(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
232805a23deSPayal Kshirsagar 		    !(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
233747503b1SLiam Girdwood 
234747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
235747503b1SLiam Girdwood 		is_enable, core_mask);
236747503b1SLiam Girdwood 
237747503b1SLiam Girdwood 	return is_enable;
238747503b1SLiam Girdwood }
239747503b1SLiam Girdwood 
240747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
241747503b1SLiam Girdwood {
242914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
243914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
244747503b1SLiam Girdwood 	int ret;
245747503b1SLiam Girdwood 
246914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
247914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
248914fab3bSRanjani Sridharan 
249914fab3bSRanjani Sridharan 	/* return if core_mask is not valid or cores are already enabled */
250914fab3bSRanjani Sridharan 	if (!core_mask || hda_dsp_core_is_enabled(sdev, core_mask))
251747503b1SLiam Girdwood 		return 0;
252747503b1SLiam Girdwood 
253747503b1SLiam Girdwood 	/* power up */
254747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
255747503b1SLiam Girdwood 	if (ret < 0) {
256747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
257747503b1SLiam Girdwood 			core_mask);
258747503b1SLiam Girdwood 		return ret;
259747503b1SLiam Girdwood 	}
260747503b1SLiam Girdwood 
261747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
262747503b1SLiam Girdwood }
263747503b1SLiam Girdwood 
264747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
265747503b1SLiam Girdwood 				  unsigned int core_mask)
266747503b1SLiam Girdwood {
267914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
268914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
269747503b1SLiam Girdwood 	int ret;
270747503b1SLiam Girdwood 
271914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
272914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
273914fab3bSRanjani Sridharan 
274914fab3bSRanjani Sridharan 	/* return if core_mask is not valid */
275914fab3bSRanjani Sridharan 	if (!core_mask)
276914fab3bSRanjani Sridharan 		return 0;
277914fab3bSRanjani Sridharan 
278747503b1SLiam Girdwood 	/* place core in reset prior to power down */
279747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
280747503b1SLiam Girdwood 	if (ret < 0) {
281747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
282747503b1SLiam Girdwood 			core_mask);
283747503b1SLiam Girdwood 		return ret;
284747503b1SLiam Girdwood 	}
285747503b1SLiam Girdwood 
286747503b1SLiam Girdwood 	/* power down core */
287747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
288747503b1SLiam Girdwood 	if (ret < 0) {
289747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
290747503b1SLiam Girdwood 			core_mask, ret);
291747503b1SLiam Girdwood 		return ret;
292747503b1SLiam Girdwood 	}
293747503b1SLiam Girdwood 
294747503b1SLiam Girdwood 	/* make sure we are in OFF state */
295747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
296747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
297747503b1SLiam Girdwood 			core_mask, ret);
298747503b1SLiam Girdwood 		ret = -EIO;
299747503b1SLiam Girdwood 	}
300747503b1SLiam Girdwood 
301747503b1SLiam Girdwood 	return ret;
302747503b1SLiam Girdwood }
303747503b1SLiam Girdwood 
304747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
305747503b1SLiam Girdwood {
306747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
307747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
308747503b1SLiam Girdwood 
309747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
310747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
311747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
312747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
313747503b1SLiam Girdwood 
314747503b1SLiam Girdwood 	/* enable IPC interrupt */
315747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
316747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
317747503b1SLiam Girdwood }
318747503b1SLiam Girdwood 
319747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
320747503b1SLiam Girdwood {
321747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
322747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
323747503b1SLiam Girdwood 
324747503b1SLiam Girdwood 	/* disable IPC interrupt */
325747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
326747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
327747503b1SLiam Girdwood 
328747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
329747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
330747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
331747503b1SLiam Girdwood }
332747503b1SLiam Girdwood 
33365c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
33462f8f766SKeyon Jie {
33562f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
33665c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
33762f8f766SKeyon Jie 
33862f8f766SKeyon Jie 	while (snd_hdac_chip_readb(bus, VS_D0I3C) & SOF_HDA_VS_D0I3C_CIP) {
33962f8f766SKeyon Jie 		if (!retry--)
34062f8f766SKeyon Jie 			return -ETIMEDOUT;
34162f8f766SKeyon Jie 		usleep_range(10, 15);
34262f8f766SKeyon Jie 	}
34362f8f766SKeyon Jie 
34462f8f766SKeyon Jie 	return 0;
34562f8f766SKeyon Jie }
34662f8f766SKeyon Jie 
347534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
348534037fdSKeyon Jie {
349534037fdSKeyon Jie 	struct sof_ipc_pm_gate pm_gate;
350534037fdSKeyon Jie 	struct sof_ipc_reply reply;
351534037fdSKeyon Jie 
352534037fdSKeyon Jie 	memset(&pm_gate, 0, sizeof(pm_gate));
353534037fdSKeyon Jie 
354534037fdSKeyon Jie 	/* configure pm_gate ipc message */
355534037fdSKeyon Jie 	pm_gate.hdr.size = sizeof(pm_gate);
356534037fdSKeyon Jie 	pm_gate.hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE;
357534037fdSKeyon Jie 	pm_gate.flags = flags;
358534037fdSKeyon Jie 
359534037fdSKeyon Jie 	/* send pm_gate ipc to dsp */
36063e51fd3SRanjani Sridharan 	return sof_ipc_tx_message_no_pm(sdev->ipc, pm_gate.hdr.cmd,
36163e51fd3SRanjani Sridharan 					&pm_gate, sizeof(pm_gate), &reply,
36263e51fd3SRanjani Sridharan 					sizeof(reply));
363534037fdSKeyon Jie }
364534037fdSKeyon Jie 
36561e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
36662f8f766SKeyon Jie {
36762f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
36862f8f766SKeyon Jie 	int ret;
36962f8f766SKeyon Jie 
37062f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
37165c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
37262f8f766SKeyon Jie 	if (ret < 0) {
373aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout before D0I3C update!\n");
37462f8f766SKeyon Jie 		return ret;
37562f8f766SKeyon Jie 	}
37662f8f766SKeyon Jie 
37762f8f766SKeyon Jie 	/* Update D0I3C register */
37862f8f766SKeyon Jie 	snd_hdac_chip_updateb(bus, VS_D0I3C, SOF_HDA_VS_D0I3C_I3, value);
37962f8f766SKeyon Jie 
38062f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
38165c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
38262f8f766SKeyon Jie 	if (ret < 0) {
383aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout after D0I3C update!\n");
38462f8f766SKeyon Jie 		return ret;
38562f8f766SKeyon Jie 	}
38662f8f766SKeyon Jie 
38762f8f766SKeyon Jie 	dev_vdbg(bus->dev, "D0I3C updated, register = 0x%x\n",
38862f8f766SKeyon Jie 		 snd_hdac_chip_readb(bus, VS_D0I3C));
38962f8f766SKeyon Jie 
39061e285caSRanjani Sridharan 	return 0;
39161e285caSRanjani Sridharan }
392534037fdSKeyon Jie 
39361e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
39461e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
39561e285caSRanjani Sridharan {
39661e285caSRanjani Sridharan 	u32 flags = 0;
39761e285caSRanjani Sridharan 	int ret;
39861e285caSRanjani Sridharan 	u8 value = 0;
39961e285caSRanjani Sridharan 
40061e285caSRanjani Sridharan 	/*
40161e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
40261e285caSRanjani Sridharan 	 * The only allowed transitions are:
40361e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
40461e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
40561e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
40661e285caSRanjani Sridharan 	 */
40761e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
40861e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
40961e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
41061e285caSRanjani Sridharan 		break;
41161e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
41261e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
41361e285caSRanjani Sridharan 		return 0;
41461e285caSRanjani Sridharan 	default:
41561e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
41661e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
41761e285caSRanjani Sridharan 		return -EINVAL;
41861e285caSRanjani Sridharan 	}
41961e285caSRanjani Sridharan 
42061e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
42161e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
42261e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
42361e285caSRanjani Sridharan 
424851fd873SRanjani Sridharan 		/*
42579560b8aSMarcin Rajwa 		 * Trace DMA need to be disabled when the DSP enters
42679560b8aSMarcin Rajwa 		 * D0I3 for S0Ix suspend, but it can be kept enabled
42779560b8aSMarcin Rajwa 		 * when the DSP enters D0I3 while the system is in S0
42879560b8aSMarcin Rajwa 		 * for debug purpose.
429851fd873SRanjani Sridharan 		 */
43079560b8aSMarcin Rajwa 		if (!sdev->dtrace_is_supported ||
43179560b8aSMarcin Rajwa 		    !hda_enable_trace_D0I3_S0 ||
432851fd873SRanjani Sridharan 		    sdev->system_suspend_target != SOF_SUSPEND_NONE)
43361e285caSRanjani Sridharan 			flags = HDA_PM_NO_DMA_TRACE;
43461e285caSRanjani Sridharan 	} else {
43561e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
43661e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
43761e285caSRanjani Sridharan 	}
43861e285caSRanjani Sridharan 
43961e285caSRanjani Sridharan 	/* update D0I3C register */
44061e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
441534037fdSKeyon Jie 	if (ret < 0)
44261e285caSRanjani Sridharan 		return ret;
44361e285caSRanjani Sridharan 
44461e285caSRanjani Sridharan 	/*
44561e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
44661e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
44761e285caSRanjani Sridharan 	 * to prevent partial state change.
44861e285caSRanjani Sridharan 	 */
44961e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
45061e285caSRanjani Sridharan 	if (ret < 0) {
451534037fdSKeyon Jie 		dev_err(sdev->dev,
452534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
45361e285caSRanjani Sridharan 		goto revert;
45461e285caSRanjani Sridharan 	}
45561e285caSRanjani Sridharan 
45661e285caSRanjani Sridharan 	return ret;
45761e285caSRanjani Sridharan 
45861e285caSRanjani Sridharan revert:
45961e285caSRanjani Sridharan 	/* fallback to the previous register value */
46061e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
46161e285caSRanjani Sridharan 
46261e285caSRanjani Sridharan 	/*
46361e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
46461e285caSRanjani Sridharan 	 * the state change failed.
46561e285caSRanjani Sridharan 	 */
46661e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
467534037fdSKeyon Jie 
468534037fdSKeyon Jie 	return ret;
46962f8f766SKeyon Jie }
47062f8f766SKeyon Jie 
47166de6bebSRanjani Sridharan /* helper to log DSP state */
47266de6bebSRanjani Sridharan static void hda_dsp_state_log(struct snd_sof_dev *sdev)
47366de6bebSRanjani Sridharan {
47466de6bebSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
47566de6bebSRanjani Sridharan 	case SOF_DSP_PM_D0:
47666de6bebSRanjani Sridharan 		switch (sdev->dsp_power_state.substate) {
47766de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I0:
47866de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I0\n");
47966de6bebSRanjani Sridharan 			break;
48066de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I3:
48166de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I3\n");
48266de6bebSRanjani Sridharan 			break;
48366de6bebSRanjani Sridharan 		default:
48466de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Unknown DSP D0 substate: %d\n",
48566de6bebSRanjani Sridharan 				sdev->dsp_power_state.substate);
48666de6bebSRanjani Sridharan 			break;
48766de6bebSRanjani Sridharan 		}
48866de6bebSRanjani Sridharan 		break;
48966de6bebSRanjani Sridharan 	case SOF_DSP_PM_D1:
49066de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D1\n");
49166de6bebSRanjani Sridharan 		break;
49266de6bebSRanjani Sridharan 	case SOF_DSP_PM_D2:
49366de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D2\n");
49466de6bebSRanjani Sridharan 		break;
49566de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3_HOT:
49666de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3_HOT\n");
49766de6bebSRanjani Sridharan 		break;
49866de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3:
49966de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3\n");
50066de6bebSRanjani Sridharan 		break;
50166de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3_COLD:
50266de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3_COLD\n");
50366de6bebSRanjani Sridharan 		break;
50466de6bebSRanjani Sridharan 	default:
50566de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Unknown DSP power state: %d\n",
50666de6bebSRanjani Sridharan 			sdev->dsp_power_state.state);
50766de6bebSRanjani Sridharan 		break;
50866de6bebSRanjani Sridharan 	}
50966de6bebSRanjani Sridharan }
51066de6bebSRanjani Sridharan 
51161e285caSRanjani Sridharan /*
51261e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
51361e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
51461e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
51561e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
51661e285caSRanjani Sridharan  * during system suspend/resume.
51761e285caSRanjani Sridharan  */
51861e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
51961e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
52061e285caSRanjani Sridharan {
52161e285caSRanjani Sridharan 	int ret = 0;
52261e285caSRanjani Sridharan 
523851fd873SRanjani Sridharan 	/*
524851fd873SRanjani Sridharan 	 * When the DSP is already in D0I3 and the target state is D0I3,
525851fd873SRanjani Sridharan 	 * it could be the case that the DSP is in D0I3 during S0
526851fd873SRanjani Sridharan 	 * and the system is suspending to S0Ix. Therefore,
527851fd873SRanjani Sridharan 	 * hda_dsp_set_D0_state() must be called to disable trace DMA
528851fd873SRanjani Sridharan 	 * by sending the PM_GATE IPC to the FW.
529851fd873SRanjani Sridharan 	 */
530851fd873SRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3 &&
531851fd873SRanjani Sridharan 	    sdev->system_suspend_target == SOF_SUSPEND_S0IX)
532851fd873SRanjani Sridharan 		goto set_state;
533851fd873SRanjani Sridharan 
534851fd873SRanjani Sridharan 	/*
535851fd873SRanjani Sridharan 	 * For all other cases, return without doing anything if
536851fd873SRanjani Sridharan 	 * the DSP is already in the target state.
537851fd873SRanjani Sridharan 	 */
53861e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
53961e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
54061e285caSRanjani Sridharan 		return 0;
54161e285caSRanjani Sridharan 
542851fd873SRanjani Sridharan set_state:
54361e285caSRanjani Sridharan 	switch (target_state->state) {
54461e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
54561e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
54661e285caSRanjani Sridharan 		break;
54761e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
54861e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
54961e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
55061e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
55161e285caSRanjani Sridharan 			break;
55261e285caSRanjani Sridharan 
55361e285caSRanjani Sridharan 		dev_err(sdev->dev,
55461e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
55561e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
55661e285caSRanjani Sridharan 		return -EINVAL;
55761e285caSRanjani Sridharan 	default:
55861e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
55961e285caSRanjani Sridharan 			target_state->state);
56061e285caSRanjani Sridharan 		return -EINVAL;
56161e285caSRanjani Sridharan 	}
56261e285caSRanjani Sridharan 	if (ret < 0) {
56361e285caSRanjani Sridharan 		dev_err(sdev->dev,
56461e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
56561e285caSRanjani Sridharan 			target_state->state, target_state->substate);
56661e285caSRanjani Sridharan 		return ret;
56761e285caSRanjani Sridharan 	}
56861e285caSRanjani Sridharan 
56961e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
57066de6bebSRanjani Sridharan 	hda_dsp_state_log(sdev);
57161e285caSRanjani Sridharan 	return ret;
57261e285caSRanjani Sridharan }
57361e285caSRanjani Sridharan 
57461e285caSRanjani Sridharan /*
57561e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
57661e285caSRanjani Sridharan  *
577207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
578207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
57961e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
580207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
58161e285caSRanjani Sridharan  *   |            |                     <---------------+    |
582207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
583207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
584207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
585207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
586207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
587207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
588207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
58961e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
59061e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59161e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59261e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
59361e285caSRanjani Sridharan  * |                            | |  +----------->                |
594207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
595207bf12fSRanjani Sridharan  * |                            | +--------------+                |
596207bf12fSRanjani Sridharan  * |                            |  System resume |                |
597207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
59861e285caSRanjani Sridharan  *
599207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
600207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
601207bf12fSRanjani Sridharan  *		 is in D3.
60261e285caSRanjani Sridharan  */
60361e285caSRanjani Sridharan 
6041c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
605747503b1SLiam Girdwood {
606747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
607747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
608747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
609747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
610747503b1SLiam Girdwood #endif
611747503b1SLiam Girdwood 	int ret;
612747503b1SLiam Girdwood 
6133eadff56SPierre-Louis Bossart 	hda_sdw_int_enable(sdev, false);
6143eadff56SPierre-Louis Bossart 
615747503b1SLiam Girdwood 	/* disable IPC interrupts */
616747503b1SLiam Girdwood 	hda_dsp_ipc_int_disable(sdev);
617747503b1SLiam Girdwood 
618747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
619fd15f2f5SRander Wang 	if (runtime_suspend)
620fd15f2f5SRander Wang 		hda_codec_jack_wake_enable(sdev);
621fd15f2f5SRander Wang 
622747503b1SLiam Girdwood 	/* power down all hda link */
623747503b1SLiam Girdwood 	snd_hdac_ext_bus_link_power_down_all(bus);
624747503b1SLiam Girdwood #endif
625747503b1SLiam Girdwood 
626747503b1SLiam Girdwood 	/* power down DSP */
62764b96917SRanjani Sridharan 	ret = hda_dsp_core_reset_power_down(sdev, chip->host_managed_cores_mask);
628747503b1SLiam Girdwood 	if (ret < 0) {
629747503b1SLiam Girdwood 		dev_err(sdev->dev,
630747503b1SLiam Girdwood 			"error: failed to power down core during suspend\n");
631747503b1SLiam Girdwood 		return ret;
632747503b1SLiam Girdwood 	}
633747503b1SLiam Girdwood 
634747503b1SLiam Girdwood 	/* disable ppcap interrupt */
635747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
636747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
637747503b1SLiam Girdwood 
6389a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
6399a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
640747503b1SLiam Girdwood 
641747503b1SLiam Girdwood 	/* disable LP retention mode */
642747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
643747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
644747503b1SLiam Girdwood 
645747503b1SLiam Girdwood 	/* reset controller */
646747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
647747503b1SLiam Girdwood 	if (ret < 0) {
648747503b1SLiam Girdwood 		dev_err(sdev->dev,
649747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
650747503b1SLiam Girdwood 		return ret;
651747503b1SLiam Girdwood 	}
652747503b1SLiam Girdwood 
653816938b2SKai Vehmanen 	/* display codec can powered off after link reset */
654816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
655816938b2SKai Vehmanen 
656747503b1SLiam Girdwood 	return 0;
657747503b1SLiam Girdwood }
658747503b1SLiam Girdwood 
659fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
660747503b1SLiam Girdwood {
661747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
662747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
663747503b1SLiam Girdwood 	struct hdac_ext_link *hlink = NULL;
664747503b1SLiam Girdwood #endif
665747503b1SLiam Girdwood 	int ret;
666747503b1SLiam Girdwood 
667816938b2SKai Vehmanen 	/* display codec must be powered before link reset */
668816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, true);
669816938b2SKai Vehmanen 
670747503b1SLiam Girdwood 	/*
671747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
672747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
673747503b1SLiam Girdwood 	 */
674747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
675747503b1SLiam Girdwood 
676747503b1SLiam Girdwood 	/* reset and start hda controller */
677747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_init_chip(sdev, true);
678747503b1SLiam Girdwood 	if (ret < 0) {
679747503b1SLiam Girdwood 		dev_err(sdev->dev,
680747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
681747503b1SLiam Girdwood 		return ret;
682747503b1SLiam Girdwood 	}
683747503b1SLiam Girdwood 
684fd15f2f5SRander Wang #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
685fd15f2f5SRander Wang 	/* check jack status */
686fd15f2f5SRander Wang 	if (runtime_resume)
687fd15f2f5SRander Wang 		hda_codec_jack_check(sdev);
6886aa232e1SRander Wang 
6896aa232e1SRander Wang 	/* turn off the links that were off before suspend */
6906aa232e1SRander Wang 	list_for_each_entry(hlink, &bus->hlink_list, list) {
6916aa232e1SRander Wang 		if (!hlink->ref_count)
6926aa232e1SRander Wang 			snd_hdac_ext_bus_link_power_down(hlink);
6936aa232e1SRander Wang 	}
6946aa232e1SRander Wang 
6956aa232e1SRander Wang 	/* check dma status and clean up CORB/RIRB buffers */
6966aa232e1SRander Wang 	if (!bus->cmd_dma_state)
6976aa232e1SRander Wang 		snd_hdac_bus_stop_cmd_io(bus);
69824b6ff68SZhu Yingjiang #endif
699747503b1SLiam Girdwood 
700747503b1SLiam Girdwood 	/* enable ppcap interrupt */
701747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, true);
702747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, true);
703747503b1SLiam Girdwood 
704747503b1SLiam Girdwood 	return 0;
705747503b1SLiam Girdwood }
706747503b1SLiam Girdwood 
707747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
708747503b1SLiam Girdwood {
70916299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
71066e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
71161e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
71261e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
71361e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
71461e285caSRanjani Sridharan 	};
715195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
716195f1019SMarcin Rajwa 	struct hdac_bus *bus = sof_to_bus(sdev);
717195f1019SMarcin Rajwa 	struct hdac_ext_link *hlink = NULL;
718195f1019SMarcin Rajwa #endif
71961e285caSRanjani Sridharan 	int ret;
72066e40876SKeyon Jie 
72161e285caSRanjani Sridharan 	/* resume from D0I3 */
72261e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
723816938b2SKai Vehmanen 		hda_codec_i915_display_power(sdev, true);
724816938b2SKai Vehmanen 
725195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
726195f1019SMarcin Rajwa 		/* power up links that were active before suspend */
727195f1019SMarcin Rajwa 		list_for_each_entry(hlink, &bus->hlink_list, list) {
728195f1019SMarcin Rajwa 			if (hlink->ref_count) {
729195f1019SMarcin Rajwa 				ret = snd_hdac_ext_bus_link_power_up(hlink);
730195f1019SMarcin Rajwa 				if (ret < 0) {
731195f1019SMarcin Rajwa 					dev_dbg(sdev->dev,
732195f1019SMarcin Rajwa 						"error %x in %s: failed to power up links",
733195f1019SMarcin Rajwa 						ret, __func__);
734195f1019SMarcin Rajwa 					return ret;
735195f1019SMarcin Rajwa 				}
736195f1019SMarcin Rajwa 			}
737195f1019SMarcin Rajwa 		}
738195f1019SMarcin Rajwa 
739195f1019SMarcin Rajwa 		/* set up CORB/RIRB buffers if was on before suspend */
740195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
741195f1019SMarcin Rajwa 			snd_hdac_bus_init_cmd_io(bus);
742195f1019SMarcin Rajwa #endif
743195f1019SMarcin Rajwa 
74461e285caSRanjani Sridharan 		/* Set DSP power state */
745787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_state);
74661e285caSRanjani Sridharan 		if (ret < 0) {
74761e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
74861e285caSRanjani Sridharan 				target_state.state, target_state.substate);
74961e285caSRanjani Sridharan 			return ret;
75061e285caSRanjani Sridharan 		}
75161e285caSRanjani Sridharan 
75216299326SKeyon Jie 		/* restore L1SEN bit */
75316299326SKeyon Jie 		if (hda->l1_support_changed)
75416299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
75516299326SKeyon Jie 						HDA_VS_INTEL_EM2,
75616299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
75716299326SKeyon Jie 
75866e40876SKeyon Jie 		/* restore and disable the system wakeup */
75966e40876SKeyon Jie 		pci_restore_state(pci);
76066e40876SKeyon Jie 		disable_irq_wake(pci->irq);
76166e40876SKeyon Jie 		return 0;
76266e40876SKeyon Jie 	}
76366e40876SKeyon Jie 
764747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
76561e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
76661e285caSRanjani Sridharan 	if (ret < 0)
76761e285caSRanjani Sridharan 		return ret;
76861e285caSRanjani Sridharan 
769787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
770747503b1SLiam Girdwood }
771747503b1SLiam Girdwood 
772747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
773747503b1SLiam Girdwood {
77461e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
77561e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
77661e285caSRanjani Sridharan 	};
77761e285caSRanjani Sridharan 	int ret;
77861e285caSRanjani Sridharan 
779747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
78061e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
78161e285caSRanjani Sridharan 	if (ret < 0)
78261e285caSRanjani Sridharan 		return ret;
78361e285caSRanjani Sridharan 
784787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
785747503b1SLiam Girdwood }
786747503b1SLiam Girdwood 
78787a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
78887a6fe80SKai Vehmanen {
78987a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
79087a6fe80SKai Vehmanen 
79187a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
79287a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
79387a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
79487a6fe80SKai Vehmanen 		return -EBUSY;
79587a6fe80SKai Vehmanen 	}
79687a6fe80SKai Vehmanen 
79787a6fe80SKai Vehmanen 	return 0;
79887a6fe80SKai Vehmanen }
79987a6fe80SKai Vehmanen 
8001c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
801747503b1SLiam Girdwood {
80261e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
80361e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
80461e285caSRanjani Sridharan 	};
80561e285caSRanjani Sridharan 	int ret;
80661e285caSRanjani Sridharan 
807747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
80861e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
80961e285caSRanjani Sridharan 	if (ret < 0)
81061e285caSRanjani Sridharan 		return ret;
81161e285caSRanjani Sridharan 
812787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
813747503b1SLiam Girdwood }
814747503b1SLiam Girdwood 
81561e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
816747503b1SLiam Girdwood {
81716299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
818747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
81966e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
82061e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
82161e285caSRanjani Sridharan 		.state = target_state,
82261e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
82361e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
82461e285caSRanjani Sridharan 	};
825747503b1SLiam Girdwood 	int ret;
826747503b1SLiam Girdwood 
82763e51fd3SRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
82863e51fd3SRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
82963e51fd3SRanjani Sridharan 
83061e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
831816938b2SKai Vehmanen 		/* we can't keep a wakeref to display driver at suspend */
832816938b2SKai Vehmanen 		hda_codec_i915_display_power(sdev, false);
833816938b2SKai Vehmanen 
83461e285caSRanjani Sridharan 		/* Set DSP power state */
835787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
83661e285caSRanjani Sridharan 		if (ret < 0) {
83761e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
83861e285caSRanjani Sridharan 				target_dsp_state.state,
83961e285caSRanjani Sridharan 				target_dsp_state.substate);
84061e285caSRanjani Sridharan 			return ret;
84161e285caSRanjani Sridharan 		}
84261e285caSRanjani Sridharan 
84316299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
84416299326SKeyon Jie 		hda->l1_support_changed =
84516299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
84616299326SKeyon Jie 						HDA_VS_INTEL_EM2,
84716299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN,
84816299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN);
84916299326SKeyon Jie 
850195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
851195f1019SMarcin Rajwa 		/* stop the CORB/RIRB DMA if it is On */
852195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
853195f1019SMarcin Rajwa 			snd_hdac_bus_stop_cmd_io(bus);
854195f1019SMarcin Rajwa 
855195f1019SMarcin Rajwa 		/* no link can be powered in s0ix state */
856195f1019SMarcin Rajwa 		ret = snd_hdac_ext_bus_link_power_down_all(bus);
857195f1019SMarcin Rajwa 		if (ret < 0) {
858195f1019SMarcin Rajwa 			dev_dbg(sdev->dev,
859195f1019SMarcin Rajwa 				"error %d in %s: failed to power down links",
860195f1019SMarcin Rajwa 				ret, __func__);
861195f1019SMarcin Rajwa 			return ret;
862195f1019SMarcin Rajwa 		}
863195f1019SMarcin Rajwa #endif
864195f1019SMarcin Rajwa 
86566e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
86666e40876SKeyon Jie 		enable_irq_wake(pci->irq);
86766e40876SKeyon Jie 		pci_save_state(pci);
86866e40876SKeyon Jie 		return 0;
86966e40876SKeyon Jie 	}
87066e40876SKeyon Jie 
871747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
8721c38c922SFred Oh 	ret = hda_suspend(sdev, false);
873747503b1SLiam Girdwood 	if (ret < 0) {
874747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
875747503b1SLiam Girdwood 		return ret;
876747503b1SLiam Girdwood 	}
877747503b1SLiam Girdwood 
878787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
879747503b1SLiam Girdwood }
880ed3baacdSRanjani Sridharan 
8817077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
882ed3baacdSRanjani Sridharan {
8837077a07aSRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
884a3ebccb5SKai Vehmanen 	struct hdac_bus *bus = sof_to_bus(sdev);
8857077a07aSRanjani Sridharan 	struct snd_soc_pcm_runtime *rtd;
886a3ebccb5SKai Vehmanen 	struct hdac_ext_stream *stream;
8877077a07aSRanjani Sridharan 	struct hdac_ext_link *link;
888a3ebccb5SKai Vehmanen 	struct hdac_stream *s;
8897077a07aSRanjani Sridharan 	const char *name;
8907077a07aSRanjani Sridharan 	int stream_tag;
8917077a07aSRanjani Sridharan 
892ed3baacdSRanjani Sridharan 	/* set internal flag for BE */
893ed3baacdSRanjani Sridharan 	list_for_each_entry(s, &bus->stream_list, list) {
894ed3baacdSRanjani Sridharan 		stream = stream_to_hdac_ext_stream(s);
895a3ebccb5SKai Vehmanen 
8967077a07aSRanjani Sridharan 		/*
897934bf822SRander Wang 		 * clear stream. This should already be taken care for running
898934bf822SRander Wang 		 * streams when the SUSPEND trigger is called. But paused
899934bf822SRander Wang 		 * streams do not get suspended, so this needs to be done
900934bf822SRander Wang 		 * explicitly during suspend.
9017077a07aSRanjani Sridharan 		 */
9027077a07aSRanjani Sridharan 		if (stream->link_substream) {
9031205300aSKuninori Morimoto 			rtd = asoc_substream_to_rtd(stream->link_substream);
904be3e8de7SKuninori Morimoto 			name = asoc_rtd_to_codec(rtd, 0)->component->name;
9057077a07aSRanjani Sridharan 			link = snd_hdac_ext_bus_get_link(bus, name);
9067077a07aSRanjani Sridharan 			if (!link)
9077077a07aSRanjani Sridharan 				return -EINVAL;
908810dbea3SRander Wang 
909810dbea3SRander Wang 			stream->link_prepared = 0;
910810dbea3SRander Wang 
911810dbea3SRander Wang 			if (hdac_stream(stream)->direction ==
912810dbea3SRander Wang 				SNDRV_PCM_STREAM_CAPTURE)
913810dbea3SRander Wang 				continue;
914810dbea3SRander Wang 
9157077a07aSRanjani Sridharan 			stream_tag = hdac_stream(stream)->stream_tag;
9167077a07aSRanjani Sridharan 			snd_hdac_ext_link_clear_stream_id(link, stream_tag);
917a3ebccb5SKai Vehmanen 		}
918ed3baacdSRanjani Sridharan 	}
9197077a07aSRanjani Sridharan #endif
9207077a07aSRanjani Sridharan 	return 0;
921ed3baacdSRanjani Sridharan }
92263e51fd3SRanjani Sridharan 
92363e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work)
92463e51fd3SRanjani Sridharan {
92563e51fd3SRanjani Sridharan 	struct sof_intel_hda_dev *hdev = container_of(work,
92663e51fd3SRanjani Sridharan 						      struct sof_intel_hda_dev,
92763e51fd3SRanjani Sridharan 						      d0i3_work.work);
92863e51fd3SRanjani Sridharan 	struct hdac_bus *bus = &hdev->hbus.core;
92963e51fd3SRanjani Sridharan 	struct snd_sof_dev *sdev = dev_get_drvdata(bus->dev);
93063e51fd3SRanjani Sridharan 	struct sof_dsp_power_state target_state;
93163e51fd3SRanjani Sridharan 	int ret;
93263e51fd3SRanjani Sridharan 
93363e51fd3SRanjani Sridharan 	target_state.state = SOF_DSP_PM_D0;
93463e51fd3SRanjani Sridharan 
93563e51fd3SRanjani Sridharan 	/* DSP can enter D0I3 iff only D0I3-compatible streams are active */
93663e51fd3SRanjani Sridharan 	if (snd_sof_dsp_only_d0i3_compatible_stream_active(sdev))
93763e51fd3SRanjani Sridharan 		target_state.substate = SOF_HDA_DSP_PM_D0I3;
93863e51fd3SRanjani Sridharan 	else
93963e51fd3SRanjani Sridharan 		target_state.substate = SOF_HDA_DSP_PM_D0I0;
94063e51fd3SRanjani Sridharan 
94163e51fd3SRanjani Sridharan 	/* remain in D0I0 */
94263e51fd3SRanjani Sridharan 	if (target_state.substate == SOF_HDA_DSP_PM_D0I0)
94363e51fd3SRanjani Sridharan 		return;
94463e51fd3SRanjani Sridharan 
94563e51fd3SRanjani Sridharan 	/* This can fail but error cannot be propagated */
946787c5214SRanjani Sridharan 	ret = snd_sof_dsp_set_power_state(sdev, &target_state);
94763e51fd3SRanjani Sridharan 	if (ret < 0)
94863e51fd3SRanjani Sridharan 		dev_err_ratelimited(sdev->dev,
94963e51fd3SRanjani Sridharan 				    "error: failed to set DSP state %d substate %d\n",
95063e51fd3SRanjani Sridharan 				    target_state.state, target_state.substate);
95163e51fd3SRanjani Sridharan }
952