xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision 9fc6786f549c4d71e55bd646ffb4814933286072)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18851fd873SRanjani Sridharan #include <linux/module.h>
19747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
20747503b1SLiam Girdwood #include <sound/hda_register.h>
21d272b657SBard Liao #include <trace/events/sof_intel.h>
2263e51fd3SRanjani Sridharan #include "../sof-audio.h"
23747503b1SLiam Girdwood #include "../ops.h"
24747503b1SLiam Girdwood #include "hda.h"
25534037fdSKeyon Jie #include "hda-ipc.h"
26747503b1SLiam Girdwood 
27851fd873SRanjani Sridharan static bool hda_enable_trace_D0I3_S0;
28851fd873SRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG)
29851fd873SRanjani Sridharan module_param_named(enable_trace_D0I3_S0, hda_enable_trace_D0I3_S0, bool, 0444);
30851fd873SRanjani Sridharan MODULE_PARM_DESC(enable_trace_D0I3_S0,
31851fd873SRanjani Sridharan 		 "SOF HDA enable trace when the DSP is in D0I3 in S0");
32851fd873SRanjani Sridharan #endif
33851fd873SRanjani Sridharan 
34747503b1SLiam Girdwood /*
35747503b1SLiam Girdwood  * DSP Core control.
36747503b1SLiam Girdwood  */
37747503b1SLiam Girdwood 
38189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
39747503b1SLiam Girdwood {
40747503b1SLiam Girdwood 	u32 adspcs;
41747503b1SLiam Girdwood 	u32 reset;
42747503b1SLiam Girdwood 	int ret;
43747503b1SLiam Girdwood 
44747503b1SLiam Girdwood 	/* set reset bits for cores */
45747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
46747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
47747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
48bed5ed64SJulia Lawall 					 reset, reset);
49747503b1SLiam Girdwood 
50747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
51747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
52747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
53747503b1SLiam Girdwood 					((adspcs & reset) == reset),
54747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
55747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
566a414489SPierre-Louis Bossart 	if (ret < 0) {
576a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
586a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
596a414489SPierre-Louis Bossart 			__func__);
606a414489SPierre-Louis Bossart 		return ret;
616a414489SPierre-Louis Bossart 	}
62747503b1SLiam Girdwood 
63747503b1SLiam Girdwood 	/* has core entered reset ? */
64747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
65747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
66747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
67747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
68747503b1SLiam Girdwood 		dev_err(sdev->dev,
69747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
70747503b1SLiam Girdwood 			core_mask, adspcs);
71747503b1SLiam Girdwood 		ret = -EIO;
72747503b1SLiam Girdwood 	}
73747503b1SLiam Girdwood 
74747503b1SLiam Girdwood 	return ret;
75747503b1SLiam Girdwood }
76747503b1SLiam Girdwood 
77189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
78747503b1SLiam Girdwood {
79747503b1SLiam Girdwood 	unsigned int crst;
80747503b1SLiam Girdwood 	u32 adspcs;
81747503b1SLiam Girdwood 	int ret;
82747503b1SLiam Girdwood 
83747503b1SLiam Girdwood 	/* clear reset bits for cores */
84747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
85747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
86747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
87747503b1SLiam Girdwood 					 0);
88747503b1SLiam Girdwood 
89747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
90747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
91747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
92747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
93747503b1SLiam Girdwood 					    !(adspcs & crst),
94747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
95747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
96747503b1SLiam Girdwood 
976a414489SPierre-Louis Bossart 	if (ret < 0) {
986a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
996a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
1006a414489SPierre-Louis Bossart 			__func__);
1016a414489SPierre-Louis Bossart 		return ret;
1026a414489SPierre-Louis Bossart 	}
1036a414489SPierre-Louis Bossart 
104747503b1SLiam Girdwood 	/* has core left reset ? */
105747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
106747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
107747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
108747503b1SLiam Girdwood 		dev_err(sdev->dev,
109747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
110747503b1SLiam Girdwood 			core_mask, adspcs);
111747503b1SLiam Girdwood 		ret = -EIO;
112747503b1SLiam Girdwood 	}
113747503b1SLiam Girdwood 
114747503b1SLiam Girdwood 	return ret;
115747503b1SLiam Girdwood }
116747503b1SLiam Girdwood 
117556eb416SPierre-Louis Bossart int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
118747503b1SLiam Girdwood {
119747503b1SLiam Girdwood 	/* stall core */
120747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
121747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
122747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
123747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
124747503b1SLiam Girdwood 
125747503b1SLiam Girdwood 	/* set reset state */
126747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
127747503b1SLiam Girdwood }
128747503b1SLiam Girdwood 
129556eb416SPierre-Louis Bossart bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask)
130189bf1deSPeter Ujfalusi {
131189bf1deSPeter Ujfalusi 	int val;
132189bf1deSPeter Ujfalusi 	bool is_enable;
133189bf1deSPeter Ujfalusi 
134189bf1deSPeter Ujfalusi 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
135189bf1deSPeter Ujfalusi 
136189bf1deSPeter Ujfalusi #define MASK_IS_EQUAL(v, m, field) ({	\
137189bf1deSPeter Ujfalusi 	u32 _m = field(m);		\
138189bf1deSPeter Ujfalusi 	((v) & _m) == _m;		\
139189bf1deSPeter Ujfalusi })
140189bf1deSPeter Ujfalusi 
141189bf1deSPeter Ujfalusi 	is_enable = MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_CPA_MASK) &&
142189bf1deSPeter Ujfalusi 		MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_SPA_MASK) &&
143189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
144189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
145189bf1deSPeter Ujfalusi 
146189bf1deSPeter Ujfalusi #undef MASK_IS_EQUAL
147189bf1deSPeter Ujfalusi 
148189bf1deSPeter Ujfalusi 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
149189bf1deSPeter Ujfalusi 		is_enable, core_mask);
150189bf1deSPeter Ujfalusi 
151189bf1deSPeter Ujfalusi 	return is_enable;
152189bf1deSPeter Ujfalusi }
153189bf1deSPeter Ujfalusi 
154747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
155747503b1SLiam Girdwood {
156747503b1SLiam Girdwood 	int ret;
157747503b1SLiam Girdwood 
158747503b1SLiam Girdwood 	/* leave reset state */
159747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
160747503b1SLiam Girdwood 	if (ret < 0)
161747503b1SLiam Girdwood 		return ret;
162747503b1SLiam Girdwood 
163747503b1SLiam Girdwood 	/* run core */
164747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
165747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
166747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
167747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
168747503b1SLiam Girdwood 					 0);
169747503b1SLiam Girdwood 
170747503b1SLiam Girdwood 	/* is core now running ? */
171747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
172747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
173747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
174747503b1SLiam Girdwood 			core_mask);
175747503b1SLiam Girdwood 		ret = -EIO;
176747503b1SLiam Girdwood 	}
177747503b1SLiam Girdwood 
178747503b1SLiam Girdwood 	return ret;
179747503b1SLiam Girdwood }
180747503b1SLiam Girdwood 
181747503b1SLiam Girdwood /*
182747503b1SLiam Girdwood  * Power Management.
183747503b1SLiam Girdwood  */
184747503b1SLiam Girdwood 
185537b4a0cSPeter Ujfalusi int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
186747503b1SLiam Girdwood {
187537b4a0cSPeter Ujfalusi 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
188537b4a0cSPeter Ujfalusi 	const struct sof_intel_dsp_desc *chip = hda->desc;
189747503b1SLiam Girdwood 	unsigned int cpa;
190747503b1SLiam Girdwood 	u32 adspcs;
191747503b1SLiam Girdwood 	int ret;
192747503b1SLiam Girdwood 
193537b4a0cSPeter Ujfalusi 	/* restrict core_mask to host managed cores mask */
194537b4a0cSPeter Ujfalusi 	core_mask &= chip->host_managed_cores_mask;
195537b4a0cSPeter Ujfalusi 	/* return if core_mask is not valid */
196537b4a0cSPeter Ujfalusi 	if (!core_mask)
197537b4a0cSPeter Ujfalusi 		return 0;
198537b4a0cSPeter Ujfalusi 
199747503b1SLiam Girdwood 	/* update bits */
200747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
201747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
202747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
203747503b1SLiam Girdwood 
204747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
205747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
206747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
207747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
208747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
209747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
210747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
2116a414489SPierre-Louis Bossart 	if (ret < 0) {
2126a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2136a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2146a414489SPierre-Louis Bossart 			__func__);
2156a414489SPierre-Louis Bossart 		return ret;
2166a414489SPierre-Louis Bossart 	}
217747503b1SLiam Girdwood 
218747503b1SLiam Girdwood 	/* did core power up ? */
219747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
220747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
221747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
222747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
223747503b1SLiam Girdwood 		dev_err(sdev->dev,
224747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
225747503b1SLiam Girdwood 			core_mask, adspcs);
226747503b1SLiam Girdwood 		ret = -EIO;
227747503b1SLiam Girdwood 	}
228747503b1SLiam Girdwood 
229747503b1SLiam Girdwood 	return ret;
230747503b1SLiam Girdwood }
231747503b1SLiam Girdwood 
232189bf1deSPeter Ujfalusi static int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
233747503b1SLiam Girdwood {
234747503b1SLiam Girdwood 	u32 adspcs;
2356a414489SPierre-Louis Bossart 	int ret;
236747503b1SLiam Girdwood 
237747503b1SLiam Girdwood 	/* update bits */
238747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
239747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
240747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
241747503b1SLiam Girdwood 
2426a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
243747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
244fd829918SPan Xiuli 				!(adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)),
245747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
246747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2476a414489SPierre-Louis Bossart 	if (ret < 0)
2486a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2496a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2506a414489SPierre-Louis Bossart 			__func__);
2516a414489SPierre-Louis Bossart 
2526a414489SPierre-Louis Bossart 	return ret;
253747503b1SLiam Girdwood }
254747503b1SLiam Girdwood 
255747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
256747503b1SLiam Girdwood {
257914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
258914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
259747503b1SLiam Girdwood 	int ret;
260747503b1SLiam Girdwood 
261914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
262914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
263914fab3bSRanjani Sridharan 
264914fab3bSRanjani Sridharan 	/* return if core_mask is not valid or cores are already enabled */
265914fab3bSRanjani Sridharan 	if (!core_mask || hda_dsp_core_is_enabled(sdev, core_mask))
266747503b1SLiam Girdwood 		return 0;
267747503b1SLiam Girdwood 
268747503b1SLiam Girdwood 	/* power up */
269747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
270747503b1SLiam Girdwood 	if (ret < 0) {
271747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
272747503b1SLiam Girdwood 			core_mask);
273747503b1SLiam Girdwood 		return ret;
274747503b1SLiam Girdwood 	}
275747503b1SLiam Girdwood 
276747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
277747503b1SLiam Girdwood }
278747503b1SLiam Girdwood 
279747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
280747503b1SLiam Girdwood 				  unsigned int core_mask)
281747503b1SLiam Girdwood {
282914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
283914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
284747503b1SLiam Girdwood 	int ret;
285747503b1SLiam Girdwood 
286914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
287914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
288914fab3bSRanjani Sridharan 
289914fab3bSRanjani Sridharan 	/* return if core_mask is not valid */
290914fab3bSRanjani Sridharan 	if (!core_mask)
291914fab3bSRanjani Sridharan 		return 0;
292914fab3bSRanjani Sridharan 
293747503b1SLiam Girdwood 	/* place core in reset prior to power down */
294747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
295747503b1SLiam Girdwood 	if (ret < 0) {
296747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
297747503b1SLiam Girdwood 			core_mask);
298747503b1SLiam Girdwood 		return ret;
299747503b1SLiam Girdwood 	}
300747503b1SLiam Girdwood 
301747503b1SLiam Girdwood 	/* power down core */
302747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
303747503b1SLiam Girdwood 	if (ret < 0) {
304747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
305747503b1SLiam Girdwood 			core_mask, ret);
306747503b1SLiam Girdwood 		return ret;
307747503b1SLiam Girdwood 	}
308747503b1SLiam Girdwood 
309747503b1SLiam Girdwood 	/* make sure we are in OFF state */
310747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
311747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
312747503b1SLiam Girdwood 			core_mask, ret);
313747503b1SLiam Girdwood 		ret = -EIO;
314747503b1SLiam Girdwood 	}
315747503b1SLiam Girdwood 
316747503b1SLiam Girdwood 	return ret;
317747503b1SLiam Girdwood }
318747503b1SLiam Girdwood 
319747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
320747503b1SLiam Girdwood {
321747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
322747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
323747503b1SLiam Girdwood 
324*9fc6786fSPierre-Louis Bossart 	if (sdev->dspless_mode_selected)
325*9fc6786fSPierre-Louis Bossart 		return;
326*9fc6786fSPierre-Louis Bossart 
327747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
328747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
329747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
330747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
331747503b1SLiam Girdwood 
332747503b1SLiam Girdwood 	/* enable IPC interrupt */
333747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
334747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
335747503b1SLiam Girdwood }
336747503b1SLiam Girdwood 
337747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
338747503b1SLiam Girdwood {
339747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
340747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
341747503b1SLiam Girdwood 
342*9fc6786fSPierre-Louis Bossart 	if (sdev->dspless_mode_selected)
343*9fc6786fSPierre-Louis Bossart 		return;
344*9fc6786fSPierre-Louis Bossart 
345747503b1SLiam Girdwood 	/* disable IPC interrupt */
346747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
347747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
348747503b1SLiam Girdwood 
349747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
350747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
351747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
352747503b1SLiam Girdwood }
353747503b1SLiam Girdwood 
35465c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
35562f8f766SKeyon Jie {
35665c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
35757f93492SRander Wang 	struct snd_sof_pdata *pdata = sdev->pdata;
35857f93492SRander Wang 	const struct sof_intel_dsp_desc *chip;
35962f8f766SKeyon Jie 
36057f93492SRander Wang 	chip = get_chip_info(pdata);
36157f93492SRander Wang 	while (snd_sof_dsp_read8(sdev, HDA_DSP_HDA_BAR, chip->d0i3_offset) &
36257f93492SRander Wang 		SOF_HDA_VS_D0I3C_CIP) {
36362f8f766SKeyon Jie 		if (!retry--)
36462f8f766SKeyon Jie 			return -ETIMEDOUT;
36562f8f766SKeyon Jie 		usleep_range(10, 15);
36662f8f766SKeyon Jie 	}
36762f8f766SKeyon Jie 
36862f8f766SKeyon Jie 	return 0;
36962f8f766SKeyon Jie }
37062f8f766SKeyon Jie 
371534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
372534037fdSKeyon Jie {
3733c168838SRander Wang 	const struct sof_ipc_pm_ops *pm_ops = sof_ipc_get_ops(sdev, pm);
374534037fdSKeyon Jie 
3753c168838SRander Wang 	if (pm_ops && pm_ops->set_pm_gate)
3763c168838SRander Wang 		return pm_ops->set_pm_gate(sdev, flags);
377534037fdSKeyon Jie 
3783c168838SRander Wang 	return 0;
379534037fdSKeyon Jie }
380534037fdSKeyon Jie 
38161e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
38262f8f766SKeyon Jie {
38357f93492SRander Wang 	struct snd_sof_pdata *pdata = sdev->pdata;
38457f93492SRander Wang 	const struct sof_intel_dsp_desc *chip;
38562f8f766SKeyon Jie 	int ret;
38633ac4ca7SPierre-Louis Bossart 	u8 reg;
38762f8f766SKeyon Jie 
38857f93492SRander Wang 	chip = get_chip_info(pdata);
38957f93492SRander Wang 
39062f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
39165c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
39262f8f766SKeyon Jie 	if (ret < 0) {
39357f93492SRander Wang 		dev_err(sdev->dev, "CIP timeout before D0I3C update!\n");
39462f8f766SKeyon Jie 		return ret;
39562f8f766SKeyon Jie 	}
39662f8f766SKeyon Jie 
39762f8f766SKeyon Jie 	/* Update D0I3C register */
39857f93492SRander Wang 	snd_sof_dsp_update8(sdev, HDA_DSP_HDA_BAR, chip->d0i3_offset,
39957f93492SRander Wang 			    SOF_HDA_VS_D0I3C_I3, value);
40062f8f766SKeyon Jie 
40152a55779SRander Wang 	/*
40252a55779SRander Wang 	 * The value written to the D0I3C::I3 bit may not be taken into account immediately.
40352a55779SRander Wang 	 * A delay is recommended before checking if D0I3C::CIP is cleared
40452a55779SRander Wang 	 */
40552a55779SRander Wang 	usleep_range(30, 40);
40652a55779SRander Wang 
40762f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
40865c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
40962f8f766SKeyon Jie 	if (ret < 0) {
41057f93492SRander Wang 		dev_err(sdev->dev, "CIP timeout after D0I3C update!\n");
41162f8f766SKeyon Jie 		return ret;
41262f8f766SKeyon Jie 	}
41362f8f766SKeyon Jie 
41457f93492SRander Wang 	reg = snd_sof_dsp_read8(sdev, HDA_DSP_HDA_BAR, chip->d0i3_offset);
41552a55779SRander Wang 	/* Confirm d0i3 state changed with paranoia check */
41652a55779SRander Wang 	if ((reg ^ value) & SOF_HDA_VS_D0I3C_I3) {
41752a55779SRander Wang 		dev_err(sdev->dev, "failed to update D0I3C!\n");
41852a55779SRander Wang 		return -EIO;
41952a55779SRander Wang 	}
42052a55779SRander Wang 
42133ac4ca7SPierre-Louis Bossart 	trace_sof_intel_D0I3C_updated(sdev, reg);
42262f8f766SKeyon Jie 
42361e285caSRanjani Sridharan 	return 0;
42461e285caSRanjani Sridharan }
425534037fdSKeyon Jie 
4266611b975SRander Wang /*
4276611b975SRander Wang  * d0i3 streaming is enabled if all the active streams can
4286611b975SRander Wang  * work in d0i3 state and playback is enabled
4296611b975SRander Wang  */
4306611b975SRander Wang static bool hda_dsp_d0i3_streaming_applicable(struct snd_sof_dev *sdev)
4316611b975SRander Wang {
4326611b975SRander Wang 	struct snd_pcm_substream *substream;
4336611b975SRander Wang 	struct snd_sof_pcm *spcm;
4346611b975SRander Wang 	bool playback_active = false;
4356611b975SRander Wang 	int dir;
4366611b975SRander Wang 
4376611b975SRander Wang 	list_for_each_entry(spcm, &sdev->pcm_list, list) {
4386611b975SRander Wang 		for_each_pcm_streams(dir) {
4396611b975SRander Wang 			substream = spcm->stream[dir].substream;
4406611b975SRander Wang 			if (!substream || !substream->runtime)
4416611b975SRander Wang 				continue;
4426611b975SRander Wang 
4436611b975SRander Wang 			if (!spcm->stream[dir].d0i3_compatible)
4446611b975SRander Wang 				return false;
4456611b975SRander Wang 
4466611b975SRander Wang 			if (dir == SNDRV_PCM_STREAM_PLAYBACK)
4476611b975SRander Wang 				playback_active = true;
4486611b975SRander Wang 		}
4496611b975SRander Wang 	}
4506611b975SRander Wang 
4516611b975SRander Wang 	return playback_active;
4526611b975SRander Wang }
4536611b975SRander Wang 
45461e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
45561e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
45661e285caSRanjani Sridharan {
45761e285caSRanjani Sridharan 	u32 flags = 0;
45861e285caSRanjani Sridharan 	int ret;
45961e285caSRanjani Sridharan 	u8 value = 0;
46061e285caSRanjani Sridharan 
46161e285caSRanjani Sridharan 	/*
46261e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
46361e285caSRanjani Sridharan 	 * The only allowed transitions are:
46461e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
46561e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
46661e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
46761e285caSRanjani Sridharan 	 */
46861e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
46961e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
47061e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
47161e285caSRanjani Sridharan 		break;
47261e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
47361e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
47461e285caSRanjani Sridharan 		return 0;
47561e285caSRanjani Sridharan 	default:
47661e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
47761e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
47861e285caSRanjani Sridharan 		return -EINVAL;
47961e285caSRanjani Sridharan 	}
48061e285caSRanjani Sridharan 
48161e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
48261e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
48361e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
48461e285caSRanjani Sridharan 
485851fd873SRanjani Sridharan 		/*
48679560b8aSMarcin Rajwa 		 * Trace DMA need to be disabled when the DSP enters
48779560b8aSMarcin Rajwa 		 * D0I3 for S0Ix suspend, but it can be kept enabled
48879560b8aSMarcin Rajwa 		 * when the DSP enters D0I3 while the system is in S0
48979560b8aSMarcin Rajwa 		 * for debug purpose.
490851fd873SRanjani Sridharan 		 */
49125b17da6SPeter Ujfalusi 		if (!sdev->fw_trace_is_supported ||
49279560b8aSMarcin Rajwa 		    !hda_enable_trace_D0I3_S0 ||
493851fd873SRanjani Sridharan 		    sdev->system_suspend_target != SOF_SUSPEND_NONE)
49461e285caSRanjani Sridharan 			flags = HDA_PM_NO_DMA_TRACE;
4956611b975SRander Wang 
4966611b975SRander Wang 		if (hda_dsp_d0i3_streaming_applicable(sdev))
4976611b975SRander Wang 			flags |= HDA_PM_PG_STREAMING;
49861e285caSRanjani Sridharan 	} else {
49961e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
50061e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
50161e285caSRanjani Sridharan 	}
50261e285caSRanjani Sridharan 
50361e285caSRanjani Sridharan 	/* update D0I3C register */
50461e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
505534037fdSKeyon Jie 	if (ret < 0)
50661e285caSRanjani Sridharan 		return ret;
50761e285caSRanjani Sridharan 
50861e285caSRanjani Sridharan 	/*
50961e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
51061e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
51161e285caSRanjani Sridharan 	 * to prevent partial state change.
51261e285caSRanjani Sridharan 	 */
51361e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
51461e285caSRanjani Sridharan 	if (ret < 0) {
515534037fdSKeyon Jie 		dev_err(sdev->dev,
516534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
51761e285caSRanjani Sridharan 		goto revert;
51861e285caSRanjani Sridharan 	}
51961e285caSRanjani Sridharan 
52061e285caSRanjani Sridharan 	return ret;
52161e285caSRanjani Sridharan 
52261e285caSRanjani Sridharan revert:
52361e285caSRanjani Sridharan 	/* fallback to the previous register value */
52461e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
52561e285caSRanjani Sridharan 
52661e285caSRanjani Sridharan 	/*
52761e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
52861e285caSRanjani Sridharan 	 * the state change failed.
52961e285caSRanjani Sridharan 	 */
53061e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
531534037fdSKeyon Jie 
532534037fdSKeyon Jie 	return ret;
53362f8f766SKeyon Jie }
53462f8f766SKeyon Jie 
53566de6bebSRanjani Sridharan /* helper to log DSP state */
53666de6bebSRanjani Sridharan static void hda_dsp_state_log(struct snd_sof_dev *sdev)
53766de6bebSRanjani Sridharan {
53866de6bebSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
53966de6bebSRanjani Sridharan 	case SOF_DSP_PM_D0:
54066de6bebSRanjani Sridharan 		switch (sdev->dsp_power_state.substate) {
54166de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I0:
54266de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I0\n");
54366de6bebSRanjani Sridharan 			break;
54466de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I3:
54566de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I3\n");
54666de6bebSRanjani Sridharan 			break;
54766de6bebSRanjani Sridharan 		default:
54866de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Unknown DSP D0 substate: %d\n",
54966de6bebSRanjani Sridharan 				sdev->dsp_power_state.substate);
55066de6bebSRanjani Sridharan 			break;
55166de6bebSRanjani Sridharan 		}
55266de6bebSRanjani Sridharan 		break;
55366de6bebSRanjani Sridharan 	case SOF_DSP_PM_D1:
55466de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D1\n");
55566de6bebSRanjani Sridharan 		break;
55666de6bebSRanjani Sridharan 	case SOF_DSP_PM_D2:
55766de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D2\n");
55866de6bebSRanjani Sridharan 		break;
55966de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3:
56066de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3\n");
56166de6bebSRanjani Sridharan 		break;
56266de6bebSRanjani Sridharan 	default:
56366de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Unknown DSP power state: %d\n",
56466de6bebSRanjani Sridharan 			sdev->dsp_power_state.state);
56566de6bebSRanjani Sridharan 		break;
56666de6bebSRanjani Sridharan 	}
56766de6bebSRanjani Sridharan }
56866de6bebSRanjani Sridharan 
56961e285caSRanjani Sridharan /*
57061e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
57161e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
57261e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
57361e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
57461e285caSRanjani Sridharan  * during system suspend/resume.
57561e285caSRanjani Sridharan  */
57661e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
57761e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
57861e285caSRanjani Sridharan {
57961e285caSRanjani Sridharan 	int ret = 0;
58061e285caSRanjani Sridharan 
581851fd873SRanjani Sridharan 	/*
582851fd873SRanjani Sridharan 	 * When the DSP is already in D0I3 and the target state is D0I3,
583851fd873SRanjani Sridharan 	 * it could be the case that the DSP is in D0I3 during S0
584851fd873SRanjani Sridharan 	 * and the system is suspending to S0Ix. Therefore,
585851fd873SRanjani Sridharan 	 * hda_dsp_set_D0_state() must be called to disable trace DMA
586851fd873SRanjani Sridharan 	 * by sending the PM_GATE IPC to the FW.
587851fd873SRanjani Sridharan 	 */
588851fd873SRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3 &&
589851fd873SRanjani Sridharan 	    sdev->system_suspend_target == SOF_SUSPEND_S0IX)
590851fd873SRanjani Sridharan 		goto set_state;
591851fd873SRanjani Sridharan 
592851fd873SRanjani Sridharan 	/*
593851fd873SRanjani Sridharan 	 * For all other cases, return without doing anything if
594851fd873SRanjani Sridharan 	 * the DSP is already in the target state.
595851fd873SRanjani Sridharan 	 */
59661e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
59761e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
59861e285caSRanjani Sridharan 		return 0;
59961e285caSRanjani Sridharan 
600851fd873SRanjani Sridharan set_state:
60161e285caSRanjani Sridharan 	switch (target_state->state) {
60261e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
60361e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
60461e285caSRanjani Sridharan 		break;
60561e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
60661e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
60761e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
60861e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
60961e285caSRanjani Sridharan 			break;
61061e285caSRanjani Sridharan 
61161e285caSRanjani Sridharan 		dev_err(sdev->dev,
61261e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
61361e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
61461e285caSRanjani Sridharan 		return -EINVAL;
61561e285caSRanjani Sridharan 	default:
61661e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
61761e285caSRanjani Sridharan 			target_state->state);
61861e285caSRanjani Sridharan 		return -EINVAL;
61961e285caSRanjani Sridharan 	}
62061e285caSRanjani Sridharan 	if (ret < 0) {
62161e285caSRanjani Sridharan 		dev_err(sdev->dev,
62261e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
62361e285caSRanjani Sridharan 			target_state->state, target_state->substate);
62461e285caSRanjani Sridharan 		return ret;
62561e285caSRanjani Sridharan 	}
62661e285caSRanjani Sridharan 
62761e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
62866de6bebSRanjani Sridharan 	hda_dsp_state_log(sdev);
62961e285caSRanjani Sridharan 	return ret;
63061e285caSRanjani Sridharan }
63161e285caSRanjani Sridharan 
63261e285caSRanjani Sridharan /*
63361e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
63461e285caSRanjani Sridharan  *
635207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
636207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
63761e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
638207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
63961e285caSRanjani Sridharan  *   |            |                     <---------------+    |
640207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
641207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
642207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
643207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
644207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
645207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
646207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
64761e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
64861e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
64961e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
65061e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
65161e285caSRanjani Sridharan  * |                            | |  +----------->                |
652207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
653207bf12fSRanjani Sridharan  * |                            | +--------------+                |
654207bf12fSRanjani Sridharan  * |                            |  System resume |                |
655207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
65661e285caSRanjani Sridharan  *
657207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
658207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
659207bf12fSRanjani Sridharan  *		 is in D3.
66061e285caSRanjani Sridharan  */
66161e285caSRanjani Sridharan 
6621c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
663747503b1SLiam Girdwood {
664747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
665747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
666747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
667d4165199SRanjani Sridharan 	int ret, j;
668747503b1SLiam Girdwood 
66957724db1SPeter Ujfalusi 	/*
67057724db1SPeter Ujfalusi 	 * The memory used for IMR boot loses its content in deeper than S3 state
67157724db1SPeter Ujfalusi 	 * We must not try IMR boot on next power up (as it will fail).
6723b99852fSPeter Ujfalusi 	 *
6733b99852fSPeter Ujfalusi 	 * In case of firmware crash or boot failure set the skip_imr_boot to true
6743b99852fSPeter Ujfalusi 	 * as well in order to try to re-load the firmware to do a 'cold' boot.
67557724db1SPeter Ujfalusi 	 */
6763b99852fSPeter Ujfalusi 	if (sdev->system_suspend_target > SOF_SUSPEND_S3 ||
6773b99852fSPeter Ujfalusi 	    sdev->fw_state == SOF_FW_CRASHED ||
6783b99852fSPeter Ujfalusi 	    sdev->fw_state == SOF_FW_BOOT_FAILED)
67957724db1SPeter Ujfalusi 		hda->skip_imr_boot = true;
68057724db1SPeter Ujfalusi 
6810fbd539fSRanjani Sridharan 	ret = chip->disable_interrupts(sdev);
6820fbd539fSRanjani Sridharan 	if (ret < 0)
6830fbd539fSRanjani Sridharan 		return ret;
684747503b1SLiam Girdwood 
685fd572393SKai Vehmanen 	hda_codec_jack_wake_enable(sdev, runtime_suspend);
686fd15f2f5SRander Wang 
687f402a974SPierre-Louis Bossart 	/* power down all hda links */
688f402a974SPierre-Louis Bossart 	hda_bus_ml_suspend(bus);
689747503b1SLiam Girdwood 
690*9fc6786fSPierre-Louis Bossart 	if (sdev->dspless_mode_selected)
691*9fc6786fSPierre-Louis Bossart 		goto skip_dsp;
692*9fc6786fSPierre-Louis Bossart 
6930fbd539fSRanjani Sridharan 	ret = chip->power_down_dsp(sdev);
694747503b1SLiam Girdwood 	if (ret < 0) {
6950fbd539fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power down DSP during suspend\n");
696747503b1SLiam Girdwood 		return ret;
697747503b1SLiam Girdwood 	}
698747503b1SLiam Girdwood 
699d4165199SRanjani Sridharan 	/* reset ref counts for all cores */
700d4165199SRanjani Sridharan 	for (j = 0; j < chip->cores_num; j++)
701d4165199SRanjani Sridharan 		sdev->dsp_core_ref_count[j] = 0;
702d4165199SRanjani Sridharan 
703747503b1SLiam Girdwood 	/* disable ppcap interrupt */
704747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
705747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
706*9fc6786fSPierre-Louis Bossart skip_dsp:
707747503b1SLiam Girdwood 
7089a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
7099a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
710747503b1SLiam Girdwood 
711747503b1SLiam Girdwood 	/* disable LP retention mode */
712747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
713747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
714747503b1SLiam Girdwood 
715747503b1SLiam Girdwood 	/* reset controller */
716747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
717747503b1SLiam Girdwood 	if (ret < 0) {
718747503b1SLiam Girdwood 		dev_err(sdev->dev,
719747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
720747503b1SLiam Girdwood 		return ret;
721747503b1SLiam Girdwood 	}
722747503b1SLiam Girdwood 
723816938b2SKai Vehmanen 	/* display codec can powered off after link reset */
724816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
725816938b2SKai Vehmanen 
726747503b1SLiam Girdwood 	return 0;
727747503b1SLiam Girdwood }
728747503b1SLiam Girdwood 
729fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
730747503b1SLiam Girdwood {
731747503b1SLiam Girdwood 	int ret;
732747503b1SLiam Girdwood 
733816938b2SKai Vehmanen 	/* display codec must be powered before link reset */
734816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, true);
735816938b2SKai Vehmanen 
736747503b1SLiam Girdwood 	/*
737747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
738747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
739747503b1SLiam Girdwood 	 */
740747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
741747503b1SLiam Girdwood 
742747503b1SLiam Girdwood 	/* reset and start hda controller */
743b48b77d8SPierre-Louis Bossart 	ret = hda_dsp_ctrl_init_chip(sdev);
744747503b1SLiam Girdwood 	if (ret < 0) {
745747503b1SLiam Girdwood 		dev_err(sdev->dev,
746747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
7471372c768SKai Vehmanen 		goto cleanup;
748747503b1SLiam Girdwood 	}
749747503b1SLiam Girdwood 
750fd15f2f5SRander Wang 	/* check jack status */
75131ba0c07SKai-Heng Feng 	if (runtime_resume) {
75231ba0c07SKai-Heng Feng 		hda_codec_jack_wake_enable(sdev, false);
753ef4d764cSKai-Heng Feng 		if (sdev->system_suspend_target == SOF_SUSPEND_NONE)
754fd15f2f5SRander Wang 			hda_codec_jack_check(sdev);
75531ba0c07SKai-Heng Feng 	}
756747503b1SLiam Girdwood 
757*9fc6786fSPierre-Louis Bossart 	if (!sdev->dspless_mode_selected) {
758747503b1SLiam Girdwood 		/* enable ppcap interrupt */
759747503b1SLiam Girdwood 		hda_dsp_ctrl_ppcap_enable(sdev, true);
760747503b1SLiam Girdwood 		hda_dsp_ctrl_ppcap_int_enable(sdev, true);
761*9fc6786fSPierre-Louis Bossart 	}
762747503b1SLiam Girdwood 
7631372c768SKai Vehmanen cleanup:
7641372c768SKai Vehmanen 	/* display codec can powered off after controller init */
7651372c768SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
7661372c768SKai Vehmanen 
767747503b1SLiam Girdwood 	return 0;
768747503b1SLiam Girdwood }
769747503b1SLiam Girdwood 
770747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
771747503b1SLiam Girdwood {
77216299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
773f402a974SPierre-Louis Bossart 	struct hdac_bus *bus = sof_to_bus(sdev);
77466e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
77561e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
77661e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
77761e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
77861e285caSRanjani Sridharan 	};
77961e285caSRanjani Sridharan 	int ret;
78066e40876SKeyon Jie 
78161e285caSRanjani Sridharan 	/* resume from D0I3 */
78261e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
783f402a974SPierre-Louis Bossart 		ret = hda_bus_ml_resume(bus);
784195f1019SMarcin Rajwa 		if (ret < 0) {
7856d5e37b0SPierre-Louis Bossart 			dev_err(sdev->dev,
786ce1f55baSCurtis Malainey 				"error %d in %s: failed to power up links",
787195f1019SMarcin Rajwa 				ret, __func__);
788195f1019SMarcin Rajwa 			return ret;
789195f1019SMarcin Rajwa 		}
790195f1019SMarcin Rajwa 
791195f1019SMarcin Rajwa 		/* set up CORB/RIRB buffers if was on before suspend */
7923400afcfSPierre-Louis Bossart 		hda_codec_resume_cmd_io(sdev);
793195f1019SMarcin Rajwa 
79461e285caSRanjani Sridharan 		/* Set DSP power state */
795787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_state);
79661e285caSRanjani Sridharan 		if (ret < 0) {
79761e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
79861e285caSRanjani Sridharan 				target_state.state, target_state.substate);
79961e285caSRanjani Sridharan 			return ret;
80061e285caSRanjani Sridharan 		}
80161e285caSRanjani Sridharan 
80216299326SKeyon Jie 		/* restore L1SEN bit */
803ae9db908SRanjani Sridharan 		if (hda->l1_disabled)
80416299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
80516299326SKeyon Jie 						HDA_VS_INTEL_EM2,
80616299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
80716299326SKeyon Jie 
80866e40876SKeyon Jie 		/* restore and disable the system wakeup */
80966e40876SKeyon Jie 		pci_restore_state(pci);
81066e40876SKeyon Jie 		disable_irq_wake(pci->irq);
81166e40876SKeyon Jie 		return 0;
81266e40876SKeyon Jie 	}
81366e40876SKeyon Jie 
814747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
81561e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
81661e285caSRanjani Sridharan 	if (ret < 0)
81761e285caSRanjani Sridharan 		return ret;
81861e285caSRanjani Sridharan 
819787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
820747503b1SLiam Girdwood }
821747503b1SLiam Girdwood 
822747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
823747503b1SLiam Girdwood {
82461e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
82561e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
82661e285caSRanjani Sridharan 	};
82761e285caSRanjani Sridharan 	int ret;
82861e285caSRanjani Sridharan 
829747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
83061e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
83161e285caSRanjani Sridharan 	if (ret < 0)
83261e285caSRanjani Sridharan 		return ret;
83361e285caSRanjani Sridharan 
834787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
835747503b1SLiam Girdwood }
836747503b1SLiam Girdwood 
83787a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
83887a6fe80SKai Vehmanen {
83987a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
84087a6fe80SKai Vehmanen 
84187a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
84287a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
84387a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
84487a6fe80SKai Vehmanen 		return -EBUSY;
84587a6fe80SKai Vehmanen 	}
84687a6fe80SKai Vehmanen 
84787a6fe80SKai Vehmanen 	return 0;
84887a6fe80SKai Vehmanen }
84987a6fe80SKai Vehmanen 
8501c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
851747503b1SLiam Girdwood {
8520084364dSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
85361e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
85461e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
85561e285caSRanjani Sridharan 	};
85661e285caSRanjani Sridharan 	int ret;
85761e285caSRanjani Sridharan 
858*9fc6786fSPierre-Louis Bossart 	if (!sdev->dspless_mode_selected) {
8590084364dSRanjani Sridharan 		/* cancel any attempt for DSP D0I3 */
8600084364dSRanjani Sridharan 		cancel_delayed_work_sync(&hda->d0i3_work);
861*9fc6786fSPierre-Louis Bossart 	}
8620084364dSRanjani Sridharan 
863747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
86461e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
86561e285caSRanjani Sridharan 	if (ret < 0)
86661e285caSRanjani Sridharan 		return ret;
86761e285caSRanjani Sridharan 
868787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
869747503b1SLiam Girdwood }
870747503b1SLiam Girdwood 
87161e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
872747503b1SLiam Girdwood {
87316299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
874747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
87566e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
87661e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
87761e285caSRanjani Sridharan 		.state = target_state,
87861e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
87961e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
88061e285caSRanjani Sridharan 	};
881747503b1SLiam Girdwood 	int ret;
882747503b1SLiam Girdwood 
883*9fc6786fSPierre-Louis Bossart 	if (!sdev->dspless_mode_selected) {
88463e51fd3SRanjani Sridharan 		/* cancel any attempt for DSP D0I3 */
88563e51fd3SRanjani Sridharan 		cancel_delayed_work_sync(&hda->d0i3_work);
886*9fc6786fSPierre-Louis Bossart 	}
88763e51fd3SRanjani Sridharan 
88861e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
88961e285caSRanjani Sridharan 		/* Set DSP power state */
890787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
89161e285caSRanjani Sridharan 		if (ret < 0) {
89261e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
89361e285caSRanjani Sridharan 				target_dsp_state.state,
89461e285caSRanjani Sridharan 				target_dsp_state.substate);
89561e285caSRanjani Sridharan 			return ret;
89661e285caSRanjani Sridharan 		}
89761e285caSRanjani Sridharan 
89816299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
899ae9db908SRanjani Sridharan 		if (hda->l1_disabled)
900ae9db908SRanjani Sridharan 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR, HDA_VS_INTEL_EM2,
901ae9db908SRanjani Sridharan 						HDA_VS_INTEL_EM2_L1SEN, HDA_VS_INTEL_EM2_L1SEN);
90216299326SKeyon Jie 
903195f1019SMarcin Rajwa 		/* stop the CORB/RIRB DMA if it is On */
9043400afcfSPierre-Louis Bossart 		hda_codec_suspend_cmd_io(sdev);
905195f1019SMarcin Rajwa 
906195f1019SMarcin Rajwa 		/* no link can be powered in s0ix state */
907f402a974SPierre-Louis Bossart 		ret = hda_bus_ml_suspend(bus);
908195f1019SMarcin Rajwa 		if (ret < 0) {
9096d5e37b0SPierre-Louis Bossart 			dev_err(sdev->dev,
910195f1019SMarcin Rajwa 				"error %d in %s: failed to power down links",
911195f1019SMarcin Rajwa 				ret, __func__);
912195f1019SMarcin Rajwa 			return ret;
913195f1019SMarcin Rajwa 		}
914195f1019SMarcin Rajwa 
91566e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
91666e40876SKeyon Jie 		enable_irq_wake(pci->irq);
91766e40876SKeyon Jie 		pci_save_state(pci);
91866e40876SKeyon Jie 		return 0;
91966e40876SKeyon Jie 	}
92066e40876SKeyon Jie 
921747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
9221c38c922SFred Oh 	ret = hda_suspend(sdev, false);
923747503b1SLiam Girdwood 	if (ret < 0) {
924747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
925747503b1SLiam Girdwood 		return ret;
926747503b1SLiam Girdwood 	}
927747503b1SLiam Girdwood 
928787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
929747503b1SLiam Girdwood }
930ed3baacdSRanjani Sridharan 
9312aa2a5eaSKai Vehmanen static unsigned int hda_dsp_check_for_dma_streams(struct snd_sof_dev *sdev)
9322aa2a5eaSKai Vehmanen {
9332aa2a5eaSKai Vehmanen 	struct hdac_bus *bus = sof_to_bus(sdev);
9342aa2a5eaSKai Vehmanen 	struct hdac_stream *s;
9352aa2a5eaSKai Vehmanen 	unsigned int active_streams = 0;
9362aa2a5eaSKai Vehmanen 	int sd_offset;
9372aa2a5eaSKai Vehmanen 	u32 val;
9382aa2a5eaSKai Vehmanen 
9392aa2a5eaSKai Vehmanen 	list_for_each_entry(s, &bus->stream_list, list) {
9402aa2a5eaSKai Vehmanen 		sd_offset = SOF_STREAM_SD_OFFSET(s);
9412aa2a5eaSKai Vehmanen 		val = snd_sof_dsp_read(sdev, HDA_DSP_HDA_BAR,
9422aa2a5eaSKai Vehmanen 				       sd_offset);
9432aa2a5eaSKai Vehmanen 		if (val & SOF_HDA_SD_CTL_DMA_START)
9442aa2a5eaSKai Vehmanen 			active_streams |= BIT(s->index);
9452aa2a5eaSKai Vehmanen 	}
9462aa2a5eaSKai Vehmanen 
9472aa2a5eaSKai Vehmanen 	return active_streams;
9482aa2a5eaSKai Vehmanen }
9492aa2a5eaSKai Vehmanen 
9502aa2a5eaSKai Vehmanen static int hda_dsp_s5_quirk(struct snd_sof_dev *sdev)
9512aa2a5eaSKai Vehmanen {
9522aa2a5eaSKai Vehmanen 	int ret;
9532aa2a5eaSKai Vehmanen 
9542aa2a5eaSKai Vehmanen 	/*
9552aa2a5eaSKai Vehmanen 	 * Do not assume a certain timing between the prior
9562aa2a5eaSKai Vehmanen 	 * suspend flow, and running of this quirk function.
9572aa2a5eaSKai Vehmanen 	 * This is needed if the controller was just put
9582aa2a5eaSKai Vehmanen 	 * to reset before calling this function.
9592aa2a5eaSKai Vehmanen 	 */
9602aa2a5eaSKai Vehmanen 	usleep_range(500, 1000);
9612aa2a5eaSKai Vehmanen 
9622aa2a5eaSKai Vehmanen 	/*
9632aa2a5eaSKai Vehmanen 	 * Take controller out of reset to flush DMA
9642aa2a5eaSKai Vehmanen 	 * transactions.
9652aa2a5eaSKai Vehmanen 	 */
9662aa2a5eaSKai Vehmanen 	ret = hda_dsp_ctrl_link_reset(sdev, false);
9672aa2a5eaSKai Vehmanen 	if (ret < 0)
9682aa2a5eaSKai Vehmanen 		return ret;
9692aa2a5eaSKai Vehmanen 
9702aa2a5eaSKai Vehmanen 	usleep_range(500, 1000);
9712aa2a5eaSKai Vehmanen 
9722aa2a5eaSKai Vehmanen 	/* Restore state for shutdown, back to reset */
9732aa2a5eaSKai Vehmanen 	ret = hda_dsp_ctrl_link_reset(sdev, true);
9742aa2a5eaSKai Vehmanen 	if (ret < 0)
9752aa2a5eaSKai Vehmanen 		return ret;
9762aa2a5eaSKai Vehmanen 
9772aa2a5eaSKai Vehmanen 	return ret;
9782aa2a5eaSKai Vehmanen }
9792aa2a5eaSKai Vehmanen 
9802aa2a5eaSKai Vehmanen int hda_dsp_shutdown_dma_flush(struct snd_sof_dev *sdev)
9812aa2a5eaSKai Vehmanen {
9822aa2a5eaSKai Vehmanen 	unsigned int active_streams;
9832aa2a5eaSKai Vehmanen 	int ret, ret2;
9842aa2a5eaSKai Vehmanen 
9852aa2a5eaSKai Vehmanen 	/* check if DMA cleanup has been successful */
9862aa2a5eaSKai Vehmanen 	active_streams = hda_dsp_check_for_dma_streams(sdev);
9872aa2a5eaSKai Vehmanen 
9882aa2a5eaSKai Vehmanen 	sdev->system_suspend_target = SOF_SUSPEND_S3;
9892aa2a5eaSKai Vehmanen 	ret = snd_sof_suspend(sdev->dev);
9902aa2a5eaSKai Vehmanen 
9912aa2a5eaSKai Vehmanen 	if (active_streams) {
9922aa2a5eaSKai Vehmanen 		dev_warn(sdev->dev,
9932aa2a5eaSKai Vehmanen 			 "There were active DSP streams (%#x) at shutdown, trying to recover\n",
9942aa2a5eaSKai Vehmanen 			 active_streams);
9952aa2a5eaSKai Vehmanen 		ret2 = hda_dsp_s5_quirk(sdev);
9962aa2a5eaSKai Vehmanen 		if (ret2 < 0)
9972aa2a5eaSKai Vehmanen 			dev_err(sdev->dev, "shutdown recovery failed (%d)\n", ret2);
9982aa2a5eaSKai Vehmanen 	}
9992aa2a5eaSKai Vehmanen 
10002aa2a5eaSKai Vehmanen 	return ret;
10012aa2a5eaSKai Vehmanen }
10022aa2a5eaSKai Vehmanen 
100322aa9e02SLibin Yang int hda_dsp_shutdown(struct snd_sof_dev *sdev)
100422aa9e02SLibin Yang {
100522aa9e02SLibin Yang 	sdev->system_suspend_target = SOF_SUSPEND_S3;
100622aa9e02SLibin Yang 	return snd_sof_suspend(sdev->dev);
100722aa9e02SLibin Yang }
100822aa9e02SLibin Yang 
10097077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
1010ed3baacdSRanjani Sridharan {
1011f09e9284SPierre-Louis Bossart 	int ret;
10127077a07aSRanjani Sridharan 
1013f09e9284SPierre-Louis Bossart 	/* make sure all DAI resources are freed */
1014f09e9284SPierre-Louis Bossart 	ret = hda_dsp_dais_suspend(sdev);
1015f09e9284SPierre-Louis Bossart 	if (ret < 0)
1016f09e9284SPierre-Louis Bossart 		dev_warn(sdev->dev, "%s: failure in hda_dsp_dais_suspend\n", __func__);
1017a3ebccb5SKai Vehmanen 
1018f09e9284SPierre-Louis Bossart 	return ret;
1019ed3baacdSRanjani Sridharan }
102063e51fd3SRanjani Sridharan 
102163e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work)
102263e51fd3SRanjani Sridharan {
102363e51fd3SRanjani Sridharan 	struct sof_intel_hda_dev *hdev = container_of(work,
102463e51fd3SRanjani Sridharan 						      struct sof_intel_hda_dev,
102563e51fd3SRanjani Sridharan 						      d0i3_work.work);
102663e51fd3SRanjani Sridharan 	struct hdac_bus *bus = &hdev->hbus.core;
102763e51fd3SRanjani Sridharan 	struct snd_sof_dev *sdev = dev_get_drvdata(bus->dev);
1028f1bb0235SGuennadi Liakhovetski 	struct sof_dsp_power_state target_state = {
1029f1bb0235SGuennadi Liakhovetski 		.state = SOF_DSP_PM_D0,
1030f1bb0235SGuennadi Liakhovetski 		.substate = SOF_HDA_DSP_PM_D0I3,
1031f1bb0235SGuennadi Liakhovetski 	};
103263e51fd3SRanjani Sridharan 	int ret;
103363e51fd3SRanjani Sridharan 
103463e51fd3SRanjani Sridharan 	/* DSP can enter D0I3 iff only D0I3-compatible streams are active */
1035f1bb0235SGuennadi Liakhovetski 	if (!snd_sof_dsp_only_d0i3_compatible_stream_active(sdev))
103663e51fd3SRanjani Sridharan 		/* remain in D0I0 */
103763e51fd3SRanjani Sridharan 		return;
103863e51fd3SRanjani Sridharan 
103963e51fd3SRanjani Sridharan 	/* This can fail but error cannot be propagated */
1040787c5214SRanjani Sridharan 	ret = snd_sof_dsp_set_power_state(sdev, &target_state);
104163e51fd3SRanjani Sridharan 	if (ret < 0)
104263e51fd3SRanjani Sridharan 		dev_err_ratelimited(sdev->dev,
104363e51fd3SRanjani Sridharan 				    "error: failed to set DSP state %d substate %d\n",
104463e51fd3SRanjani Sridharan 				    target_state.state, target_state.substate);
104563e51fd3SRanjani Sridharan }
10469cdcbc9fSRanjani Sridharan 
10479cdcbc9fSRanjani Sridharan int hda_dsp_core_get(struct snd_sof_dev *sdev, int core)
10489cdcbc9fSRanjani Sridharan {
10497a567740SPeter Ujfalusi 	const struct sof_ipc_pm_ops *pm_ops = sdev->ipc->ops->pm;
10509cdcbc9fSRanjani Sridharan 	int ret, ret1;
10519cdcbc9fSRanjani Sridharan 
10529cdcbc9fSRanjani Sridharan 	/* power up core */
10539cdcbc9fSRanjani Sridharan 	ret = hda_dsp_enable_core(sdev, BIT(core));
10549cdcbc9fSRanjani Sridharan 	if (ret < 0) {
10559cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power up core %d with err: %d\n",
10569cdcbc9fSRanjani Sridharan 			core, ret);
10579cdcbc9fSRanjani Sridharan 		return ret;
10589cdcbc9fSRanjani Sridharan 	}
10599cdcbc9fSRanjani Sridharan 
10609cdcbc9fSRanjani Sridharan 	/* No need to send IPC for primary core or if FW boot is not complete */
10619cdcbc9fSRanjani Sridharan 	if (sdev->fw_state != SOF_FW_BOOT_COMPLETE || core == SOF_DSP_PRIMARY_CORE)
10629cdcbc9fSRanjani Sridharan 		return 0;
10639cdcbc9fSRanjani Sridharan 
10647a567740SPeter Ujfalusi 	/* No need to continue the set_core_state ops is not available */
10657a567740SPeter Ujfalusi 	if (!pm_ops->set_core_state)
10667a567740SPeter Ujfalusi 		return 0;
10677a567740SPeter Ujfalusi 
10689cdcbc9fSRanjani Sridharan 	/* Now notify DSP for secondary cores */
10697a567740SPeter Ujfalusi 	ret = pm_ops->set_core_state(sdev, core, true);
10709cdcbc9fSRanjani Sridharan 	if (ret < 0) {
10719cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to enable secondary core '%d' failed with %d\n",
10729cdcbc9fSRanjani Sridharan 			core, ret);
10739cdcbc9fSRanjani Sridharan 		goto power_down;
10749cdcbc9fSRanjani Sridharan 	}
10759cdcbc9fSRanjani Sridharan 
10769cdcbc9fSRanjani Sridharan 	return ret;
10779cdcbc9fSRanjani Sridharan 
10789cdcbc9fSRanjani Sridharan power_down:
10799cdcbc9fSRanjani Sridharan 	/* power down core if it is host managed and return the original error if this fails too */
10809cdcbc9fSRanjani Sridharan 	ret1 = hda_dsp_core_reset_power_down(sdev, BIT(core));
10819cdcbc9fSRanjani Sridharan 	if (ret1 < 0)
10829cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power down core: %d with err: %d\n", core, ret1);
10839cdcbc9fSRanjani Sridharan 
10849cdcbc9fSRanjani Sridharan 	return ret;
10859cdcbc9fSRanjani Sridharan }
1086b2520dbcSRanjani Sridharan 
1087b2520dbcSRanjani Sridharan int hda_dsp_disable_interrupts(struct snd_sof_dev *sdev)
1088b2520dbcSRanjani Sridharan {
1089b2520dbcSRanjani Sridharan 	hda_sdw_int_enable(sdev, false);
1090b2520dbcSRanjani Sridharan 	hda_dsp_ipc_int_disable(sdev);
1091b2520dbcSRanjani Sridharan 
1092b2520dbcSRanjani Sridharan 	return 0;
1093b2520dbcSRanjani Sridharan }
1094