1747503b1SLiam Girdwood // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) 2747503b1SLiam Girdwood // 3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license. When using or 4747503b1SLiam Girdwood // redistributing this file, you may do so under either license. 5747503b1SLiam Girdwood // 6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved. 7747503b1SLiam Girdwood // 8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com> 9747503b1SLiam Girdwood // Ranjani Sridharan <ranjani.sridharan@linux.intel.com> 10747503b1SLiam Girdwood // Rander Wang <rander.wang@intel.com> 11747503b1SLiam Girdwood // Keyon Jie <yang.jie@linux.intel.com> 12747503b1SLiam Girdwood // 13747503b1SLiam Girdwood 14747503b1SLiam Girdwood /* 15747503b1SLiam Girdwood * Hardware interface for generic Intel audio DSP HDA IP 16747503b1SLiam Girdwood */ 17747503b1SLiam Girdwood 18747503b1SLiam Girdwood #include <sound/hdaudio_ext.h> 19747503b1SLiam Girdwood #include <sound/hda_register.h> 20747503b1SLiam Girdwood #include "../ops.h" 21747503b1SLiam Girdwood #include "hda.h" 22747503b1SLiam Girdwood 23747503b1SLiam Girdwood /* 24747503b1SLiam Girdwood * DSP Core control. 25747503b1SLiam Girdwood */ 26747503b1SLiam Girdwood 27747503b1SLiam Girdwood int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask) 28747503b1SLiam Girdwood { 29747503b1SLiam Girdwood u32 adspcs; 30747503b1SLiam Girdwood u32 reset; 31747503b1SLiam Girdwood int ret; 32747503b1SLiam Girdwood 33747503b1SLiam Girdwood /* set reset bits for cores */ 34747503b1SLiam Girdwood reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask); 35747503b1SLiam Girdwood snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, 36747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, 37747503b1SLiam Girdwood reset, reset), 38747503b1SLiam Girdwood 39747503b1SLiam Girdwood /* poll with timeout to check if operation successful */ 40747503b1SLiam Girdwood ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, 41747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, adspcs, 42747503b1SLiam Girdwood ((adspcs & reset) == reset), 43747503b1SLiam Girdwood HDA_DSP_REG_POLL_INTERVAL_US, 44747503b1SLiam Girdwood HDA_DSP_RESET_TIMEOUT_US); 45*6a414489SPierre-Louis Bossart if (ret < 0) { 46*6a414489SPierre-Louis Bossart dev_err(sdev->dev, 47*6a414489SPierre-Louis Bossart "error: %s: timeout on HDA_DSP_REG_ADSPCS read\n", 48*6a414489SPierre-Louis Bossart __func__); 49*6a414489SPierre-Louis Bossart return ret; 50*6a414489SPierre-Louis Bossart } 51747503b1SLiam Girdwood 52747503b1SLiam Girdwood /* has core entered reset ? */ 53747503b1SLiam Girdwood adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR, 54747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS); 55747503b1SLiam Girdwood if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 56747503b1SLiam Girdwood HDA_DSP_ADSPCS_CRST_MASK(core_mask)) { 57747503b1SLiam Girdwood dev_err(sdev->dev, 58747503b1SLiam Girdwood "error: reset enter failed: core_mask %x adspcs 0x%x\n", 59747503b1SLiam Girdwood core_mask, adspcs); 60747503b1SLiam Girdwood ret = -EIO; 61747503b1SLiam Girdwood } 62747503b1SLiam Girdwood 63747503b1SLiam Girdwood return ret; 64747503b1SLiam Girdwood } 65747503b1SLiam Girdwood 66747503b1SLiam Girdwood int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask) 67747503b1SLiam Girdwood { 68747503b1SLiam Girdwood unsigned int crst; 69747503b1SLiam Girdwood u32 adspcs; 70747503b1SLiam Girdwood int ret; 71747503b1SLiam Girdwood 72747503b1SLiam Girdwood /* clear reset bits for cores */ 73747503b1SLiam Girdwood snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, 74747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, 75747503b1SLiam Girdwood HDA_DSP_ADSPCS_CRST_MASK(core_mask), 76747503b1SLiam Girdwood 0); 77747503b1SLiam Girdwood 78747503b1SLiam Girdwood /* poll with timeout to check if operation successful */ 79747503b1SLiam Girdwood crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask); 80747503b1SLiam Girdwood ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, 81747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, adspcs, 82747503b1SLiam Girdwood !(adspcs & crst), 83747503b1SLiam Girdwood HDA_DSP_REG_POLL_INTERVAL_US, 84747503b1SLiam Girdwood HDA_DSP_RESET_TIMEOUT_US); 85747503b1SLiam Girdwood 86*6a414489SPierre-Louis Bossart if (ret < 0) { 87*6a414489SPierre-Louis Bossart dev_err(sdev->dev, 88*6a414489SPierre-Louis Bossart "error: %s: timeout on HDA_DSP_REG_ADSPCS read\n", 89*6a414489SPierre-Louis Bossart __func__); 90*6a414489SPierre-Louis Bossart return ret; 91*6a414489SPierre-Louis Bossart } 92*6a414489SPierre-Louis Bossart 93747503b1SLiam Girdwood /* has core left reset ? */ 94747503b1SLiam Girdwood adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR, 95747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS); 96747503b1SLiam Girdwood if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) { 97747503b1SLiam Girdwood dev_err(sdev->dev, 98747503b1SLiam Girdwood "error: reset leave failed: core_mask %x adspcs 0x%x\n", 99747503b1SLiam Girdwood core_mask, adspcs); 100747503b1SLiam Girdwood ret = -EIO; 101747503b1SLiam Girdwood } 102747503b1SLiam Girdwood 103747503b1SLiam Girdwood return ret; 104747503b1SLiam Girdwood } 105747503b1SLiam Girdwood 106747503b1SLiam Girdwood int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask) 107747503b1SLiam Girdwood { 108747503b1SLiam Girdwood /* stall core */ 109747503b1SLiam Girdwood snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, 110747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, 111747503b1SLiam Girdwood HDA_DSP_ADSPCS_CSTALL_MASK(core_mask), 112747503b1SLiam Girdwood HDA_DSP_ADSPCS_CSTALL_MASK(core_mask)); 113747503b1SLiam Girdwood 114747503b1SLiam Girdwood /* set reset state */ 115747503b1SLiam Girdwood return hda_dsp_core_reset_enter(sdev, core_mask); 116747503b1SLiam Girdwood } 117747503b1SLiam Girdwood 118747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask) 119747503b1SLiam Girdwood { 120747503b1SLiam Girdwood int ret; 121747503b1SLiam Girdwood 122747503b1SLiam Girdwood /* leave reset state */ 123747503b1SLiam Girdwood ret = hda_dsp_core_reset_leave(sdev, core_mask); 124747503b1SLiam Girdwood if (ret < 0) 125747503b1SLiam Girdwood return ret; 126747503b1SLiam Girdwood 127747503b1SLiam Girdwood /* run core */ 128747503b1SLiam Girdwood dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask); 129747503b1SLiam Girdwood snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, 130747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, 131747503b1SLiam Girdwood HDA_DSP_ADSPCS_CSTALL_MASK(core_mask), 132747503b1SLiam Girdwood 0); 133747503b1SLiam Girdwood 134747503b1SLiam Girdwood /* is core now running ? */ 135747503b1SLiam Girdwood if (!hda_dsp_core_is_enabled(sdev, core_mask)) { 136747503b1SLiam Girdwood hda_dsp_core_stall_reset(sdev, core_mask); 137747503b1SLiam Girdwood dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n", 138747503b1SLiam Girdwood core_mask); 139747503b1SLiam Girdwood ret = -EIO; 140747503b1SLiam Girdwood } 141747503b1SLiam Girdwood 142747503b1SLiam Girdwood return ret; 143747503b1SLiam Girdwood } 144747503b1SLiam Girdwood 145747503b1SLiam Girdwood /* 146747503b1SLiam Girdwood * Power Management. 147747503b1SLiam Girdwood */ 148747503b1SLiam Girdwood 149747503b1SLiam Girdwood int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask) 150747503b1SLiam Girdwood { 151747503b1SLiam Girdwood unsigned int cpa; 152747503b1SLiam Girdwood u32 adspcs; 153747503b1SLiam Girdwood int ret; 154747503b1SLiam Girdwood 155747503b1SLiam Girdwood /* update bits */ 156747503b1SLiam Girdwood snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS, 157747503b1SLiam Girdwood HDA_DSP_ADSPCS_SPA_MASK(core_mask), 158747503b1SLiam Girdwood HDA_DSP_ADSPCS_SPA_MASK(core_mask)); 159747503b1SLiam Girdwood 160747503b1SLiam Girdwood /* poll with timeout to check if operation successful */ 161747503b1SLiam Girdwood cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask); 162747503b1SLiam Girdwood ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, 163747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, adspcs, 164747503b1SLiam Girdwood (adspcs & cpa) == cpa, 165747503b1SLiam Girdwood HDA_DSP_REG_POLL_INTERVAL_US, 166747503b1SLiam Girdwood HDA_DSP_RESET_TIMEOUT_US); 167*6a414489SPierre-Louis Bossart if (ret < 0) { 168*6a414489SPierre-Louis Bossart dev_err(sdev->dev, 169*6a414489SPierre-Louis Bossart "error: %s: timeout on HDA_DSP_REG_ADSPCS read\n", 170*6a414489SPierre-Louis Bossart __func__); 171*6a414489SPierre-Louis Bossart return ret; 172*6a414489SPierre-Louis Bossart } 173747503b1SLiam Girdwood 174747503b1SLiam Girdwood /* did core power up ? */ 175747503b1SLiam Girdwood adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR, 176747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS); 177747503b1SLiam Girdwood if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) != 178747503b1SLiam Girdwood HDA_DSP_ADSPCS_CPA_MASK(core_mask)) { 179747503b1SLiam Girdwood dev_err(sdev->dev, 180747503b1SLiam Girdwood "error: power up core failed core_mask %xadspcs 0x%x\n", 181747503b1SLiam Girdwood core_mask, adspcs); 182747503b1SLiam Girdwood ret = -EIO; 183747503b1SLiam Girdwood } 184747503b1SLiam Girdwood 185747503b1SLiam Girdwood return ret; 186747503b1SLiam Girdwood } 187747503b1SLiam Girdwood 188747503b1SLiam Girdwood int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask) 189747503b1SLiam Girdwood { 190747503b1SLiam Girdwood u32 adspcs; 191*6a414489SPierre-Louis Bossart int ret; 192747503b1SLiam Girdwood 193747503b1SLiam Girdwood /* update bits */ 194747503b1SLiam Girdwood snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR, 195747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, 196747503b1SLiam Girdwood HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0); 197747503b1SLiam Girdwood 198*6a414489SPierre-Louis Bossart ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR, 199747503b1SLiam Girdwood HDA_DSP_REG_ADSPCS, adspcs, 200747503b1SLiam Girdwood !(adspcs & HDA_DSP_ADSPCS_SPA_MASK(core_mask)), 201747503b1SLiam Girdwood HDA_DSP_REG_POLL_INTERVAL_US, 202747503b1SLiam Girdwood HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC); 203*6a414489SPierre-Louis Bossart if (ret < 0) 204*6a414489SPierre-Louis Bossart dev_err(sdev->dev, 205*6a414489SPierre-Louis Bossart "error: %s: timeout on HDA_DSP_REG_ADSPCS read\n", 206*6a414489SPierre-Louis Bossart __func__); 207*6a414489SPierre-Louis Bossart 208*6a414489SPierre-Louis Bossart return ret; 209747503b1SLiam Girdwood } 210747503b1SLiam Girdwood 211747503b1SLiam Girdwood bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, 212747503b1SLiam Girdwood unsigned int core_mask) 213747503b1SLiam Girdwood { 214747503b1SLiam Girdwood int val; 215747503b1SLiam Girdwood bool is_enable; 216747503b1SLiam Girdwood 217747503b1SLiam Girdwood val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS); 218747503b1SLiam Girdwood 219747503b1SLiam Girdwood is_enable = ((val & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) && 220747503b1SLiam Girdwood (val & HDA_DSP_ADSPCS_SPA_MASK(core_mask)) && 221747503b1SLiam Girdwood !(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) && 222747503b1SLiam Girdwood !(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask))); 223747503b1SLiam Girdwood 224747503b1SLiam Girdwood dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n", 225747503b1SLiam Girdwood is_enable, core_mask); 226747503b1SLiam Girdwood 227747503b1SLiam Girdwood return is_enable; 228747503b1SLiam Girdwood } 229747503b1SLiam Girdwood 230747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask) 231747503b1SLiam Girdwood { 232747503b1SLiam Girdwood int ret; 233747503b1SLiam Girdwood 234747503b1SLiam Girdwood /* return if core is already enabled */ 235747503b1SLiam Girdwood if (hda_dsp_core_is_enabled(sdev, core_mask)) 236747503b1SLiam Girdwood return 0; 237747503b1SLiam Girdwood 238747503b1SLiam Girdwood /* power up */ 239747503b1SLiam Girdwood ret = hda_dsp_core_power_up(sdev, core_mask); 240747503b1SLiam Girdwood if (ret < 0) { 241747503b1SLiam Girdwood dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n", 242747503b1SLiam Girdwood core_mask); 243747503b1SLiam Girdwood return ret; 244747503b1SLiam Girdwood } 245747503b1SLiam Girdwood 246747503b1SLiam Girdwood return hda_dsp_core_run(sdev, core_mask); 247747503b1SLiam Girdwood } 248747503b1SLiam Girdwood 249747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev, 250747503b1SLiam Girdwood unsigned int core_mask) 251747503b1SLiam Girdwood { 252747503b1SLiam Girdwood int ret; 253747503b1SLiam Girdwood 254747503b1SLiam Girdwood /* place core in reset prior to power down */ 255747503b1SLiam Girdwood ret = hda_dsp_core_stall_reset(sdev, core_mask); 256747503b1SLiam Girdwood if (ret < 0) { 257747503b1SLiam Girdwood dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n", 258747503b1SLiam Girdwood core_mask); 259747503b1SLiam Girdwood return ret; 260747503b1SLiam Girdwood } 261747503b1SLiam Girdwood 262747503b1SLiam Girdwood /* power down core */ 263747503b1SLiam Girdwood ret = hda_dsp_core_power_down(sdev, core_mask); 264747503b1SLiam Girdwood if (ret < 0) { 265747503b1SLiam Girdwood dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n", 266747503b1SLiam Girdwood core_mask, ret); 267747503b1SLiam Girdwood return ret; 268747503b1SLiam Girdwood } 269747503b1SLiam Girdwood 270747503b1SLiam Girdwood /* make sure we are in OFF state */ 271747503b1SLiam Girdwood if (hda_dsp_core_is_enabled(sdev, core_mask)) { 272747503b1SLiam Girdwood dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n", 273747503b1SLiam Girdwood core_mask, ret); 274747503b1SLiam Girdwood ret = -EIO; 275747503b1SLiam Girdwood } 276747503b1SLiam Girdwood 277747503b1SLiam Girdwood return ret; 278747503b1SLiam Girdwood } 279747503b1SLiam Girdwood 280747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev) 281747503b1SLiam Girdwood { 282747503b1SLiam Girdwood struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 283747503b1SLiam Girdwood const struct sof_intel_dsp_desc *chip = hda->desc; 284747503b1SLiam Girdwood 285747503b1SLiam Girdwood /* enable IPC DONE and BUSY interrupts */ 286747503b1SLiam Girdwood snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl, 287747503b1SLiam Girdwood HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY, 288747503b1SLiam Girdwood HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY); 289747503b1SLiam Girdwood 290747503b1SLiam Girdwood /* enable IPC interrupt */ 291747503b1SLiam Girdwood snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC, 292747503b1SLiam Girdwood HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC); 293747503b1SLiam Girdwood } 294747503b1SLiam Girdwood 295747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev) 296747503b1SLiam Girdwood { 297747503b1SLiam Girdwood struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 298747503b1SLiam Girdwood const struct sof_intel_dsp_desc *chip = hda->desc; 299747503b1SLiam Girdwood 300747503b1SLiam Girdwood /* disable IPC interrupt */ 301747503b1SLiam Girdwood snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC, 302747503b1SLiam Girdwood HDA_DSP_ADSPIC_IPC, 0); 303747503b1SLiam Girdwood 304747503b1SLiam Girdwood /* disable IPC BUSY and DONE interrupt */ 305747503b1SLiam Girdwood snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl, 306747503b1SLiam Girdwood HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0); 307747503b1SLiam Girdwood } 308747503b1SLiam Girdwood 3091c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend) 310747503b1SLiam Girdwood { 311747503b1SLiam Girdwood struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata; 312747503b1SLiam Girdwood const struct sof_intel_dsp_desc *chip = hda->desc; 313747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) 314747503b1SLiam Girdwood struct hdac_bus *bus = sof_to_bus(sdev); 315747503b1SLiam Girdwood #endif 316747503b1SLiam Girdwood int ret; 317747503b1SLiam Girdwood 318747503b1SLiam Girdwood /* disable IPC interrupts */ 319747503b1SLiam Girdwood hda_dsp_ipc_int_disable(sdev); 320747503b1SLiam Girdwood 321747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) 322fd15f2f5SRander Wang if (runtime_suspend) 323fd15f2f5SRander Wang hda_codec_jack_wake_enable(sdev); 324fd15f2f5SRander Wang 325747503b1SLiam Girdwood /* power down all hda link */ 326747503b1SLiam Girdwood snd_hdac_ext_bus_link_power_down_all(bus); 327747503b1SLiam Girdwood #endif 328747503b1SLiam Girdwood 329747503b1SLiam Girdwood /* power down DSP */ 330747503b1SLiam Girdwood ret = hda_dsp_core_reset_power_down(sdev, chip->cores_mask); 331747503b1SLiam Girdwood if (ret < 0) { 332747503b1SLiam Girdwood dev_err(sdev->dev, 333747503b1SLiam Girdwood "error: failed to power down core during suspend\n"); 334747503b1SLiam Girdwood return ret; 335747503b1SLiam Girdwood } 336747503b1SLiam Girdwood 337747503b1SLiam Girdwood /* disable ppcap interrupt */ 338747503b1SLiam Girdwood hda_dsp_ctrl_ppcap_enable(sdev, false); 339747503b1SLiam Girdwood hda_dsp_ctrl_ppcap_int_enable(sdev, false); 340747503b1SLiam Girdwood 3419a50ee58SZhu Yingjiang /* disable hda bus irq and streams */ 3429a50ee58SZhu Yingjiang hda_dsp_ctrl_stop_chip(sdev); 343747503b1SLiam Girdwood 344747503b1SLiam Girdwood /* disable LP retention mode */ 345747503b1SLiam Girdwood snd_sof_pci_update_bits(sdev, PCI_PGCTL, 346747503b1SLiam Girdwood PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK); 347747503b1SLiam Girdwood 348747503b1SLiam Girdwood /* reset controller */ 349747503b1SLiam Girdwood ret = hda_dsp_ctrl_link_reset(sdev, true); 350747503b1SLiam Girdwood if (ret < 0) { 351747503b1SLiam Girdwood dev_err(sdev->dev, 352747503b1SLiam Girdwood "error: failed to reset controller during suspend\n"); 353747503b1SLiam Girdwood return ret; 354747503b1SLiam Girdwood } 355747503b1SLiam Girdwood 356747503b1SLiam Girdwood return 0; 357747503b1SLiam Girdwood } 358747503b1SLiam Girdwood 359fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume) 360747503b1SLiam Girdwood { 361747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) 362747503b1SLiam Girdwood struct hdac_bus *bus = sof_to_bus(sdev); 363747503b1SLiam Girdwood struct hdac_ext_link *hlink = NULL; 364747503b1SLiam Girdwood #endif 365747503b1SLiam Girdwood int ret; 366747503b1SLiam Girdwood 367747503b1SLiam Girdwood /* 368747503b1SLiam Girdwood * clear TCSEL to clear playback on some HD Audio 369747503b1SLiam Girdwood * codecs. PCI TCSEL is defined in the Intel manuals. 370747503b1SLiam Girdwood */ 371747503b1SLiam Girdwood snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0); 372747503b1SLiam Girdwood 373747503b1SLiam Girdwood /* reset and start hda controller */ 374747503b1SLiam Girdwood ret = hda_dsp_ctrl_init_chip(sdev, true); 375747503b1SLiam Girdwood if (ret < 0) { 376747503b1SLiam Girdwood dev_err(sdev->dev, 377747503b1SLiam Girdwood "error: failed to start controller after resume\n"); 378747503b1SLiam Girdwood return ret; 379747503b1SLiam Girdwood } 380747503b1SLiam Girdwood 381fd15f2f5SRander Wang #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) 382fd15f2f5SRander Wang /* check jack status */ 383fd15f2f5SRander Wang if (runtime_resume) 384fd15f2f5SRander Wang hda_codec_jack_check(sdev); 3856aa232e1SRander Wang 3866aa232e1SRander Wang /* turn off the links that were off before suspend */ 3876aa232e1SRander Wang list_for_each_entry(hlink, &bus->hlink_list, list) { 3886aa232e1SRander Wang if (!hlink->ref_count) 3896aa232e1SRander Wang snd_hdac_ext_bus_link_power_down(hlink); 3906aa232e1SRander Wang } 3916aa232e1SRander Wang 3926aa232e1SRander Wang /* check dma status and clean up CORB/RIRB buffers */ 3936aa232e1SRander Wang if (!bus->cmd_dma_state) 3946aa232e1SRander Wang snd_hdac_bus_stop_cmd_io(bus); 39524b6ff68SZhu Yingjiang #endif 396747503b1SLiam Girdwood 397747503b1SLiam Girdwood /* enable ppcap interrupt */ 398747503b1SLiam Girdwood hda_dsp_ctrl_ppcap_enable(sdev, true); 399747503b1SLiam Girdwood hda_dsp_ctrl_ppcap_int_enable(sdev, true); 400747503b1SLiam Girdwood 401747503b1SLiam Girdwood return 0; 402747503b1SLiam Girdwood } 403747503b1SLiam Girdwood 404747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev) 405747503b1SLiam Girdwood { 406747503b1SLiam Girdwood /* init hda controller. DSP cores will be powered up during fw boot */ 407fd15f2f5SRander Wang return hda_resume(sdev, false); 408747503b1SLiam Girdwood } 409747503b1SLiam Girdwood 410747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev) 411747503b1SLiam Girdwood { 412747503b1SLiam Girdwood /* init hda controller. DSP cores will be powered up during fw boot */ 413fd15f2f5SRander Wang return hda_resume(sdev, true); 414747503b1SLiam Girdwood } 415747503b1SLiam Girdwood 41687a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev) 41787a6fe80SKai Vehmanen { 41887a6fe80SKai Vehmanen struct hdac_bus *hbus = sof_to_bus(sdev); 41987a6fe80SKai Vehmanen 42087a6fe80SKai Vehmanen if (hbus->codec_powered) { 42187a6fe80SKai Vehmanen dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n", 42287a6fe80SKai Vehmanen (unsigned int)hbus->codec_powered); 42387a6fe80SKai Vehmanen return -EBUSY; 42487a6fe80SKai Vehmanen } 42587a6fe80SKai Vehmanen 42687a6fe80SKai Vehmanen return 0; 42787a6fe80SKai Vehmanen } 42887a6fe80SKai Vehmanen 4291c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev) 430747503b1SLiam Girdwood { 431747503b1SLiam Girdwood /* stop hda controller and power dsp off */ 4321c38c922SFred Oh return hda_suspend(sdev, true); 433747503b1SLiam Girdwood } 434747503b1SLiam Girdwood 4351c38c922SFred Oh int hda_dsp_suspend(struct snd_sof_dev *sdev) 436747503b1SLiam Girdwood { 437747503b1SLiam Girdwood struct hdac_bus *bus = sof_to_bus(sdev); 438747503b1SLiam Girdwood int ret; 439747503b1SLiam Girdwood 440747503b1SLiam Girdwood /* stop hda controller and power dsp off */ 4411c38c922SFred Oh ret = hda_suspend(sdev, false); 442747503b1SLiam Girdwood if (ret < 0) { 443747503b1SLiam Girdwood dev_err(bus->dev, "error: suspending dsp\n"); 444747503b1SLiam Girdwood return ret; 445747503b1SLiam Girdwood } 446747503b1SLiam Girdwood 447747503b1SLiam Girdwood return 0; 448747503b1SLiam Girdwood } 449ed3baacdSRanjani Sridharan 4507077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev) 451ed3baacdSRanjani Sridharan { 4527077a07aSRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA) 453a3ebccb5SKai Vehmanen struct hdac_bus *bus = sof_to_bus(sdev); 4547077a07aSRanjani Sridharan struct snd_soc_pcm_runtime *rtd; 455a3ebccb5SKai Vehmanen struct hdac_ext_stream *stream; 4567077a07aSRanjani Sridharan struct hdac_ext_link *link; 457a3ebccb5SKai Vehmanen struct hdac_stream *s; 4587077a07aSRanjani Sridharan const char *name; 4597077a07aSRanjani Sridharan int stream_tag; 4607077a07aSRanjani Sridharan 461ed3baacdSRanjani Sridharan /* set internal flag for BE */ 462ed3baacdSRanjani Sridharan list_for_each_entry(s, &bus->stream_list, list) { 463ed3baacdSRanjani Sridharan stream = stream_to_hdac_ext_stream(s); 464a3ebccb5SKai Vehmanen 4657077a07aSRanjani Sridharan /* 466934bf822SRander Wang * clear stream. This should already be taken care for running 467934bf822SRander Wang * streams when the SUSPEND trigger is called. But paused 468934bf822SRander Wang * streams do not get suspended, so this needs to be done 469934bf822SRander Wang * explicitly during suspend. 4707077a07aSRanjani Sridharan */ 4717077a07aSRanjani Sridharan if (stream->link_substream) { 4727077a07aSRanjani Sridharan rtd = snd_pcm_substream_chip(stream->link_substream); 4737077a07aSRanjani Sridharan name = rtd->codec_dai->component->name; 4747077a07aSRanjani Sridharan link = snd_hdac_ext_bus_get_link(bus, name); 4757077a07aSRanjani Sridharan if (!link) 4767077a07aSRanjani Sridharan return -EINVAL; 477810dbea3SRander Wang 478810dbea3SRander Wang stream->link_prepared = 0; 479810dbea3SRander Wang 480810dbea3SRander Wang if (hdac_stream(stream)->direction == 481810dbea3SRander Wang SNDRV_PCM_STREAM_CAPTURE) 482810dbea3SRander Wang continue; 483810dbea3SRander Wang 4847077a07aSRanjani Sridharan stream_tag = hdac_stream(stream)->stream_tag; 4857077a07aSRanjani Sridharan snd_hdac_ext_link_clear_stream_id(link, stream_tag); 486a3ebccb5SKai Vehmanen } 487ed3baacdSRanjani Sridharan } 4887077a07aSRanjani Sridharan #endif 4897077a07aSRanjani Sridharan return 0; 490ed3baacdSRanjani Sridharan } 491