xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision 537b4a0c8b9490d762e70c0ecec38144c83d0c37)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18851fd873SRanjani Sridharan #include <linux/module.h>
19747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
20747503b1SLiam Girdwood #include <sound/hda_register.h>
2163e51fd3SRanjani Sridharan #include "../sof-audio.h"
22747503b1SLiam Girdwood #include "../ops.h"
23747503b1SLiam Girdwood #include "hda.h"
24534037fdSKeyon Jie #include "hda-ipc.h"
25747503b1SLiam Girdwood 
26851fd873SRanjani Sridharan static bool hda_enable_trace_D0I3_S0;
27851fd873SRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG)
28851fd873SRanjani Sridharan module_param_named(enable_trace_D0I3_S0, hda_enable_trace_D0I3_S0, bool, 0444);
29851fd873SRanjani Sridharan MODULE_PARM_DESC(enable_trace_D0I3_S0,
30851fd873SRanjani Sridharan 		 "SOF HDA enable trace when the DSP is in D0I3 in S0");
31851fd873SRanjani Sridharan #endif
32851fd873SRanjani Sridharan 
33747503b1SLiam Girdwood /*
34747503b1SLiam Girdwood  * DSP Core control.
35747503b1SLiam Girdwood  */
36747503b1SLiam Girdwood 
37189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
38747503b1SLiam Girdwood {
39747503b1SLiam Girdwood 	u32 adspcs;
40747503b1SLiam Girdwood 	u32 reset;
41747503b1SLiam Girdwood 	int ret;
42747503b1SLiam Girdwood 
43747503b1SLiam Girdwood 	/* set reset bits for cores */
44747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
45747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
46747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
47bed5ed64SJulia Lawall 					 reset, reset);
48747503b1SLiam Girdwood 
49747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
50747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
51747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
52747503b1SLiam Girdwood 					((adspcs & reset) == reset),
53747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
54747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
556a414489SPierre-Louis Bossart 	if (ret < 0) {
566a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
576a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
586a414489SPierre-Louis Bossart 			__func__);
596a414489SPierre-Louis Bossart 		return ret;
606a414489SPierre-Louis Bossart 	}
61747503b1SLiam Girdwood 
62747503b1SLiam Girdwood 	/* has core entered reset ? */
63747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
64747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
65747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
66747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
67747503b1SLiam Girdwood 		dev_err(sdev->dev,
68747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
69747503b1SLiam Girdwood 			core_mask, adspcs);
70747503b1SLiam Girdwood 		ret = -EIO;
71747503b1SLiam Girdwood 	}
72747503b1SLiam Girdwood 
73747503b1SLiam Girdwood 	return ret;
74747503b1SLiam Girdwood }
75747503b1SLiam Girdwood 
76189bf1deSPeter Ujfalusi static int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
77747503b1SLiam Girdwood {
78747503b1SLiam Girdwood 	unsigned int crst;
79747503b1SLiam Girdwood 	u32 adspcs;
80747503b1SLiam Girdwood 	int ret;
81747503b1SLiam Girdwood 
82747503b1SLiam Girdwood 	/* clear reset bits for cores */
83747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
84747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
85747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
86747503b1SLiam Girdwood 					 0);
87747503b1SLiam Girdwood 
88747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
89747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
90747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
91747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
92747503b1SLiam Girdwood 					    !(adspcs & crst),
93747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
94747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
95747503b1SLiam Girdwood 
966a414489SPierre-Louis Bossart 	if (ret < 0) {
976a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
986a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
996a414489SPierre-Louis Bossart 			__func__);
1006a414489SPierre-Louis Bossart 		return ret;
1016a414489SPierre-Louis Bossart 	}
1026a414489SPierre-Louis Bossart 
103747503b1SLiam Girdwood 	/* has core left reset ? */
104747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
105747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
106747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
107747503b1SLiam Girdwood 		dev_err(sdev->dev,
108747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
109747503b1SLiam Girdwood 			core_mask, adspcs);
110747503b1SLiam Girdwood 		ret = -EIO;
111747503b1SLiam Girdwood 	}
112747503b1SLiam Girdwood 
113747503b1SLiam Girdwood 	return ret;
114747503b1SLiam Girdwood }
115747503b1SLiam Girdwood 
116189bf1deSPeter Ujfalusi static int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
117747503b1SLiam Girdwood {
118747503b1SLiam Girdwood 	/* stall core */
119747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
120747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
121747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
122747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
123747503b1SLiam Girdwood 
124747503b1SLiam Girdwood 	/* set reset state */
125747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
126747503b1SLiam Girdwood }
127747503b1SLiam Girdwood 
128189bf1deSPeter Ujfalusi static bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev, unsigned int core_mask)
129189bf1deSPeter Ujfalusi {
130189bf1deSPeter Ujfalusi 	int val;
131189bf1deSPeter Ujfalusi 	bool is_enable;
132189bf1deSPeter Ujfalusi 
133189bf1deSPeter Ujfalusi 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
134189bf1deSPeter Ujfalusi 
135189bf1deSPeter Ujfalusi #define MASK_IS_EQUAL(v, m, field) ({	\
136189bf1deSPeter Ujfalusi 	u32 _m = field(m);		\
137189bf1deSPeter Ujfalusi 	((v) & _m) == _m;		\
138189bf1deSPeter Ujfalusi })
139189bf1deSPeter Ujfalusi 
140189bf1deSPeter Ujfalusi 	is_enable = MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_CPA_MASK) &&
141189bf1deSPeter Ujfalusi 		MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_SPA_MASK) &&
142189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
143189bf1deSPeter Ujfalusi 		!(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
144189bf1deSPeter Ujfalusi 
145189bf1deSPeter Ujfalusi #undef MASK_IS_EQUAL
146189bf1deSPeter Ujfalusi 
147189bf1deSPeter Ujfalusi 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
148189bf1deSPeter Ujfalusi 		is_enable, core_mask);
149189bf1deSPeter Ujfalusi 
150189bf1deSPeter Ujfalusi 	return is_enable;
151189bf1deSPeter Ujfalusi }
152189bf1deSPeter Ujfalusi 
153747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
154747503b1SLiam Girdwood {
155747503b1SLiam Girdwood 	int ret;
156747503b1SLiam Girdwood 
157747503b1SLiam Girdwood 	/* leave reset state */
158747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
159747503b1SLiam Girdwood 	if (ret < 0)
160747503b1SLiam Girdwood 		return ret;
161747503b1SLiam Girdwood 
162747503b1SLiam Girdwood 	/* run core */
163747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
164747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
165747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
166747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
167747503b1SLiam Girdwood 					 0);
168747503b1SLiam Girdwood 
169747503b1SLiam Girdwood 	/* is core now running ? */
170747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
171747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
172747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
173747503b1SLiam Girdwood 			core_mask);
174747503b1SLiam Girdwood 		ret = -EIO;
175747503b1SLiam Girdwood 	}
176747503b1SLiam Girdwood 
177747503b1SLiam Girdwood 	return ret;
178747503b1SLiam Girdwood }
179747503b1SLiam Girdwood 
180747503b1SLiam Girdwood /*
181747503b1SLiam Girdwood  * Power Management.
182747503b1SLiam Girdwood  */
183747503b1SLiam Girdwood 
184*537b4a0cSPeter Ujfalusi int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
185747503b1SLiam Girdwood {
186*537b4a0cSPeter Ujfalusi 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
187*537b4a0cSPeter Ujfalusi 	const struct sof_intel_dsp_desc *chip = hda->desc;
188747503b1SLiam Girdwood 	unsigned int cpa;
189747503b1SLiam Girdwood 	u32 adspcs;
190747503b1SLiam Girdwood 	int ret;
191747503b1SLiam Girdwood 
192*537b4a0cSPeter Ujfalusi 	/* restrict core_mask to host managed cores mask */
193*537b4a0cSPeter Ujfalusi 	core_mask &= chip->host_managed_cores_mask;
194*537b4a0cSPeter Ujfalusi 	/* return if core_mask is not valid */
195*537b4a0cSPeter Ujfalusi 	if (!core_mask)
196*537b4a0cSPeter Ujfalusi 		return 0;
197*537b4a0cSPeter Ujfalusi 
198747503b1SLiam Girdwood 	/* update bits */
199747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
200747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
201747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
202747503b1SLiam Girdwood 
203747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
204747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
205747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
206747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
207747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
208747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
209747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
2106a414489SPierre-Louis Bossart 	if (ret < 0) {
2116a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2126a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2136a414489SPierre-Louis Bossart 			__func__);
2146a414489SPierre-Louis Bossart 		return ret;
2156a414489SPierre-Louis Bossart 	}
216747503b1SLiam Girdwood 
217747503b1SLiam Girdwood 	/* did core power up ? */
218747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
219747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
220747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
221747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
222747503b1SLiam Girdwood 		dev_err(sdev->dev,
223747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
224747503b1SLiam Girdwood 			core_mask, adspcs);
225747503b1SLiam Girdwood 		ret = -EIO;
226747503b1SLiam Girdwood 	}
227747503b1SLiam Girdwood 
228747503b1SLiam Girdwood 	return ret;
229747503b1SLiam Girdwood }
230747503b1SLiam Girdwood 
231189bf1deSPeter Ujfalusi static int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
232747503b1SLiam Girdwood {
233747503b1SLiam Girdwood 	u32 adspcs;
2346a414489SPierre-Louis Bossart 	int ret;
235747503b1SLiam Girdwood 
236747503b1SLiam Girdwood 	/* update bits */
237747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
238747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
239747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
240747503b1SLiam Girdwood 
2416a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
242747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
243fd829918SPan Xiuli 				!(adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)),
244747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
245747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2466a414489SPierre-Louis Bossart 	if (ret < 0)
2476a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2486a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2496a414489SPierre-Louis Bossart 			__func__);
2506a414489SPierre-Louis Bossart 
2516a414489SPierre-Louis Bossart 	return ret;
252747503b1SLiam Girdwood }
253747503b1SLiam Girdwood 
254747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
255747503b1SLiam Girdwood {
256914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
257914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
258747503b1SLiam Girdwood 	int ret;
259747503b1SLiam Girdwood 
260914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
261914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
262914fab3bSRanjani Sridharan 
263914fab3bSRanjani Sridharan 	/* return if core_mask is not valid or cores are already enabled */
264914fab3bSRanjani Sridharan 	if (!core_mask || hda_dsp_core_is_enabled(sdev, core_mask))
265747503b1SLiam Girdwood 		return 0;
266747503b1SLiam Girdwood 
267747503b1SLiam Girdwood 	/* power up */
268747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
269747503b1SLiam Girdwood 	if (ret < 0) {
270747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
271747503b1SLiam Girdwood 			core_mask);
272747503b1SLiam Girdwood 		return ret;
273747503b1SLiam Girdwood 	}
274747503b1SLiam Girdwood 
275747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
276747503b1SLiam Girdwood }
277747503b1SLiam Girdwood 
278747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
279747503b1SLiam Girdwood 				  unsigned int core_mask)
280747503b1SLiam Girdwood {
281914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
282914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
283747503b1SLiam Girdwood 	int ret;
284747503b1SLiam Girdwood 
285914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
286914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
287914fab3bSRanjani Sridharan 
288914fab3bSRanjani Sridharan 	/* return if core_mask is not valid */
289914fab3bSRanjani Sridharan 	if (!core_mask)
290914fab3bSRanjani Sridharan 		return 0;
291914fab3bSRanjani Sridharan 
292747503b1SLiam Girdwood 	/* place core in reset prior to power down */
293747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
294747503b1SLiam Girdwood 	if (ret < 0) {
295747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
296747503b1SLiam Girdwood 			core_mask);
297747503b1SLiam Girdwood 		return ret;
298747503b1SLiam Girdwood 	}
299747503b1SLiam Girdwood 
300747503b1SLiam Girdwood 	/* power down core */
301747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
302747503b1SLiam Girdwood 	if (ret < 0) {
303747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
304747503b1SLiam Girdwood 			core_mask, ret);
305747503b1SLiam Girdwood 		return ret;
306747503b1SLiam Girdwood 	}
307747503b1SLiam Girdwood 
308747503b1SLiam Girdwood 	/* make sure we are in OFF state */
309747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
310747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
311747503b1SLiam Girdwood 			core_mask, ret);
312747503b1SLiam Girdwood 		ret = -EIO;
313747503b1SLiam Girdwood 	}
314747503b1SLiam Girdwood 
315747503b1SLiam Girdwood 	return ret;
316747503b1SLiam Girdwood }
317747503b1SLiam Girdwood 
318747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
319747503b1SLiam Girdwood {
320747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
321747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
322747503b1SLiam Girdwood 
323747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
324747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
325747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
326747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
327747503b1SLiam Girdwood 
328747503b1SLiam Girdwood 	/* enable IPC interrupt */
329747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
330747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
331747503b1SLiam Girdwood }
332747503b1SLiam Girdwood 
333747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
334747503b1SLiam Girdwood {
335747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
336747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
337747503b1SLiam Girdwood 
338747503b1SLiam Girdwood 	/* disable IPC interrupt */
339747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
340747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
341747503b1SLiam Girdwood 
342747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
343747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
344747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
345747503b1SLiam Girdwood }
346747503b1SLiam Girdwood 
34765c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
34862f8f766SKeyon Jie {
34962f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
35065c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
35162f8f766SKeyon Jie 
35262f8f766SKeyon Jie 	while (snd_hdac_chip_readb(bus, VS_D0I3C) & SOF_HDA_VS_D0I3C_CIP) {
35362f8f766SKeyon Jie 		if (!retry--)
35462f8f766SKeyon Jie 			return -ETIMEDOUT;
35562f8f766SKeyon Jie 		usleep_range(10, 15);
35662f8f766SKeyon Jie 	}
35762f8f766SKeyon Jie 
35862f8f766SKeyon Jie 	return 0;
35962f8f766SKeyon Jie }
36062f8f766SKeyon Jie 
361534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
362534037fdSKeyon Jie {
363534037fdSKeyon Jie 	struct sof_ipc_pm_gate pm_gate;
364534037fdSKeyon Jie 	struct sof_ipc_reply reply;
365534037fdSKeyon Jie 
366534037fdSKeyon Jie 	memset(&pm_gate, 0, sizeof(pm_gate));
367534037fdSKeyon Jie 
368534037fdSKeyon Jie 	/* configure pm_gate ipc message */
369534037fdSKeyon Jie 	pm_gate.hdr.size = sizeof(pm_gate);
370534037fdSKeyon Jie 	pm_gate.hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE;
371534037fdSKeyon Jie 	pm_gate.flags = flags;
372534037fdSKeyon Jie 
373534037fdSKeyon Jie 	/* send pm_gate ipc to dsp */
3742a51c0f8SPeter Ujfalusi 	return sof_ipc_tx_message_no_pm(sdev->ipc, &pm_gate, sizeof(pm_gate),
3752a51c0f8SPeter Ujfalusi 					&reply, sizeof(reply));
376534037fdSKeyon Jie }
377534037fdSKeyon Jie 
37861e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
37962f8f766SKeyon Jie {
38062f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
38162f8f766SKeyon Jie 	int ret;
38262f8f766SKeyon Jie 
38362f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
38465c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
38562f8f766SKeyon Jie 	if (ret < 0) {
386aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout before D0I3C update!\n");
38762f8f766SKeyon Jie 		return ret;
38862f8f766SKeyon Jie 	}
38962f8f766SKeyon Jie 
39062f8f766SKeyon Jie 	/* Update D0I3C register */
39162f8f766SKeyon Jie 	snd_hdac_chip_updateb(bus, VS_D0I3C, SOF_HDA_VS_D0I3C_I3, value);
39262f8f766SKeyon Jie 
39362f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
39465c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
39562f8f766SKeyon Jie 	if (ret < 0) {
396aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout after D0I3C update!\n");
39762f8f766SKeyon Jie 		return ret;
39862f8f766SKeyon Jie 	}
39962f8f766SKeyon Jie 
40062f8f766SKeyon Jie 	dev_vdbg(bus->dev, "D0I3C updated, register = 0x%x\n",
40162f8f766SKeyon Jie 		 snd_hdac_chip_readb(bus, VS_D0I3C));
40262f8f766SKeyon Jie 
40361e285caSRanjani Sridharan 	return 0;
40461e285caSRanjani Sridharan }
405534037fdSKeyon Jie 
40661e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
40761e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
40861e285caSRanjani Sridharan {
40961e285caSRanjani Sridharan 	u32 flags = 0;
41061e285caSRanjani Sridharan 	int ret;
41161e285caSRanjani Sridharan 	u8 value = 0;
41261e285caSRanjani Sridharan 
41361e285caSRanjani Sridharan 	/*
41461e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
41561e285caSRanjani Sridharan 	 * The only allowed transitions are:
41661e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
41761e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
41861e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
41961e285caSRanjani Sridharan 	 */
42061e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
42161e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
42261e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
42361e285caSRanjani Sridharan 		break;
42461e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
42561e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
42661e285caSRanjani Sridharan 		return 0;
42761e285caSRanjani Sridharan 	default:
42861e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
42961e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
43061e285caSRanjani Sridharan 		return -EINVAL;
43161e285caSRanjani Sridharan 	}
43261e285caSRanjani Sridharan 
43361e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
43461e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
43561e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
43661e285caSRanjani Sridharan 
437851fd873SRanjani Sridharan 		/*
43879560b8aSMarcin Rajwa 		 * Trace DMA need to be disabled when the DSP enters
43979560b8aSMarcin Rajwa 		 * D0I3 for S0Ix suspend, but it can be kept enabled
44079560b8aSMarcin Rajwa 		 * when the DSP enters D0I3 while the system is in S0
44179560b8aSMarcin Rajwa 		 * for debug purpose.
442851fd873SRanjani Sridharan 		 */
44325b17da6SPeter Ujfalusi 		if (!sdev->fw_trace_is_supported ||
44479560b8aSMarcin Rajwa 		    !hda_enable_trace_D0I3_S0 ||
445851fd873SRanjani Sridharan 		    sdev->system_suspend_target != SOF_SUSPEND_NONE)
44661e285caSRanjani Sridharan 			flags = HDA_PM_NO_DMA_TRACE;
44761e285caSRanjani Sridharan 	} else {
44861e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
44961e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
45061e285caSRanjani Sridharan 	}
45161e285caSRanjani Sridharan 
45261e285caSRanjani Sridharan 	/* update D0I3C register */
45361e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
454534037fdSKeyon Jie 	if (ret < 0)
45561e285caSRanjani Sridharan 		return ret;
45661e285caSRanjani Sridharan 
45761e285caSRanjani Sridharan 	/*
45861e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
45961e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
46061e285caSRanjani Sridharan 	 * to prevent partial state change.
46161e285caSRanjani Sridharan 	 */
46261e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
46361e285caSRanjani Sridharan 	if (ret < 0) {
464534037fdSKeyon Jie 		dev_err(sdev->dev,
465534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
46661e285caSRanjani Sridharan 		goto revert;
46761e285caSRanjani Sridharan 	}
46861e285caSRanjani Sridharan 
46961e285caSRanjani Sridharan 	return ret;
47061e285caSRanjani Sridharan 
47161e285caSRanjani Sridharan revert:
47261e285caSRanjani Sridharan 	/* fallback to the previous register value */
47361e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
47461e285caSRanjani Sridharan 
47561e285caSRanjani Sridharan 	/*
47661e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
47761e285caSRanjani Sridharan 	 * the state change failed.
47861e285caSRanjani Sridharan 	 */
47961e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
480534037fdSKeyon Jie 
481534037fdSKeyon Jie 	return ret;
48262f8f766SKeyon Jie }
48362f8f766SKeyon Jie 
48466de6bebSRanjani Sridharan /* helper to log DSP state */
48566de6bebSRanjani Sridharan static void hda_dsp_state_log(struct snd_sof_dev *sdev)
48666de6bebSRanjani Sridharan {
48766de6bebSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
48866de6bebSRanjani Sridharan 	case SOF_DSP_PM_D0:
48966de6bebSRanjani Sridharan 		switch (sdev->dsp_power_state.substate) {
49066de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I0:
49166de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I0\n");
49266de6bebSRanjani Sridharan 			break;
49366de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I3:
49466de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I3\n");
49566de6bebSRanjani Sridharan 			break;
49666de6bebSRanjani Sridharan 		default:
49766de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Unknown DSP D0 substate: %d\n",
49866de6bebSRanjani Sridharan 				sdev->dsp_power_state.substate);
49966de6bebSRanjani Sridharan 			break;
50066de6bebSRanjani Sridharan 		}
50166de6bebSRanjani Sridharan 		break;
50266de6bebSRanjani Sridharan 	case SOF_DSP_PM_D1:
50366de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D1\n");
50466de6bebSRanjani Sridharan 		break;
50566de6bebSRanjani Sridharan 	case SOF_DSP_PM_D2:
50666de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D2\n");
50766de6bebSRanjani Sridharan 		break;
50866de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3:
50966de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3\n");
51066de6bebSRanjani Sridharan 		break;
51166de6bebSRanjani Sridharan 	default:
51266de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Unknown DSP power state: %d\n",
51366de6bebSRanjani Sridharan 			sdev->dsp_power_state.state);
51466de6bebSRanjani Sridharan 		break;
51566de6bebSRanjani Sridharan 	}
51666de6bebSRanjani Sridharan }
51766de6bebSRanjani Sridharan 
51861e285caSRanjani Sridharan /*
51961e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
52061e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
52161e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
52261e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
52361e285caSRanjani Sridharan  * during system suspend/resume.
52461e285caSRanjani Sridharan  */
52561e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
52661e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
52761e285caSRanjani Sridharan {
52861e285caSRanjani Sridharan 	int ret = 0;
52961e285caSRanjani Sridharan 
530851fd873SRanjani Sridharan 	/*
531851fd873SRanjani Sridharan 	 * When the DSP is already in D0I3 and the target state is D0I3,
532851fd873SRanjani Sridharan 	 * it could be the case that the DSP is in D0I3 during S0
533851fd873SRanjani Sridharan 	 * and the system is suspending to S0Ix. Therefore,
534851fd873SRanjani Sridharan 	 * hda_dsp_set_D0_state() must be called to disable trace DMA
535851fd873SRanjani Sridharan 	 * by sending the PM_GATE IPC to the FW.
536851fd873SRanjani Sridharan 	 */
537851fd873SRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3 &&
538851fd873SRanjani Sridharan 	    sdev->system_suspend_target == SOF_SUSPEND_S0IX)
539851fd873SRanjani Sridharan 		goto set_state;
540851fd873SRanjani Sridharan 
541851fd873SRanjani Sridharan 	/*
542851fd873SRanjani Sridharan 	 * For all other cases, return without doing anything if
543851fd873SRanjani Sridharan 	 * the DSP is already in the target state.
544851fd873SRanjani Sridharan 	 */
54561e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
54661e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
54761e285caSRanjani Sridharan 		return 0;
54861e285caSRanjani Sridharan 
549851fd873SRanjani Sridharan set_state:
55061e285caSRanjani Sridharan 	switch (target_state->state) {
55161e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
55261e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
55361e285caSRanjani Sridharan 		break;
55461e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
55561e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
55661e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
55761e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
55861e285caSRanjani Sridharan 			break;
55961e285caSRanjani Sridharan 
56061e285caSRanjani Sridharan 		dev_err(sdev->dev,
56161e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
56261e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
56361e285caSRanjani Sridharan 		return -EINVAL;
56461e285caSRanjani Sridharan 	default:
56561e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
56661e285caSRanjani Sridharan 			target_state->state);
56761e285caSRanjani Sridharan 		return -EINVAL;
56861e285caSRanjani Sridharan 	}
56961e285caSRanjani Sridharan 	if (ret < 0) {
57061e285caSRanjani Sridharan 		dev_err(sdev->dev,
57161e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
57261e285caSRanjani Sridharan 			target_state->state, target_state->substate);
57361e285caSRanjani Sridharan 		return ret;
57461e285caSRanjani Sridharan 	}
57561e285caSRanjani Sridharan 
57661e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
57766de6bebSRanjani Sridharan 	hda_dsp_state_log(sdev);
57861e285caSRanjani Sridharan 	return ret;
57961e285caSRanjani Sridharan }
58061e285caSRanjani Sridharan 
58161e285caSRanjani Sridharan /*
58261e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
58361e285caSRanjani Sridharan  *
584207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
585207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
58661e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
587207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
58861e285caSRanjani Sridharan  *   |            |                     <---------------+    |
589207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
590207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
591207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
592207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
593207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
594207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
595207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
59661e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
59761e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59861e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59961e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
60061e285caSRanjani Sridharan  * |                            | |  +----------->                |
601207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
602207bf12fSRanjani Sridharan  * |                            | +--------------+                |
603207bf12fSRanjani Sridharan  * |                            |  System resume |                |
604207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
60561e285caSRanjani Sridharan  *
606207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
607207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
608207bf12fSRanjani Sridharan  *		 is in D3.
60961e285caSRanjani Sridharan  */
61061e285caSRanjani Sridharan 
6111c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
612747503b1SLiam Girdwood {
613747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
614747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
615747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
616747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
617747503b1SLiam Girdwood #endif
618d4165199SRanjani Sridharan 	int ret, j;
619747503b1SLiam Girdwood 
6203eadff56SPierre-Louis Bossart 	hda_sdw_int_enable(sdev, false);
6213eadff56SPierre-Louis Bossart 
622747503b1SLiam Girdwood 	/* disable IPC interrupts */
623747503b1SLiam Girdwood 	hda_dsp_ipc_int_disable(sdev);
624747503b1SLiam Girdwood 
625747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
626fd572393SKai Vehmanen 	hda_codec_jack_wake_enable(sdev, runtime_suspend);
627fd15f2f5SRander Wang 
628747503b1SLiam Girdwood 	/* power down all hda link */
629747503b1SLiam Girdwood 	snd_hdac_ext_bus_link_power_down_all(bus);
630747503b1SLiam Girdwood #endif
631747503b1SLiam Girdwood 
632747503b1SLiam Girdwood 	/* power down DSP */
633d4165199SRanjani Sridharan 	ret = hda_dsp_core_reset_power_down(sdev, chip->host_managed_cores_mask);
634747503b1SLiam Girdwood 	if (ret < 0) {
635747503b1SLiam Girdwood 		dev_err(sdev->dev,
636747503b1SLiam Girdwood 			"error: failed to power down core during suspend\n");
637747503b1SLiam Girdwood 		return ret;
638747503b1SLiam Girdwood 	}
639747503b1SLiam Girdwood 
640d4165199SRanjani Sridharan 	/* reset ref counts for all cores */
641d4165199SRanjani Sridharan 	for (j = 0; j < chip->cores_num; j++)
642d4165199SRanjani Sridharan 		sdev->dsp_core_ref_count[j] = 0;
643d4165199SRanjani Sridharan 
644747503b1SLiam Girdwood 	/* disable ppcap interrupt */
645747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
646747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
647747503b1SLiam Girdwood 
6489a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
6499a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
650747503b1SLiam Girdwood 
651747503b1SLiam Girdwood 	/* disable LP retention mode */
652747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
653747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
654747503b1SLiam Girdwood 
655747503b1SLiam Girdwood 	/* reset controller */
656747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
657747503b1SLiam Girdwood 	if (ret < 0) {
658747503b1SLiam Girdwood 		dev_err(sdev->dev,
659747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
660747503b1SLiam Girdwood 		return ret;
661747503b1SLiam Girdwood 	}
662747503b1SLiam Girdwood 
663816938b2SKai Vehmanen 	/* display codec can powered off after link reset */
664816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
665816938b2SKai Vehmanen 
666747503b1SLiam Girdwood 	return 0;
667747503b1SLiam Girdwood }
668747503b1SLiam Girdwood 
669fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
670747503b1SLiam Girdwood {
671747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
672747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
673747503b1SLiam Girdwood 	struct hdac_ext_link *hlink = NULL;
674747503b1SLiam Girdwood #endif
675747503b1SLiam Girdwood 	int ret;
676747503b1SLiam Girdwood 
677816938b2SKai Vehmanen 	/* display codec must be powered before link reset */
678816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, true);
679816938b2SKai Vehmanen 
680747503b1SLiam Girdwood 	/*
681747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
682747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
683747503b1SLiam Girdwood 	 */
684747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
685747503b1SLiam Girdwood 
686747503b1SLiam Girdwood 	/* reset and start hda controller */
687747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_init_chip(sdev, true);
688747503b1SLiam Girdwood 	if (ret < 0) {
689747503b1SLiam Girdwood 		dev_err(sdev->dev,
690747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
6911372c768SKai Vehmanen 		goto cleanup;
692747503b1SLiam Girdwood 	}
693747503b1SLiam Girdwood 
694fd15f2f5SRander Wang #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
695fd15f2f5SRander Wang 	/* check jack status */
69631ba0c07SKai-Heng Feng 	if (runtime_resume) {
69731ba0c07SKai-Heng Feng 		hda_codec_jack_wake_enable(sdev, false);
698ef4d764cSKai-Heng Feng 		if (sdev->system_suspend_target == SOF_SUSPEND_NONE)
699fd15f2f5SRander Wang 			hda_codec_jack_check(sdev);
70031ba0c07SKai-Heng Feng 	}
7016aa232e1SRander Wang 
7026aa232e1SRander Wang 	/* turn off the links that were off before suspend */
7036aa232e1SRander Wang 	list_for_each_entry(hlink, &bus->hlink_list, list) {
7046aa232e1SRander Wang 		if (!hlink->ref_count)
7056aa232e1SRander Wang 			snd_hdac_ext_bus_link_power_down(hlink);
7066aa232e1SRander Wang 	}
7076aa232e1SRander Wang 
7086aa232e1SRander Wang 	/* check dma status and clean up CORB/RIRB buffers */
7096aa232e1SRander Wang 	if (!bus->cmd_dma_state)
7106aa232e1SRander Wang 		snd_hdac_bus_stop_cmd_io(bus);
71124b6ff68SZhu Yingjiang #endif
712747503b1SLiam Girdwood 
713747503b1SLiam Girdwood 	/* enable ppcap interrupt */
714747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, true);
715747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, true);
716747503b1SLiam Girdwood 
7171372c768SKai Vehmanen cleanup:
7181372c768SKai Vehmanen 	/* display codec can powered off after controller init */
7191372c768SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
7201372c768SKai Vehmanen 
721747503b1SLiam Girdwood 	return 0;
722747503b1SLiam Girdwood }
723747503b1SLiam Girdwood 
724747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
725747503b1SLiam Girdwood {
72616299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
72766e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
72861e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
72961e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
73061e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
73161e285caSRanjani Sridharan 	};
732195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
733195f1019SMarcin Rajwa 	struct hdac_bus *bus = sof_to_bus(sdev);
734195f1019SMarcin Rajwa 	struct hdac_ext_link *hlink = NULL;
735195f1019SMarcin Rajwa #endif
73661e285caSRanjani Sridharan 	int ret;
73766e40876SKeyon Jie 
73861e285caSRanjani Sridharan 	/* resume from D0I3 */
73961e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
740195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
741195f1019SMarcin Rajwa 		/* power up links that were active before suspend */
742195f1019SMarcin Rajwa 		list_for_each_entry(hlink, &bus->hlink_list, list) {
743195f1019SMarcin Rajwa 			if (hlink->ref_count) {
744195f1019SMarcin Rajwa 				ret = snd_hdac_ext_bus_link_power_up(hlink);
745195f1019SMarcin Rajwa 				if (ret < 0) {
746195f1019SMarcin Rajwa 					dev_dbg(sdev->dev,
747ce1f55baSCurtis Malainey 						"error %d in %s: failed to power up links",
748195f1019SMarcin Rajwa 						ret, __func__);
749195f1019SMarcin Rajwa 					return ret;
750195f1019SMarcin Rajwa 				}
751195f1019SMarcin Rajwa 			}
752195f1019SMarcin Rajwa 		}
753195f1019SMarcin Rajwa 
754195f1019SMarcin Rajwa 		/* set up CORB/RIRB buffers if was on before suspend */
755195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
756195f1019SMarcin Rajwa 			snd_hdac_bus_init_cmd_io(bus);
757195f1019SMarcin Rajwa #endif
758195f1019SMarcin Rajwa 
75961e285caSRanjani Sridharan 		/* Set DSP power state */
760787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_state);
76161e285caSRanjani Sridharan 		if (ret < 0) {
76261e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
76361e285caSRanjani Sridharan 				target_state.state, target_state.substate);
76461e285caSRanjani Sridharan 			return ret;
76561e285caSRanjani Sridharan 		}
76661e285caSRanjani Sridharan 
76716299326SKeyon Jie 		/* restore L1SEN bit */
76816299326SKeyon Jie 		if (hda->l1_support_changed)
76916299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
77016299326SKeyon Jie 						HDA_VS_INTEL_EM2,
77116299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
77216299326SKeyon Jie 
77366e40876SKeyon Jie 		/* restore and disable the system wakeup */
77466e40876SKeyon Jie 		pci_restore_state(pci);
77566e40876SKeyon Jie 		disable_irq_wake(pci->irq);
77666e40876SKeyon Jie 		return 0;
77766e40876SKeyon Jie 	}
77866e40876SKeyon Jie 
779747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
78061e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
78161e285caSRanjani Sridharan 	if (ret < 0)
78261e285caSRanjani Sridharan 		return ret;
78361e285caSRanjani Sridharan 
784787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
785747503b1SLiam Girdwood }
786747503b1SLiam Girdwood 
787747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
788747503b1SLiam Girdwood {
78961e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
79061e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
79161e285caSRanjani Sridharan 	};
79261e285caSRanjani Sridharan 	int ret;
79361e285caSRanjani Sridharan 
794747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
79561e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
79661e285caSRanjani Sridharan 	if (ret < 0)
79761e285caSRanjani Sridharan 		return ret;
79861e285caSRanjani Sridharan 
799787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
800747503b1SLiam Girdwood }
801747503b1SLiam Girdwood 
80287a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
80387a6fe80SKai Vehmanen {
80487a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
80587a6fe80SKai Vehmanen 
80687a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
80787a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
80887a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
80987a6fe80SKai Vehmanen 		return -EBUSY;
81087a6fe80SKai Vehmanen 	}
81187a6fe80SKai Vehmanen 
81287a6fe80SKai Vehmanen 	return 0;
81387a6fe80SKai Vehmanen }
81487a6fe80SKai Vehmanen 
8151c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
816747503b1SLiam Girdwood {
8170084364dSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
81861e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
81961e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
82061e285caSRanjani Sridharan 	};
82161e285caSRanjani Sridharan 	int ret;
82261e285caSRanjani Sridharan 
8230084364dSRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
8240084364dSRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
8250084364dSRanjani Sridharan 
826747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
82761e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
82861e285caSRanjani Sridharan 	if (ret < 0)
82961e285caSRanjani Sridharan 		return ret;
83061e285caSRanjani Sridharan 
831787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
832747503b1SLiam Girdwood }
833747503b1SLiam Girdwood 
83461e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
835747503b1SLiam Girdwood {
83616299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
837747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
83866e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
83961e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
84061e285caSRanjani Sridharan 		.state = target_state,
84161e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
84261e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
84361e285caSRanjani Sridharan 	};
844747503b1SLiam Girdwood 	int ret;
845747503b1SLiam Girdwood 
84663e51fd3SRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
84763e51fd3SRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
84863e51fd3SRanjani Sridharan 
84961e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
85061e285caSRanjani Sridharan 		/* Set DSP power state */
851787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
85261e285caSRanjani Sridharan 		if (ret < 0) {
85361e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
85461e285caSRanjani Sridharan 				target_dsp_state.state,
85561e285caSRanjani Sridharan 				target_dsp_state.substate);
85661e285caSRanjani Sridharan 			return ret;
85761e285caSRanjani Sridharan 		}
85861e285caSRanjani Sridharan 
85916299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
86016299326SKeyon Jie 		hda->l1_support_changed =
86116299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
86216299326SKeyon Jie 						HDA_VS_INTEL_EM2,
86316299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN,
86416299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN);
86516299326SKeyon Jie 
866195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
867195f1019SMarcin Rajwa 		/* stop the CORB/RIRB DMA if it is On */
868195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
869195f1019SMarcin Rajwa 			snd_hdac_bus_stop_cmd_io(bus);
870195f1019SMarcin Rajwa 
871195f1019SMarcin Rajwa 		/* no link can be powered in s0ix state */
872195f1019SMarcin Rajwa 		ret = snd_hdac_ext_bus_link_power_down_all(bus);
873195f1019SMarcin Rajwa 		if (ret < 0) {
874195f1019SMarcin Rajwa 			dev_dbg(sdev->dev,
875195f1019SMarcin Rajwa 				"error %d in %s: failed to power down links",
876195f1019SMarcin Rajwa 				ret, __func__);
877195f1019SMarcin Rajwa 			return ret;
878195f1019SMarcin Rajwa 		}
879195f1019SMarcin Rajwa #endif
880195f1019SMarcin Rajwa 
88166e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
88266e40876SKeyon Jie 		enable_irq_wake(pci->irq);
88366e40876SKeyon Jie 		pci_save_state(pci);
88466e40876SKeyon Jie 		return 0;
88566e40876SKeyon Jie 	}
88666e40876SKeyon Jie 
887747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
8881c38c922SFred Oh 	ret = hda_suspend(sdev, false);
889747503b1SLiam Girdwood 	if (ret < 0) {
890747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
891747503b1SLiam Girdwood 		return ret;
892747503b1SLiam Girdwood 	}
893747503b1SLiam Girdwood 
894787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
895747503b1SLiam Girdwood }
896ed3baacdSRanjani Sridharan 
89722aa9e02SLibin Yang int hda_dsp_shutdown(struct snd_sof_dev *sdev)
89822aa9e02SLibin Yang {
89922aa9e02SLibin Yang 	sdev->system_suspend_target = SOF_SUSPEND_S3;
90022aa9e02SLibin Yang 	return snd_sof_suspend(sdev->dev);
90122aa9e02SLibin Yang }
90222aa9e02SLibin Yang 
9037077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
904ed3baacdSRanjani Sridharan {
905f09e9284SPierre-Louis Bossart 	int ret;
9067077a07aSRanjani Sridharan 
907f09e9284SPierre-Louis Bossart 	/* make sure all DAI resources are freed */
908f09e9284SPierre-Louis Bossart 	ret = hda_dsp_dais_suspend(sdev);
909f09e9284SPierre-Louis Bossart 	if (ret < 0)
910f09e9284SPierre-Louis Bossart 		dev_warn(sdev->dev, "%s: failure in hda_dsp_dais_suspend\n", __func__);
911a3ebccb5SKai Vehmanen 
912f09e9284SPierre-Louis Bossart 	return ret;
913ed3baacdSRanjani Sridharan }
91463e51fd3SRanjani Sridharan 
91563e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work)
91663e51fd3SRanjani Sridharan {
91763e51fd3SRanjani Sridharan 	struct sof_intel_hda_dev *hdev = container_of(work,
91863e51fd3SRanjani Sridharan 						      struct sof_intel_hda_dev,
91963e51fd3SRanjani Sridharan 						      d0i3_work.work);
92063e51fd3SRanjani Sridharan 	struct hdac_bus *bus = &hdev->hbus.core;
92163e51fd3SRanjani Sridharan 	struct snd_sof_dev *sdev = dev_get_drvdata(bus->dev);
922f1bb0235SGuennadi Liakhovetski 	struct sof_dsp_power_state target_state = {
923f1bb0235SGuennadi Liakhovetski 		.state = SOF_DSP_PM_D0,
924f1bb0235SGuennadi Liakhovetski 		.substate = SOF_HDA_DSP_PM_D0I3,
925f1bb0235SGuennadi Liakhovetski 	};
92663e51fd3SRanjani Sridharan 	int ret;
92763e51fd3SRanjani Sridharan 
92863e51fd3SRanjani Sridharan 	/* DSP can enter D0I3 iff only D0I3-compatible streams are active */
929f1bb0235SGuennadi Liakhovetski 	if (!snd_sof_dsp_only_d0i3_compatible_stream_active(sdev))
93063e51fd3SRanjani Sridharan 		/* remain in D0I0 */
93163e51fd3SRanjani Sridharan 		return;
93263e51fd3SRanjani Sridharan 
93363e51fd3SRanjani Sridharan 	/* This can fail but error cannot be propagated */
934787c5214SRanjani Sridharan 	ret = snd_sof_dsp_set_power_state(sdev, &target_state);
93563e51fd3SRanjani Sridharan 	if (ret < 0)
93663e51fd3SRanjani Sridharan 		dev_err_ratelimited(sdev->dev,
93763e51fd3SRanjani Sridharan 				    "error: failed to set DSP state %d substate %d\n",
93863e51fd3SRanjani Sridharan 				    target_state.state, target_state.substate);
93963e51fd3SRanjani Sridharan }
9409cdcbc9fSRanjani Sridharan 
9419cdcbc9fSRanjani Sridharan int hda_dsp_core_get(struct snd_sof_dev *sdev, int core)
9429cdcbc9fSRanjani Sridharan {
9439cdcbc9fSRanjani Sridharan 	struct sof_ipc_pm_core_config pm_core_config = {
9449cdcbc9fSRanjani Sridharan 		.hdr = {
9459cdcbc9fSRanjani Sridharan 			.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CORE_ENABLE,
9469cdcbc9fSRanjani Sridharan 			.size = sizeof(pm_core_config),
9479cdcbc9fSRanjani Sridharan 		},
9489cdcbc9fSRanjani Sridharan 		.enable_mask = sdev->enabled_cores_mask | BIT(core),
9499cdcbc9fSRanjani Sridharan 	};
9509cdcbc9fSRanjani Sridharan 	int ret, ret1;
9519cdcbc9fSRanjani Sridharan 
9529cdcbc9fSRanjani Sridharan 	/* power up core */
9539cdcbc9fSRanjani Sridharan 	ret = hda_dsp_enable_core(sdev, BIT(core));
9549cdcbc9fSRanjani Sridharan 	if (ret < 0) {
9559cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power up core %d with err: %d\n",
9569cdcbc9fSRanjani Sridharan 			core, ret);
9579cdcbc9fSRanjani Sridharan 		return ret;
9589cdcbc9fSRanjani Sridharan 	}
9599cdcbc9fSRanjani Sridharan 
9609cdcbc9fSRanjani Sridharan 	/* No need to send IPC for primary core or if FW boot is not complete */
9619cdcbc9fSRanjani Sridharan 	if (sdev->fw_state != SOF_FW_BOOT_COMPLETE || core == SOF_DSP_PRIMARY_CORE)
9629cdcbc9fSRanjani Sridharan 		return 0;
9639cdcbc9fSRanjani Sridharan 
9649cdcbc9fSRanjani Sridharan 	/* Now notify DSP for secondary cores */
9652a51c0f8SPeter Ujfalusi 	ret = sof_ipc_tx_message(sdev->ipc, &pm_core_config, sizeof(pm_core_config),
9669cdcbc9fSRanjani Sridharan 				 &pm_core_config, sizeof(pm_core_config));
9679cdcbc9fSRanjani Sridharan 	if (ret < 0) {
9689cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to enable secondary core '%d' failed with %d\n",
9699cdcbc9fSRanjani Sridharan 			core, ret);
9709cdcbc9fSRanjani Sridharan 		goto power_down;
9719cdcbc9fSRanjani Sridharan 	}
9729cdcbc9fSRanjani Sridharan 
9739cdcbc9fSRanjani Sridharan 	return ret;
9749cdcbc9fSRanjani Sridharan 
9759cdcbc9fSRanjani Sridharan power_down:
9769cdcbc9fSRanjani Sridharan 	/* power down core if it is host managed and return the original error if this fails too */
9779cdcbc9fSRanjani Sridharan 	ret1 = hda_dsp_core_reset_power_down(sdev, BIT(core));
9789cdcbc9fSRanjani Sridharan 	if (ret1 < 0)
9799cdcbc9fSRanjani Sridharan 		dev_err(sdev->dev, "failed to power down core: %d with err: %d\n", core, ret1);
9809cdcbc9fSRanjani Sridharan 
9819cdcbc9fSRanjani Sridharan 	return ret;
9829cdcbc9fSRanjani Sridharan }
983