xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision 22aa9e021ad1ee7ce640270e75f4bdccff65d287)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18851fd873SRanjani Sridharan #include <linux/module.h>
19747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
20747503b1SLiam Girdwood #include <sound/hda_register.h>
2163e51fd3SRanjani Sridharan #include "../sof-audio.h"
22747503b1SLiam Girdwood #include "../ops.h"
23747503b1SLiam Girdwood #include "hda.h"
24534037fdSKeyon Jie #include "hda-ipc.h"
25747503b1SLiam Girdwood 
26851fd873SRanjani Sridharan static bool hda_enable_trace_D0I3_S0;
27851fd873SRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG)
28851fd873SRanjani Sridharan module_param_named(enable_trace_D0I3_S0, hda_enable_trace_D0I3_S0, bool, 0444);
29851fd873SRanjani Sridharan MODULE_PARM_DESC(enable_trace_D0I3_S0,
30851fd873SRanjani Sridharan 		 "SOF HDA enable trace when the DSP is in D0I3 in S0");
31851fd873SRanjani Sridharan #endif
32851fd873SRanjani Sridharan 
33747503b1SLiam Girdwood /*
34747503b1SLiam Girdwood  * DSP Core control.
35747503b1SLiam Girdwood  */
36747503b1SLiam Girdwood 
37747503b1SLiam Girdwood int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
38747503b1SLiam Girdwood {
39747503b1SLiam Girdwood 	u32 adspcs;
40747503b1SLiam Girdwood 	u32 reset;
41747503b1SLiam Girdwood 	int ret;
42747503b1SLiam Girdwood 
43747503b1SLiam Girdwood 	/* set reset bits for cores */
44747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
45747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
46747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
47bed5ed64SJulia Lawall 					 reset, reset);
48747503b1SLiam Girdwood 
49747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
50747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
51747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
52747503b1SLiam Girdwood 					((adspcs & reset) == reset),
53747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
54747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
556a414489SPierre-Louis Bossart 	if (ret < 0) {
566a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
576a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
586a414489SPierre-Louis Bossart 			__func__);
596a414489SPierre-Louis Bossart 		return ret;
606a414489SPierre-Louis Bossart 	}
61747503b1SLiam Girdwood 
62747503b1SLiam Girdwood 	/* has core entered reset ? */
63747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
64747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
65747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
66747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
67747503b1SLiam Girdwood 		dev_err(sdev->dev,
68747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
69747503b1SLiam Girdwood 			core_mask, adspcs);
70747503b1SLiam Girdwood 		ret = -EIO;
71747503b1SLiam Girdwood 	}
72747503b1SLiam Girdwood 
73747503b1SLiam Girdwood 	return ret;
74747503b1SLiam Girdwood }
75747503b1SLiam Girdwood 
76747503b1SLiam Girdwood int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
77747503b1SLiam Girdwood {
78747503b1SLiam Girdwood 	unsigned int crst;
79747503b1SLiam Girdwood 	u32 adspcs;
80747503b1SLiam Girdwood 	int ret;
81747503b1SLiam Girdwood 
82747503b1SLiam Girdwood 	/* clear reset bits for cores */
83747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
84747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
85747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
86747503b1SLiam Girdwood 					 0);
87747503b1SLiam Girdwood 
88747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
89747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
90747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
91747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
92747503b1SLiam Girdwood 					    !(adspcs & crst),
93747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
94747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
95747503b1SLiam Girdwood 
966a414489SPierre-Louis Bossart 	if (ret < 0) {
976a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
986a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
996a414489SPierre-Louis Bossart 			__func__);
1006a414489SPierre-Louis Bossart 		return ret;
1016a414489SPierre-Louis Bossart 	}
1026a414489SPierre-Louis Bossart 
103747503b1SLiam Girdwood 	/* has core left reset ? */
104747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
105747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
106747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
107747503b1SLiam Girdwood 		dev_err(sdev->dev,
108747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
109747503b1SLiam Girdwood 			core_mask, adspcs);
110747503b1SLiam Girdwood 		ret = -EIO;
111747503b1SLiam Girdwood 	}
112747503b1SLiam Girdwood 
113747503b1SLiam Girdwood 	return ret;
114747503b1SLiam Girdwood }
115747503b1SLiam Girdwood 
116747503b1SLiam Girdwood int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
117747503b1SLiam Girdwood {
118747503b1SLiam Girdwood 	/* stall core */
119747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
120747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
121747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
122747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
123747503b1SLiam Girdwood 
124747503b1SLiam Girdwood 	/* set reset state */
125747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
126747503b1SLiam Girdwood }
127747503b1SLiam Girdwood 
128747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
129747503b1SLiam Girdwood {
130747503b1SLiam Girdwood 	int ret;
131747503b1SLiam Girdwood 
132747503b1SLiam Girdwood 	/* leave reset state */
133747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
134747503b1SLiam Girdwood 	if (ret < 0)
135747503b1SLiam Girdwood 		return ret;
136747503b1SLiam Girdwood 
137747503b1SLiam Girdwood 	/* run core */
138747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
139747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
140747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
141747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
142747503b1SLiam Girdwood 					 0);
143747503b1SLiam Girdwood 
144747503b1SLiam Girdwood 	/* is core now running ? */
145747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
146747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
147747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
148747503b1SLiam Girdwood 			core_mask);
149747503b1SLiam Girdwood 		ret = -EIO;
150747503b1SLiam Girdwood 	}
151747503b1SLiam Girdwood 
152747503b1SLiam Girdwood 	return ret;
153747503b1SLiam Girdwood }
154747503b1SLiam Girdwood 
155747503b1SLiam Girdwood /*
156747503b1SLiam Girdwood  * Power Management.
157747503b1SLiam Girdwood  */
158747503b1SLiam Girdwood 
159747503b1SLiam Girdwood int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
160747503b1SLiam Girdwood {
161747503b1SLiam Girdwood 	unsigned int cpa;
162747503b1SLiam Girdwood 	u32 adspcs;
163747503b1SLiam Girdwood 	int ret;
164747503b1SLiam Girdwood 
165747503b1SLiam Girdwood 	/* update bits */
166747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
167747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
168747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
169747503b1SLiam Girdwood 
170747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
171747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
172747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
173747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
174747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
175747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
176747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
1776a414489SPierre-Louis Bossart 	if (ret < 0) {
1786a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
1796a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
1806a414489SPierre-Louis Bossart 			__func__);
1816a414489SPierre-Louis Bossart 		return ret;
1826a414489SPierre-Louis Bossart 	}
183747503b1SLiam Girdwood 
184747503b1SLiam Girdwood 	/* did core power up ? */
185747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
186747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
187747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
188747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
189747503b1SLiam Girdwood 		dev_err(sdev->dev,
190747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
191747503b1SLiam Girdwood 			core_mask, adspcs);
192747503b1SLiam Girdwood 		ret = -EIO;
193747503b1SLiam Girdwood 	}
194747503b1SLiam Girdwood 
195747503b1SLiam Girdwood 	return ret;
196747503b1SLiam Girdwood }
197747503b1SLiam Girdwood 
198747503b1SLiam Girdwood int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
199747503b1SLiam Girdwood {
200747503b1SLiam Girdwood 	u32 adspcs;
2016a414489SPierre-Louis Bossart 	int ret;
202747503b1SLiam Girdwood 
203747503b1SLiam Girdwood 	/* update bits */
204747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
205747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
206747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
207747503b1SLiam Girdwood 
2086a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
209747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
210fd829918SPan Xiuli 				!(adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)),
211747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
212747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2136a414489SPierre-Louis Bossart 	if (ret < 0)
2146a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2156a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2166a414489SPierre-Louis Bossart 			__func__);
2176a414489SPierre-Louis Bossart 
2186a414489SPierre-Louis Bossart 	return ret;
219747503b1SLiam Girdwood }
220747503b1SLiam Girdwood 
221747503b1SLiam Girdwood bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
222747503b1SLiam Girdwood 			     unsigned int core_mask)
223747503b1SLiam Girdwood {
224747503b1SLiam Girdwood 	int val;
225747503b1SLiam Girdwood 	bool is_enable;
226747503b1SLiam Girdwood 
227747503b1SLiam Girdwood 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
228747503b1SLiam Girdwood 
22992728090SGuennadi Liakhovetski #define MASK_IS_EQUAL(v, m, field) ({	\
23092728090SGuennadi Liakhovetski 	u32 _m = field(m);		\
23192728090SGuennadi Liakhovetski 	((v) & _m) == _m;		\
23292728090SGuennadi Liakhovetski })
23392728090SGuennadi Liakhovetski 
23492728090SGuennadi Liakhovetski 	is_enable = MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_CPA_MASK) &&
23592728090SGuennadi Liakhovetski 		MASK_IS_EQUAL(val, core_mask, HDA_DSP_ADSPCS_SPA_MASK) &&
236747503b1SLiam Girdwood 		!(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
237805a23deSPayal Kshirsagar 		!(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
238747503b1SLiam Girdwood 
23992728090SGuennadi Liakhovetski #undef MASK_IS_EQUAL
24092728090SGuennadi Liakhovetski 
241747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
242747503b1SLiam Girdwood 		is_enable, core_mask);
243747503b1SLiam Girdwood 
244747503b1SLiam Girdwood 	return is_enable;
245747503b1SLiam Girdwood }
246747503b1SLiam Girdwood 
247747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
248747503b1SLiam Girdwood {
249914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
250914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
251747503b1SLiam Girdwood 	int ret;
252747503b1SLiam Girdwood 
253914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
254914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
255914fab3bSRanjani Sridharan 
256914fab3bSRanjani Sridharan 	/* return if core_mask is not valid or cores are already enabled */
257914fab3bSRanjani Sridharan 	if (!core_mask || hda_dsp_core_is_enabled(sdev, core_mask))
258747503b1SLiam Girdwood 		return 0;
259747503b1SLiam Girdwood 
260747503b1SLiam Girdwood 	/* power up */
261747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
262747503b1SLiam Girdwood 	if (ret < 0) {
263747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
264747503b1SLiam Girdwood 			core_mask);
265747503b1SLiam Girdwood 		return ret;
266747503b1SLiam Girdwood 	}
267747503b1SLiam Girdwood 
268747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
269747503b1SLiam Girdwood }
270747503b1SLiam Girdwood 
271747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
272747503b1SLiam Girdwood 				  unsigned int core_mask)
273747503b1SLiam Girdwood {
274914fab3bSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
275914fab3bSRanjani Sridharan 	const struct sof_intel_dsp_desc *chip = hda->desc;
276747503b1SLiam Girdwood 	int ret;
277747503b1SLiam Girdwood 
278914fab3bSRanjani Sridharan 	/* restrict core_mask to host managed cores mask */
279914fab3bSRanjani Sridharan 	core_mask &= chip->host_managed_cores_mask;
280914fab3bSRanjani Sridharan 
281914fab3bSRanjani Sridharan 	/* return if core_mask is not valid */
282914fab3bSRanjani Sridharan 	if (!core_mask)
283914fab3bSRanjani Sridharan 		return 0;
284914fab3bSRanjani Sridharan 
285747503b1SLiam Girdwood 	/* place core in reset prior to power down */
286747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
287747503b1SLiam Girdwood 	if (ret < 0) {
288747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
289747503b1SLiam Girdwood 			core_mask);
290747503b1SLiam Girdwood 		return ret;
291747503b1SLiam Girdwood 	}
292747503b1SLiam Girdwood 
293747503b1SLiam Girdwood 	/* power down core */
294747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
295747503b1SLiam Girdwood 	if (ret < 0) {
296747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
297747503b1SLiam Girdwood 			core_mask, ret);
298747503b1SLiam Girdwood 		return ret;
299747503b1SLiam Girdwood 	}
300747503b1SLiam Girdwood 
301747503b1SLiam Girdwood 	/* make sure we are in OFF state */
302747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
303747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
304747503b1SLiam Girdwood 			core_mask, ret);
305747503b1SLiam Girdwood 		ret = -EIO;
306747503b1SLiam Girdwood 	}
307747503b1SLiam Girdwood 
308747503b1SLiam Girdwood 	return ret;
309747503b1SLiam Girdwood }
310747503b1SLiam Girdwood 
311747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
312747503b1SLiam Girdwood {
313747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
314747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
315747503b1SLiam Girdwood 
316747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
317747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
318747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
319747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
320747503b1SLiam Girdwood 
321747503b1SLiam Girdwood 	/* enable IPC interrupt */
322747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
323747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
324747503b1SLiam Girdwood }
325747503b1SLiam Girdwood 
326747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
327747503b1SLiam Girdwood {
328747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
329747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
330747503b1SLiam Girdwood 
331747503b1SLiam Girdwood 	/* disable IPC interrupt */
332747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
333747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
334747503b1SLiam Girdwood 
335747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
336747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
337747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
338747503b1SLiam Girdwood }
339747503b1SLiam Girdwood 
34065c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
34162f8f766SKeyon Jie {
34262f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
34365c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
34462f8f766SKeyon Jie 
34562f8f766SKeyon Jie 	while (snd_hdac_chip_readb(bus, VS_D0I3C) & SOF_HDA_VS_D0I3C_CIP) {
34662f8f766SKeyon Jie 		if (!retry--)
34762f8f766SKeyon Jie 			return -ETIMEDOUT;
34862f8f766SKeyon Jie 		usleep_range(10, 15);
34962f8f766SKeyon Jie 	}
35062f8f766SKeyon Jie 
35162f8f766SKeyon Jie 	return 0;
35262f8f766SKeyon Jie }
35362f8f766SKeyon Jie 
354534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
355534037fdSKeyon Jie {
356534037fdSKeyon Jie 	struct sof_ipc_pm_gate pm_gate;
357534037fdSKeyon Jie 	struct sof_ipc_reply reply;
358534037fdSKeyon Jie 
359534037fdSKeyon Jie 	memset(&pm_gate, 0, sizeof(pm_gate));
360534037fdSKeyon Jie 
361534037fdSKeyon Jie 	/* configure pm_gate ipc message */
362534037fdSKeyon Jie 	pm_gate.hdr.size = sizeof(pm_gate);
363534037fdSKeyon Jie 	pm_gate.hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE;
364534037fdSKeyon Jie 	pm_gate.flags = flags;
365534037fdSKeyon Jie 
366534037fdSKeyon Jie 	/* send pm_gate ipc to dsp */
36763e51fd3SRanjani Sridharan 	return sof_ipc_tx_message_no_pm(sdev->ipc, pm_gate.hdr.cmd,
36863e51fd3SRanjani Sridharan 					&pm_gate, sizeof(pm_gate), &reply,
36963e51fd3SRanjani Sridharan 					sizeof(reply));
370534037fdSKeyon Jie }
371534037fdSKeyon Jie 
37261e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
37362f8f766SKeyon Jie {
37462f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
37562f8f766SKeyon Jie 	int ret;
37662f8f766SKeyon Jie 
37762f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
37865c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
37962f8f766SKeyon Jie 	if (ret < 0) {
380aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout before D0I3C update!\n");
38162f8f766SKeyon Jie 		return ret;
38262f8f766SKeyon Jie 	}
38362f8f766SKeyon Jie 
38462f8f766SKeyon Jie 	/* Update D0I3C register */
38562f8f766SKeyon Jie 	snd_hdac_chip_updateb(bus, VS_D0I3C, SOF_HDA_VS_D0I3C_I3, value);
38662f8f766SKeyon Jie 
38762f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
38865c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
38962f8f766SKeyon Jie 	if (ret < 0) {
390aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout after D0I3C update!\n");
39162f8f766SKeyon Jie 		return ret;
39262f8f766SKeyon Jie 	}
39362f8f766SKeyon Jie 
39462f8f766SKeyon Jie 	dev_vdbg(bus->dev, "D0I3C updated, register = 0x%x\n",
39562f8f766SKeyon Jie 		 snd_hdac_chip_readb(bus, VS_D0I3C));
39662f8f766SKeyon Jie 
39761e285caSRanjani Sridharan 	return 0;
39861e285caSRanjani Sridharan }
399534037fdSKeyon Jie 
40061e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
40161e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
40261e285caSRanjani Sridharan {
40361e285caSRanjani Sridharan 	u32 flags = 0;
40461e285caSRanjani Sridharan 	int ret;
40561e285caSRanjani Sridharan 	u8 value = 0;
40661e285caSRanjani Sridharan 
40761e285caSRanjani Sridharan 	/*
40861e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
40961e285caSRanjani Sridharan 	 * The only allowed transitions are:
41061e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
41161e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
41261e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
41361e285caSRanjani Sridharan 	 */
41461e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
41561e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
41661e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
41761e285caSRanjani Sridharan 		break;
41861e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
41961e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
42061e285caSRanjani Sridharan 		return 0;
42161e285caSRanjani Sridharan 	default:
42261e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
42361e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
42461e285caSRanjani Sridharan 		return -EINVAL;
42561e285caSRanjani Sridharan 	}
42661e285caSRanjani Sridharan 
42761e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
42861e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
42961e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
43061e285caSRanjani Sridharan 
431851fd873SRanjani Sridharan 		/*
43279560b8aSMarcin Rajwa 		 * Trace DMA need to be disabled when the DSP enters
43379560b8aSMarcin Rajwa 		 * D0I3 for S0Ix suspend, but it can be kept enabled
43479560b8aSMarcin Rajwa 		 * when the DSP enters D0I3 while the system is in S0
43579560b8aSMarcin Rajwa 		 * for debug purpose.
436851fd873SRanjani Sridharan 		 */
43779560b8aSMarcin Rajwa 		if (!sdev->dtrace_is_supported ||
43879560b8aSMarcin Rajwa 		    !hda_enable_trace_D0I3_S0 ||
439851fd873SRanjani Sridharan 		    sdev->system_suspend_target != SOF_SUSPEND_NONE)
44061e285caSRanjani Sridharan 			flags = HDA_PM_NO_DMA_TRACE;
44161e285caSRanjani Sridharan 	} else {
44261e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
44361e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
44461e285caSRanjani Sridharan 	}
44561e285caSRanjani Sridharan 
44661e285caSRanjani Sridharan 	/* update D0I3C register */
44761e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
448534037fdSKeyon Jie 	if (ret < 0)
44961e285caSRanjani Sridharan 		return ret;
45061e285caSRanjani Sridharan 
45161e285caSRanjani Sridharan 	/*
45261e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
45361e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
45461e285caSRanjani Sridharan 	 * to prevent partial state change.
45561e285caSRanjani Sridharan 	 */
45661e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
45761e285caSRanjani Sridharan 	if (ret < 0) {
458534037fdSKeyon Jie 		dev_err(sdev->dev,
459534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
46061e285caSRanjani Sridharan 		goto revert;
46161e285caSRanjani Sridharan 	}
46261e285caSRanjani Sridharan 
46361e285caSRanjani Sridharan 	return ret;
46461e285caSRanjani Sridharan 
46561e285caSRanjani Sridharan revert:
46661e285caSRanjani Sridharan 	/* fallback to the previous register value */
46761e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
46861e285caSRanjani Sridharan 
46961e285caSRanjani Sridharan 	/*
47061e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
47161e285caSRanjani Sridharan 	 * the state change failed.
47261e285caSRanjani Sridharan 	 */
47361e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
474534037fdSKeyon Jie 
475534037fdSKeyon Jie 	return ret;
47662f8f766SKeyon Jie }
47762f8f766SKeyon Jie 
47866de6bebSRanjani Sridharan /* helper to log DSP state */
47966de6bebSRanjani Sridharan static void hda_dsp_state_log(struct snd_sof_dev *sdev)
48066de6bebSRanjani Sridharan {
48166de6bebSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
48266de6bebSRanjani Sridharan 	case SOF_DSP_PM_D0:
48366de6bebSRanjani Sridharan 		switch (sdev->dsp_power_state.substate) {
48466de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I0:
48566de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I0\n");
48666de6bebSRanjani Sridharan 			break;
48766de6bebSRanjani Sridharan 		case SOF_HDA_DSP_PM_D0I3:
48866de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Current DSP power state: D0I3\n");
48966de6bebSRanjani Sridharan 			break;
49066de6bebSRanjani Sridharan 		default:
49166de6bebSRanjani Sridharan 			dev_dbg(sdev->dev, "Unknown DSP D0 substate: %d\n",
49266de6bebSRanjani Sridharan 				sdev->dsp_power_state.substate);
49366de6bebSRanjani Sridharan 			break;
49466de6bebSRanjani Sridharan 		}
49566de6bebSRanjani Sridharan 		break;
49666de6bebSRanjani Sridharan 	case SOF_DSP_PM_D1:
49766de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D1\n");
49866de6bebSRanjani Sridharan 		break;
49966de6bebSRanjani Sridharan 	case SOF_DSP_PM_D2:
50066de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D2\n");
50166de6bebSRanjani Sridharan 		break;
50266de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3_HOT:
50366de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3_HOT\n");
50466de6bebSRanjani Sridharan 		break;
50566de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3:
50666de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3\n");
50766de6bebSRanjani Sridharan 		break;
50866de6bebSRanjani Sridharan 	case SOF_DSP_PM_D3_COLD:
50966de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Current DSP power state: D3_COLD\n");
51066de6bebSRanjani Sridharan 		break;
51166de6bebSRanjani Sridharan 	default:
51266de6bebSRanjani Sridharan 		dev_dbg(sdev->dev, "Unknown DSP power state: %d\n",
51366de6bebSRanjani Sridharan 			sdev->dsp_power_state.state);
51466de6bebSRanjani Sridharan 		break;
51566de6bebSRanjani Sridharan 	}
51666de6bebSRanjani Sridharan }
51766de6bebSRanjani Sridharan 
51861e285caSRanjani Sridharan /*
51961e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
52061e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
52161e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
52261e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
52361e285caSRanjani Sridharan  * during system suspend/resume.
52461e285caSRanjani Sridharan  */
52561e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
52661e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
52761e285caSRanjani Sridharan {
52861e285caSRanjani Sridharan 	int ret = 0;
52961e285caSRanjani Sridharan 
530851fd873SRanjani Sridharan 	/*
531851fd873SRanjani Sridharan 	 * When the DSP is already in D0I3 and the target state is D0I3,
532851fd873SRanjani Sridharan 	 * it could be the case that the DSP is in D0I3 during S0
533851fd873SRanjani Sridharan 	 * and the system is suspending to S0Ix. Therefore,
534851fd873SRanjani Sridharan 	 * hda_dsp_set_D0_state() must be called to disable trace DMA
535851fd873SRanjani Sridharan 	 * by sending the PM_GATE IPC to the FW.
536851fd873SRanjani Sridharan 	 */
537851fd873SRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3 &&
538851fd873SRanjani Sridharan 	    sdev->system_suspend_target == SOF_SUSPEND_S0IX)
539851fd873SRanjani Sridharan 		goto set_state;
540851fd873SRanjani Sridharan 
541851fd873SRanjani Sridharan 	/*
542851fd873SRanjani Sridharan 	 * For all other cases, return without doing anything if
543851fd873SRanjani Sridharan 	 * the DSP is already in the target state.
544851fd873SRanjani Sridharan 	 */
54561e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
54661e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
54761e285caSRanjani Sridharan 		return 0;
54861e285caSRanjani Sridharan 
549851fd873SRanjani Sridharan set_state:
55061e285caSRanjani Sridharan 	switch (target_state->state) {
55161e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
55261e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
55361e285caSRanjani Sridharan 		break;
55461e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
55561e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
55661e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
55761e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
55861e285caSRanjani Sridharan 			break;
55961e285caSRanjani Sridharan 
56061e285caSRanjani Sridharan 		dev_err(sdev->dev,
56161e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
56261e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
56361e285caSRanjani Sridharan 		return -EINVAL;
56461e285caSRanjani Sridharan 	default:
56561e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
56661e285caSRanjani Sridharan 			target_state->state);
56761e285caSRanjani Sridharan 		return -EINVAL;
56861e285caSRanjani Sridharan 	}
56961e285caSRanjani Sridharan 	if (ret < 0) {
57061e285caSRanjani Sridharan 		dev_err(sdev->dev,
57161e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
57261e285caSRanjani Sridharan 			target_state->state, target_state->substate);
57361e285caSRanjani Sridharan 		return ret;
57461e285caSRanjani Sridharan 	}
57561e285caSRanjani Sridharan 
57661e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
57766de6bebSRanjani Sridharan 	hda_dsp_state_log(sdev);
57861e285caSRanjani Sridharan 	return ret;
57961e285caSRanjani Sridharan }
58061e285caSRanjani Sridharan 
58161e285caSRanjani Sridharan /*
58261e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
58361e285caSRanjani Sridharan  *
584207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
585207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
58661e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
587207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
58861e285caSRanjani Sridharan  *   |            |                     <---------------+    |
589207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
590207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
591207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
592207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
593207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
594207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
595207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
59661e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
59761e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59861e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
59961e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
60061e285caSRanjani Sridharan  * |                            | |  +----------->                |
601207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
602207bf12fSRanjani Sridharan  * |                            | +--------------+                |
603207bf12fSRanjani Sridharan  * |                            |  System resume |                |
604207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
60561e285caSRanjani Sridharan  *
606207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
607207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
608207bf12fSRanjani Sridharan  *		 is in D3.
60961e285caSRanjani Sridharan  */
61061e285caSRanjani Sridharan 
6111c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
612747503b1SLiam Girdwood {
613747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
614747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
615747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
616747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
617747503b1SLiam Girdwood #endif
618747503b1SLiam Girdwood 	int ret;
619747503b1SLiam Girdwood 
6203eadff56SPierre-Louis Bossart 	hda_sdw_int_enable(sdev, false);
6213eadff56SPierre-Louis Bossart 
622747503b1SLiam Girdwood 	/* disable IPC interrupts */
623747503b1SLiam Girdwood 	hda_dsp_ipc_int_disable(sdev);
624747503b1SLiam Girdwood 
625747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
626fd15f2f5SRander Wang 	if (runtime_suspend)
62731ba0c07SKai-Heng Feng 		hda_codec_jack_wake_enable(sdev, true);
628fd15f2f5SRander Wang 
629747503b1SLiam Girdwood 	/* power down all hda link */
630747503b1SLiam Girdwood 	snd_hdac_ext_bus_link_power_down_all(bus);
631747503b1SLiam Girdwood #endif
632747503b1SLiam Girdwood 
633747503b1SLiam Girdwood 	/* power down DSP */
634f6c246eaSBard Liao 	ret = snd_sof_dsp_core_power_down(sdev, chip->host_managed_cores_mask);
635747503b1SLiam Girdwood 	if (ret < 0) {
636747503b1SLiam Girdwood 		dev_err(sdev->dev,
637747503b1SLiam Girdwood 			"error: failed to power down core during suspend\n");
638747503b1SLiam Girdwood 		return ret;
639747503b1SLiam Girdwood 	}
640747503b1SLiam Girdwood 
641747503b1SLiam Girdwood 	/* disable ppcap interrupt */
642747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
643747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
644747503b1SLiam Girdwood 
6459a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
6469a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
647747503b1SLiam Girdwood 
648747503b1SLiam Girdwood 	/* disable LP retention mode */
649747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
650747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
651747503b1SLiam Girdwood 
652747503b1SLiam Girdwood 	/* reset controller */
653747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
654747503b1SLiam Girdwood 	if (ret < 0) {
655747503b1SLiam Girdwood 		dev_err(sdev->dev,
656747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
657747503b1SLiam Girdwood 		return ret;
658747503b1SLiam Girdwood 	}
659747503b1SLiam Girdwood 
660816938b2SKai Vehmanen 	/* display codec can powered off after link reset */
661816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, false);
662816938b2SKai Vehmanen 
663747503b1SLiam Girdwood 	return 0;
664747503b1SLiam Girdwood }
665747503b1SLiam Girdwood 
666fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
667747503b1SLiam Girdwood {
668747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
669747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
670747503b1SLiam Girdwood 	struct hdac_ext_link *hlink = NULL;
671747503b1SLiam Girdwood #endif
672747503b1SLiam Girdwood 	int ret;
673747503b1SLiam Girdwood 
674816938b2SKai Vehmanen 	/* display codec must be powered before link reset */
675816938b2SKai Vehmanen 	hda_codec_i915_display_power(sdev, true);
676816938b2SKai Vehmanen 
677747503b1SLiam Girdwood 	/*
678747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
679747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
680747503b1SLiam Girdwood 	 */
681747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
682747503b1SLiam Girdwood 
683747503b1SLiam Girdwood 	/* reset and start hda controller */
684747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_init_chip(sdev, true);
685747503b1SLiam Girdwood 	if (ret < 0) {
686747503b1SLiam Girdwood 		dev_err(sdev->dev,
687747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
688747503b1SLiam Girdwood 		return ret;
689747503b1SLiam Girdwood 	}
690747503b1SLiam Girdwood 
691fd15f2f5SRander Wang #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
692fd15f2f5SRander Wang 	/* check jack status */
69331ba0c07SKai-Heng Feng 	if (runtime_resume) {
69431ba0c07SKai-Heng Feng 		hda_codec_jack_wake_enable(sdev, false);
695ef4d764cSKai-Heng Feng 		if (sdev->system_suspend_target == SOF_SUSPEND_NONE)
696fd15f2f5SRander Wang 			hda_codec_jack_check(sdev);
69731ba0c07SKai-Heng Feng 	}
6986aa232e1SRander Wang 
6996aa232e1SRander Wang 	/* turn off the links that were off before suspend */
7006aa232e1SRander Wang 	list_for_each_entry(hlink, &bus->hlink_list, list) {
7016aa232e1SRander Wang 		if (!hlink->ref_count)
7026aa232e1SRander Wang 			snd_hdac_ext_bus_link_power_down(hlink);
7036aa232e1SRander Wang 	}
7046aa232e1SRander Wang 
7056aa232e1SRander Wang 	/* check dma status and clean up CORB/RIRB buffers */
7066aa232e1SRander Wang 	if (!bus->cmd_dma_state)
7076aa232e1SRander Wang 		snd_hdac_bus_stop_cmd_io(bus);
70824b6ff68SZhu Yingjiang #endif
709747503b1SLiam Girdwood 
710747503b1SLiam Girdwood 	/* enable ppcap interrupt */
711747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, true);
712747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, true);
713747503b1SLiam Girdwood 
714747503b1SLiam Girdwood 	return 0;
715747503b1SLiam Girdwood }
716747503b1SLiam Girdwood 
717747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
718747503b1SLiam Girdwood {
71916299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
72066e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
72161e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
72261e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
72361e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
72461e285caSRanjani Sridharan 	};
725195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
726195f1019SMarcin Rajwa 	struct hdac_bus *bus = sof_to_bus(sdev);
727195f1019SMarcin Rajwa 	struct hdac_ext_link *hlink = NULL;
728195f1019SMarcin Rajwa #endif
72961e285caSRanjani Sridharan 	int ret;
73066e40876SKeyon Jie 
73161e285caSRanjani Sridharan 	/* resume from D0I3 */
73261e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
733816938b2SKai Vehmanen 		hda_codec_i915_display_power(sdev, true);
734816938b2SKai Vehmanen 
735195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
736195f1019SMarcin Rajwa 		/* power up links that were active before suspend */
737195f1019SMarcin Rajwa 		list_for_each_entry(hlink, &bus->hlink_list, list) {
738195f1019SMarcin Rajwa 			if (hlink->ref_count) {
739195f1019SMarcin Rajwa 				ret = snd_hdac_ext_bus_link_power_up(hlink);
740195f1019SMarcin Rajwa 				if (ret < 0) {
741195f1019SMarcin Rajwa 					dev_dbg(sdev->dev,
742ce1f55baSCurtis Malainey 						"error %d in %s: failed to power up links",
743195f1019SMarcin Rajwa 						ret, __func__);
744195f1019SMarcin Rajwa 					return ret;
745195f1019SMarcin Rajwa 				}
746195f1019SMarcin Rajwa 			}
747195f1019SMarcin Rajwa 		}
748195f1019SMarcin Rajwa 
749195f1019SMarcin Rajwa 		/* set up CORB/RIRB buffers if was on before suspend */
750195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
751195f1019SMarcin Rajwa 			snd_hdac_bus_init_cmd_io(bus);
752195f1019SMarcin Rajwa #endif
753195f1019SMarcin Rajwa 
75461e285caSRanjani Sridharan 		/* Set DSP power state */
755787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_state);
75661e285caSRanjani Sridharan 		if (ret < 0) {
75761e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
75861e285caSRanjani Sridharan 				target_state.state, target_state.substate);
75961e285caSRanjani Sridharan 			return ret;
76061e285caSRanjani Sridharan 		}
76161e285caSRanjani Sridharan 
76216299326SKeyon Jie 		/* restore L1SEN bit */
76316299326SKeyon Jie 		if (hda->l1_support_changed)
76416299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
76516299326SKeyon Jie 						HDA_VS_INTEL_EM2,
76616299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
76716299326SKeyon Jie 
76866e40876SKeyon Jie 		/* restore and disable the system wakeup */
76966e40876SKeyon Jie 		pci_restore_state(pci);
77066e40876SKeyon Jie 		disable_irq_wake(pci->irq);
77166e40876SKeyon Jie 		return 0;
77266e40876SKeyon Jie 	}
77366e40876SKeyon Jie 
774747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
77561e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
77661e285caSRanjani Sridharan 	if (ret < 0)
77761e285caSRanjani Sridharan 		return ret;
77861e285caSRanjani Sridharan 
779787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
780747503b1SLiam Girdwood }
781747503b1SLiam Girdwood 
782747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
783747503b1SLiam Girdwood {
78461e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
78561e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
78661e285caSRanjani Sridharan 	};
78761e285caSRanjani Sridharan 	int ret;
78861e285caSRanjani Sridharan 
789747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
79061e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
79161e285caSRanjani Sridharan 	if (ret < 0)
79261e285caSRanjani Sridharan 		return ret;
79361e285caSRanjani Sridharan 
794787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
795747503b1SLiam Girdwood }
796747503b1SLiam Girdwood 
79787a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
79887a6fe80SKai Vehmanen {
79987a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
80087a6fe80SKai Vehmanen 
80187a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
80287a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
80387a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
80487a6fe80SKai Vehmanen 		return -EBUSY;
80587a6fe80SKai Vehmanen 	}
80687a6fe80SKai Vehmanen 
80787a6fe80SKai Vehmanen 	return 0;
80887a6fe80SKai Vehmanen }
80987a6fe80SKai Vehmanen 
8101c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
811747503b1SLiam Girdwood {
8120084364dSRanjani Sridharan 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
81361e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
81461e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
81561e285caSRanjani Sridharan 	};
81661e285caSRanjani Sridharan 	int ret;
81761e285caSRanjani Sridharan 
8180084364dSRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
8190084364dSRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
8200084364dSRanjani Sridharan 
821747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
82261e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
82361e285caSRanjani Sridharan 	if (ret < 0)
82461e285caSRanjani Sridharan 		return ret;
82561e285caSRanjani Sridharan 
826787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_state);
827747503b1SLiam Girdwood }
828747503b1SLiam Girdwood 
82961e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
830747503b1SLiam Girdwood {
83116299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
832747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
83366e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
83461e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
83561e285caSRanjani Sridharan 		.state = target_state,
83661e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
83761e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
83861e285caSRanjani Sridharan 	};
839747503b1SLiam Girdwood 	int ret;
840747503b1SLiam Girdwood 
84163e51fd3SRanjani Sridharan 	/* cancel any attempt for DSP D0I3 */
84263e51fd3SRanjani Sridharan 	cancel_delayed_work_sync(&hda->d0i3_work);
84363e51fd3SRanjani Sridharan 
84461e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
845816938b2SKai Vehmanen 		/* we can't keep a wakeref to display driver at suspend */
846816938b2SKai Vehmanen 		hda_codec_i915_display_power(sdev, false);
847816938b2SKai Vehmanen 
84861e285caSRanjani Sridharan 		/* Set DSP power state */
849787c5214SRanjani Sridharan 		ret = snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
85061e285caSRanjani Sridharan 		if (ret < 0) {
85161e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
85261e285caSRanjani Sridharan 				target_dsp_state.state,
85361e285caSRanjani Sridharan 				target_dsp_state.substate);
85461e285caSRanjani Sridharan 			return ret;
85561e285caSRanjani Sridharan 		}
85661e285caSRanjani Sridharan 
85716299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
85816299326SKeyon Jie 		hda->l1_support_changed =
85916299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
86016299326SKeyon Jie 						HDA_VS_INTEL_EM2,
86116299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN,
86216299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN);
86316299326SKeyon Jie 
864195f1019SMarcin Rajwa #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
865195f1019SMarcin Rajwa 		/* stop the CORB/RIRB DMA if it is On */
866195f1019SMarcin Rajwa 		if (bus->cmd_dma_state)
867195f1019SMarcin Rajwa 			snd_hdac_bus_stop_cmd_io(bus);
868195f1019SMarcin Rajwa 
869195f1019SMarcin Rajwa 		/* no link can be powered in s0ix state */
870195f1019SMarcin Rajwa 		ret = snd_hdac_ext_bus_link_power_down_all(bus);
871195f1019SMarcin Rajwa 		if (ret < 0) {
872195f1019SMarcin Rajwa 			dev_dbg(sdev->dev,
873195f1019SMarcin Rajwa 				"error %d in %s: failed to power down links",
874195f1019SMarcin Rajwa 				ret, __func__);
875195f1019SMarcin Rajwa 			return ret;
876195f1019SMarcin Rajwa 		}
877195f1019SMarcin Rajwa #endif
878195f1019SMarcin Rajwa 
87966e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
88066e40876SKeyon Jie 		enable_irq_wake(pci->irq);
88166e40876SKeyon Jie 		pci_save_state(pci);
88266e40876SKeyon Jie 		return 0;
88366e40876SKeyon Jie 	}
88466e40876SKeyon Jie 
885747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
8861c38c922SFred Oh 	ret = hda_suspend(sdev, false);
887747503b1SLiam Girdwood 	if (ret < 0) {
888747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
889747503b1SLiam Girdwood 		return ret;
890747503b1SLiam Girdwood 	}
891747503b1SLiam Girdwood 
892787c5214SRanjani Sridharan 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
893747503b1SLiam Girdwood }
894ed3baacdSRanjani Sridharan 
895*22aa9e02SLibin Yang int hda_dsp_shutdown(struct snd_sof_dev *sdev)
896*22aa9e02SLibin Yang {
897*22aa9e02SLibin Yang 	sdev->system_suspend_target = SOF_SUSPEND_S3;
898*22aa9e02SLibin Yang 	return snd_sof_suspend(sdev->dev);
899*22aa9e02SLibin Yang }
900*22aa9e02SLibin Yang 
9017077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
902ed3baacdSRanjani Sridharan {
9037077a07aSRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
904a3ebccb5SKai Vehmanen 	struct hdac_bus *bus = sof_to_bus(sdev);
9057077a07aSRanjani Sridharan 	struct snd_soc_pcm_runtime *rtd;
906a3ebccb5SKai Vehmanen 	struct hdac_ext_stream *stream;
9077077a07aSRanjani Sridharan 	struct hdac_ext_link *link;
908a3ebccb5SKai Vehmanen 	struct hdac_stream *s;
9097077a07aSRanjani Sridharan 	const char *name;
9107077a07aSRanjani Sridharan 	int stream_tag;
9117077a07aSRanjani Sridharan 
912ed3baacdSRanjani Sridharan 	/* set internal flag for BE */
913ed3baacdSRanjani Sridharan 	list_for_each_entry(s, &bus->stream_list, list) {
914ed3baacdSRanjani Sridharan 		stream = stream_to_hdac_ext_stream(s);
915a3ebccb5SKai Vehmanen 
9167077a07aSRanjani Sridharan 		/*
917934bf822SRander Wang 		 * clear stream. This should already be taken care for running
918934bf822SRander Wang 		 * streams when the SUSPEND trigger is called. But paused
919934bf822SRander Wang 		 * streams do not get suspended, so this needs to be done
920934bf822SRander Wang 		 * explicitly during suspend.
9217077a07aSRanjani Sridharan 		 */
9227077a07aSRanjani Sridharan 		if (stream->link_substream) {
9231205300aSKuninori Morimoto 			rtd = asoc_substream_to_rtd(stream->link_substream);
924be3e8de7SKuninori Morimoto 			name = asoc_rtd_to_codec(rtd, 0)->component->name;
9257077a07aSRanjani Sridharan 			link = snd_hdac_ext_bus_get_link(bus, name);
9267077a07aSRanjani Sridharan 			if (!link)
9277077a07aSRanjani Sridharan 				return -EINVAL;
928810dbea3SRander Wang 
929810dbea3SRander Wang 			stream->link_prepared = 0;
930810dbea3SRander Wang 
931810dbea3SRander Wang 			if (hdac_stream(stream)->direction ==
932810dbea3SRander Wang 				SNDRV_PCM_STREAM_CAPTURE)
933810dbea3SRander Wang 				continue;
934810dbea3SRander Wang 
9357077a07aSRanjani Sridharan 			stream_tag = hdac_stream(stream)->stream_tag;
9367077a07aSRanjani Sridharan 			snd_hdac_ext_link_clear_stream_id(link, stream_tag);
937a3ebccb5SKai Vehmanen 		}
938ed3baacdSRanjani Sridharan 	}
9397077a07aSRanjani Sridharan #endif
9407077a07aSRanjani Sridharan 	return 0;
941ed3baacdSRanjani Sridharan }
94263e51fd3SRanjani Sridharan 
94363e51fd3SRanjani Sridharan void hda_dsp_d0i3_work(struct work_struct *work)
94463e51fd3SRanjani Sridharan {
94563e51fd3SRanjani Sridharan 	struct sof_intel_hda_dev *hdev = container_of(work,
94663e51fd3SRanjani Sridharan 						      struct sof_intel_hda_dev,
94763e51fd3SRanjani Sridharan 						      d0i3_work.work);
94863e51fd3SRanjani Sridharan 	struct hdac_bus *bus = &hdev->hbus.core;
94963e51fd3SRanjani Sridharan 	struct snd_sof_dev *sdev = dev_get_drvdata(bus->dev);
950f1bb0235SGuennadi Liakhovetski 	struct sof_dsp_power_state target_state = {
951f1bb0235SGuennadi Liakhovetski 		.state = SOF_DSP_PM_D0,
952f1bb0235SGuennadi Liakhovetski 		.substate = SOF_HDA_DSP_PM_D0I3,
953f1bb0235SGuennadi Liakhovetski 	};
95463e51fd3SRanjani Sridharan 	int ret;
95563e51fd3SRanjani Sridharan 
95663e51fd3SRanjani Sridharan 	/* DSP can enter D0I3 iff only D0I3-compatible streams are active */
957f1bb0235SGuennadi Liakhovetski 	if (!snd_sof_dsp_only_d0i3_compatible_stream_active(sdev))
95863e51fd3SRanjani Sridharan 		/* remain in D0I0 */
95963e51fd3SRanjani Sridharan 		return;
96063e51fd3SRanjani Sridharan 
96163e51fd3SRanjani Sridharan 	/* This can fail but error cannot be propagated */
962787c5214SRanjani Sridharan 	ret = snd_sof_dsp_set_power_state(sdev, &target_state);
96363e51fd3SRanjani Sridharan 	if (ret < 0)
96463e51fd3SRanjani Sridharan 		dev_err_ratelimited(sdev->dev,
96563e51fd3SRanjani Sridharan 				    "error: failed to set DSP state %d substate %d\n",
96663e51fd3SRanjani Sridharan 				    target_state.state, target_state.substate);
96763e51fd3SRanjani Sridharan }
968