xref: /openbmc/linux/sound/soc/sof/intel/hda-dsp.c (revision 207bf12f642f39e749ca65d3efca9d48311e629f)
1747503b1SLiam Girdwood // SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
2747503b1SLiam Girdwood //
3747503b1SLiam Girdwood // This file is provided under a dual BSD/GPLv2 license.  When using or
4747503b1SLiam Girdwood // redistributing this file, you may do so under either license.
5747503b1SLiam Girdwood //
6747503b1SLiam Girdwood // Copyright(c) 2018 Intel Corporation. All rights reserved.
7747503b1SLiam Girdwood //
8747503b1SLiam Girdwood // Authors: Liam Girdwood <liam.r.girdwood@linux.intel.com>
9747503b1SLiam Girdwood //	    Ranjani Sridharan <ranjani.sridharan@linux.intel.com>
10747503b1SLiam Girdwood //	    Rander Wang <rander.wang@intel.com>
11747503b1SLiam Girdwood //          Keyon Jie <yang.jie@linux.intel.com>
12747503b1SLiam Girdwood //
13747503b1SLiam Girdwood 
14747503b1SLiam Girdwood /*
15747503b1SLiam Girdwood  * Hardware interface for generic Intel audio DSP HDA IP
16747503b1SLiam Girdwood  */
17747503b1SLiam Girdwood 
18747503b1SLiam Girdwood #include <sound/hdaudio_ext.h>
19747503b1SLiam Girdwood #include <sound/hda_register.h>
20747503b1SLiam Girdwood #include "../ops.h"
21747503b1SLiam Girdwood #include "hda.h"
22534037fdSKeyon Jie #include "hda-ipc.h"
23747503b1SLiam Girdwood 
24747503b1SLiam Girdwood /*
25747503b1SLiam Girdwood  * DSP Core control.
26747503b1SLiam Girdwood  */
27747503b1SLiam Girdwood 
28747503b1SLiam Girdwood int hda_dsp_core_reset_enter(struct snd_sof_dev *sdev, unsigned int core_mask)
29747503b1SLiam Girdwood {
30747503b1SLiam Girdwood 	u32 adspcs;
31747503b1SLiam Girdwood 	u32 reset;
32747503b1SLiam Girdwood 	int ret;
33747503b1SLiam Girdwood 
34747503b1SLiam Girdwood 	/* set reset bits for cores */
35747503b1SLiam Girdwood 	reset = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
36747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
37747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
38747503b1SLiam Girdwood 					 reset, reset),
39747503b1SLiam Girdwood 
40747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
41747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
42747503b1SLiam Girdwood 					HDA_DSP_REG_ADSPCS, adspcs,
43747503b1SLiam Girdwood 					((adspcs & reset) == reset),
44747503b1SLiam Girdwood 					HDA_DSP_REG_POLL_INTERVAL_US,
45747503b1SLiam Girdwood 					HDA_DSP_RESET_TIMEOUT_US);
466a414489SPierre-Louis Bossart 	if (ret < 0) {
476a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
486a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
496a414489SPierre-Louis Bossart 			__func__);
506a414489SPierre-Louis Bossart 		return ret;
516a414489SPierre-Louis Bossart 	}
52747503b1SLiam Girdwood 
53747503b1SLiam Girdwood 	/* has core entered reset ? */
54747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
55747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
56747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) !=
57747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CRST_MASK(core_mask)) {
58747503b1SLiam Girdwood 		dev_err(sdev->dev,
59747503b1SLiam Girdwood 			"error: reset enter failed: core_mask %x adspcs 0x%x\n",
60747503b1SLiam Girdwood 			core_mask, adspcs);
61747503b1SLiam Girdwood 		ret = -EIO;
62747503b1SLiam Girdwood 	}
63747503b1SLiam Girdwood 
64747503b1SLiam Girdwood 	return ret;
65747503b1SLiam Girdwood }
66747503b1SLiam Girdwood 
67747503b1SLiam Girdwood int hda_dsp_core_reset_leave(struct snd_sof_dev *sdev, unsigned int core_mask)
68747503b1SLiam Girdwood {
69747503b1SLiam Girdwood 	unsigned int crst;
70747503b1SLiam Girdwood 	u32 adspcs;
71747503b1SLiam Girdwood 	int ret;
72747503b1SLiam Girdwood 
73747503b1SLiam Girdwood 	/* clear reset bits for cores */
74747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
75747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
76747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CRST_MASK(core_mask),
77747503b1SLiam Girdwood 					 0);
78747503b1SLiam Girdwood 
79747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
80747503b1SLiam Girdwood 	crst = HDA_DSP_ADSPCS_CRST_MASK(core_mask);
81747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
82747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
83747503b1SLiam Girdwood 					    !(adspcs & crst),
84747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
85747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
86747503b1SLiam Girdwood 
876a414489SPierre-Louis Bossart 	if (ret < 0) {
886a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
896a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
906a414489SPierre-Louis Bossart 			__func__);
916a414489SPierre-Louis Bossart 		return ret;
926a414489SPierre-Louis Bossart 	}
936a414489SPierre-Louis Bossart 
94747503b1SLiam Girdwood 	/* has core left reset ? */
95747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
96747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
97747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) != 0) {
98747503b1SLiam Girdwood 		dev_err(sdev->dev,
99747503b1SLiam Girdwood 			"error: reset leave failed: core_mask %x adspcs 0x%x\n",
100747503b1SLiam Girdwood 			core_mask, adspcs);
101747503b1SLiam Girdwood 		ret = -EIO;
102747503b1SLiam Girdwood 	}
103747503b1SLiam Girdwood 
104747503b1SLiam Girdwood 	return ret;
105747503b1SLiam Girdwood }
106747503b1SLiam Girdwood 
107747503b1SLiam Girdwood int hda_dsp_core_stall_reset(struct snd_sof_dev *sdev, unsigned int core_mask)
108747503b1SLiam Girdwood {
109747503b1SLiam Girdwood 	/* stall core */
110747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
111747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
112747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
113747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask));
114747503b1SLiam Girdwood 
115747503b1SLiam Girdwood 	/* set reset state */
116747503b1SLiam Girdwood 	return hda_dsp_core_reset_enter(sdev, core_mask);
117747503b1SLiam Girdwood }
118747503b1SLiam Girdwood 
119747503b1SLiam Girdwood int hda_dsp_core_run(struct snd_sof_dev *sdev, unsigned int core_mask)
120747503b1SLiam Girdwood {
121747503b1SLiam Girdwood 	int ret;
122747503b1SLiam Girdwood 
123747503b1SLiam Girdwood 	/* leave reset state */
124747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_leave(sdev, core_mask);
125747503b1SLiam Girdwood 	if (ret < 0)
126747503b1SLiam Girdwood 		return ret;
127747503b1SLiam Girdwood 
128747503b1SLiam Girdwood 	/* run core */
129747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "unstall/run core: core_mask = %x\n", core_mask);
130747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
131747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
132747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_CSTALL_MASK(core_mask),
133747503b1SLiam Girdwood 					 0);
134747503b1SLiam Girdwood 
135747503b1SLiam Girdwood 	/* is core now running ? */
136747503b1SLiam Girdwood 	if (!hda_dsp_core_is_enabled(sdev, core_mask)) {
137747503b1SLiam Girdwood 		hda_dsp_core_stall_reset(sdev, core_mask);
138747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: DSP start core failed: core_mask %x\n",
139747503b1SLiam Girdwood 			core_mask);
140747503b1SLiam Girdwood 		ret = -EIO;
141747503b1SLiam Girdwood 	}
142747503b1SLiam Girdwood 
143747503b1SLiam Girdwood 	return ret;
144747503b1SLiam Girdwood }
145747503b1SLiam Girdwood 
146747503b1SLiam Girdwood /*
147747503b1SLiam Girdwood  * Power Management.
148747503b1SLiam Girdwood  */
149747503b1SLiam Girdwood 
150747503b1SLiam Girdwood int hda_dsp_core_power_up(struct snd_sof_dev *sdev, unsigned int core_mask)
151747503b1SLiam Girdwood {
152747503b1SLiam Girdwood 	unsigned int cpa;
153747503b1SLiam Girdwood 	u32 adspcs;
154747503b1SLiam Girdwood 	int ret;
155747503b1SLiam Girdwood 
156747503b1SLiam Girdwood 	/* update bits */
157747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS,
158747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask),
159747503b1SLiam Girdwood 				HDA_DSP_ADSPCS_SPA_MASK(core_mask));
160747503b1SLiam Girdwood 
161747503b1SLiam Girdwood 	/* poll with timeout to check if operation successful */
162747503b1SLiam Girdwood 	cpa = HDA_DSP_ADSPCS_CPA_MASK(core_mask);
163747503b1SLiam Girdwood 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
164747503b1SLiam Girdwood 					    HDA_DSP_REG_ADSPCS, adspcs,
165747503b1SLiam Girdwood 					    (adspcs & cpa) == cpa,
166747503b1SLiam Girdwood 					    HDA_DSP_REG_POLL_INTERVAL_US,
167747503b1SLiam Girdwood 					    HDA_DSP_RESET_TIMEOUT_US);
1686a414489SPierre-Louis Bossart 	if (ret < 0) {
1696a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
1706a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
1716a414489SPierre-Louis Bossart 			__func__);
1726a414489SPierre-Louis Bossart 		return ret;
1736a414489SPierre-Louis Bossart 	}
174747503b1SLiam Girdwood 
175747503b1SLiam Girdwood 	/* did core power up ? */
176747503b1SLiam Girdwood 	adspcs = snd_sof_dsp_read(sdev, HDA_DSP_BAR,
177747503b1SLiam Girdwood 				  HDA_DSP_REG_ADSPCS);
178747503b1SLiam Girdwood 	if ((adspcs & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) !=
179747503b1SLiam Girdwood 		HDA_DSP_ADSPCS_CPA_MASK(core_mask)) {
180747503b1SLiam Girdwood 		dev_err(sdev->dev,
181747503b1SLiam Girdwood 			"error: power up core failed core_mask %xadspcs 0x%x\n",
182747503b1SLiam Girdwood 			core_mask, adspcs);
183747503b1SLiam Girdwood 		ret = -EIO;
184747503b1SLiam Girdwood 	}
185747503b1SLiam Girdwood 
186747503b1SLiam Girdwood 	return ret;
187747503b1SLiam Girdwood }
188747503b1SLiam Girdwood 
189747503b1SLiam Girdwood int hda_dsp_core_power_down(struct snd_sof_dev *sdev, unsigned int core_mask)
190747503b1SLiam Girdwood {
191747503b1SLiam Girdwood 	u32 adspcs;
1926a414489SPierre-Louis Bossart 	int ret;
193747503b1SLiam Girdwood 
194747503b1SLiam Girdwood 	/* update bits */
195747503b1SLiam Girdwood 	snd_sof_dsp_update_bits_unlocked(sdev, HDA_DSP_BAR,
196747503b1SLiam Girdwood 					 HDA_DSP_REG_ADSPCS,
197747503b1SLiam Girdwood 					 HDA_DSP_ADSPCS_SPA_MASK(core_mask), 0);
198747503b1SLiam Girdwood 
1996a414489SPierre-Louis Bossart 	ret = snd_sof_dsp_read_poll_timeout(sdev, HDA_DSP_BAR,
200747503b1SLiam Girdwood 				HDA_DSP_REG_ADSPCS, adspcs,
201747503b1SLiam Girdwood 				!(adspcs & HDA_DSP_ADSPCS_SPA_MASK(core_mask)),
202747503b1SLiam Girdwood 				HDA_DSP_REG_POLL_INTERVAL_US,
203747503b1SLiam Girdwood 				HDA_DSP_PD_TIMEOUT * USEC_PER_MSEC);
2046a414489SPierre-Louis Bossart 	if (ret < 0)
2056a414489SPierre-Louis Bossart 		dev_err(sdev->dev,
2066a414489SPierre-Louis Bossart 			"error: %s: timeout on HDA_DSP_REG_ADSPCS read\n",
2076a414489SPierre-Louis Bossart 			__func__);
2086a414489SPierre-Louis Bossart 
2096a414489SPierre-Louis Bossart 	return ret;
210747503b1SLiam Girdwood }
211747503b1SLiam Girdwood 
212747503b1SLiam Girdwood bool hda_dsp_core_is_enabled(struct snd_sof_dev *sdev,
213747503b1SLiam Girdwood 			     unsigned int core_mask)
214747503b1SLiam Girdwood {
215747503b1SLiam Girdwood 	int val;
216747503b1SLiam Girdwood 	bool is_enable;
217747503b1SLiam Girdwood 
218747503b1SLiam Girdwood 	val = snd_sof_dsp_read(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPCS);
219747503b1SLiam Girdwood 
220747503b1SLiam Girdwood 	is_enable = ((val & HDA_DSP_ADSPCS_CPA_MASK(core_mask)) &&
221747503b1SLiam Girdwood 			(val & HDA_DSP_ADSPCS_SPA_MASK(core_mask)) &&
222747503b1SLiam Girdwood 			!(val & HDA_DSP_ADSPCS_CRST_MASK(core_mask)) &&
223747503b1SLiam Girdwood 			!(val & HDA_DSP_ADSPCS_CSTALL_MASK(core_mask)));
224747503b1SLiam Girdwood 
225747503b1SLiam Girdwood 	dev_dbg(sdev->dev, "DSP core(s) enabled? %d : core_mask %x\n",
226747503b1SLiam Girdwood 		is_enable, core_mask);
227747503b1SLiam Girdwood 
228747503b1SLiam Girdwood 	return is_enable;
229747503b1SLiam Girdwood }
230747503b1SLiam Girdwood 
231747503b1SLiam Girdwood int hda_dsp_enable_core(struct snd_sof_dev *sdev, unsigned int core_mask)
232747503b1SLiam Girdwood {
233747503b1SLiam Girdwood 	int ret;
234747503b1SLiam Girdwood 
235747503b1SLiam Girdwood 	/* return if core is already enabled */
236747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask))
237747503b1SLiam Girdwood 		return 0;
238747503b1SLiam Girdwood 
239747503b1SLiam Girdwood 	/* power up */
240747503b1SLiam Girdwood 	ret = hda_dsp_core_power_up(sdev, core_mask);
241747503b1SLiam Girdwood 	if (ret < 0) {
242747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power up failed: core_mask %x\n",
243747503b1SLiam Girdwood 			core_mask);
244747503b1SLiam Girdwood 		return ret;
245747503b1SLiam Girdwood 	}
246747503b1SLiam Girdwood 
247747503b1SLiam Girdwood 	return hda_dsp_core_run(sdev, core_mask);
248747503b1SLiam Girdwood }
249747503b1SLiam Girdwood 
250747503b1SLiam Girdwood int hda_dsp_core_reset_power_down(struct snd_sof_dev *sdev,
251747503b1SLiam Girdwood 				  unsigned int core_mask)
252747503b1SLiam Girdwood {
253747503b1SLiam Girdwood 	int ret;
254747503b1SLiam Girdwood 
255747503b1SLiam Girdwood 	/* place core in reset prior to power down */
256747503b1SLiam Girdwood 	ret = hda_dsp_core_stall_reset(sdev, core_mask);
257747503b1SLiam Girdwood 	if (ret < 0) {
258747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core reset failed: core_mask %x\n",
259747503b1SLiam Girdwood 			core_mask);
260747503b1SLiam Girdwood 		return ret;
261747503b1SLiam Girdwood 	}
262747503b1SLiam Girdwood 
263747503b1SLiam Girdwood 	/* power down core */
264747503b1SLiam Girdwood 	ret = hda_dsp_core_power_down(sdev, core_mask);
265747503b1SLiam Girdwood 	if (ret < 0) {
266747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core power down fail mask %x: %d\n",
267747503b1SLiam Girdwood 			core_mask, ret);
268747503b1SLiam Girdwood 		return ret;
269747503b1SLiam Girdwood 	}
270747503b1SLiam Girdwood 
271747503b1SLiam Girdwood 	/* make sure we are in OFF state */
272747503b1SLiam Girdwood 	if (hda_dsp_core_is_enabled(sdev, core_mask)) {
273747503b1SLiam Girdwood 		dev_err(sdev->dev, "error: dsp core disable fail mask %x: %d\n",
274747503b1SLiam Girdwood 			core_mask, ret);
275747503b1SLiam Girdwood 		ret = -EIO;
276747503b1SLiam Girdwood 	}
277747503b1SLiam Girdwood 
278747503b1SLiam Girdwood 	return ret;
279747503b1SLiam Girdwood }
280747503b1SLiam Girdwood 
281747503b1SLiam Girdwood void hda_dsp_ipc_int_enable(struct snd_sof_dev *sdev)
282747503b1SLiam Girdwood {
283747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
284747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
285747503b1SLiam Girdwood 
286747503b1SLiam Girdwood 	/* enable IPC DONE and BUSY interrupts */
287747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
288747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY,
289747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_DONE | HDA_DSP_REG_HIPCCTL_BUSY);
290747503b1SLiam Girdwood 
291747503b1SLiam Girdwood 	/* enable IPC interrupt */
292747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
293747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, HDA_DSP_ADSPIC_IPC);
294747503b1SLiam Girdwood }
295747503b1SLiam Girdwood 
296747503b1SLiam Girdwood void hda_dsp_ipc_int_disable(struct snd_sof_dev *sdev)
297747503b1SLiam Girdwood {
298747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
299747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
300747503b1SLiam Girdwood 
301747503b1SLiam Girdwood 	/* disable IPC interrupt */
302747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, HDA_DSP_REG_ADSPIC,
303747503b1SLiam Girdwood 				HDA_DSP_ADSPIC_IPC, 0);
304747503b1SLiam Girdwood 
305747503b1SLiam Girdwood 	/* disable IPC BUSY and DONE interrupt */
306747503b1SLiam Girdwood 	snd_sof_dsp_update_bits(sdev, HDA_DSP_BAR, chip->ipc_ctl,
307747503b1SLiam Girdwood 			HDA_DSP_REG_HIPCCTL_BUSY | HDA_DSP_REG_HIPCCTL_DONE, 0);
308747503b1SLiam Girdwood }
309747503b1SLiam Girdwood 
31065c56f5dSRanjani Sridharan static int hda_dsp_wait_d0i3c_done(struct snd_sof_dev *sdev)
31162f8f766SKeyon Jie {
31262f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
31365c56f5dSRanjani Sridharan 	int retry = HDA_DSP_REG_POLL_RETRY_COUNT;
31462f8f766SKeyon Jie 
31562f8f766SKeyon Jie 	while (snd_hdac_chip_readb(bus, VS_D0I3C) & SOF_HDA_VS_D0I3C_CIP) {
31662f8f766SKeyon Jie 		if (!retry--)
31762f8f766SKeyon Jie 			return -ETIMEDOUT;
31862f8f766SKeyon Jie 		usleep_range(10, 15);
31962f8f766SKeyon Jie 	}
32062f8f766SKeyon Jie 
32162f8f766SKeyon Jie 	return 0;
32262f8f766SKeyon Jie }
32362f8f766SKeyon Jie 
324534037fdSKeyon Jie static int hda_dsp_send_pm_gate_ipc(struct snd_sof_dev *sdev, u32 flags)
325534037fdSKeyon Jie {
326534037fdSKeyon Jie 	struct sof_ipc_pm_gate pm_gate;
327534037fdSKeyon Jie 	struct sof_ipc_reply reply;
328534037fdSKeyon Jie 
329534037fdSKeyon Jie 	memset(&pm_gate, 0, sizeof(pm_gate));
330534037fdSKeyon Jie 
331534037fdSKeyon Jie 	/* configure pm_gate ipc message */
332534037fdSKeyon Jie 	pm_gate.hdr.size = sizeof(pm_gate);
333534037fdSKeyon Jie 	pm_gate.hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_GATE;
334534037fdSKeyon Jie 	pm_gate.flags = flags;
335534037fdSKeyon Jie 
336534037fdSKeyon Jie 	/* send pm_gate ipc to dsp */
337534037fdSKeyon Jie 	return sof_ipc_tx_message(sdev->ipc, pm_gate.hdr.cmd, &pm_gate,
338534037fdSKeyon Jie 				  sizeof(pm_gate), &reply, sizeof(reply));
339534037fdSKeyon Jie }
340534037fdSKeyon Jie 
34161e285caSRanjani Sridharan static int hda_dsp_update_d0i3c_register(struct snd_sof_dev *sdev, u8 value)
34262f8f766SKeyon Jie {
34362f8f766SKeyon Jie 	struct hdac_bus *bus = sof_to_bus(sdev);
34462f8f766SKeyon Jie 	int ret;
34562f8f766SKeyon Jie 
34662f8f766SKeyon Jie 	/* Write to D0I3C after Command-In-Progress bit is cleared */
34765c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
34862f8f766SKeyon Jie 	if (ret < 0) {
349aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout before D0I3C update!\n");
35062f8f766SKeyon Jie 		return ret;
35162f8f766SKeyon Jie 	}
35262f8f766SKeyon Jie 
35362f8f766SKeyon Jie 	/* Update D0I3C register */
35462f8f766SKeyon Jie 	snd_hdac_chip_updateb(bus, VS_D0I3C, SOF_HDA_VS_D0I3C_I3, value);
35562f8f766SKeyon Jie 
35662f8f766SKeyon Jie 	/* Wait for cmd in progress to be cleared before exiting the function */
35765c56f5dSRanjani Sridharan 	ret = hda_dsp_wait_d0i3c_done(sdev);
35862f8f766SKeyon Jie 	if (ret < 0) {
359aae7c82dSKeyon Jie 		dev_err(bus->dev, "CIP timeout after D0I3C update!\n");
36062f8f766SKeyon Jie 		return ret;
36162f8f766SKeyon Jie 	}
36262f8f766SKeyon Jie 
36362f8f766SKeyon Jie 	dev_vdbg(bus->dev, "D0I3C updated, register = 0x%x\n",
36462f8f766SKeyon Jie 		 snd_hdac_chip_readb(bus, VS_D0I3C));
36562f8f766SKeyon Jie 
36661e285caSRanjani Sridharan 	return 0;
36761e285caSRanjani Sridharan }
368534037fdSKeyon Jie 
36961e285caSRanjani Sridharan static int hda_dsp_set_D0_state(struct snd_sof_dev *sdev,
37061e285caSRanjani Sridharan 				const struct sof_dsp_power_state *target_state)
37161e285caSRanjani Sridharan {
37261e285caSRanjani Sridharan 	u32 flags = 0;
37361e285caSRanjani Sridharan 	int ret;
37461e285caSRanjani Sridharan 	u8 value = 0;
37561e285caSRanjani Sridharan 
37661e285caSRanjani Sridharan 	/*
37761e285caSRanjani Sridharan 	 * Sanity check for illegal state transitions
37861e285caSRanjani Sridharan 	 * The only allowed transitions are:
37961e285caSRanjani Sridharan 	 * 1. D3 -> D0I0
38061e285caSRanjani Sridharan 	 * 2. D0I0 -> D0I3
38161e285caSRanjani Sridharan 	 * 3. D0I3 -> D0I0
38261e285caSRanjani Sridharan 	 */
38361e285caSRanjani Sridharan 	switch (sdev->dsp_power_state.state) {
38461e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
38561e285caSRanjani Sridharan 		/* Follow the sequence below for D0 substate transitions */
38661e285caSRanjani Sridharan 		break;
38761e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
38861e285caSRanjani Sridharan 		/* Follow regular flow for D3 -> D0 transition */
38961e285caSRanjani Sridharan 		return 0;
39061e285caSRanjani Sridharan 	default:
39161e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: transition from %d to %d not allowed\n",
39261e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
39361e285caSRanjani Sridharan 		return -EINVAL;
39461e285caSRanjani Sridharan 	}
39561e285caSRanjani Sridharan 
39661e285caSRanjani Sridharan 	/* Set flags and register value for D0 target substate */
39761e285caSRanjani Sridharan 	if (target_state->substate == SOF_HDA_DSP_PM_D0I3) {
39861e285caSRanjani Sridharan 		value = SOF_HDA_VS_D0I3C_I3;
39961e285caSRanjani Sridharan 
40061e285caSRanjani Sridharan 		/* disable DMA trace in D0I3 */
40161e285caSRanjani Sridharan 		flags = HDA_PM_NO_DMA_TRACE;
40261e285caSRanjani Sridharan 	} else {
40361e285caSRanjani Sridharan 		/* prevent power gating in D0I0 */
40461e285caSRanjani Sridharan 		flags = HDA_PM_PPG;
40561e285caSRanjani Sridharan 	}
40661e285caSRanjani Sridharan 
40761e285caSRanjani Sridharan 	/* update D0I3C register */
40861e285caSRanjani Sridharan 	ret = hda_dsp_update_d0i3c_register(sdev, value);
409534037fdSKeyon Jie 	if (ret < 0)
41061e285caSRanjani Sridharan 		return ret;
41161e285caSRanjani Sridharan 
41261e285caSRanjani Sridharan 	/*
41361e285caSRanjani Sridharan 	 * Notify the DSP of the state change.
41461e285caSRanjani Sridharan 	 * If this IPC fails, revert the D0I3C register update in order
41561e285caSRanjani Sridharan 	 * to prevent partial state change.
41661e285caSRanjani Sridharan 	 */
41761e285caSRanjani Sridharan 	ret = hda_dsp_send_pm_gate_ipc(sdev, flags);
41861e285caSRanjani Sridharan 	if (ret < 0) {
419534037fdSKeyon Jie 		dev_err(sdev->dev,
420534037fdSKeyon Jie 			"error: PM_GATE ipc error %d\n", ret);
42161e285caSRanjani Sridharan 		goto revert;
42261e285caSRanjani Sridharan 	}
42361e285caSRanjani Sridharan 
42461e285caSRanjani Sridharan 	return ret;
42561e285caSRanjani Sridharan 
42661e285caSRanjani Sridharan revert:
42761e285caSRanjani Sridharan 	/* fallback to the previous register value */
42861e285caSRanjani Sridharan 	value = value ? 0 : SOF_HDA_VS_D0I3C_I3;
42961e285caSRanjani Sridharan 
43061e285caSRanjani Sridharan 	/*
43161e285caSRanjani Sridharan 	 * This can fail but return the IPC error to signal that
43261e285caSRanjani Sridharan 	 * the state change failed.
43361e285caSRanjani Sridharan 	 */
43461e285caSRanjani Sridharan 	hda_dsp_update_d0i3c_register(sdev, value);
435534037fdSKeyon Jie 
436534037fdSKeyon Jie 	return ret;
43762f8f766SKeyon Jie }
43862f8f766SKeyon Jie 
43961e285caSRanjani Sridharan /*
44061e285caSRanjani Sridharan  * All DSP power state transitions are initiated by the driver.
44161e285caSRanjani Sridharan  * If the requested state change fails, the error is simply returned.
44261e285caSRanjani Sridharan  * Further state transitions are attempted only when the set_power_save() op
44361e285caSRanjani Sridharan  * is called again either because of a new IPC sent to the DSP or
44461e285caSRanjani Sridharan  * during system suspend/resume.
44561e285caSRanjani Sridharan  */
44661e285caSRanjani Sridharan int hda_dsp_set_power_state(struct snd_sof_dev *sdev,
44761e285caSRanjani Sridharan 			    const struct sof_dsp_power_state *target_state)
44861e285caSRanjani Sridharan {
44961e285caSRanjani Sridharan 	int ret = 0;
45061e285caSRanjani Sridharan 
45161e285caSRanjani Sridharan 	/* Nothing to do if the DSP is already in the requested state */
45261e285caSRanjani Sridharan 	if (target_state->state == sdev->dsp_power_state.state &&
45361e285caSRanjani Sridharan 	    target_state->substate == sdev->dsp_power_state.substate)
45461e285caSRanjani Sridharan 		return 0;
45561e285caSRanjani Sridharan 
45661e285caSRanjani Sridharan 	switch (target_state->state) {
45761e285caSRanjani Sridharan 	case SOF_DSP_PM_D0:
45861e285caSRanjani Sridharan 		ret = hda_dsp_set_D0_state(sdev, target_state);
45961e285caSRanjani Sridharan 		break;
46061e285caSRanjani Sridharan 	case SOF_DSP_PM_D3:
46161e285caSRanjani Sridharan 		/* The only allowed transition is: D0I0 -> D3 */
46261e285caSRanjani Sridharan 		if (sdev->dsp_power_state.state == SOF_DSP_PM_D0 &&
46361e285caSRanjani Sridharan 		    sdev->dsp_power_state.substate == SOF_HDA_DSP_PM_D0I0)
46461e285caSRanjani Sridharan 			break;
46561e285caSRanjani Sridharan 
46661e285caSRanjani Sridharan 		dev_err(sdev->dev,
46761e285caSRanjani Sridharan 			"error: transition from %d to %d not allowed\n",
46861e285caSRanjani Sridharan 			sdev->dsp_power_state.state, target_state->state);
46961e285caSRanjani Sridharan 		return -EINVAL;
47061e285caSRanjani Sridharan 	default:
47161e285caSRanjani Sridharan 		dev_err(sdev->dev, "error: target state unsupported %d\n",
47261e285caSRanjani Sridharan 			target_state->state);
47361e285caSRanjani Sridharan 		return -EINVAL;
47461e285caSRanjani Sridharan 	}
47561e285caSRanjani Sridharan 	if (ret < 0) {
47661e285caSRanjani Sridharan 		dev_err(sdev->dev,
47761e285caSRanjani Sridharan 			"failed to set requested target DSP state %d substate %d\n",
47861e285caSRanjani Sridharan 			target_state->state, target_state->substate);
47961e285caSRanjani Sridharan 		return ret;
48061e285caSRanjani Sridharan 	}
48161e285caSRanjani Sridharan 
48261e285caSRanjani Sridharan 	sdev->dsp_power_state = *target_state;
48361e285caSRanjani Sridharan 	dev_dbg(sdev->dev, "New DSP state %d substate %d\n",
48461e285caSRanjani Sridharan 		target_state->state, target_state->substate);
48561e285caSRanjani Sridharan 	return ret;
48661e285caSRanjani Sridharan }
48761e285caSRanjani Sridharan 
48861e285caSRanjani Sridharan /*
48961e285caSRanjani Sridharan  * Audio DSP states may transform as below:-
49061e285caSRanjani Sridharan  *
491*207bf12fSRanjani Sridharan  *                                         Opportunistic D0I3 in S0
492*207bf12fSRanjani Sridharan  *     Runtime    +---------------------+  Delayed D0i3 work timeout
49361e285caSRanjani Sridharan  *     suspend    |                     +--------------------+
494*207bf12fSRanjani Sridharan  *   +------------+       D0I0(active)  |                    |
49561e285caSRanjani Sridharan  *   |            |                     <---------------+    |
496*207bf12fSRanjani Sridharan  *   |   +-------->                     |    New IPC	|    |
497*207bf12fSRanjani Sridharan  *   |   |Runtime +--^--+---------^--+--+ (via mailbox)	|    |
498*207bf12fSRanjani Sridharan  *   |   |resume     |  |         |  |			|    |
499*207bf12fSRanjani Sridharan  *   |   |           |  |         |  |			|    |
500*207bf12fSRanjani Sridharan  *   |   |     System|  |         |  |			|    |
501*207bf12fSRanjani Sridharan  *   |   |     resume|  | S3/S0IX |  |                  |    |
502*207bf12fSRanjani Sridharan  *   |   |	     |  | suspend |  | S0IX             |    |
50361e285caSRanjani Sridharan  *   |   |           |  |         |  |suspend           |    |
50461e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
50561e285caSRanjani Sridharan  *   |   |           |  |         |  |                  |    |
50661e285caSRanjani Sridharan  * +-v---+-----------+--v-------+ |  |           +------+----v----+
50761e285caSRanjani Sridharan  * |                            | |  +----------->                |
508*207bf12fSRanjani Sridharan  * |       D3 (suspended)       | |              |      D0I3      |
509*207bf12fSRanjani Sridharan  * |                            | +--------------+                |
510*207bf12fSRanjani Sridharan  * |                            |  System resume |                |
511*207bf12fSRanjani Sridharan  * +----------------------------+		 +----------------+
51261e285caSRanjani Sridharan  *
513*207bf12fSRanjani Sridharan  * S0IX suspend: The DSP is in D0I3 if any D0I3-compatible streams
514*207bf12fSRanjani Sridharan  *		 ignored the suspend trigger. Otherwise the DSP
515*207bf12fSRanjani Sridharan  *		 is in D3.
51661e285caSRanjani Sridharan  */
51761e285caSRanjani Sridharan 
5181c38c922SFred Oh static int hda_suspend(struct snd_sof_dev *sdev, bool runtime_suspend)
519747503b1SLiam Girdwood {
520747503b1SLiam Girdwood 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
521747503b1SLiam Girdwood 	const struct sof_intel_dsp_desc *chip = hda->desc;
522747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
523747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
524747503b1SLiam Girdwood #endif
525747503b1SLiam Girdwood 	int ret;
526747503b1SLiam Girdwood 
527747503b1SLiam Girdwood 	/* disable IPC interrupts */
528747503b1SLiam Girdwood 	hda_dsp_ipc_int_disable(sdev);
529747503b1SLiam Girdwood 
530747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
531fd15f2f5SRander Wang 	if (runtime_suspend)
532fd15f2f5SRander Wang 		hda_codec_jack_wake_enable(sdev);
533fd15f2f5SRander Wang 
534747503b1SLiam Girdwood 	/* power down all hda link */
535747503b1SLiam Girdwood 	snd_hdac_ext_bus_link_power_down_all(bus);
536747503b1SLiam Girdwood #endif
537747503b1SLiam Girdwood 
538747503b1SLiam Girdwood 	/* power down DSP */
539747503b1SLiam Girdwood 	ret = hda_dsp_core_reset_power_down(sdev, chip->cores_mask);
540747503b1SLiam Girdwood 	if (ret < 0) {
541747503b1SLiam Girdwood 		dev_err(sdev->dev,
542747503b1SLiam Girdwood 			"error: failed to power down core during suspend\n");
543747503b1SLiam Girdwood 		return ret;
544747503b1SLiam Girdwood 	}
545747503b1SLiam Girdwood 
546747503b1SLiam Girdwood 	/* disable ppcap interrupt */
547747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, false);
548747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, false);
549747503b1SLiam Girdwood 
5509a50ee58SZhu Yingjiang 	/* disable hda bus irq and streams */
5519a50ee58SZhu Yingjiang 	hda_dsp_ctrl_stop_chip(sdev);
552747503b1SLiam Girdwood 
553747503b1SLiam Girdwood 	/* disable LP retention mode */
554747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_PGCTL,
555747503b1SLiam Girdwood 				PCI_PGCTL_LSRMD_MASK, PCI_PGCTL_LSRMD_MASK);
556747503b1SLiam Girdwood 
557747503b1SLiam Girdwood 	/* reset controller */
558747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_link_reset(sdev, true);
559747503b1SLiam Girdwood 	if (ret < 0) {
560747503b1SLiam Girdwood 		dev_err(sdev->dev,
561747503b1SLiam Girdwood 			"error: failed to reset controller during suspend\n");
562747503b1SLiam Girdwood 		return ret;
563747503b1SLiam Girdwood 	}
564747503b1SLiam Girdwood 
565747503b1SLiam Girdwood 	return 0;
566747503b1SLiam Girdwood }
567747503b1SLiam Girdwood 
568fd15f2f5SRander Wang static int hda_resume(struct snd_sof_dev *sdev, bool runtime_resume)
569747503b1SLiam Girdwood {
570747503b1SLiam Girdwood #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
571747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
572747503b1SLiam Girdwood 	struct hdac_ext_link *hlink = NULL;
573747503b1SLiam Girdwood #endif
574747503b1SLiam Girdwood 	int ret;
575747503b1SLiam Girdwood 
576747503b1SLiam Girdwood 	/*
577747503b1SLiam Girdwood 	 * clear TCSEL to clear playback on some HD Audio
578747503b1SLiam Girdwood 	 * codecs. PCI TCSEL is defined in the Intel manuals.
579747503b1SLiam Girdwood 	 */
580747503b1SLiam Girdwood 	snd_sof_pci_update_bits(sdev, PCI_TCSEL, 0x07, 0);
581747503b1SLiam Girdwood 
582747503b1SLiam Girdwood 	/* reset and start hda controller */
583747503b1SLiam Girdwood 	ret = hda_dsp_ctrl_init_chip(sdev, true);
584747503b1SLiam Girdwood 	if (ret < 0) {
585747503b1SLiam Girdwood 		dev_err(sdev->dev,
586747503b1SLiam Girdwood 			"error: failed to start controller after resume\n");
587747503b1SLiam Girdwood 		return ret;
588747503b1SLiam Girdwood 	}
589747503b1SLiam Girdwood 
590fd15f2f5SRander Wang #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
591fd15f2f5SRander Wang 	/* check jack status */
592fd15f2f5SRander Wang 	if (runtime_resume)
593fd15f2f5SRander Wang 		hda_codec_jack_check(sdev);
5946aa232e1SRander Wang 
5956aa232e1SRander Wang 	/* turn off the links that were off before suspend */
5966aa232e1SRander Wang 	list_for_each_entry(hlink, &bus->hlink_list, list) {
5976aa232e1SRander Wang 		if (!hlink->ref_count)
5986aa232e1SRander Wang 			snd_hdac_ext_bus_link_power_down(hlink);
5996aa232e1SRander Wang 	}
6006aa232e1SRander Wang 
6016aa232e1SRander Wang 	/* check dma status and clean up CORB/RIRB buffers */
6026aa232e1SRander Wang 	if (!bus->cmd_dma_state)
6036aa232e1SRander Wang 		snd_hdac_bus_stop_cmd_io(bus);
60424b6ff68SZhu Yingjiang #endif
605747503b1SLiam Girdwood 
606747503b1SLiam Girdwood 	/* enable ppcap interrupt */
607747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_enable(sdev, true);
608747503b1SLiam Girdwood 	hda_dsp_ctrl_ppcap_int_enable(sdev, true);
609747503b1SLiam Girdwood 
610747503b1SLiam Girdwood 	return 0;
611747503b1SLiam Girdwood }
612747503b1SLiam Girdwood 
613747503b1SLiam Girdwood int hda_dsp_resume(struct snd_sof_dev *sdev)
614747503b1SLiam Girdwood {
61516299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
61666e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
61761e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
61861e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
61961e285caSRanjani Sridharan 		.substate = SOF_HDA_DSP_PM_D0I0,
62061e285caSRanjani Sridharan 	};
62161e285caSRanjani Sridharan 	int ret;
62266e40876SKeyon Jie 
62361e285caSRanjani Sridharan 	/* resume from D0I3 */
62461e285caSRanjani Sridharan 	if (sdev->dsp_power_state.state == SOF_DSP_PM_D0) {
62561e285caSRanjani Sridharan 		/* Set DSP power state */
62661e285caSRanjani Sridharan 		ret = hda_dsp_set_power_state(sdev, &target_state);
62761e285caSRanjani Sridharan 		if (ret < 0) {
62861e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
62961e285caSRanjani Sridharan 				target_state.state, target_state.substate);
63061e285caSRanjani Sridharan 			return ret;
63161e285caSRanjani Sridharan 		}
63261e285caSRanjani Sridharan 
63316299326SKeyon Jie 		/* restore L1SEN bit */
63416299326SKeyon Jie 		if (hda->l1_support_changed)
63516299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
63616299326SKeyon Jie 						HDA_VS_INTEL_EM2,
63716299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN, 0);
63816299326SKeyon Jie 
63966e40876SKeyon Jie 		/* restore and disable the system wakeup */
64066e40876SKeyon Jie 		pci_restore_state(pci);
64166e40876SKeyon Jie 		disable_irq_wake(pci->irq);
64266e40876SKeyon Jie 		return 0;
64366e40876SKeyon Jie 	}
64466e40876SKeyon Jie 
645747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
64661e285caSRanjani Sridharan 	ret = hda_resume(sdev, false);
64761e285caSRanjani Sridharan 	if (ret < 0)
64861e285caSRanjani Sridharan 		return ret;
64961e285caSRanjani Sridharan 
65061e285caSRanjani Sridharan 	hda_dsp_set_power_state(sdev, &target_state);
65161e285caSRanjani Sridharan 	return ret;
652747503b1SLiam Girdwood }
653747503b1SLiam Girdwood 
654747503b1SLiam Girdwood int hda_dsp_runtime_resume(struct snd_sof_dev *sdev)
655747503b1SLiam Girdwood {
65661e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
65761e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D0,
65861e285caSRanjani Sridharan 	};
65961e285caSRanjani Sridharan 	int ret;
66061e285caSRanjani Sridharan 
661747503b1SLiam Girdwood 	/* init hda controller. DSP cores will be powered up during fw boot */
66261e285caSRanjani Sridharan 	ret = hda_resume(sdev, true);
66361e285caSRanjani Sridharan 	if (ret < 0)
66461e285caSRanjani Sridharan 		return ret;
66561e285caSRanjani Sridharan 
66661e285caSRanjani Sridharan 	return hda_dsp_set_power_state(sdev, &target_state);
667747503b1SLiam Girdwood }
668747503b1SLiam Girdwood 
66987a6fe80SKai Vehmanen int hda_dsp_runtime_idle(struct snd_sof_dev *sdev)
67087a6fe80SKai Vehmanen {
67187a6fe80SKai Vehmanen 	struct hdac_bus *hbus = sof_to_bus(sdev);
67287a6fe80SKai Vehmanen 
67387a6fe80SKai Vehmanen 	if (hbus->codec_powered) {
67487a6fe80SKai Vehmanen 		dev_dbg(sdev->dev, "some codecs still powered (%08X), not idle\n",
67587a6fe80SKai Vehmanen 			(unsigned int)hbus->codec_powered);
67687a6fe80SKai Vehmanen 		return -EBUSY;
67787a6fe80SKai Vehmanen 	}
67887a6fe80SKai Vehmanen 
67987a6fe80SKai Vehmanen 	return 0;
68087a6fe80SKai Vehmanen }
68187a6fe80SKai Vehmanen 
6821c38c922SFred Oh int hda_dsp_runtime_suspend(struct snd_sof_dev *sdev)
683747503b1SLiam Girdwood {
68461e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_state = {
68561e285caSRanjani Sridharan 		.state = SOF_DSP_PM_D3,
68661e285caSRanjani Sridharan 	};
68761e285caSRanjani Sridharan 	int ret;
68861e285caSRanjani Sridharan 
689747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
69061e285caSRanjani Sridharan 	ret = hda_suspend(sdev, true);
69161e285caSRanjani Sridharan 	if (ret < 0)
69261e285caSRanjani Sridharan 		return ret;
69361e285caSRanjani Sridharan 
69461e285caSRanjani Sridharan 	return hda_dsp_set_power_state(sdev, &target_state);
695747503b1SLiam Girdwood }
696747503b1SLiam Girdwood 
69761e285caSRanjani Sridharan int hda_dsp_suspend(struct snd_sof_dev *sdev, u32 target_state)
698747503b1SLiam Girdwood {
69916299326SKeyon Jie 	struct sof_intel_hda_dev *hda = sdev->pdata->hw_pdata;
700747503b1SLiam Girdwood 	struct hdac_bus *bus = sof_to_bus(sdev);
70166e40876SKeyon Jie 	struct pci_dev *pci = to_pci_dev(sdev->dev);
70261e285caSRanjani Sridharan 	const struct sof_dsp_power_state target_dsp_state = {
70361e285caSRanjani Sridharan 		.state = target_state,
70461e285caSRanjani Sridharan 		.substate = target_state == SOF_DSP_PM_D0 ?
70561e285caSRanjani Sridharan 				SOF_HDA_DSP_PM_D0I3 : 0,
70661e285caSRanjani Sridharan 	};
707747503b1SLiam Girdwood 	int ret;
708747503b1SLiam Girdwood 
70961e285caSRanjani Sridharan 	if (target_state == SOF_DSP_PM_D0) {
71061e285caSRanjani Sridharan 		/* Set DSP power state */
71161e285caSRanjani Sridharan 		ret = hda_dsp_set_power_state(sdev, &target_dsp_state);
71261e285caSRanjani Sridharan 		if (ret < 0) {
71361e285caSRanjani Sridharan 			dev_err(sdev->dev, "error: setting dsp state %d substate %d\n",
71461e285caSRanjani Sridharan 				target_dsp_state.state,
71561e285caSRanjani Sridharan 				target_dsp_state.substate);
71661e285caSRanjani Sridharan 			return ret;
71761e285caSRanjani Sridharan 		}
71861e285caSRanjani Sridharan 
71916299326SKeyon Jie 		/* enable L1SEN to make sure the system can enter S0Ix */
72016299326SKeyon Jie 		hda->l1_support_changed =
72116299326SKeyon Jie 			snd_sof_dsp_update_bits(sdev, HDA_DSP_HDA_BAR,
72216299326SKeyon Jie 						HDA_VS_INTEL_EM2,
72316299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN,
72416299326SKeyon Jie 						HDA_VS_INTEL_EM2_L1SEN);
72516299326SKeyon Jie 
72666e40876SKeyon Jie 		/* enable the system waking up via IPC IRQ */
72766e40876SKeyon Jie 		enable_irq_wake(pci->irq);
72866e40876SKeyon Jie 		pci_save_state(pci);
72966e40876SKeyon Jie 		return 0;
73066e40876SKeyon Jie 	}
73166e40876SKeyon Jie 
732747503b1SLiam Girdwood 	/* stop hda controller and power dsp off */
7331c38c922SFred Oh 	ret = hda_suspend(sdev, false);
734747503b1SLiam Girdwood 	if (ret < 0) {
735747503b1SLiam Girdwood 		dev_err(bus->dev, "error: suspending dsp\n");
736747503b1SLiam Girdwood 		return ret;
737747503b1SLiam Girdwood 	}
738747503b1SLiam Girdwood 
73961e285caSRanjani Sridharan 	return hda_dsp_set_power_state(sdev, &target_dsp_state);
740747503b1SLiam Girdwood }
741ed3baacdSRanjani Sridharan 
7427077a07aSRanjani Sridharan int hda_dsp_set_hw_params_upon_resume(struct snd_sof_dev *sdev)
743ed3baacdSRanjani Sridharan {
7447077a07aSRanjani Sridharan #if IS_ENABLED(CONFIG_SND_SOC_SOF_HDA)
745a3ebccb5SKai Vehmanen 	struct hdac_bus *bus = sof_to_bus(sdev);
7467077a07aSRanjani Sridharan 	struct snd_soc_pcm_runtime *rtd;
747a3ebccb5SKai Vehmanen 	struct hdac_ext_stream *stream;
7487077a07aSRanjani Sridharan 	struct hdac_ext_link *link;
749a3ebccb5SKai Vehmanen 	struct hdac_stream *s;
7507077a07aSRanjani Sridharan 	const char *name;
7517077a07aSRanjani Sridharan 	int stream_tag;
7527077a07aSRanjani Sridharan 
753ed3baacdSRanjani Sridharan 	/* set internal flag for BE */
754ed3baacdSRanjani Sridharan 	list_for_each_entry(s, &bus->stream_list, list) {
755ed3baacdSRanjani Sridharan 		stream = stream_to_hdac_ext_stream(s);
756a3ebccb5SKai Vehmanen 
7577077a07aSRanjani Sridharan 		/*
758934bf822SRander Wang 		 * clear stream. This should already be taken care for running
759934bf822SRander Wang 		 * streams when the SUSPEND trigger is called. But paused
760934bf822SRander Wang 		 * streams do not get suspended, so this needs to be done
761934bf822SRander Wang 		 * explicitly during suspend.
7627077a07aSRanjani Sridharan 		 */
7637077a07aSRanjani Sridharan 		if (stream->link_substream) {
7647077a07aSRanjani Sridharan 			rtd = snd_pcm_substream_chip(stream->link_substream);
7657077a07aSRanjani Sridharan 			name = rtd->codec_dai->component->name;
7667077a07aSRanjani Sridharan 			link = snd_hdac_ext_bus_get_link(bus, name);
7677077a07aSRanjani Sridharan 			if (!link)
7687077a07aSRanjani Sridharan 				return -EINVAL;
769810dbea3SRander Wang 
770810dbea3SRander Wang 			stream->link_prepared = 0;
771810dbea3SRander Wang 
772810dbea3SRander Wang 			if (hdac_stream(stream)->direction ==
773810dbea3SRander Wang 				SNDRV_PCM_STREAM_CAPTURE)
774810dbea3SRander Wang 				continue;
775810dbea3SRander Wang 
7767077a07aSRanjani Sridharan 			stream_tag = hdac_stream(stream)->stream_tag;
7777077a07aSRanjani Sridharan 			snd_hdac_ext_link_clear_stream_id(link, stream_tag);
778a3ebccb5SKai Vehmanen 		}
779ed3baacdSRanjani Sridharan 	}
7807077a07aSRanjani Sridharan #endif
7817077a07aSRanjani Sridharan 	return 0;
782ed3baacdSRanjani Sridharan }
783