xref: /openbmc/linux/sound/soc/sof/imx/imx8m.c (revision 7e24a55b2122746c2eef192296fc84624354f895)
1e149ca29SPierre-Louis Bossart // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
2afb93d71SDaniel Baluta //
3afb93d71SDaniel Baluta // Copyright 2020 NXP
4afb93d71SDaniel Baluta //
5afb93d71SDaniel Baluta // Author: Daniel Baluta <daniel.baluta@nxp.com>
6afb93d71SDaniel Baluta //
7afb93d71SDaniel Baluta // Hardware interface for audio DSP on i.MX8M
8afb93d71SDaniel Baluta 
99ba23717SDaniel Baluta #include <linux/bits.h>
10afb93d71SDaniel Baluta #include <linux/firmware.h>
119ba23717SDaniel Baluta #include <linux/mfd/syscon.h>
12afb93d71SDaniel Baluta #include <linux/of_platform.h>
13afb93d71SDaniel Baluta #include <linux/of_address.h>
14afb93d71SDaniel Baluta #include <linux/of_irq.h>
159ba23717SDaniel Baluta #include <linux/regmap.h>
16afb93d71SDaniel Baluta 
17afb93d71SDaniel Baluta #include <linux/module.h>
18afb93d71SDaniel Baluta #include <sound/sof.h>
19afb93d71SDaniel Baluta #include <sound/sof/xtensa.h>
20afb93d71SDaniel Baluta #include <linux/firmware/imx/dsp.h>
21afb93d71SDaniel Baluta 
22afb93d71SDaniel Baluta #include "../ops.h"
2328084f4aSDaniel Baluta #include "../sof-of-dev.h"
2418ebffe4SIulian Olaru #include "imx-common.h"
25afb93d71SDaniel Baluta 
26afb93d71SDaniel Baluta #define MBOX_OFFSET	0x800000
27afb93d71SDaniel Baluta #define MBOX_SIZE	0x1000
28afb93d71SDaniel Baluta 
298253aa47SDaniel Baluta static struct clk_bulk_data imx8m_dsp_clks[] = {
308253aa47SDaniel Baluta 	{ .id = "ipg" },
318253aa47SDaniel Baluta 	{ .id = "ocram" },
328253aa47SDaniel Baluta 	{ .id = "core" },
338253aa47SDaniel Baluta };
348253aa47SDaniel Baluta 
353bf4cd8bSDaniel Baluta /* DAP registers */
363bf4cd8bSDaniel Baluta #define IMX8M_DAP_DEBUG                0x28800000
373bf4cd8bSDaniel Baluta #define IMX8M_DAP_DEBUG_SIZE   (64 * 1024)
383bf4cd8bSDaniel Baluta #define IMX8M_DAP_PWRCTL       (0x4000 + 0x3020)
393bf4cd8bSDaniel Baluta #define IMX8M_PWRCTL_CORERESET         BIT(16)
403bf4cd8bSDaniel Baluta 
419ba23717SDaniel Baluta /* DSP audio mix registers */
429ba23717SDaniel Baluta #define AudioDSP_REG0	0x100
439ba23717SDaniel Baluta #define AudioDSP_REG1	0x104
449ba23717SDaniel Baluta #define AudioDSP_REG2	0x108
459ba23717SDaniel Baluta #define AudioDSP_REG3	0x10c
469ba23717SDaniel Baluta 
479ba23717SDaniel Baluta #define AudioDSP_REG2_RUNSTALL	BIT(5)
489ba23717SDaniel Baluta 
49afb93d71SDaniel Baluta struct imx8m_priv {
50afb93d71SDaniel Baluta 	struct device *dev;
51afb93d71SDaniel Baluta 	struct snd_sof_dev *sdev;
52afb93d71SDaniel Baluta 
53afb93d71SDaniel Baluta 	/* DSP IPC handler */
54afb93d71SDaniel Baluta 	struct imx_dsp_ipc *dsp_ipc;
55afb93d71SDaniel Baluta 	struct platform_device *ipc_dev;
568253aa47SDaniel Baluta 
578253aa47SDaniel Baluta 	struct imx_clocks *clks;
589ba23717SDaniel Baluta 
593bf4cd8bSDaniel Baluta 	void __iomem *dap;
609ba23717SDaniel Baluta 	struct regmap *regmap;
61afb93d71SDaniel Baluta };
62afb93d71SDaniel Baluta 
imx8m_get_mailbox_offset(struct snd_sof_dev * sdev)63afb93d71SDaniel Baluta static int imx8m_get_mailbox_offset(struct snd_sof_dev *sdev)
64afb93d71SDaniel Baluta {
65afb93d71SDaniel Baluta 	return MBOX_OFFSET;
66afb93d71SDaniel Baluta }
67afb93d71SDaniel Baluta 
imx8m_get_window_offset(struct snd_sof_dev * sdev,u32 id)68afb93d71SDaniel Baluta static int imx8m_get_window_offset(struct snd_sof_dev *sdev, u32 id)
69afb93d71SDaniel Baluta {
70afb93d71SDaniel Baluta 	return MBOX_OFFSET;
71afb93d71SDaniel Baluta }
72afb93d71SDaniel Baluta 
imx8m_dsp_handle_reply(struct imx_dsp_ipc * ipc)73afb93d71SDaniel Baluta static void imx8m_dsp_handle_reply(struct imx_dsp_ipc *ipc)
74afb93d71SDaniel Baluta {
75afb93d71SDaniel Baluta 	struct imx8m_priv *priv = imx_dsp_get_data(ipc);
76afb93d71SDaniel Baluta 	unsigned long flags;
77afb93d71SDaniel Baluta 
78afb93d71SDaniel Baluta 	spin_lock_irqsave(&priv->sdev->ipc_lock, flags);
7918c45f27SPeter Ujfalusi 	snd_sof_ipc_process_reply(priv->sdev, 0);
80afb93d71SDaniel Baluta 	spin_unlock_irqrestore(&priv->sdev->ipc_lock, flags);
81afb93d71SDaniel Baluta }
82afb93d71SDaniel Baluta 
imx8m_dsp_handle_request(struct imx_dsp_ipc * ipc)83afb93d71SDaniel Baluta static void imx8m_dsp_handle_request(struct imx_dsp_ipc *ipc)
84afb93d71SDaniel Baluta {
85afb93d71SDaniel Baluta 	struct imx8m_priv *priv = imx_dsp_get_data(ipc);
8618ebffe4SIulian Olaru 	u32 p; /* Panic code */
87afb93d71SDaniel Baluta 
8818ebffe4SIulian Olaru 	/* Read the message from the debug box. */
8918ebffe4SIulian Olaru 	sof_mailbox_read(priv->sdev, priv->sdev->debug_box.offset + 4, &p, sizeof(p));
9018ebffe4SIulian Olaru 
9118ebffe4SIulian Olaru 	/* Check to see if the message is a panic code (0x0dead***) */
9218ebffe4SIulian Olaru 	if ((p & SOF_IPC_PANIC_MAGIC_MASK) == SOF_IPC_PANIC_MAGIC)
93b2b10aa7SPeter Ujfalusi 		snd_sof_dsp_panic(priv->sdev, p, true);
9418ebffe4SIulian Olaru 	else
95afb93d71SDaniel Baluta 		snd_sof_ipc_msgs_rx(priv->sdev);
96afb93d71SDaniel Baluta }
97afb93d71SDaniel Baluta 
9899cb681eSPierre-Louis Bossart static struct imx_dsp_ops imx8m_dsp_ops = {
99afb93d71SDaniel Baluta 	.handle_reply		= imx8m_dsp_handle_reply,
100afb93d71SDaniel Baluta 	.handle_request		= imx8m_dsp_handle_request,
101afb93d71SDaniel Baluta };
102afb93d71SDaniel Baluta 
imx8m_send_msg(struct snd_sof_dev * sdev,struct snd_sof_ipc_msg * msg)103afb93d71SDaniel Baluta static int imx8m_send_msg(struct snd_sof_dev *sdev, struct snd_sof_ipc_msg *msg)
104afb93d71SDaniel Baluta {
10517b3f99aSIulian Olaru 	struct imx8m_priv *priv = sdev->pdata->hw_pdata;
106afb93d71SDaniel Baluta 
107afb93d71SDaniel Baluta 	sof_mailbox_write(sdev, sdev->host_box.offset, msg->msg_data,
108afb93d71SDaniel Baluta 			  msg->msg_size);
109afb93d71SDaniel Baluta 	imx_dsp_ring_doorbell(priv->dsp_ipc, 0);
110afb93d71SDaniel Baluta 
111afb93d71SDaniel Baluta 	return 0;
112afb93d71SDaniel Baluta }
113afb93d71SDaniel Baluta 
114afb93d71SDaniel Baluta /*
115afb93d71SDaniel Baluta  * DSP control.
116afb93d71SDaniel Baluta  */
imx8m_run(struct snd_sof_dev * sdev)117afb93d71SDaniel Baluta static int imx8m_run(struct snd_sof_dev *sdev)
118afb93d71SDaniel Baluta {
1199ba23717SDaniel Baluta 	struct imx8m_priv *priv = (struct imx8m_priv *)sdev->pdata->hw_pdata;
1209ba23717SDaniel Baluta 
1219ba23717SDaniel Baluta 	regmap_update_bits(priv->regmap, AudioDSP_REG2, AudioDSP_REG2_RUNSTALL, 0);
1229ba23717SDaniel Baluta 
123afb93d71SDaniel Baluta 	return 0;
124afb93d71SDaniel Baluta }
125afb93d71SDaniel Baluta 
imx8m_reset(struct snd_sof_dev * sdev)1263bf4cd8bSDaniel Baluta static int imx8m_reset(struct snd_sof_dev *sdev)
1273bf4cd8bSDaniel Baluta {
1283bf4cd8bSDaniel Baluta 	struct imx8m_priv *priv = (struct imx8m_priv *)sdev->pdata->hw_pdata;
1293bf4cd8bSDaniel Baluta 	u32 pwrctl;
1303bf4cd8bSDaniel Baluta 
1313bf4cd8bSDaniel Baluta 	/* put DSP into reset and stall */
1323bf4cd8bSDaniel Baluta 	pwrctl = readl(priv->dap + IMX8M_DAP_PWRCTL);
1333bf4cd8bSDaniel Baluta 	pwrctl |= IMX8M_PWRCTL_CORERESET;
1343bf4cd8bSDaniel Baluta 	writel(pwrctl, priv->dap + IMX8M_DAP_PWRCTL);
1353bf4cd8bSDaniel Baluta 
1363bf4cd8bSDaniel Baluta 	/* keep reset asserted for 10 cycles */
1373bf4cd8bSDaniel Baluta 	usleep_range(1, 2);
1383bf4cd8bSDaniel Baluta 
1393bf4cd8bSDaniel Baluta 	regmap_update_bits(priv->regmap, AudioDSP_REG2,
1403bf4cd8bSDaniel Baluta 			   AudioDSP_REG2_RUNSTALL, AudioDSP_REG2_RUNSTALL);
1413bf4cd8bSDaniel Baluta 
1423bf4cd8bSDaniel Baluta 	/* take the DSP out of reset and keep stalled for FW loading */
1433bf4cd8bSDaniel Baluta 	pwrctl = readl(priv->dap + IMX8M_DAP_PWRCTL);
1443bf4cd8bSDaniel Baluta 	pwrctl &= ~IMX8M_PWRCTL_CORERESET;
1453bf4cd8bSDaniel Baluta 	writel(pwrctl, priv->dap + IMX8M_DAP_PWRCTL);
1463bf4cd8bSDaniel Baluta 
147afb93d71SDaniel Baluta 	return 0;
148afb93d71SDaniel Baluta }
149afb93d71SDaniel Baluta 
imx8m_probe(struct snd_sof_dev * sdev)150afb93d71SDaniel Baluta static int imx8m_probe(struct snd_sof_dev *sdev)
151afb93d71SDaniel Baluta {
152afb93d71SDaniel Baluta 	struct platform_device *pdev =
153afb93d71SDaniel Baluta 		container_of(sdev->dev, struct platform_device, dev);
154afb93d71SDaniel Baluta 	struct device_node *np = pdev->dev.of_node;
155afb93d71SDaniel Baluta 	struct device_node *res_node;
156afb93d71SDaniel Baluta 	struct resource *mmio;
157afb93d71SDaniel Baluta 	struct imx8m_priv *priv;
158afb93d71SDaniel Baluta 	struct resource res;
159afb93d71SDaniel Baluta 	u32 base, size;
160afb93d71SDaniel Baluta 	int ret = 0;
161afb93d71SDaniel Baluta 
162afb93d71SDaniel Baluta 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
163afb93d71SDaniel Baluta 	if (!priv)
164afb93d71SDaniel Baluta 		return -ENOMEM;
165afb93d71SDaniel Baluta 
1668253aa47SDaniel Baluta 	priv->clks = devm_kzalloc(&pdev->dev, sizeof(*priv->clks), GFP_KERNEL);
1678253aa47SDaniel Baluta 	if (!priv->clks)
1688253aa47SDaniel Baluta 		return -ENOMEM;
1698253aa47SDaniel Baluta 
1705974f684SRanjani Sridharan 	sdev->num_cores = 1;
17117b3f99aSIulian Olaru 	sdev->pdata->hw_pdata = priv;
172afb93d71SDaniel Baluta 	priv->dev = sdev->dev;
173afb93d71SDaniel Baluta 	priv->sdev = sdev;
174afb93d71SDaniel Baluta 
175afb93d71SDaniel Baluta 	priv->ipc_dev = platform_device_register_data(sdev->dev, "imx-dsp",
176afb93d71SDaniel Baluta 						      PLATFORM_DEVID_NONE,
177afb93d71SDaniel Baluta 						      pdev, sizeof(*pdev));
178afb93d71SDaniel Baluta 	if (IS_ERR(priv->ipc_dev))
179afb93d71SDaniel Baluta 		return PTR_ERR(priv->ipc_dev);
180afb93d71SDaniel Baluta 
181afb93d71SDaniel Baluta 	priv->dsp_ipc = dev_get_drvdata(&priv->ipc_dev->dev);
182afb93d71SDaniel Baluta 	if (!priv->dsp_ipc) {
183afb93d71SDaniel Baluta 		/* DSP IPC driver not probed yet, try later */
184afb93d71SDaniel Baluta 		ret = -EPROBE_DEFER;
185afb93d71SDaniel Baluta 		dev_err(sdev->dev, "Failed to get drvdata\n");
186afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
187afb93d71SDaniel Baluta 	}
188afb93d71SDaniel Baluta 
189afb93d71SDaniel Baluta 	imx_dsp_set_data(priv->dsp_ipc, priv);
190afb93d71SDaniel Baluta 	priv->dsp_ipc->ops = &imx8m_dsp_ops;
191afb93d71SDaniel Baluta 
192afb93d71SDaniel Baluta 	/* DSP base */
193afb93d71SDaniel Baluta 	mmio = platform_get_resource(pdev, IORESOURCE_MEM, 0);
194afb93d71SDaniel Baluta 	if (mmio) {
195afb93d71SDaniel Baluta 		base = mmio->start;
196afb93d71SDaniel Baluta 		size = resource_size(mmio);
197afb93d71SDaniel Baluta 	} else {
198afb93d71SDaniel Baluta 		dev_err(sdev->dev, "error: failed to get DSP base at idx 0\n");
199afb93d71SDaniel Baluta 		ret = -EINVAL;
200afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
201afb93d71SDaniel Baluta 	}
202afb93d71SDaniel Baluta 
2033bf4cd8bSDaniel Baluta 	priv->dap = devm_ioremap(sdev->dev, IMX8M_DAP_DEBUG, IMX8M_DAP_DEBUG_SIZE);
2043bf4cd8bSDaniel Baluta 	if (!priv->dap) {
2053bf4cd8bSDaniel Baluta 		dev_err(sdev->dev, "error: failed to map DAP debug memory area");
2063bf4cd8bSDaniel Baluta 		ret = -ENODEV;
2073bf4cd8bSDaniel Baluta 		goto exit_pdev_unregister;
2083bf4cd8bSDaniel Baluta 	}
2093bf4cd8bSDaniel Baluta 
210afb93d71SDaniel Baluta 	sdev->bar[SOF_FW_BLK_TYPE_IRAM] = devm_ioremap(sdev->dev, base, size);
211afb93d71SDaniel Baluta 	if (!sdev->bar[SOF_FW_BLK_TYPE_IRAM]) {
212afb93d71SDaniel Baluta 		dev_err(sdev->dev, "failed to ioremap base 0x%x size 0x%x\n",
213afb93d71SDaniel Baluta 			base, size);
214afb93d71SDaniel Baluta 		ret = -ENODEV;
215afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
216afb93d71SDaniel Baluta 	}
217afb93d71SDaniel Baluta 	sdev->mmio_bar = SOF_FW_BLK_TYPE_IRAM;
218afb93d71SDaniel Baluta 
219afb93d71SDaniel Baluta 	res_node = of_parse_phandle(np, "memory-region", 0);
220afb93d71SDaniel Baluta 	if (!res_node) {
221afb93d71SDaniel Baluta 		dev_err(&pdev->dev, "failed to get memory region node\n");
222afb93d71SDaniel Baluta 		ret = -ENODEV;
223afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
224afb93d71SDaniel Baluta 	}
225afb93d71SDaniel Baluta 
226afb93d71SDaniel Baluta 	ret = of_address_to_resource(res_node, 0, &res);
2275575f7f4SMiaoqian Lin 	of_node_put(res_node);
228afb93d71SDaniel Baluta 	if (ret) {
229afb93d71SDaniel Baluta 		dev_err(&pdev->dev, "failed to get reserved region address\n");
230afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
231afb93d71SDaniel Baluta 	}
232afb93d71SDaniel Baluta 
233afb93d71SDaniel Baluta 	sdev->bar[SOF_FW_BLK_TYPE_SRAM] = devm_ioremap_wc(sdev->dev, res.start,
234afd842c0SJulia Lawall 							  resource_size(&res));
235afb93d71SDaniel Baluta 	if (!sdev->bar[SOF_FW_BLK_TYPE_SRAM]) {
236afb93d71SDaniel Baluta 		dev_err(sdev->dev, "failed to ioremap mem 0x%x size 0x%x\n",
237afb93d71SDaniel Baluta 			base, size);
238afb93d71SDaniel Baluta 		ret = -ENOMEM;
239afb93d71SDaniel Baluta 		goto exit_pdev_unregister;
240afb93d71SDaniel Baluta 	}
241afb93d71SDaniel Baluta 	sdev->mailbox_bar = SOF_FW_BLK_TYPE_SRAM;
242afb93d71SDaniel Baluta 
243afb93d71SDaniel Baluta 	/* set default mailbox offset for FW ready message */
244afb93d71SDaniel Baluta 	sdev->dsp_box.offset = MBOX_OFFSET;
245afb93d71SDaniel Baluta 
246*0e51f669SDaniel Baluta 	priv->regmap = syscon_regmap_lookup_by_phandle(np, "fsl,dsp-ctrl");
2479ba23717SDaniel Baluta 	if (IS_ERR(priv->regmap)) {
2489ba23717SDaniel Baluta 		dev_err(sdev->dev, "cannot find dsp-ctrl registers");
2499ba23717SDaniel Baluta 		ret = PTR_ERR(priv->regmap);
2509ba23717SDaniel Baluta 		goto exit_pdev_unregister;
2519ba23717SDaniel Baluta 	}
2529ba23717SDaniel Baluta 
2538253aa47SDaniel Baluta 	/* init clocks info */
2548253aa47SDaniel Baluta 	priv->clks->dsp_clks = imx8m_dsp_clks;
2558253aa47SDaniel Baluta 	priv->clks->num_dsp_clks = ARRAY_SIZE(imx8m_dsp_clks);
2568253aa47SDaniel Baluta 
2578253aa47SDaniel Baluta 	ret = imx8_parse_clocks(sdev, priv->clks);
2588253aa47SDaniel Baluta 	if (ret < 0)
2598253aa47SDaniel Baluta 		goto exit_pdev_unregister;
2608253aa47SDaniel Baluta 
261a73b493dSDaniel Baluta 	ret = imx8_enable_clocks(sdev, priv->clks);
262a73b493dSDaniel Baluta 	if (ret < 0)
263a73b493dSDaniel Baluta 		goto exit_pdev_unregister;
2648253aa47SDaniel Baluta 
265afb93d71SDaniel Baluta 	return 0;
266afb93d71SDaniel Baluta 
267afb93d71SDaniel Baluta exit_pdev_unregister:
268afb93d71SDaniel Baluta 	platform_device_unregister(priv->ipc_dev);
269afb93d71SDaniel Baluta 	return ret;
270afb93d71SDaniel Baluta }
271afb93d71SDaniel Baluta 
imx8m_remove(struct snd_sof_dev * sdev)272afb93d71SDaniel Baluta static int imx8m_remove(struct snd_sof_dev *sdev)
273afb93d71SDaniel Baluta {
27417b3f99aSIulian Olaru 	struct imx8m_priv *priv = sdev->pdata->hw_pdata;
275afb93d71SDaniel Baluta 
2768253aa47SDaniel Baluta 	imx8_disable_clocks(sdev, priv->clks);
277afb93d71SDaniel Baluta 	platform_device_unregister(priv->ipc_dev);
278afb93d71SDaniel Baluta 
279afb93d71SDaniel Baluta 	return 0;
280afb93d71SDaniel Baluta }
281afb93d71SDaniel Baluta 
282afb93d71SDaniel Baluta /* on i.MX8 there is 1 to 1 match between type and BAR idx */
imx8m_get_bar_index(struct snd_sof_dev * sdev,u32 type)283afb93d71SDaniel Baluta static int imx8m_get_bar_index(struct snd_sof_dev *sdev, u32 type)
284afb93d71SDaniel Baluta {
285d9be4a88SPeter Ujfalusi 	/* Only IRAM and SRAM bars are valid */
286d9be4a88SPeter Ujfalusi 	switch (type) {
287d9be4a88SPeter Ujfalusi 	case SOF_FW_BLK_TYPE_IRAM:
288d9be4a88SPeter Ujfalusi 	case SOF_FW_BLK_TYPE_SRAM:
289afb93d71SDaniel Baluta 		return type;
290d9be4a88SPeter Ujfalusi 	default:
291d9be4a88SPeter Ujfalusi 		return -EINVAL;
292d9be4a88SPeter Ujfalusi 	}
293afb93d71SDaniel Baluta }
294afb93d71SDaniel Baluta 
295afb93d71SDaniel Baluta static struct snd_soc_dai_driver imx8m_dai[] = {
296afb93d71SDaniel Baluta {
297243442bcSViorel Suman 	.name = "sai1",
298243442bcSViorel Suman 	.playback = {
299243442bcSViorel Suman 		.channels_min = 1,
300243442bcSViorel Suman 		.channels_max = 32,
301243442bcSViorel Suman 	},
302243442bcSViorel Suman 	.capture = {
303243442bcSViorel Suman 		.channels_min = 1,
304243442bcSViorel Suman 		.channels_max = 32,
305243442bcSViorel Suman 	},
306243442bcSViorel Suman },
307243442bcSViorel Suman {
308f23a8e94SDaniel Baluta 	.name = "sai3",
3094e7f8cacSDaniel Baluta 	.playback = {
3104e7f8cacSDaniel Baluta 		.channels_min = 1,
3114e7f8cacSDaniel Baluta 		.channels_max = 32,
3124e7f8cacSDaniel Baluta 	},
3134e7f8cacSDaniel Baluta 	.capture = {
3144e7f8cacSDaniel Baluta 		.channels_min = 1,
3154e7f8cacSDaniel Baluta 		.channels_max = 32,
3164e7f8cacSDaniel Baluta 	},
317afb93d71SDaniel Baluta },
318afb93d71SDaniel Baluta };
319afb93d71SDaniel Baluta 
imx8m_dsp_set_power_state(struct snd_sof_dev * sdev,const struct sof_dsp_power_state * target_state)320a73b493dSDaniel Baluta static int imx8m_dsp_set_power_state(struct snd_sof_dev *sdev,
321a73b493dSDaniel Baluta 				     const struct sof_dsp_power_state *target_state)
322a73b493dSDaniel Baluta {
323a73b493dSDaniel Baluta 	sdev->dsp_power_state = *target_state;
324a73b493dSDaniel Baluta 
325a73b493dSDaniel Baluta 	return 0;
326a73b493dSDaniel Baluta }
327a73b493dSDaniel Baluta 
imx8m_resume(struct snd_sof_dev * sdev)328a73b493dSDaniel Baluta static int imx8m_resume(struct snd_sof_dev *sdev)
329a73b493dSDaniel Baluta {
330a73b493dSDaniel Baluta 	struct imx8m_priv *priv = (struct imx8m_priv *)sdev->pdata->hw_pdata;
331a73b493dSDaniel Baluta 	int ret;
332a73b493dSDaniel Baluta 	int i;
333a73b493dSDaniel Baluta 
334a73b493dSDaniel Baluta 	ret = imx8_enable_clocks(sdev, priv->clks);
335a73b493dSDaniel Baluta 	if (ret < 0)
336a73b493dSDaniel Baluta 		return ret;
337a73b493dSDaniel Baluta 
338a73b493dSDaniel Baluta 	for (i = 0; i < DSP_MU_CHAN_NUM; i++)
339a73b493dSDaniel Baluta 		imx_dsp_request_channel(priv->dsp_ipc, i);
340a73b493dSDaniel Baluta 
341a73b493dSDaniel Baluta 	return 0;
342a73b493dSDaniel Baluta }
343a73b493dSDaniel Baluta 
imx8m_suspend(struct snd_sof_dev * sdev)344a73b493dSDaniel Baluta static void imx8m_suspend(struct snd_sof_dev *sdev)
345a73b493dSDaniel Baluta {
346a73b493dSDaniel Baluta 	struct imx8m_priv *priv = (struct imx8m_priv *)sdev->pdata->hw_pdata;
347a73b493dSDaniel Baluta 	int i;
348a73b493dSDaniel Baluta 
349a73b493dSDaniel Baluta 	for (i = 0; i < DSP_MU_CHAN_NUM; i++)
350a73b493dSDaniel Baluta 		imx_dsp_free_channel(priv->dsp_ipc, i);
351a73b493dSDaniel Baluta 
352a73b493dSDaniel Baluta 	imx8_disable_clocks(sdev, priv->clks);
353a73b493dSDaniel Baluta }
354a73b493dSDaniel Baluta 
imx8m_dsp_runtime_resume(struct snd_sof_dev * sdev)355a73b493dSDaniel Baluta static int imx8m_dsp_runtime_resume(struct snd_sof_dev *sdev)
356a73b493dSDaniel Baluta {
357a73b493dSDaniel Baluta 	int ret;
358a73b493dSDaniel Baluta 	const struct sof_dsp_power_state target_dsp_state = {
359a73b493dSDaniel Baluta 		.state = SOF_DSP_PM_D0,
360a73b493dSDaniel Baluta 	};
361a73b493dSDaniel Baluta 
362a73b493dSDaniel Baluta 	ret = imx8m_resume(sdev);
363a73b493dSDaniel Baluta 	if (ret < 0)
364a73b493dSDaniel Baluta 		return ret;
365a73b493dSDaniel Baluta 
366a73b493dSDaniel Baluta 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
367a73b493dSDaniel Baluta }
368a73b493dSDaniel Baluta 
imx8m_dsp_runtime_suspend(struct snd_sof_dev * sdev)369a73b493dSDaniel Baluta static int imx8m_dsp_runtime_suspend(struct snd_sof_dev *sdev)
370a73b493dSDaniel Baluta {
371a73b493dSDaniel Baluta 	const struct sof_dsp_power_state target_dsp_state = {
372a73b493dSDaniel Baluta 		.state = SOF_DSP_PM_D3,
373a73b493dSDaniel Baluta 	};
374a73b493dSDaniel Baluta 
375a73b493dSDaniel Baluta 	imx8m_suspend(sdev);
376a73b493dSDaniel Baluta 
377a73b493dSDaniel Baluta 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
378a73b493dSDaniel Baluta }
379a73b493dSDaniel Baluta 
imx8m_dsp_resume(struct snd_sof_dev * sdev)380a73b493dSDaniel Baluta static int imx8m_dsp_resume(struct snd_sof_dev *sdev)
381a73b493dSDaniel Baluta {
382a73b493dSDaniel Baluta 	int ret;
383a73b493dSDaniel Baluta 	const struct sof_dsp_power_state target_dsp_state = {
384a73b493dSDaniel Baluta 		.state = SOF_DSP_PM_D0,
385a73b493dSDaniel Baluta 	};
386a73b493dSDaniel Baluta 
387a73b493dSDaniel Baluta 	ret = imx8m_resume(sdev);
388a73b493dSDaniel Baluta 	if (ret < 0)
389a73b493dSDaniel Baluta 		return ret;
390a73b493dSDaniel Baluta 
391a73b493dSDaniel Baluta 	if (pm_runtime_suspended(sdev->dev)) {
392a73b493dSDaniel Baluta 		pm_runtime_disable(sdev->dev);
393a73b493dSDaniel Baluta 		pm_runtime_set_active(sdev->dev);
394a73b493dSDaniel Baluta 		pm_runtime_mark_last_busy(sdev->dev);
395a73b493dSDaniel Baluta 		pm_runtime_enable(sdev->dev);
396a73b493dSDaniel Baluta 		pm_runtime_idle(sdev->dev);
397a73b493dSDaniel Baluta 	}
398a73b493dSDaniel Baluta 
399a73b493dSDaniel Baluta 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
400a73b493dSDaniel Baluta }
401a73b493dSDaniel Baluta 
imx8m_dsp_suspend(struct snd_sof_dev * sdev,unsigned int target_state)402a73b493dSDaniel Baluta static int imx8m_dsp_suspend(struct snd_sof_dev *sdev, unsigned int target_state)
403a73b493dSDaniel Baluta {
404a73b493dSDaniel Baluta 	const struct sof_dsp_power_state target_dsp_state = {
405a73b493dSDaniel Baluta 		.state = target_state,
406a73b493dSDaniel Baluta 	};
407a73b493dSDaniel Baluta 
408a73b493dSDaniel Baluta 	if (!pm_runtime_suspended(sdev->dev))
409a73b493dSDaniel Baluta 		imx8m_suspend(sdev);
410a73b493dSDaniel Baluta 
411a73b493dSDaniel Baluta 	return snd_sof_dsp_set_power_state(sdev, &target_dsp_state);
412a73b493dSDaniel Baluta }
413a73b493dSDaniel Baluta 
414afb93d71SDaniel Baluta /* i.MX8 ops */
415856601e5SPierre-Louis Bossart static struct snd_sof_dsp_ops sof_imx8m_ops = {
416afb93d71SDaniel Baluta 	/* probe and remove */
417afb93d71SDaniel Baluta 	.probe		= imx8m_probe,
418afb93d71SDaniel Baluta 	.remove		= imx8m_remove,
419afb93d71SDaniel Baluta 	/* DSP core boot */
420afb93d71SDaniel Baluta 	.run		= imx8m_run,
4213bf4cd8bSDaniel Baluta 	.reset		= imx8m_reset,
422afb93d71SDaniel Baluta 
423afb93d71SDaniel Baluta 	/* Block IO */
424afb93d71SDaniel Baluta 	.block_read	= sof_block_read,
425afb93d71SDaniel Baluta 	.block_write	= sof_block_write,
426afb93d71SDaniel Baluta 
427f71f59ddSDaniel Baluta 	/* Mailbox IO */
428f71f59ddSDaniel Baluta 	.mailbox_read	= sof_mailbox_read,
429f71f59ddSDaniel Baluta 	.mailbox_write	= sof_mailbox_write,
430f71f59ddSDaniel Baluta 
431afb93d71SDaniel Baluta 	/* ipc */
432afb93d71SDaniel Baluta 	.send_msg	= imx8m_send_msg,
433afb93d71SDaniel Baluta 	.get_mailbox_offset	= imx8m_get_mailbox_offset,
434afb93d71SDaniel Baluta 	.get_window_offset	= imx8m_get_window_offset,
435afb93d71SDaniel Baluta 
43640834190SDaniel Baluta 	.ipc_msg_data	= sof_ipc_msg_data,
437f0383adeSPeter Ujfalusi 	.set_stream_data_offset = sof_set_stream_data_offset,
438afb93d71SDaniel Baluta 
439afb93d71SDaniel Baluta 	.get_bar_index	= imx8m_get_bar_index,
440499c55feSPeter Ujfalusi 
441afb93d71SDaniel Baluta 	/* firmware loading */
442afb93d71SDaniel Baluta 	.load_firmware	= snd_sof_load_firmware_memcpy,
443afb93d71SDaniel Baluta 
44418ebffe4SIulian Olaru 	/* Debug information */
44518ebffe4SIulian Olaru 	.dbg_dump = imx8_dump,
446ff2f99b0SPeter Ujfalusi 	.debugfs_add_region_item = snd_sof_debugfs_add_region_item_iomem,
44718ebffe4SIulian Olaru 
44840834190SDaniel Baluta 	/* stream callbacks */
44940834190SDaniel Baluta 	.pcm_open	= sof_stream_pcm_open,
45040834190SDaniel Baluta 	.pcm_close	= sof_stream_pcm_close,
4515a1fa00aSIulian Olaru 	/* Firmware ops */
4520ed66cb7SPeter Ujfalusi 	.dsp_arch_ops = &sof_xtensa_arch_ops,
4535a1fa00aSIulian Olaru 
454afb93d71SDaniel Baluta 	/* DAI drivers */
455afb93d71SDaniel Baluta 	.drv = imx8m_dai,
456beaa7bd1SDaniel Baluta 	.num_drv = ARRAY_SIZE(imx8m_dai),
4575c2c3cb1SDaniel Baluta 
458a73b493dSDaniel Baluta 	.suspend	= imx8m_dsp_suspend,
459a73b493dSDaniel Baluta 	.resume		= imx8m_dsp_resume,
460a73b493dSDaniel Baluta 
461a73b493dSDaniel Baluta 	.runtime_suspend = imx8m_dsp_runtime_suspend,
462a73b493dSDaniel Baluta 	.runtime_resume = imx8m_dsp_runtime_resume,
463a73b493dSDaniel Baluta 
464a73b493dSDaniel Baluta 	.set_power_state = imx8m_dsp_set_power_state,
465a73b493dSDaniel Baluta 
4665c2c3cb1SDaniel Baluta 	.hw_info = SNDRV_PCM_INFO_MMAP |
4675c2c3cb1SDaniel Baluta 		SNDRV_PCM_INFO_MMAP_VALID |
4685c2c3cb1SDaniel Baluta 		SNDRV_PCM_INFO_INTERLEAVED |
4695c2c3cb1SDaniel Baluta 		SNDRV_PCM_INFO_PAUSE |
4705c2c3cb1SDaniel Baluta 		SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
471afb93d71SDaniel Baluta };
47228084f4aSDaniel Baluta 
47328084f4aSDaniel Baluta static struct sof_dev_desc sof_of_imx8mp_desc = {
4740cf8ff05SPierre-Louis Bossart 	.ipc_supported_mask	= BIT(SOF_IPC),
4750cf8ff05SPierre-Louis Bossart 	.ipc_default		= SOF_IPC,
476a3757915SPierre-Louis Bossart 	.default_fw_path = {
477a3757915SPierre-Louis Bossart 		[SOF_IPC] = "imx/sof",
478a3757915SPierre-Louis Bossart 	},
479a3757915SPierre-Louis Bossart 	.default_tplg_path = {
480a3757915SPierre-Louis Bossart 		[SOF_IPC] = "imx/sof-tplg",
481a3757915SPierre-Louis Bossart 	},
482a97abb3cSPierre-Louis Bossart 	.default_fw_filename = {
483a97abb3cSPierre-Louis Bossart 		[SOF_IPC] = "sof-imx8m.ri",
484a97abb3cSPierre-Louis Bossart 	},
48528084f4aSDaniel Baluta 	.nocodec_tplg_filename = "sof-imx8-nocodec.tplg",
48628084f4aSDaniel Baluta 	.ops = &sof_imx8m_ops,
48728084f4aSDaniel Baluta };
48828084f4aSDaniel Baluta 
48928084f4aSDaniel Baluta static const struct of_device_id sof_of_imx8m_ids[] = {
49028084f4aSDaniel Baluta 	{ .compatible = "fsl,imx8mp-dsp", .data = &sof_of_imx8mp_desc},
49128084f4aSDaniel Baluta 	{ }
49228084f4aSDaniel Baluta };
49328084f4aSDaniel Baluta MODULE_DEVICE_TABLE(of, sof_of_imx8m_ids);
49428084f4aSDaniel Baluta 
49528084f4aSDaniel Baluta /* DT driver definition */
49628084f4aSDaniel Baluta static struct platform_driver snd_sof_of_imx8m_driver = {
49728084f4aSDaniel Baluta 	.probe = sof_of_probe,
49828084f4aSDaniel Baluta 	.remove = sof_of_remove,
49928084f4aSDaniel Baluta 	.driver = {
50028084f4aSDaniel Baluta 		.name = "sof-audio-of-imx8m",
50128084f4aSDaniel Baluta 		.pm = &sof_of_pm,
50228084f4aSDaniel Baluta 		.of_match_table = sof_of_imx8m_ids,
50328084f4aSDaniel Baluta 	},
50428084f4aSDaniel Baluta };
50528084f4aSDaniel Baluta module_platform_driver(snd_sof_of_imx8m_driver);
506afb93d71SDaniel Baluta 
5075a1fa00aSIulian Olaru MODULE_IMPORT_NS(SND_SOC_SOF_XTENSA);
508afb93d71SDaniel Baluta MODULE_LICENSE("Dual BSD/GPL");
509