xref: /openbmc/linux/sound/soc/sh/hac.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1cb006e7bSKuninori Morimoto // SPDX-License-Identifier: GPL-2.0
2cb006e7bSKuninori Morimoto //
3cb006e7bSKuninori Morimoto // Hitachi Audio Controller (AC97) support for SH7760/SH7780
4cb006e7bSKuninori Morimoto //
5cb006e7bSKuninori Morimoto // Copyright (c) 2007 Manuel Lauss <mano@roarinelk.homelinux.net>
6cb006e7bSKuninori Morimoto //
7cb006e7bSKuninori Morimoto // dont forget to set IPSEL/OMSEL register bits (in your board code) to
8cb006e7bSKuninori Morimoto // enable HAC output pins!
9aef3b06aSManuel Lauss 
10aef3b06aSManuel Lauss /* BIG FAT FIXME: although the SH7760 has 2 independent AC97 units, only
11aef3b06aSManuel Lauss  * the FIRST can be used since ASoC does not pass any information to the
12aef3b06aSManuel Lauss  * ac97_read/write() functions regarding WHICH unit to use.  You'll have
13aef3b06aSManuel Lauss  * to edit the code a bit to use the other AC97 unit.		--mlau
14aef3b06aSManuel Lauss  */
15aef3b06aSManuel Lauss 
16aef3b06aSManuel Lauss #include <linux/init.h>
17aef3b06aSManuel Lauss #include <linux/module.h>
18aef3b06aSManuel Lauss #include <linux/platform_device.h>
19aef3b06aSManuel Lauss #include <linux/interrupt.h>
20aef3b06aSManuel Lauss #include <linux/wait.h>
21aef3b06aSManuel Lauss #include <linux/delay.h>
22aef3b06aSManuel Lauss #include <sound/core.h>
23aef3b06aSManuel Lauss #include <sound/pcm.h>
24aef3b06aSManuel Lauss #include <sound/ac97_codec.h>
25aef3b06aSManuel Lauss #include <sound/initval.h>
26aef3b06aSManuel Lauss #include <sound/soc.h>
27aef3b06aSManuel Lauss 
28aef3b06aSManuel Lauss /* regs and bits */
29aef3b06aSManuel Lauss #define HACCR		0x08
30aef3b06aSManuel Lauss #define HACCSAR		0x20
31aef3b06aSManuel Lauss #define HACCSDR		0x24
32aef3b06aSManuel Lauss #define HACPCML		0x28
33aef3b06aSManuel Lauss #define HACPCMR		0x2C
34aef3b06aSManuel Lauss #define HACTIER		0x50
35aef3b06aSManuel Lauss #define	HACTSR		0x54
36aef3b06aSManuel Lauss #define HACRIER		0x58
37aef3b06aSManuel Lauss #define HACRSR		0x5C
38aef3b06aSManuel Lauss #define HACACR		0x60
39aef3b06aSManuel Lauss 
40aef3b06aSManuel Lauss #define CR_CR		(1 << 15)	/* "codec-ready" indicator */
41aef3b06aSManuel Lauss #define CR_CDRT		(1 << 11)	/* cold reset */
42aef3b06aSManuel Lauss #define CR_WMRT		(1 << 10)	/* warm reset */
43aef3b06aSManuel Lauss #define CR_B9		(1 << 9)	/* the mysterious "bit 9" */
44aef3b06aSManuel Lauss #define CR_ST		(1 << 5)	/* AC97 link start bit */
45aef3b06aSManuel Lauss 
46aef3b06aSManuel Lauss #define CSAR_RD		(1 << 19)	/* AC97 data read bit */
47aef3b06aSManuel Lauss #define CSAR_WR		(0)
48aef3b06aSManuel Lauss 
49aef3b06aSManuel Lauss #define TSR_CMDAMT	(1 << 31)
50aef3b06aSManuel Lauss #define TSR_CMDDMT	(1 << 30)
51aef3b06aSManuel Lauss 
52aef3b06aSManuel Lauss #define RSR_STARY	(1 << 22)
53aef3b06aSManuel Lauss #define RSR_STDRY	(1 << 21)
54aef3b06aSManuel Lauss 
55aef3b06aSManuel Lauss #define ACR_DMARX16	(1 << 30)
56aef3b06aSManuel Lauss #define ACR_DMATX16	(1 << 29)
57aef3b06aSManuel Lauss #define ACR_TX12ATOM	(1 << 26)
58aef3b06aSManuel Lauss #define ACR_DMARX20	((1 << 24) | (1 << 22))
59aef3b06aSManuel Lauss #define ACR_DMATX20	((1 << 23) | (1 << 21))
60aef3b06aSManuel Lauss 
61aef3b06aSManuel Lauss #define CSDR_SHIFT	4
62aef3b06aSManuel Lauss #define CSDR_MASK	(0xffff << CSDR_SHIFT)
63aef3b06aSManuel Lauss #define CSAR_SHIFT	12
64aef3b06aSManuel Lauss #define CSAR_MASK	(0x7f << CSAR_SHIFT)
65aef3b06aSManuel Lauss 
66aef3b06aSManuel Lauss #define AC97_WRITE_RETRY	1
67aef3b06aSManuel Lauss #define AC97_READ_RETRY		5
68aef3b06aSManuel Lauss 
69aef3b06aSManuel Lauss /* manual-suggested AC97 codec access timeouts (us) */
70aef3b06aSManuel Lauss #define TMO_E1	500	/* 21 < E1 < 1000 */
71aef3b06aSManuel Lauss #define TMO_E2	13	/* 13 < E2 */
72aef3b06aSManuel Lauss #define TMO_E3	21	/* 21 < E3 */
73aef3b06aSManuel Lauss #define TMO_E4	500	/* 21 < E4 < 1000 */
74aef3b06aSManuel Lauss 
75aef3b06aSManuel Lauss struct hac_priv {
76aef3b06aSManuel Lauss 	unsigned long mmio;	/* HAC base address */
77aef3b06aSManuel Lauss } hac_cpu_data[] = {
78aef3b06aSManuel Lauss #if defined(CONFIG_CPU_SUBTYPE_SH7760)
79aef3b06aSManuel Lauss 	{
80aef3b06aSManuel Lauss 		.mmio	= 0xFE240000,
81aef3b06aSManuel Lauss 	},
82aef3b06aSManuel Lauss 	{
83aef3b06aSManuel Lauss 		.mmio	= 0xFE250000,
84aef3b06aSManuel Lauss 	},
85aef3b06aSManuel Lauss #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
86aef3b06aSManuel Lauss 	{
87aef3b06aSManuel Lauss 		.mmio	= 0xFFE40000,
88aef3b06aSManuel Lauss 	},
89aef3b06aSManuel Lauss #else
90aef3b06aSManuel Lauss #error "Unsupported SuperH SoC"
91aef3b06aSManuel Lauss #endif
92aef3b06aSManuel Lauss };
93aef3b06aSManuel Lauss 
94aef3b06aSManuel Lauss #define HACREG(reg)	(*(unsigned long *)(hac->mmio + (reg)))
95aef3b06aSManuel Lauss 
96aef3b06aSManuel Lauss /*
97aef3b06aSManuel Lauss  * AC97 read/write flow as outlined in the SH7760 manual (pages 903-906)
98aef3b06aSManuel Lauss  */
hac_get_codec_data(struct hac_priv * hac,unsigned short r,unsigned short * v)99aef3b06aSManuel Lauss static int hac_get_codec_data(struct hac_priv *hac, unsigned short r,
100aef3b06aSManuel Lauss 			      unsigned short *v)
101aef3b06aSManuel Lauss {
102aef3b06aSManuel Lauss 	unsigned int to1, to2, i;
103aef3b06aSManuel Lauss 	unsigned short adr;
104aef3b06aSManuel Lauss 
105690eceb5SManuel Lauss 	for (i = AC97_READ_RETRY; i; i--) {
106aef3b06aSManuel Lauss 		*v = 0;
107aef3b06aSManuel Lauss 		/* wait for HAC to receive something from the codec */
108aef3b06aSManuel Lauss 		for (to1 = TMO_E4;
109aef3b06aSManuel Lauss 		     to1 && !(HACREG(HACRSR) & RSR_STARY);
110aef3b06aSManuel Lauss 		     --to1)
111aef3b06aSManuel Lauss 			udelay(1);
112aef3b06aSManuel Lauss 		for (to2 = TMO_E4;
113aef3b06aSManuel Lauss 		     to2 && !(HACREG(HACRSR) & RSR_STDRY);
114aef3b06aSManuel Lauss 		     --to2)
115aef3b06aSManuel Lauss 			udelay(1);
116aef3b06aSManuel Lauss 
117aef3b06aSManuel Lauss 		if (!to1 && !to2)
118aef3b06aSManuel Lauss 			return 0;	/* codec comm is down */
119aef3b06aSManuel Lauss 
120aef3b06aSManuel Lauss 		adr = ((HACREG(HACCSAR) & CSAR_MASK) >> CSAR_SHIFT);
121aef3b06aSManuel Lauss 		*v  = ((HACREG(HACCSDR) & CSDR_MASK) >> CSDR_SHIFT);
122aef3b06aSManuel Lauss 
123aef3b06aSManuel Lauss 		HACREG(HACRSR) &= ~(RSR_STDRY | RSR_STARY);
124aef3b06aSManuel Lauss 
125aef3b06aSManuel Lauss 		if (r == adr)
126aef3b06aSManuel Lauss 			break;
127aef3b06aSManuel Lauss 
128aef3b06aSManuel Lauss 		/* manual says: wait at least 21 usec before retrying */
129aef3b06aSManuel Lauss 		udelay(21);
130aef3b06aSManuel Lauss 	}
131aef3b06aSManuel Lauss 	HACREG(HACRSR) &= ~(RSR_STDRY | RSR_STARY);
132690eceb5SManuel Lauss 	return i;
133aef3b06aSManuel Lauss }
134aef3b06aSManuel Lauss 
hac_read_codec_aux(struct hac_priv * hac,unsigned short reg)135aef3b06aSManuel Lauss static unsigned short hac_read_codec_aux(struct hac_priv *hac,
136aef3b06aSManuel Lauss 					 unsigned short reg)
137aef3b06aSManuel Lauss {
138aef3b06aSManuel Lauss 	unsigned short val;
139aef3b06aSManuel Lauss 	unsigned int i, to;
140aef3b06aSManuel Lauss 
141690eceb5SManuel Lauss 	for (i = AC97_READ_RETRY; i; i--) {
142aef3b06aSManuel Lauss 		/* send_read_request */
143aef3b06aSManuel Lauss 		local_irq_disable();
144aef3b06aSManuel Lauss 		HACREG(HACTSR) &= ~(TSR_CMDAMT);
145aef3b06aSManuel Lauss 		HACREG(HACCSAR) = (reg << CSAR_SHIFT) | CSAR_RD;
146aef3b06aSManuel Lauss 		local_irq_enable();
147aef3b06aSManuel Lauss 
148aef3b06aSManuel Lauss 		for (to = TMO_E3;
149aef3b06aSManuel Lauss 		     to && !(HACREG(HACTSR) & TSR_CMDAMT);
150aef3b06aSManuel Lauss 		     --to)
151aef3b06aSManuel Lauss 			udelay(1);
152aef3b06aSManuel Lauss 
153aef3b06aSManuel Lauss 		HACREG(HACTSR) &= ~TSR_CMDAMT;
154aef3b06aSManuel Lauss 		val = 0;
155aef3b06aSManuel Lauss 		if (hac_get_codec_data(hac, reg, &val) != 0)
156aef3b06aSManuel Lauss 			break;
157aef3b06aSManuel Lauss 	}
158aef3b06aSManuel Lauss 
159690eceb5SManuel Lauss 	return i ? val : ~0;
160aef3b06aSManuel Lauss }
161aef3b06aSManuel Lauss 
hac_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)162aef3b06aSManuel Lauss static void hac_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
163aef3b06aSManuel Lauss 			   unsigned short val)
164aef3b06aSManuel Lauss {
165aef3b06aSManuel Lauss 	int unit_id = 0 /* ac97->private_data */;
166aef3b06aSManuel Lauss 	struct hac_priv *hac = &hac_cpu_data[unit_id];
167aef3b06aSManuel Lauss 	unsigned int i, to;
168aef3b06aSManuel Lauss 	/* write_codec_aux */
169690eceb5SManuel Lauss 	for (i = AC97_WRITE_RETRY; i; i--) {
170aef3b06aSManuel Lauss 		/* send_write_request */
171aef3b06aSManuel Lauss 		local_irq_disable();
172aef3b06aSManuel Lauss 		HACREG(HACTSR) &= ~(TSR_CMDDMT | TSR_CMDAMT);
173aef3b06aSManuel Lauss 		HACREG(HACCSDR) = (val << CSDR_SHIFT);
174aef3b06aSManuel Lauss 		HACREG(HACCSAR) = (reg << CSAR_SHIFT) & (~CSAR_RD);
175aef3b06aSManuel Lauss 		local_irq_enable();
176aef3b06aSManuel Lauss 
177aef3b06aSManuel Lauss 		/* poll-wait for CMDAMT and CMDDMT */
178aef3b06aSManuel Lauss 		for (to = TMO_E1;
179aef3b06aSManuel Lauss 		     to && !(HACREG(HACTSR) & (TSR_CMDAMT|TSR_CMDDMT));
180aef3b06aSManuel Lauss 		     --to)
181aef3b06aSManuel Lauss 			udelay(1);
182aef3b06aSManuel Lauss 
183aef3b06aSManuel Lauss 		HACREG(HACTSR) &= ~(TSR_CMDAMT | TSR_CMDDMT);
184aef3b06aSManuel Lauss 		if (to)
185aef3b06aSManuel Lauss 			break;
186aef3b06aSManuel Lauss 		/* timeout, try again */
187aef3b06aSManuel Lauss 	}
188aef3b06aSManuel Lauss }
189aef3b06aSManuel Lauss 
hac_ac97_read(struct snd_ac97 * ac97,unsigned short reg)190aef3b06aSManuel Lauss static unsigned short hac_ac97_read(struct snd_ac97 *ac97,
191aef3b06aSManuel Lauss 				    unsigned short reg)
192aef3b06aSManuel Lauss {
193aef3b06aSManuel Lauss 	int unit_id = 0 /* ac97->private_data */;
194aef3b06aSManuel Lauss 	struct hac_priv *hac = &hac_cpu_data[unit_id];
195aef3b06aSManuel Lauss 	return hac_read_codec_aux(hac, reg);
196aef3b06aSManuel Lauss }
197aef3b06aSManuel Lauss 
hac_ac97_warmrst(struct snd_ac97 * ac97)198aef3b06aSManuel Lauss static void hac_ac97_warmrst(struct snd_ac97 *ac97)
199aef3b06aSManuel Lauss {
200aef3b06aSManuel Lauss 	int unit_id = 0 /* ac97->private_data */;
201aef3b06aSManuel Lauss 	struct hac_priv *hac = &hac_cpu_data[unit_id];
202aef3b06aSManuel Lauss 	unsigned int tmo;
203aef3b06aSManuel Lauss 
204aef3b06aSManuel Lauss 	HACREG(HACCR) = CR_WMRT | CR_ST | CR_B9;
205aef3b06aSManuel Lauss 	msleep(10);
206aef3b06aSManuel Lauss 	HACREG(HACCR) = CR_ST | CR_B9;
207aef3b06aSManuel Lauss 	for (tmo = 1000; (tmo > 0) && !(HACREG(HACCR) & CR_CR); tmo--)
208aef3b06aSManuel Lauss 		udelay(1);
209aef3b06aSManuel Lauss 
210aef3b06aSManuel Lauss 	if (!tmo)
211aef3b06aSManuel Lauss 		printk(KERN_INFO "hac: reset: AC97 link down!\n");
212aef3b06aSManuel Lauss 	/* settings this bit lets us have a conversation with codec */
213aef3b06aSManuel Lauss 	HACREG(HACACR) |= ACR_TX12ATOM;
214aef3b06aSManuel Lauss }
215aef3b06aSManuel Lauss 
hac_ac97_coldrst(struct snd_ac97 * ac97)216aef3b06aSManuel Lauss static void hac_ac97_coldrst(struct snd_ac97 *ac97)
217aef3b06aSManuel Lauss {
218aef3b06aSManuel Lauss 	int unit_id = 0 /* ac97->private_data */;
219aef3b06aSManuel Lauss 	struct hac_priv *hac;
220aef3b06aSManuel Lauss 	hac = &hac_cpu_data[unit_id];
221aef3b06aSManuel Lauss 
222aef3b06aSManuel Lauss 	HACREG(HACCR) = 0;
223aef3b06aSManuel Lauss 	HACREG(HACCR) = CR_CDRT | CR_ST | CR_B9;
224aef3b06aSManuel Lauss 	msleep(10);
225aef3b06aSManuel Lauss 	hac_ac97_warmrst(ac97);
226aef3b06aSManuel Lauss }
227aef3b06aSManuel Lauss 
228b047e1ccSMark Brown static struct snd_ac97_bus_ops hac_ac97_ops = {
229aef3b06aSManuel Lauss 	.read	= hac_ac97_read,
230aef3b06aSManuel Lauss 	.write	= hac_ac97_write,
231aef3b06aSManuel Lauss 	.reset	= hac_ac97_coldrst,
232aef3b06aSManuel Lauss 	.warm_reset = hac_ac97_warmrst,
233aef3b06aSManuel Lauss };
234aef3b06aSManuel Lauss 
hac_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)235aef3b06aSManuel Lauss static int hac_hw_params(struct snd_pcm_substream *substream,
236dee89c4dSMark Brown 			 struct snd_pcm_hw_params *params,
237dee89c4dSMark Brown 			 struct snd_soc_dai *dai)
238aef3b06aSManuel Lauss {
239f0fba2adSLiam Girdwood 	struct hac_priv *hac = &hac_cpu_data[dai->id];
240aef3b06aSManuel Lauss 	int d = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1;
241aef3b06aSManuel Lauss 
242aef3b06aSManuel Lauss 	switch (params->msbits) {
243aef3b06aSManuel Lauss 	case 16:
244aef3b06aSManuel Lauss 		HACREG(HACACR) |= d ?  ACR_DMARX16 :  ACR_DMATX16;
245aef3b06aSManuel Lauss 		HACREG(HACACR) &= d ? ~ACR_DMARX20 : ~ACR_DMATX20;
246aef3b06aSManuel Lauss 		break;
247aef3b06aSManuel Lauss 	case 20:
248aef3b06aSManuel Lauss 		HACREG(HACACR) &= d ? ~ACR_DMARX16 : ~ACR_DMATX16;
249aef3b06aSManuel Lauss 		HACREG(HACACR) |= d ?  ACR_DMARX20 :  ACR_DMATX20;
250aef3b06aSManuel Lauss 		break;
251aef3b06aSManuel Lauss 	default:
252aef3b06aSManuel Lauss 		pr_debug("hac: invalid depth %d bit\n", params->msbits);
253aef3b06aSManuel Lauss 		return -EINVAL;
254aef3b06aSManuel Lauss 		break;
255aef3b06aSManuel Lauss 	}
256aef3b06aSManuel Lauss 
257aef3b06aSManuel Lauss 	return 0;
258aef3b06aSManuel Lauss }
259aef3b06aSManuel Lauss 
260aef3b06aSManuel Lauss #define AC97_RATES	\
261aef3b06aSManuel Lauss 	SNDRV_PCM_RATE_8000_192000
262aef3b06aSManuel Lauss 
263aef3b06aSManuel Lauss #define AC97_FMTS	\
264aef3b06aSManuel Lauss 	SNDRV_PCM_FMTBIT_S16_LE
265aef3b06aSManuel Lauss 
26685e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops hac_dai_ops = {
267f2a5d6a2SMark Brown 	.hw_params	= hac_hw_params,
268f2a5d6a2SMark Brown };
269f2a5d6a2SMark Brown 
270f0fba2adSLiam Girdwood static struct snd_soc_dai_driver sh4_hac_dai[] = {
271aef3b06aSManuel Lauss {
272f0fba2adSLiam Girdwood 	.name			= "hac-dai.0",
273aef3b06aSManuel Lauss 	.playback = {
274aef3b06aSManuel Lauss 		.rates		= AC97_RATES,
275aef3b06aSManuel Lauss 		.formats	= AC97_FMTS,
276aef3b06aSManuel Lauss 		.channels_min	= 2,
277aef3b06aSManuel Lauss 		.channels_max	= 2,
278aef3b06aSManuel Lauss 	},
279aef3b06aSManuel Lauss 	.capture = {
280aef3b06aSManuel Lauss 		.rates		= AC97_RATES,
281aef3b06aSManuel Lauss 		.formats	= AC97_FMTS,
282aef3b06aSManuel Lauss 		.channels_min	= 2,
283aef3b06aSManuel Lauss 		.channels_max	= 2,
284aef3b06aSManuel Lauss 	},
285f2a5d6a2SMark Brown 	.ops = &hac_dai_ops,
286aef3b06aSManuel Lauss },
287aef3b06aSManuel Lauss #ifdef CONFIG_CPU_SUBTYPE_SH7760
288aef3b06aSManuel Lauss {
289f0fba2adSLiam Girdwood 	.name			= "hac-dai.1",
290aef3b06aSManuel Lauss 	.id			= 1,
291aef3b06aSManuel Lauss 	.playback = {
292aef3b06aSManuel Lauss 		.rates		= AC97_RATES,
293aef3b06aSManuel Lauss 		.formats	= AC97_FMTS,
294aef3b06aSManuel Lauss 		.channels_min	= 2,
295aef3b06aSManuel Lauss 		.channels_max	= 2,
296aef3b06aSManuel Lauss 	},
297aef3b06aSManuel Lauss 	.capture = {
298aef3b06aSManuel Lauss 		.rates		= AC97_RATES,
299aef3b06aSManuel Lauss 		.formats	= AC97_FMTS,
300aef3b06aSManuel Lauss 		.channels_min	= 2,
301aef3b06aSManuel Lauss 		.channels_max	= 2,
302aef3b06aSManuel Lauss 	},
303f2a5d6a2SMark Brown 	.ops = &hac_dai_ops,
304aef3b06aSManuel Lauss 
305aef3b06aSManuel Lauss },
306aef3b06aSManuel Lauss #endif
307aef3b06aSManuel Lauss };
308aef3b06aSManuel Lauss 
30973d86d98SKuninori Morimoto static const struct snd_soc_component_driver sh4_hac_component = {
31073d86d98SKuninori Morimoto 	.name			= "sh4-hac",
311f712ff57SCharles Keepax 	.legacy_dai_naming	= 1,
31273d86d98SKuninori Morimoto };
31373d86d98SKuninori Morimoto 
hac_soc_platform_probe(struct platform_device * pdev)314bb5eb6ecSBill Pemberton static int hac_soc_platform_probe(struct platform_device *pdev)
3153f4b783cSMark Brown {
316295c5ba4SKuninori Morimoto 	int ret;
317295c5ba4SKuninori Morimoto 
318b047e1ccSMark Brown 	ret = snd_soc_set_ac97_ops(&hac_ac97_ops);
319b047e1ccSMark Brown 	if (ret != 0)
320b047e1ccSMark Brown 		return ret;
321b047e1ccSMark Brown 
322afa88ee3SKuninori Morimoto 	return devm_snd_soc_register_component(&pdev->dev, &sh4_hac_component,
32373d86d98SKuninori Morimoto 					  sh4_hac_dai, ARRAY_SIZE(sh4_hac_dai));
3243f4b783cSMark Brown }
3253f4b783cSMark Brown 
hac_soc_platform_remove(struct platform_device * pdev)326*9baee32eSUwe Kleine-König static void hac_soc_platform_remove(struct platform_device *pdev)
3273f4b783cSMark Brown {
328b047e1ccSMark Brown 	snd_soc_set_ac97_ops(NULL);
3293f4b783cSMark Brown }
330f0fba2adSLiam Girdwood 
331f0fba2adSLiam Girdwood static struct platform_driver hac_pcm_driver = {
332f0fba2adSLiam Girdwood 	.driver = {
333f0fba2adSLiam Girdwood 			.name = "hac-pcm-audio",
334f0fba2adSLiam Girdwood 	},
335f0fba2adSLiam Girdwood 
336f0fba2adSLiam Girdwood 	.probe = hac_soc_platform_probe,
337*9baee32eSUwe Kleine-König 	.remove_new = hac_soc_platform_remove,
338f0fba2adSLiam Girdwood };
339f0fba2adSLiam Girdwood 
340cb5e8738SAxel Lin module_platform_driver(hac_pcm_driver);
3413f4b783cSMark Brown 
342cb006e7bSKuninori Morimoto MODULE_LICENSE("GPL v2");
343aef3b06aSManuel Lauss MODULE_DESCRIPTION("SuperH onchip HAC (AC97) audio driver");
344aef3b06aSManuel Lauss MODULE_AUTHOR("Manuel Lauss <mano@roarinelk.homelinux.net>");
345