165511dc7SSylwester Nawrocki // SPDX-License-Identifier: GPL-2.0
265511dc7SSylwester Nawrocki //
365511dc7SSylwester Nawrocki // ALSA SoC Audio Layer - S3C PCM-Controller driver
465511dc7SSylwester Nawrocki //
565511dc7SSylwester Nawrocki // Copyright (c) 2009 Samsung Electronics Co. Ltd
665511dc7SSylwester Nawrocki // Author: Jaswinder Singh <jassisinghbrar@gmail.com>
765511dc7SSylwester Nawrocki // based upon I2S drivers by Ben Dooks.
85033f43cSJassi Brar
95033f43cSJassi Brar #include <linux/clk.h>
105033f43cSJassi Brar #include <linux/io.h>
11da155d5bSPaul Gortmaker #include <linux/module.h>
12c5cf4dbcSMark Brown #include <linux/pm_runtime.h>
135033f43cSJassi Brar
145033f43cSJassi Brar #include <sound/soc.h>
150378b6acSSeungwhan Youn #include <sound/pcm_params.h>
165033f43cSJassi Brar
17436d42c6SArnd Bergmann #include <linux/platform_data/asoc-s3c.h>
185033f43cSJassi Brar
195033f43cSJassi Brar #include "dma.h"
205033f43cSJassi Brar #include "pcm.h"
215033f43cSJassi Brar
229c6df19eSSeungwhan Youn /*Register Offsets */
239c6df19eSSeungwhan Youn #define S3C_PCM_CTL 0x00
249c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL 0x04
259c6df19eSSeungwhan Youn #define S3C_PCM_TXFIFO 0x08
269c6df19eSSeungwhan Youn #define S3C_PCM_RXFIFO 0x0C
279c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL 0x10
289c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT 0x14
299c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT 0x18
309c6df19eSSeungwhan Youn #define S3C_PCM_CLRINT 0x20
319c6df19eSSeungwhan Youn
329c6df19eSSeungwhan Youn /* PCM_CTL Bit-Fields */
339c6df19eSSeungwhan Youn #define S3C_PCM_CTL_TXDIPSTICK_MASK 0x3f
349c6df19eSSeungwhan Youn #define S3C_PCM_CTL_TXDIPSTICK_SHIFT 13
359c6df19eSSeungwhan Youn #define S3C_PCM_CTL_RXDIPSTICK_MASK 0x3f
369c6df19eSSeungwhan Youn #define S3C_PCM_CTL_RXDIPSTICK_SHIFT 7
379c6df19eSSeungwhan Youn #define S3C_PCM_CTL_TXDMA_EN (0x1 << 6)
389c6df19eSSeungwhan Youn #define S3C_PCM_CTL_RXDMA_EN (0x1 << 5)
399c6df19eSSeungwhan Youn #define S3C_PCM_CTL_TXMSB_AFTER_FSYNC (0x1 << 4)
409c6df19eSSeungwhan Youn #define S3C_PCM_CTL_RXMSB_AFTER_FSYNC (0x1 << 3)
419c6df19eSSeungwhan Youn #define S3C_PCM_CTL_TXFIFO_EN (0x1 << 2)
429c6df19eSSeungwhan Youn #define S3C_PCM_CTL_RXFIFO_EN (0x1 << 1)
439c6df19eSSeungwhan Youn #define S3C_PCM_CTL_ENABLE (0x1 << 0)
449c6df19eSSeungwhan Youn
459c6df19eSSeungwhan Youn /* PCM_CLKCTL Bit-Fields */
469c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SERCLK_EN (0x1 << 19)
479c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SERCLKSEL_PCLK (0x1 << 18)
489c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SCLKDIV_MASK 0x1ff
499c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SYNCDIV_MASK 0x1ff
509c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SCLKDIV_SHIFT 9
519c6df19eSSeungwhan Youn #define S3C_PCM_CLKCTL_SYNCDIV_SHIFT 0
529c6df19eSSeungwhan Youn
539c6df19eSSeungwhan Youn /* PCM_TXFIFO Bit-Fields */
549c6df19eSSeungwhan Youn #define S3C_PCM_TXFIFO_DVALID (0x1 << 16)
559c6df19eSSeungwhan Youn #define S3C_PCM_TXFIFO_DATA_MSK (0xffff << 0)
569c6df19eSSeungwhan Youn
579c6df19eSSeungwhan Youn /* PCM_RXFIFO Bit-Fields */
589c6df19eSSeungwhan Youn #define S3C_PCM_RXFIFO_DVALID (0x1 << 16)
599c6df19eSSeungwhan Youn #define S3C_PCM_RXFIFO_DATA_MSK (0xffff << 0)
609c6df19eSSeungwhan Youn
619c6df19eSSeungwhan Youn /* PCM_IRQCTL Bit-Fields */
629c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_IRQEN (0x1 << 14)
639c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_WRDEN (0x1 << 12)
649c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXEMPTYEN (0x1 << 11)
659c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXALMSTEMPTYEN (0x1 << 10)
669c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXFULLEN (0x1 << 9)
679c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXALMSTFULLEN (0x1 << 8)
689c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXSTARVEN (0x1 << 7)
699c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_TXERROVRFLEN (0x1 << 6)
709c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXEMPTEN (0x1 << 5)
719c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXALMSTEMPTEN (0x1 << 4)
729c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXFULLEN (0x1 << 3)
739c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXALMSTFULLEN (0x1 << 2)
749c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXSTARVEN (0x1 << 1)
759c6df19eSSeungwhan Youn #define S3C_PCM_IRQCTL_RXERROVRFLEN (0x1 << 0)
769c6df19eSSeungwhan Youn
779c6df19eSSeungwhan Youn /* PCM_IRQSTAT Bit-Fields */
789c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_IRQPND (0x1 << 13)
799c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_WRD_XFER (0x1 << 12)
809c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXEMPTY (0x1 << 11)
819c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXALMSTEMPTY (0x1 << 10)
829c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXFULL (0x1 << 9)
839c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXALMSTFULL (0x1 << 8)
849c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXSTARV (0x1 << 7)
859c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_TXERROVRFL (0x1 << 6)
869c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXEMPT (0x1 << 5)
879c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXALMSTEMPT (0x1 << 4)
889c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXFULL (0x1 << 3)
899c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXALMSTFULL (0x1 << 2)
909c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXSTARV (0x1 << 1)
919c6df19eSSeungwhan Youn #define S3C_PCM_IRQSTAT_RXERROVRFL (0x1 << 0)
929c6df19eSSeungwhan Youn
939c6df19eSSeungwhan Youn /* PCM_FIFOSTAT Bit-Fields */
949c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_TXCNT_MSK (0x3f << 14)
959c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_TXFIFOEMPTY (0x1 << 13)
969c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_TXFIFOALMSTEMPTY (0x1 << 12)
979c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_TXFIFOFULL (0x1 << 11)
989c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_TXFIFOALMSTFULL (0x1 << 10)
999c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_RXCNT_MSK (0x3f << 4)
1009c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_RXFIFOEMPTY (0x1 << 3)
1019c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_RXFIFOALMSTEMPTY (0x1 << 2)
1029c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_RXFIFOFULL (0x1 << 1)
1039c6df19eSSeungwhan Youn #define S3C_PCM_FIFOSTAT_RXFIFOALMSTFULL (0x1 << 0)
1049c6df19eSSeungwhan Youn
1059c6df19eSSeungwhan Youn /**
1069c6df19eSSeungwhan Youn * struct s3c_pcm_info - S3C PCM Controller information
107b023cc4cSPierre-Louis Bossart * @lock: Spin lock
1089c6df19eSSeungwhan Youn * @dev: The parent device passed to use from the probe.
1099c6df19eSSeungwhan Youn * @regs: The pointer to the device register block.
110b023cc4cSPierre-Louis Bossart * @sclk_per_fs: number of sclk per frame sync
111b023cc4cSPierre-Louis Bossart * @idleclk: Whether to keep PCMSCLK enabled even when idle (no active xfer)
112b023cc4cSPierre-Louis Bossart * @pclk: the PCLK_PCM (pcm) clock pointer
113b023cc4cSPierre-Louis Bossart * @cclk: the SCLK_AUDIO (audio-bus) clock pointer
1149c6df19eSSeungwhan Youn * @dma_playback: DMA information for playback channel.
1159c6df19eSSeungwhan Youn * @dma_capture: DMA information for capture channel.
1169c6df19eSSeungwhan Youn */
1179c6df19eSSeungwhan Youn struct s3c_pcm_info {
1189c6df19eSSeungwhan Youn spinlock_t lock;
1199c6df19eSSeungwhan Youn struct device *dev;
1209c6df19eSSeungwhan Youn void __iomem *regs;
1219c6df19eSSeungwhan Youn
1229c6df19eSSeungwhan Youn unsigned int sclk_per_fs;
1239c6df19eSSeungwhan Youn
1249c6df19eSSeungwhan Youn /* Whether to keep PCMSCLK enabled even when idle(no active xfer) */
1259c6df19eSSeungwhan Youn unsigned int idleclk;
1269c6df19eSSeungwhan Youn
1279c6df19eSSeungwhan Youn struct clk *pclk;
1289c6df19eSSeungwhan Youn struct clk *cclk;
1299c6df19eSSeungwhan Youn
1302feb6165SSylwester Nawrocki struct snd_dmaengine_dai_dma_data *dma_playback;
1312feb6165SSylwester Nawrocki struct snd_dmaengine_dai_dma_data *dma_capture;
1329c6df19eSSeungwhan Youn };
1339c6df19eSSeungwhan Youn
1342feb6165SSylwester Nawrocki static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_out[] = {
1355033f43cSJassi Brar [0] = {
1362feb6165SSylwester Nawrocki .addr_width = 4,
1375033f43cSJassi Brar },
1385033f43cSJassi Brar [1] = {
1392feb6165SSylwester Nawrocki .addr_width = 4,
1405033f43cSJassi Brar },
1415033f43cSJassi Brar };
1425033f43cSJassi Brar
1432feb6165SSylwester Nawrocki static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_in[] = {
1445033f43cSJassi Brar [0] = {
1452feb6165SSylwester Nawrocki .addr_width = 4,
1465033f43cSJassi Brar },
1475033f43cSJassi Brar [1] = {
1482feb6165SSylwester Nawrocki .addr_width = 4,
1495033f43cSJassi Brar },
1505033f43cSJassi Brar };
1515033f43cSJassi Brar
1525033f43cSJassi Brar static struct s3c_pcm_info s3c_pcm[2];
1535033f43cSJassi Brar
s3c_pcm_snd_txctrl(struct s3c_pcm_info * pcm,int on)1545033f43cSJassi Brar static void s3c_pcm_snd_txctrl(struct s3c_pcm_info *pcm, int on)
1555033f43cSJassi Brar {
1565033f43cSJassi Brar void __iomem *regs = pcm->regs;
1575033f43cSJassi Brar u32 ctl, clkctl;
1585033f43cSJassi Brar
1595033f43cSJassi Brar clkctl = readl(regs + S3C_PCM_CLKCTL);
1605033f43cSJassi Brar ctl = readl(regs + S3C_PCM_CTL);
1615033f43cSJassi Brar ctl &= ~(S3C_PCM_CTL_TXDIPSTICK_MASK
1625033f43cSJassi Brar << S3C_PCM_CTL_TXDIPSTICK_SHIFT);
1635033f43cSJassi Brar
1645033f43cSJassi Brar if (on) {
1655033f43cSJassi Brar ctl |= S3C_PCM_CTL_TXDMA_EN;
1665033f43cSJassi Brar ctl |= S3C_PCM_CTL_TXFIFO_EN;
1675033f43cSJassi Brar ctl |= S3C_PCM_CTL_ENABLE;
1685033f43cSJassi Brar ctl |= (0x4<<S3C_PCM_CTL_TXDIPSTICK_SHIFT);
1695033f43cSJassi Brar clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
1705033f43cSJassi Brar } else {
1715033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_TXDMA_EN;
1725033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_TXFIFO_EN;
1735033f43cSJassi Brar
1745033f43cSJassi Brar if (!(ctl & S3C_PCM_CTL_RXFIFO_EN)) {
1755033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_ENABLE;
1765033f43cSJassi Brar if (!pcm->idleclk)
1775033f43cSJassi Brar clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
1785033f43cSJassi Brar }
1795033f43cSJassi Brar }
1805033f43cSJassi Brar
1815033f43cSJassi Brar writel(clkctl, regs + S3C_PCM_CLKCTL);
1825033f43cSJassi Brar writel(ctl, regs + S3C_PCM_CTL);
1835033f43cSJassi Brar }
1845033f43cSJassi Brar
s3c_pcm_snd_rxctrl(struct s3c_pcm_info * pcm,int on)1855033f43cSJassi Brar static void s3c_pcm_snd_rxctrl(struct s3c_pcm_info *pcm, int on)
1865033f43cSJassi Brar {
1875033f43cSJassi Brar void __iomem *regs = pcm->regs;
1885033f43cSJassi Brar u32 ctl, clkctl;
1895033f43cSJassi Brar
1905033f43cSJassi Brar ctl = readl(regs + S3C_PCM_CTL);
1915033f43cSJassi Brar clkctl = readl(regs + S3C_PCM_CLKCTL);
1925033f43cSJassi Brar ctl &= ~(S3C_PCM_CTL_RXDIPSTICK_MASK
1935033f43cSJassi Brar << S3C_PCM_CTL_RXDIPSTICK_SHIFT);
1945033f43cSJassi Brar
1955033f43cSJassi Brar if (on) {
1965033f43cSJassi Brar ctl |= S3C_PCM_CTL_RXDMA_EN;
1975033f43cSJassi Brar ctl |= S3C_PCM_CTL_RXFIFO_EN;
1985033f43cSJassi Brar ctl |= S3C_PCM_CTL_ENABLE;
1995033f43cSJassi Brar ctl |= (0x20<<S3C_PCM_CTL_RXDIPSTICK_SHIFT);
2005033f43cSJassi Brar clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
2015033f43cSJassi Brar } else {
2025033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_RXDMA_EN;
2035033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_RXFIFO_EN;
2045033f43cSJassi Brar
2055033f43cSJassi Brar if (!(ctl & S3C_PCM_CTL_TXFIFO_EN)) {
2065033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_ENABLE;
2075033f43cSJassi Brar if (!pcm->idleclk)
2085033f43cSJassi Brar clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
2095033f43cSJassi Brar }
2105033f43cSJassi Brar }
2115033f43cSJassi Brar
2125033f43cSJassi Brar writel(clkctl, regs + S3C_PCM_CLKCTL);
2135033f43cSJassi Brar writel(ctl, regs + S3C_PCM_CTL);
2145033f43cSJassi Brar }
2155033f43cSJassi Brar
s3c_pcm_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)2165033f43cSJassi Brar static int s3c_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
2175033f43cSJassi Brar struct snd_soc_dai *dai)
2185033f43cSJassi Brar {
219c101ce88SKuninori Morimoto struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
2207de6b6bcSKuninori Morimoto struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
2215033f43cSJassi Brar unsigned long flags;
2225033f43cSJassi Brar
2235033f43cSJassi Brar dev_dbg(pcm->dev, "Entered %s\n", __func__);
2245033f43cSJassi Brar
2255033f43cSJassi Brar switch (cmd) {
2265033f43cSJassi Brar case SNDRV_PCM_TRIGGER_START:
2275033f43cSJassi Brar case SNDRV_PCM_TRIGGER_RESUME:
2285033f43cSJassi Brar case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2295033f43cSJassi Brar spin_lock_irqsave(&pcm->lock, flags);
2305033f43cSJassi Brar
2315033f43cSJassi Brar if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2325033f43cSJassi Brar s3c_pcm_snd_rxctrl(pcm, 1);
2335033f43cSJassi Brar else
2345033f43cSJassi Brar s3c_pcm_snd_txctrl(pcm, 1);
2355033f43cSJassi Brar
2365033f43cSJassi Brar spin_unlock_irqrestore(&pcm->lock, flags);
2375033f43cSJassi Brar break;
2385033f43cSJassi Brar
2395033f43cSJassi Brar case SNDRV_PCM_TRIGGER_STOP:
2405033f43cSJassi Brar case SNDRV_PCM_TRIGGER_SUSPEND:
2415033f43cSJassi Brar case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
2425033f43cSJassi Brar spin_lock_irqsave(&pcm->lock, flags);
2435033f43cSJassi Brar
2445033f43cSJassi Brar if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
2455033f43cSJassi Brar s3c_pcm_snd_rxctrl(pcm, 0);
2465033f43cSJassi Brar else
2475033f43cSJassi Brar s3c_pcm_snd_txctrl(pcm, 0);
2485033f43cSJassi Brar
2495033f43cSJassi Brar spin_unlock_irqrestore(&pcm->lock, flags);
2505033f43cSJassi Brar break;
2515033f43cSJassi Brar
2525033f43cSJassi Brar default:
2535033f43cSJassi Brar return -EINVAL;
2545033f43cSJassi Brar }
2555033f43cSJassi Brar
2565033f43cSJassi Brar return 0;
2575033f43cSJassi Brar }
2585033f43cSJassi Brar
s3c_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * socdai)2595033f43cSJassi Brar static int s3c_pcm_hw_params(struct snd_pcm_substream *substream,
2605033f43cSJassi Brar struct snd_pcm_hw_params *params,
2615033f43cSJassi Brar struct snd_soc_dai *socdai)
2625033f43cSJassi Brar {
263c101ce88SKuninori Morimoto struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
2647de6b6bcSKuninori Morimoto struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
2655033f43cSJassi Brar void __iomem *regs = pcm->regs;
2665033f43cSJassi Brar struct clk *clk;
2675033f43cSJassi Brar int sclk_div, sync_div;
2685033f43cSJassi Brar unsigned long flags;
2695033f43cSJassi Brar u32 clkctl;
2705033f43cSJassi Brar
2715033f43cSJassi Brar dev_dbg(pcm->dev, "Entered %s\n", __func__);
2725033f43cSJassi Brar
2735033f43cSJassi Brar /* Strictly check for sample size */
27488ce1465STushar Behera switch (params_width(params)) {
27588ce1465STushar Behera case 16:
2765033f43cSJassi Brar break;
2775033f43cSJassi Brar default:
2785033f43cSJassi Brar return -EINVAL;
2795033f43cSJassi Brar }
2805033f43cSJassi Brar
2815033f43cSJassi Brar spin_lock_irqsave(&pcm->lock, flags);
2825033f43cSJassi Brar
2835033f43cSJassi Brar /* Get hold of the PCMSOURCE_CLK */
2845033f43cSJassi Brar clkctl = readl(regs + S3C_PCM_CLKCTL);
2855033f43cSJassi Brar if (clkctl & S3C_PCM_CLKCTL_SERCLKSEL_PCLK)
2865033f43cSJassi Brar clk = pcm->pclk;
2875033f43cSJassi Brar else
2885033f43cSJassi Brar clk = pcm->cclk;
2895033f43cSJassi Brar
2905033f43cSJassi Brar /* Set the SCLK divider */
2915033f43cSJassi Brar sclk_div = clk_get_rate(clk) / pcm->sclk_per_fs /
2925033f43cSJassi Brar params_rate(params) / 2 - 1;
2935033f43cSJassi Brar
2945033f43cSJassi Brar clkctl &= ~(S3C_PCM_CLKCTL_SCLKDIV_MASK
2955033f43cSJassi Brar << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
2965033f43cSJassi Brar clkctl |= ((sclk_div & S3C_PCM_CLKCTL_SCLKDIV_MASK)
2975033f43cSJassi Brar << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
2985033f43cSJassi Brar
2995033f43cSJassi Brar /* Set the SYNC divider */
3005033f43cSJassi Brar sync_div = pcm->sclk_per_fs - 1;
3015033f43cSJassi Brar
3025033f43cSJassi Brar clkctl &= ~(S3C_PCM_CLKCTL_SYNCDIV_MASK
3035033f43cSJassi Brar << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
3045033f43cSJassi Brar clkctl |= ((sync_div & S3C_PCM_CLKCTL_SYNCDIV_MASK)
3055033f43cSJassi Brar << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
3065033f43cSJassi Brar
3075033f43cSJassi Brar writel(clkctl, regs + S3C_PCM_CLKCTL);
3085033f43cSJassi Brar
3095033f43cSJassi Brar spin_unlock_irqrestore(&pcm->lock, flags);
3105033f43cSJassi Brar
3115033f43cSJassi Brar dev_dbg(pcm->dev, "PCMSOURCE_CLK-%lu SCLK=%ufs SCLK_DIV=%d SYNC_DIV=%d\n",
3125033f43cSJassi Brar clk_get_rate(clk), pcm->sclk_per_fs,
3135033f43cSJassi Brar sclk_div, sync_div);
3145033f43cSJassi Brar
3155033f43cSJassi Brar return 0;
3165033f43cSJassi Brar }
3175033f43cSJassi Brar
s3c_pcm_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)3185033f43cSJassi Brar static int s3c_pcm_set_fmt(struct snd_soc_dai *cpu_dai,
3195033f43cSJassi Brar unsigned int fmt)
3205033f43cSJassi Brar {
3215033f43cSJassi Brar struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
3225033f43cSJassi Brar void __iomem *regs = pcm->regs;
3235033f43cSJassi Brar unsigned long flags;
3245033f43cSJassi Brar int ret = 0;
3255033f43cSJassi Brar u32 ctl;
3265033f43cSJassi Brar
3275033f43cSJassi Brar dev_dbg(pcm->dev, "Entered %s\n", __func__);
3285033f43cSJassi Brar
3295033f43cSJassi Brar spin_lock_irqsave(&pcm->lock, flags);
3305033f43cSJassi Brar
3315033f43cSJassi Brar ctl = readl(regs + S3C_PCM_CTL);
3325033f43cSJassi Brar
3335033f43cSJassi Brar switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
33468e0c669SSangbeom Kim case SND_SOC_DAIFMT_IB_NF:
33568e0c669SSangbeom Kim /* Nothing to do, IB_NF by default */
3365033f43cSJassi Brar break;
3375033f43cSJassi Brar default:
3385033f43cSJassi Brar dev_err(pcm->dev, "Unsupported clock inversion!\n");
3395033f43cSJassi Brar ret = -EINVAL;
3405033f43cSJassi Brar goto exit;
3415033f43cSJassi Brar }
3425033f43cSJassi Brar
3430b491c7cSCharles Keepax switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
3440b491c7cSCharles Keepax case SND_SOC_DAIFMT_BP_FP:
3455033f43cSJassi Brar /* Nothing to do, Master by default */
3465033f43cSJassi Brar break;
3475033f43cSJassi Brar default:
3485033f43cSJassi Brar dev_err(pcm->dev, "Unsupported master/slave format!\n");
3495033f43cSJassi Brar ret = -EINVAL;
3505033f43cSJassi Brar goto exit;
3515033f43cSJassi Brar }
3525033f43cSJassi Brar
3535033f43cSJassi Brar switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
3545033f43cSJassi Brar case SND_SOC_DAIFMT_CONT:
3555033f43cSJassi Brar pcm->idleclk = 1;
3565033f43cSJassi Brar break;
3575033f43cSJassi Brar case SND_SOC_DAIFMT_GATED:
3585033f43cSJassi Brar pcm->idleclk = 0;
3595033f43cSJassi Brar break;
3605033f43cSJassi Brar default:
3615033f43cSJassi Brar dev_err(pcm->dev, "Invalid Clock gating request!\n");
3625033f43cSJassi Brar ret = -EINVAL;
3635033f43cSJassi Brar goto exit;
3645033f43cSJassi Brar }
3655033f43cSJassi Brar
3665033f43cSJassi Brar switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3675033f43cSJassi Brar case SND_SOC_DAIFMT_DSP_A:
3685033f43cSJassi Brar ctl |= S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
3695033f43cSJassi Brar ctl |= S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
3705033f43cSJassi Brar break;
3715033f43cSJassi Brar case SND_SOC_DAIFMT_DSP_B:
3725033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
3735033f43cSJassi Brar ctl &= ~S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
3745033f43cSJassi Brar break;
3755033f43cSJassi Brar default:
3765033f43cSJassi Brar dev_err(pcm->dev, "Unsupported data format!\n");
3775033f43cSJassi Brar ret = -EINVAL;
3785033f43cSJassi Brar goto exit;
3795033f43cSJassi Brar }
3805033f43cSJassi Brar
3815033f43cSJassi Brar writel(ctl, regs + S3C_PCM_CTL);
3825033f43cSJassi Brar
3835033f43cSJassi Brar exit:
3845033f43cSJassi Brar spin_unlock_irqrestore(&pcm->lock, flags);
3855033f43cSJassi Brar
3865033f43cSJassi Brar return ret;
3875033f43cSJassi Brar }
3885033f43cSJassi Brar
s3c_pcm_set_clkdiv(struct snd_soc_dai * cpu_dai,int div_id,int div)3895033f43cSJassi Brar static int s3c_pcm_set_clkdiv(struct snd_soc_dai *cpu_dai,
3905033f43cSJassi Brar int div_id, int div)
3915033f43cSJassi Brar {
3925033f43cSJassi Brar struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
3935033f43cSJassi Brar
3945033f43cSJassi Brar switch (div_id) {
3955033f43cSJassi Brar case S3C_PCM_SCLK_PER_FS:
3965033f43cSJassi Brar pcm->sclk_per_fs = div;
3975033f43cSJassi Brar break;
3985033f43cSJassi Brar
3995033f43cSJassi Brar default:
4005033f43cSJassi Brar return -EINVAL;
4015033f43cSJassi Brar }
4025033f43cSJassi Brar
4035033f43cSJassi Brar return 0;
4045033f43cSJassi Brar }
4055033f43cSJassi Brar
s3c_pcm_set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)4065033f43cSJassi Brar static int s3c_pcm_set_sysclk(struct snd_soc_dai *cpu_dai,
4075033f43cSJassi Brar int clk_id, unsigned int freq, int dir)
4085033f43cSJassi Brar {
4095033f43cSJassi Brar struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
4105033f43cSJassi Brar void __iomem *regs = pcm->regs;
4115033f43cSJassi Brar u32 clkctl = readl(regs + S3C_PCM_CLKCTL);
4125033f43cSJassi Brar
4135033f43cSJassi Brar switch (clk_id) {
4145033f43cSJassi Brar case S3C_PCM_CLKSRC_PCLK:
4155033f43cSJassi Brar clkctl |= S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
4165033f43cSJassi Brar break;
4175033f43cSJassi Brar
4185033f43cSJassi Brar case S3C_PCM_CLKSRC_MUX:
4195033f43cSJassi Brar clkctl &= ~S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
4205033f43cSJassi Brar
4215033f43cSJassi Brar if (clk_get_rate(pcm->cclk) != freq)
4225033f43cSJassi Brar clk_set_rate(pcm->cclk, freq);
4235033f43cSJassi Brar
4245033f43cSJassi Brar break;
4255033f43cSJassi Brar
4265033f43cSJassi Brar default:
4275033f43cSJassi Brar return -EINVAL;
4285033f43cSJassi Brar }
4295033f43cSJassi Brar
4305033f43cSJassi Brar writel(clkctl, regs + S3C_PCM_CLKCTL);
4315033f43cSJassi Brar
4325033f43cSJassi Brar return 0;
4335033f43cSJassi Brar }
4345033f43cSJassi Brar
s3c_pcm_dai_probe(struct snd_soc_dai * dai)4353688569eSMark Brown static int s3c_pcm_dai_probe(struct snd_soc_dai *dai)
4363688569eSMark Brown {
4373688569eSMark Brown struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(dai);
4383688569eSMark Brown
4393688569eSMark Brown snd_soc_dai_init_dma_data(dai, pcm->dma_playback, pcm->dma_capture);
4403688569eSMark Brown
4413688569eSMark Brown return 0;
4423688569eSMark Brown }
4433688569eSMark Brown
444*fda5c5e7SKuninori Morimoto static const struct snd_soc_dai_ops s3c_pcm_dai_ops = {
445*fda5c5e7SKuninori Morimoto .probe = s3c_pcm_dai_probe,
446*fda5c5e7SKuninori Morimoto .set_sysclk = s3c_pcm_set_sysclk,
447*fda5c5e7SKuninori Morimoto .set_clkdiv = s3c_pcm_set_clkdiv,
448*fda5c5e7SKuninori Morimoto .trigger = s3c_pcm_trigger,
449*fda5c5e7SKuninori Morimoto .hw_params = s3c_pcm_hw_params,
450*fda5c5e7SKuninori Morimoto .set_fmt = s3c_pcm_set_fmt,
451*fda5c5e7SKuninori Morimoto };
452*fda5c5e7SKuninori Morimoto
4535033f43cSJassi Brar #define S3C_PCM_RATES SNDRV_PCM_RATE_8000_96000
4545033f43cSJassi Brar
4555033f43cSJassi Brar #define S3C_PCM_DAI_DECLARE \
456d11ff0bfSKuninori Morimoto .symmetric_rate = 1, \
4575033f43cSJassi Brar .ops = &s3c_pcm_dai_ops, \
4585033f43cSJassi Brar .playback = { \
4595033f43cSJassi Brar .channels_min = 2, \
4605033f43cSJassi Brar .channels_max = 2, \
4615033f43cSJassi Brar .rates = S3C_PCM_RATES, \
4625033f43cSJassi Brar .formats = SNDRV_PCM_FMTBIT_S16_LE, \
4635033f43cSJassi Brar }, \
4645033f43cSJassi Brar .capture = { \
4655033f43cSJassi Brar .channels_min = 2, \
4665033f43cSJassi Brar .channels_max = 2, \
4675033f43cSJassi Brar .rates = S3C_PCM_RATES, \
4685033f43cSJassi Brar .formats = SNDRV_PCM_FMTBIT_S16_LE, \
4695033f43cSJassi Brar }
4705033f43cSJassi Brar
4715ab2ab6aSAxel Lin static struct snd_soc_dai_driver s3c_pcm_dai[] = {
4725033f43cSJassi Brar [0] = {
4735033f43cSJassi Brar .name = "samsung-pcm.0",
4745033f43cSJassi Brar S3C_PCM_DAI_DECLARE,
4755033f43cSJassi Brar },
4765033f43cSJassi Brar [1] = {
4775033f43cSJassi Brar .name = "samsung-pcm.1",
4785033f43cSJassi Brar S3C_PCM_DAI_DECLARE,
4795033f43cSJassi Brar },
4805033f43cSJassi Brar };
4815033f43cSJassi Brar
482fc466ba3SKuninori Morimoto static const struct snd_soc_component_driver s3c_pcm_component = {
483fc466ba3SKuninori Morimoto .name = "s3c-pcm",
484f7bfa516SCharles Keepax .legacy_dai_naming = 1,
485fc466ba3SKuninori Morimoto };
486fc466ba3SKuninori Morimoto
s3c_pcm_dev_probe(struct platform_device * pdev)487fdca21adSBill Pemberton static int s3c_pcm_dev_probe(struct platform_device *pdev)
4885033f43cSJassi Brar {
4895033f43cSJassi Brar struct s3c_pcm_info *pcm;
490b9a1a743SArnd Bergmann struct resource *mem_res;
4915033f43cSJassi Brar struct s3c_audio_pdata *pcm_pdata;
4929bdca822SArnd Bergmann dma_filter_fn filter;
4935033f43cSJassi Brar int ret;
4945033f43cSJassi Brar
4955033f43cSJassi Brar /* Check for valid device index */
4965033f43cSJassi Brar if ((pdev->id < 0) || pdev->id >= ARRAY_SIZE(s3c_pcm)) {
4975033f43cSJassi Brar dev_err(&pdev->dev, "id %d out of range\n", pdev->id);
4985033f43cSJassi Brar return -EINVAL;
4995033f43cSJassi Brar }
5005033f43cSJassi Brar
5015033f43cSJassi Brar pcm_pdata = pdev->dev.platform_data;
5025033f43cSJassi Brar
5035033f43cSJassi Brar if (pcm_pdata && pcm_pdata->cfg_gpio && pcm_pdata->cfg_gpio(pdev)) {
5045033f43cSJassi Brar dev_err(&pdev->dev, "Unable to configure gpio\n");
5055033f43cSJassi Brar return -EINVAL;
5065033f43cSJassi Brar }
5075033f43cSJassi Brar
5085033f43cSJassi Brar pcm = &s3c_pcm[pdev->id];
5095033f43cSJassi Brar pcm->dev = &pdev->dev;
5105033f43cSJassi Brar
5115033f43cSJassi Brar spin_lock_init(&pcm->lock);
5125033f43cSJassi Brar
5135033f43cSJassi Brar /* Default is 128fs */
5145033f43cSJassi Brar pcm->sclk_per_fs = 128;
5155033f43cSJassi Brar
516c3255553SYang Yingliang pcm->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem_res);
517d8dbb4b3SSylwester Nawrocki if (IS_ERR(pcm->regs))
518d8dbb4b3SSylwester Nawrocki return PTR_ERR(pcm->regs);
519d8dbb4b3SSylwester Nawrocki
5201d55417eSTushar Behera pcm->cclk = devm_clk_get(&pdev->dev, "audio-bus");
5215033f43cSJassi Brar if (IS_ERR(pcm->cclk)) {
522d8dbb4b3SSylwester Nawrocki dev_err(&pdev->dev, "failed to get audio-bus clock\n");
523d8dbb4b3SSylwester Nawrocki return PTR_ERR(pcm->cclk);
5245033f43cSJassi Brar }
525a7ad9a88SArvind Yadav ret = clk_prepare_enable(pcm->cclk);
526a7ad9a88SArvind Yadav if (ret)
527a7ad9a88SArvind Yadav return ret;
5285033f43cSJassi Brar
5295033f43cSJassi Brar /* record our pcm structure for later use in the callbacks */
5305033f43cSJassi Brar dev_set_drvdata(&pdev->dev, pcm);
5315033f43cSJassi Brar
5321d55417eSTushar Behera pcm->pclk = devm_clk_get(&pdev->dev, "pcm");
5335033f43cSJassi Brar if (IS_ERR(pcm->pclk)) {
534d8dbb4b3SSylwester Nawrocki dev_err(&pdev->dev, "failed to get pcm clock\n");
535d8dbb4b3SSylwester Nawrocki ret = PTR_ERR(pcm->pclk);
536d8dbb4b3SSylwester Nawrocki goto err_dis_cclk;
5375033f43cSJassi Brar }
538a7ad9a88SArvind Yadav ret = clk_prepare_enable(pcm->pclk);
539a7ad9a88SArvind Yadav if (ret)
540a7ad9a88SArvind Yadav goto err_dis_cclk;
5415033f43cSJassi Brar
5422feb6165SSylwester Nawrocki s3c_pcm_stereo_in[pdev->id].addr = mem_res->start + S3C_PCM_RXFIFO;
5432feb6165SSylwester Nawrocki s3c_pcm_stereo_out[pdev->id].addr = mem_res->start + S3C_PCM_TXFIFO;
5445033f43cSJassi Brar
5459bdca822SArnd Bergmann filter = NULL;
546b9a1a743SArnd Bergmann if (pcm_pdata) {
5472feb6165SSylwester Nawrocki s3c_pcm_stereo_in[pdev->id].filter_data = pcm_pdata->dma_capture;
5482feb6165SSylwester Nawrocki s3c_pcm_stereo_out[pdev->id].filter_data = pcm_pdata->dma_playback;
5499bdca822SArnd Bergmann filter = pcm_pdata->dma_filter;
550b9a1a743SArnd Bergmann }
5515033f43cSJassi Brar
5525033f43cSJassi Brar pcm->dma_capture = &s3c_pcm_stereo_in[pdev->id];
5535033f43cSJassi Brar pcm->dma_playback = &s3c_pcm_stereo_out[pdev->id];
5545033f43cSJassi Brar
55542a74e77SSylwester Nawrocki ret = samsung_asoc_dma_platform_register(&pdev->dev, filter,
55696f06cdeSSylwester Nawrocki NULL, NULL, NULL);
557a08485d8SPadmavathi Venna if (ret) {
558a08485d8SPadmavathi Venna dev_err(&pdev->dev, "failed to get register DMA: %d\n", ret);
559d8dbb4b3SSylwester Nawrocki goto err_dis_pclk;
560a08485d8SPadmavathi Venna }
561a08485d8SPadmavathi Venna
56273f5dfc6SMarek Szyprowski pm_runtime_enable(&pdev->dev);
5635033f43cSJassi Brar
56473f5dfc6SMarek Szyprowski ret = devm_snd_soc_register_component(&pdev->dev, &s3c_pcm_component,
56573f5dfc6SMarek Szyprowski &s3c_pcm_dai[pdev->id], 1);
56673f5dfc6SMarek Szyprowski if (ret != 0) {
56773f5dfc6SMarek Szyprowski dev_err(&pdev->dev, "failed to get register DAI: %d\n", ret);
568d8dbb4b3SSylwester Nawrocki goto err_dis_pm;
56973f5dfc6SMarek Szyprowski }
57073f5dfc6SMarek Szyprowski
57173f5dfc6SMarek Szyprowski return 0;
572d8dbb4b3SSylwester Nawrocki
573d8dbb4b3SSylwester Nawrocki err_dis_pm:
57473f5dfc6SMarek Szyprowski pm_runtime_disable(&pdev->dev);
575d8dbb4b3SSylwester Nawrocki err_dis_pclk:
576dc2c9eb8SThomas Abraham clk_disable_unprepare(pcm->pclk);
577d8dbb4b3SSylwester Nawrocki err_dis_cclk:
578dc2c9eb8SThomas Abraham clk_disable_unprepare(pcm->cclk);
5795033f43cSJassi Brar return ret;
5805033f43cSJassi Brar }
5815033f43cSJassi Brar
s3c_pcm_dev_remove(struct platform_device * pdev)5829f82db9dSUwe Kleine-König static void s3c_pcm_dev_remove(struct platform_device *pdev)
5835033f43cSJassi Brar {
5845033f43cSJassi Brar struct s3c_pcm_info *pcm = &s3c_pcm[pdev->id];
5855033f43cSJassi Brar
586c5cf4dbcSMark Brown pm_runtime_disable(&pdev->dev);
587dc2c9eb8SThomas Abraham clk_disable_unprepare(pcm->cclk);
588dc2c9eb8SThomas Abraham clk_disable_unprepare(pcm->pclk);
5895033f43cSJassi Brar }
5905033f43cSJassi Brar
5915033f43cSJassi Brar static struct platform_driver s3c_pcm_driver = {
5925033f43cSJassi Brar .probe = s3c_pcm_dev_probe,
5939f82db9dSUwe Kleine-König .remove_new = s3c_pcm_dev_remove,
5945033f43cSJassi Brar .driver = {
5955033f43cSJassi Brar .name = "samsung-pcm",
5965033f43cSJassi Brar },
5975033f43cSJassi Brar };
5985033f43cSJassi Brar
599e00c3f55SMark Brown module_platform_driver(s3c_pcm_driver);
6005033f43cSJassi Brar
6015033f43cSJassi Brar /* Module information */
602df8ad335SJaswinder Singh MODULE_AUTHOR("Jaswinder Singh, <jassisinghbrar@gmail.com>");
6035033f43cSJassi Brar MODULE_DESCRIPTION("S3C PCM Controller Driver");
6045033f43cSJassi Brar MODULE_LICENSE("GPL");
6055033f43cSJassi Brar MODULE_ALIAS("platform:samsung-pcm");
606