1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
24495c89fSJianqun Xu /* sound/soc/rockchip/rockchip_i2s.c
34495c89fSJianqun Xu *
44495c89fSJianqun Xu * ALSA SoC Audio Layer - Rockchip I2S Controller driver
54495c89fSJianqun Xu *
64495c89fSJianqun Xu * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
74495c89fSJianqun Xu * Author: Jianqun <jay.xu@rock-chips.com>
84495c89fSJianqun Xu */
94495c89fSJianqun Xu
101b21572fSxujianqun #include <linux/module.h>
11170abcaaSSugar Zhang #include <linux/mfd/syscon.h>
124495c89fSJianqun Xu #include <linux/delay.h>
134495c89fSJianqun Xu #include <linux/of_gpio.h>
14170abcaaSSugar Zhang #include <linux/of_device.h>
154495c89fSJianqun Xu #include <linux/clk.h>
1644f362c2SJudy Hsiao #include <linux/pinctrl/consumer.h>
174495c89fSJianqun Xu #include <linux/pm_runtime.h>
184495c89fSJianqun Xu #include <linux/regmap.h>
19fcb958eeSSugar Zhang #include <linux/spinlock.h>
204495c89fSJianqun Xu #include <sound/pcm_params.h>
214495c89fSJianqun Xu #include <sound/dmaengine_pcm.h>
224495c89fSJianqun Xu
234495c89fSJianqun Xu #include "rockchip_i2s.h"
244495c89fSJianqun Xu
254495c89fSJianqun Xu #define DRV_NAME "rockchip-i2s"
264495c89fSJianqun Xu
27170abcaaSSugar Zhang struct rk_i2s_pins {
28170abcaaSSugar Zhang u32 reg_offset;
29170abcaaSSugar Zhang u32 shift;
30170abcaaSSugar Zhang };
31170abcaaSSugar Zhang
324495c89fSJianqun Xu struct rk_i2s_dev {
334495c89fSJianqun Xu struct device *dev;
344495c89fSJianqun Xu
354495c89fSJianqun Xu struct clk *hclk;
364495c89fSJianqun Xu struct clk *mclk;
374495c89fSJianqun Xu
384495c89fSJianqun Xu struct snd_dmaengine_dai_dma_data capture_dma_data;
394495c89fSJianqun Xu struct snd_dmaengine_dai_dma_data playback_dma_data;
404495c89fSJianqun Xu
414495c89fSJianqun Xu struct regmap *regmap;
42170abcaaSSugar Zhang struct regmap *grf;
434495c89fSJianqun Xu
444455f26aSSugar Zhang bool has_capture;
454455f26aSSugar Zhang bool has_playback;
464455f26aSSugar Zhang
47a6e806c4SJohn Keeping /*
48a6e806c4SJohn Keeping * Used to indicate the tx/rx status.
49a6e806c4SJohn Keeping * I2S controller hopes to start the tx and rx together,
50a6e806c4SJohn Keeping * also to stop them when they are both try to stop.
51a6e806c4SJohn Keeping */
52a6e806c4SJohn Keeping bool tx_start;
53a6e806c4SJohn Keeping bool rx_start;
542458c377SCaesar Wang bool is_master_mode;
55170abcaaSSugar Zhang const struct rk_i2s_pins *pins;
56ebfea671SSugar Zhang unsigned int bclk_ratio;
57fcb958eeSSugar Zhang spinlock_t lock; /* tx/rx lock */
5844f362c2SJudy Hsiao struct pinctrl *pinctrl;
5944f362c2SJudy Hsiao struct pinctrl_state *bclk_on;
6044f362c2SJudy Hsiao struct pinctrl_state *bclk_off;
614495c89fSJianqun Xu };
624495c89fSJianqun Xu
i2s_pinctrl_select_bclk_on(struct rk_i2s_dev * i2s)6344f362c2SJudy Hsiao static int i2s_pinctrl_select_bclk_on(struct rk_i2s_dev *i2s)
6444f362c2SJudy Hsiao {
6544f362c2SJudy Hsiao int ret = 0;
6644f362c2SJudy Hsiao
6744f362c2SJudy Hsiao if (!IS_ERR(i2s->pinctrl) && !IS_ERR_OR_NULL(i2s->bclk_on))
688c77cf26SJudy Hsiao ret = pinctrl_select_state(i2s->pinctrl, i2s->bclk_on);
6944f362c2SJudy Hsiao
7044f362c2SJudy Hsiao if (ret)
7144f362c2SJudy Hsiao dev_err(i2s->dev, "bclk enable failed %d\n", ret);
7244f362c2SJudy Hsiao
7344f362c2SJudy Hsiao return ret;
7444f362c2SJudy Hsiao }
7544f362c2SJudy Hsiao
i2s_pinctrl_select_bclk_off(struct rk_i2s_dev * i2s)7644f362c2SJudy Hsiao static int i2s_pinctrl_select_bclk_off(struct rk_i2s_dev *i2s)
7744f362c2SJudy Hsiao {
7844f362c2SJudy Hsiao
7944f362c2SJudy Hsiao int ret = 0;
8044f362c2SJudy Hsiao
8144f362c2SJudy Hsiao if (!IS_ERR(i2s->pinctrl) && !IS_ERR_OR_NULL(i2s->bclk_off))
828c77cf26SJudy Hsiao ret = pinctrl_select_state(i2s->pinctrl, i2s->bclk_off);
8344f362c2SJudy Hsiao
8444f362c2SJudy Hsiao if (ret)
8544f362c2SJudy Hsiao dev_err(i2s->dev, "bclk disable failed %d\n", ret);
8644f362c2SJudy Hsiao
8744f362c2SJudy Hsiao return ret;
8844f362c2SJudy Hsiao }
8944f362c2SJudy Hsiao
i2s_runtime_suspend(struct device * dev)904495c89fSJianqun Xu static int i2s_runtime_suspend(struct device *dev)
914495c89fSJianqun Xu {
924495c89fSJianqun Xu struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
934495c89fSJianqun Xu
94f0447f6cSSugar Zhang regcache_cache_only(i2s->regmap, true);
954495c89fSJianqun Xu clk_disable_unprepare(i2s->mclk);
964495c89fSJianqun Xu
974495c89fSJianqun Xu return 0;
984495c89fSJianqun Xu }
994495c89fSJianqun Xu
i2s_runtime_resume(struct device * dev)1004495c89fSJianqun Xu static int i2s_runtime_resume(struct device *dev)
1014495c89fSJianqun Xu {
1024495c89fSJianqun Xu struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
1034495c89fSJianqun Xu int ret;
1044495c89fSJianqun Xu
1054495c89fSJianqun Xu ret = clk_prepare_enable(i2s->mclk);
1064495c89fSJianqun Xu if (ret) {
1074495c89fSJianqun Xu dev_err(i2s->dev, "clock enable failed %d\n", ret);
1084495c89fSJianqun Xu return ret;
1094495c89fSJianqun Xu }
1104495c89fSJianqun Xu
111f0447f6cSSugar Zhang regcache_cache_only(i2s->regmap, false);
112f0447f6cSSugar Zhang regcache_mark_dirty(i2s->regmap);
113f0447f6cSSugar Zhang
114f0447f6cSSugar Zhang ret = regcache_sync(i2s->regmap);
115f0447f6cSSugar Zhang if (ret)
116f0447f6cSSugar Zhang clk_disable_unprepare(i2s->mclk);
117f0447f6cSSugar Zhang
118f0447f6cSSugar Zhang return ret;
1194495c89fSJianqun Xu }
1204495c89fSJianqun Xu
to_info(struct snd_soc_dai * dai)1214495c89fSJianqun Xu static inline struct rk_i2s_dev *to_info(struct snd_soc_dai *dai)
1224495c89fSJianqun Xu {
1234495c89fSJianqun Xu return snd_soc_dai_get_drvdata(dai);
1244495c89fSJianqun Xu }
1254495c89fSJianqun Xu
rockchip_snd_txctrl(struct rk_i2s_dev * i2s,int on)12644f362c2SJudy Hsiao static int rockchip_snd_txctrl(struct rk_i2s_dev *i2s, int on)
1274495c89fSJianqun Xu {
1284495c89fSJianqun Xu unsigned int val = 0;
12944f362c2SJudy Hsiao int ret = 0;
1304495c89fSJianqun Xu
131fcb958eeSSugar Zhang spin_lock(&i2s->lock);
1324495c89fSJianqun Xu if (on) {
13344f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
1348c77cf26SJudy Hsiao I2S_DMACR_TDE_ENABLE,
1358c77cf26SJudy Hsiao I2S_DMACR_TDE_ENABLE);
13644f362c2SJudy Hsiao if (ret < 0)
13744f362c2SJudy Hsiao goto end;
13844f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_XFER,
1397e885d21SJohn Keeping I2S_XFER_TXS_START | I2S_XFER_RXS_START,
1407e885d21SJohn Keeping I2S_XFER_TXS_START | I2S_XFER_RXS_START);
14144f362c2SJudy Hsiao if (ret < 0)
14244f362c2SJudy Hsiao goto end;
143a6e806c4SJohn Keeping i2s->tx_start = true;
1444495c89fSJianqun Xu } else {
145a6e806c4SJohn Keeping i2s->tx_start = false;
146a6e806c4SJohn Keeping
14744f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
1488c77cf26SJudy Hsiao I2S_DMACR_TDE_ENABLE,
1498c77cf26SJudy Hsiao I2S_DMACR_TDE_DISABLE);
15044f362c2SJudy Hsiao if (ret < 0)
15144f362c2SJudy Hsiao goto end;
1524495c89fSJianqun Xu
1537e885d21SJohn Keeping if (!i2s->rx_start) {
15444f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_XFER,
1558c77cf26SJudy Hsiao I2S_XFER_TXS_START | I2S_XFER_RXS_START,
1568c77cf26SJudy Hsiao I2S_XFER_TXS_STOP | I2S_XFER_RXS_STOP);
15744f362c2SJudy Hsiao if (ret < 0)
15844f362c2SJudy Hsiao goto end;
1595894b91dSSugar Zhang udelay(150);
16044f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_CLR,
1617e885d21SJohn Keeping I2S_CLR_TXC | I2S_CLR_RXC,
1627e885d21SJohn Keeping I2S_CLR_TXC | I2S_CLR_RXC);
16344f362c2SJudy Hsiao if (ret < 0)
16444f362c2SJudy Hsiao goto end;
165f0c8d746SJudy Hsiao ret = regmap_read_poll_timeout_atomic(i2s->regmap,
166fbb0ec65SJudy Hsiao I2S_CLR,
167fbb0ec65SJudy Hsiao val,
168f0c8d746SJudy Hsiao val == 0,
169fbb0ec65SJudy Hsiao 20,
170fbb0ec65SJudy Hsiao 200);
171fbb0ec65SJudy Hsiao if (ret < 0)
172fbb0ec65SJudy Hsiao dev_warn(i2s->dev, "fail to clear: %d\n", ret);
1734495c89fSJianqun Xu }
1744495c89fSJianqun Xu }
17544f362c2SJudy Hsiao end:
176fcb958eeSSugar Zhang spin_unlock(&i2s->lock);
17744f362c2SJudy Hsiao if (ret < 0)
17844f362c2SJudy Hsiao dev_err(i2s->dev, "lrclk update failed\n");
17944f362c2SJudy Hsiao
18044f362c2SJudy Hsiao return ret;
1817e885d21SJohn Keeping }
1824495c89fSJianqun Xu
rockchip_snd_rxctrl(struct rk_i2s_dev * i2s,int on)18344f362c2SJudy Hsiao static int rockchip_snd_rxctrl(struct rk_i2s_dev *i2s, int on)
1844495c89fSJianqun Xu {
1854495c89fSJianqun Xu unsigned int val = 0;
18644f362c2SJudy Hsiao int ret = 0;
1874495c89fSJianqun Xu
188fcb958eeSSugar Zhang spin_lock(&i2s->lock);
1894495c89fSJianqun Xu if (on) {
19044f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
1918c77cf26SJudy Hsiao I2S_DMACR_RDE_ENABLE,
1928c77cf26SJudy Hsiao I2S_DMACR_RDE_ENABLE);
19344f362c2SJudy Hsiao if (ret < 0)
19444f362c2SJudy Hsiao goto end;
1954495c89fSJianqun Xu
19644f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_XFER,
1977e885d21SJohn Keeping I2S_XFER_TXS_START | I2S_XFER_RXS_START,
1987e885d21SJohn Keeping I2S_XFER_TXS_START | I2S_XFER_RXS_START);
19944f362c2SJudy Hsiao if (ret < 0)
20044f362c2SJudy Hsiao goto end;
201a6e806c4SJohn Keeping i2s->rx_start = true;
2024495c89fSJianqun Xu } else {
203a6e806c4SJohn Keeping i2s->rx_start = false;
204a6e806c4SJohn Keeping
20544f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
2068c77cf26SJudy Hsiao I2S_DMACR_RDE_ENABLE,
2078c77cf26SJudy Hsiao I2S_DMACR_RDE_DISABLE);
20844f362c2SJudy Hsiao if (ret < 0)
20944f362c2SJudy Hsiao goto end;
2104495c89fSJianqun Xu
2117e885d21SJohn Keeping if (!i2s->tx_start) {
21244f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_XFER,
2138c77cf26SJudy Hsiao I2S_XFER_TXS_START | I2S_XFER_RXS_START,
2148c77cf26SJudy Hsiao I2S_XFER_TXS_STOP | I2S_XFER_RXS_STOP);
21544f362c2SJudy Hsiao if (ret < 0)
21644f362c2SJudy Hsiao goto end;
2175894b91dSSugar Zhang udelay(150);
21844f362c2SJudy Hsiao ret = regmap_update_bits(i2s->regmap, I2S_CLR,
2197e885d21SJohn Keeping I2S_CLR_TXC | I2S_CLR_RXC,
2207e885d21SJohn Keeping I2S_CLR_TXC | I2S_CLR_RXC);
22144f362c2SJudy Hsiao if (ret < 0)
22244f362c2SJudy Hsiao goto end;
223f0c8d746SJudy Hsiao ret = regmap_read_poll_timeout_atomic(i2s->regmap,
224fbb0ec65SJudy Hsiao I2S_CLR,
225fbb0ec65SJudy Hsiao val,
226f0c8d746SJudy Hsiao val == 0,
227fbb0ec65SJudy Hsiao 20,
228fbb0ec65SJudy Hsiao 200);
229fbb0ec65SJudy Hsiao if (ret < 0)
230fbb0ec65SJudy Hsiao dev_warn(i2s->dev, "fail to clear: %d\n", ret);
2314495c89fSJianqun Xu }
2324495c89fSJianqun Xu }
23344f362c2SJudy Hsiao end:
234fcb958eeSSugar Zhang spin_unlock(&i2s->lock);
23544f362c2SJudy Hsiao if (ret < 0)
23644f362c2SJudy Hsiao dev_err(i2s->dev, "lrclk update failed\n");
23744f362c2SJudy Hsiao
23844f362c2SJudy Hsiao return ret;
2397e885d21SJohn Keeping }
2404495c89fSJianqun Xu
rockchip_i2s_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)2414495c89fSJianqun Xu static int rockchip_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
2424495c89fSJianqun Xu unsigned int fmt)
2434495c89fSJianqun Xu {
2444495c89fSJianqun Xu struct rk_i2s_dev *i2s = to_info(cpu_dai);
2454495c89fSJianqun Xu unsigned int mask = 0, val = 0;
24653ca9b97SSugar Zhang int ret = 0;
2474495c89fSJianqun Xu
24853ca9b97SSugar Zhang pm_runtime_get_sync(cpu_dai->dev);
24907833d88SJianqun mask = I2S_CKR_MSS_MASK;
25027646d26SCharles Keepax switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
25127646d26SCharles Keepax case SND_SOC_DAIFMT_BP_FP:
25207833d88SJianqun /* Set source clock in Master mode */
25307833d88SJianqun val = I2S_CKR_MSS_MASTER;
2542458c377SCaesar Wang i2s->is_master_mode = true;
2554495c89fSJianqun Xu break;
25627646d26SCharles Keepax case SND_SOC_DAIFMT_BC_FC:
25707833d88SJianqun val = I2S_CKR_MSS_SLAVE;
2582458c377SCaesar Wang i2s->is_master_mode = false;
2594495c89fSJianqun Xu break;
2604495c89fSJianqun Xu default:
26153ca9b97SSugar Zhang ret = -EINVAL;
26253ca9b97SSugar Zhang goto err_pm_put;
2634495c89fSJianqun Xu }
2644495c89fSJianqun Xu
2654495c89fSJianqun Xu regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
2664495c89fSJianqun Xu
267917f0771SSugar Zhang mask = I2S_CKR_CKP_MASK | I2S_CKR_TLP_MASK | I2S_CKR_RLP_MASK;
268ec2212c4Szhangjun switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
269ec2212c4Szhangjun case SND_SOC_DAIFMT_NB_NF:
270917f0771SSugar Zhang val = I2S_CKR_CKP_NORMAL |
271917f0771SSugar Zhang I2S_CKR_TLP_NORMAL |
272917f0771SSugar Zhang I2S_CKR_RLP_NORMAL;
273917f0771SSugar Zhang break;
274917f0771SSugar Zhang case SND_SOC_DAIFMT_NB_IF:
275917f0771SSugar Zhang val = I2S_CKR_CKP_NORMAL |
276917f0771SSugar Zhang I2S_CKR_TLP_INVERTED |
277917f0771SSugar Zhang I2S_CKR_RLP_INVERTED;
278ec2212c4Szhangjun break;
279ec2212c4Szhangjun case SND_SOC_DAIFMT_IB_NF:
280917f0771SSugar Zhang val = I2S_CKR_CKP_INVERTED |
281917f0771SSugar Zhang I2S_CKR_TLP_NORMAL |
282917f0771SSugar Zhang I2S_CKR_RLP_NORMAL;
283917f0771SSugar Zhang break;
284917f0771SSugar Zhang case SND_SOC_DAIFMT_IB_IF:
285917f0771SSugar Zhang val = I2S_CKR_CKP_INVERTED |
286917f0771SSugar Zhang I2S_CKR_TLP_INVERTED |
287917f0771SSugar Zhang I2S_CKR_RLP_INVERTED;
288ec2212c4Szhangjun break;
289ec2212c4Szhangjun default:
29053ca9b97SSugar Zhang ret = -EINVAL;
29153ca9b97SSugar Zhang goto err_pm_put;
292ec2212c4Szhangjun }
293ec2212c4Szhangjun
294ec2212c4Szhangjun regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
295ec2212c4Szhangjun
296ec2212c4Szhangjun mask = I2S_TXCR_IBM_MASK | I2S_TXCR_TFS_MASK | I2S_TXCR_PBM_MASK;
2974495c89fSJianqun Xu switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2984495c89fSJianqun Xu case SND_SOC_DAIFMT_RIGHT_J:
2994495c89fSJianqun Xu val = I2S_TXCR_IBM_RSJM;
3004495c89fSJianqun Xu break;
3014495c89fSJianqun Xu case SND_SOC_DAIFMT_LEFT_J:
3024495c89fSJianqun Xu val = I2S_TXCR_IBM_LSJM;
3034495c89fSJianqun Xu break;
3044495c89fSJianqun Xu case SND_SOC_DAIFMT_I2S:
3054495c89fSJianqun Xu val = I2S_TXCR_IBM_NORMAL;
3064495c89fSJianqun Xu break;
3071bf56843SXiaotan Luo case SND_SOC_DAIFMT_DSP_A: /* PCM delay 1 bit mode */
308ec2212c4Szhangjun val = I2S_TXCR_TFS_PCM | I2S_TXCR_PBM_MODE(1);
309ec2212c4Szhangjun break;
3101bf56843SXiaotan Luo case SND_SOC_DAIFMT_DSP_B: /* PCM no delay mode */
3111bf56843SXiaotan Luo val = I2S_TXCR_TFS_PCM;
3121bf56843SXiaotan Luo break;
3134495c89fSJianqun Xu default:
31453ca9b97SSugar Zhang ret = -EINVAL;
31553ca9b97SSugar Zhang goto err_pm_put;
3164495c89fSJianqun Xu }
3174495c89fSJianqun Xu
3184495c89fSJianqun Xu regmap_update_bits(i2s->regmap, I2S_TXCR, mask, val);
3194495c89fSJianqun Xu
320ec2212c4Szhangjun mask = I2S_RXCR_IBM_MASK | I2S_RXCR_TFS_MASK | I2S_RXCR_PBM_MASK;
3214495c89fSJianqun Xu switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
3224495c89fSJianqun Xu case SND_SOC_DAIFMT_RIGHT_J:
3234495c89fSJianqun Xu val = I2S_RXCR_IBM_RSJM;
3244495c89fSJianqun Xu break;
3254495c89fSJianqun Xu case SND_SOC_DAIFMT_LEFT_J:
3264495c89fSJianqun Xu val = I2S_RXCR_IBM_LSJM;
3274495c89fSJianqun Xu break;
3284495c89fSJianqun Xu case SND_SOC_DAIFMT_I2S:
3294495c89fSJianqun Xu val = I2S_RXCR_IBM_NORMAL;
3304495c89fSJianqun Xu break;
3311bf56843SXiaotan Luo case SND_SOC_DAIFMT_DSP_A: /* PCM delay 1 bit mode */
332ec2212c4Szhangjun val = I2S_RXCR_TFS_PCM | I2S_RXCR_PBM_MODE(1);
333ec2212c4Szhangjun break;
3341bf56843SXiaotan Luo case SND_SOC_DAIFMT_DSP_B: /* PCM no delay mode */
3351bf56843SXiaotan Luo val = I2S_RXCR_TFS_PCM;
3361bf56843SXiaotan Luo break;
3374495c89fSJianqun Xu default:
33853ca9b97SSugar Zhang ret = -EINVAL;
33953ca9b97SSugar Zhang goto err_pm_put;
3404495c89fSJianqun Xu }
3414495c89fSJianqun Xu
3424495c89fSJianqun Xu regmap_update_bits(i2s->regmap, I2S_RXCR, mask, val);
3434495c89fSJianqun Xu
34453ca9b97SSugar Zhang err_pm_put:
34553ca9b97SSugar Zhang pm_runtime_put(cpu_dai->dev);
34653ca9b97SSugar Zhang
34753ca9b97SSugar Zhang return ret;
3484495c89fSJianqun Xu }
3494495c89fSJianqun Xu
rockchip_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)3504495c89fSJianqun Xu static int rockchip_i2s_hw_params(struct snd_pcm_substream *substream,
3514495c89fSJianqun Xu struct snd_pcm_hw_params *params,
3524495c89fSJianqun Xu struct snd_soc_dai *dai)
3534495c89fSJianqun Xu {
3544495c89fSJianqun Xu struct rk_i2s_dev *i2s = to_info(dai);
3555c5eb29eSKuninori Morimoto struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
3564495c89fSJianqun Xu unsigned int val = 0;
3572458c377SCaesar Wang unsigned int mclk_rate, bclk_rate, div_bclk, div_lrck;
3582458c377SCaesar Wang
3592458c377SCaesar Wang if (i2s->is_master_mode) {
3602458c377SCaesar Wang mclk_rate = clk_get_rate(i2s->mclk);
361ebfea671SSugar Zhang bclk_rate = i2s->bclk_ratio * params_rate(params);
3626b76bcc0SSugar Zhang if (!bclk_rate)
3632458c377SCaesar Wang return -EINVAL;
3642458c377SCaesar Wang
3656b76bcc0SSugar Zhang div_bclk = DIV_ROUND_CLOSEST(mclk_rate, bclk_rate);
3662458c377SCaesar Wang div_lrck = bclk_rate / params_rate(params);
3672458c377SCaesar Wang regmap_update_bits(i2s->regmap, I2S_CKR,
3682458c377SCaesar Wang I2S_CKR_MDIV_MASK,
3692458c377SCaesar Wang I2S_CKR_MDIV(div_bclk));
3702458c377SCaesar Wang
3712458c377SCaesar Wang regmap_update_bits(i2s->regmap, I2S_CKR,
3722458c377SCaesar Wang I2S_CKR_TSD_MASK |
3732458c377SCaesar Wang I2S_CKR_RSD_MASK,
3742458c377SCaesar Wang I2S_CKR_TSD(div_lrck) |
3752458c377SCaesar Wang I2S_CKR_RSD(div_lrck));
3762458c377SCaesar Wang }
3774495c89fSJianqun Xu
3784495c89fSJianqun Xu switch (params_format(params)) {
3794495c89fSJianqun Xu case SNDRV_PCM_FORMAT_S8:
3804495c89fSJianqun Xu val |= I2S_TXCR_VDW(8);
3814495c89fSJianqun Xu break;
3824495c89fSJianqun Xu case SNDRV_PCM_FORMAT_S16_LE:
3834495c89fSJianqun Xu val |= I2S_TXCR_VDW(16);
3844495c89fSJianqun Xu break;
3854495c89fSJianqun Xu case SNDRV_PCM_FORMAT_S20_3LE:
3864495c89fSJianqun Xu val |= I2S_TXCR_VDW(20);
3874495c89fSJianqun Xu break;
3884495c89fSJianqun Xu case SNDRV_PCM_FORMAT_S24_LE:
3894495c89fSJianqun Xu val |= I2S_TXCR_VDW(24);
3904495c89fSJianqun Xu break;
3914ab936d1SMichael Trimarchi case SNDRV_PCM_FORMAT_S32_LE:
3924ab936d1SMichael Trimarchi val |= I2S_TXCR_VDW(32);
3934ab936d1SMichael Trimarchi break;
3944495c89fSJianqun Xu default:
3954495c89fSJianqun Xu return -EINVAL;
3964495c89fSJianqun Xu }
3974495c89fSJianqun Xu
3984c9c018bSSugar Zhang switch (params_channels(params)) {
3994c9c018bSSugar Zhang case 8:
4004c9c018bSSugar Zhang val |= I2S_CHN_8;
4014c9c018bSSugar Zhang break;
4024c9c018bSSugar Zhang case 6:
4034c9c018bSSugar Zhang val |= I2S_CHN_6;
4044c9c018bSSugar Zhang break;
4054c9c018bSSugar Zhang case 4:
4064c9c018bSSugar Zhang val |= I2S_CHN_4;
4074c9c018bSSugar Zhang break;
4084c9c018bSSugar Zhang case 2:
4094c9c018bSSugar Zhang val |= I2S_CHN_2;
4104c9c018bSSugar Zhang break;
4114c9c018bSSugar Zhang default:
4124c9c018bSSugar Zhang dev_err(i2s->dev, "invalid channel: %d\n",
4134c9c018bSSugar Zhang params_channels(params));
4144c9c018bSSugar Zhang return -EINVAL;
4154c9c018bSSugar Zhang }
4164c9c018bSSugar Zhang
4174c9c018bSSugar Zhang if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
4184c9c018bSSugar Zhang regmap_update_bits(i2s->regmap, I2S_RXCR,
4194c9c018bSSugar Zhang I2S_RXCR_VDW_MASK | I2S_RXCR_CSR_MASK,
4204c9c018bSSugar Zhang val);
4214c9c018bSSugar Zhang else
4224c9c018bSSugar Zhang regmap_update_bits(i2s->regmap, I2S_TXCR,
4234c9c018bSSugar Zhang I2S_TXCR_VDW_MASK | I2S_TXCR_CSR_MASK,
4244c9c018bSSugar Zhang val);
4254c9c018bSSugar Zhang
426170abcaaSSugar Zhang if (!IS_ERR(i2s->grf) && i2s->pins) {
427170abcaaSSugar Zhang regmap_read(i2s->regmap, I2S_TXCR, &val);
428170abcaaSSugar Zhang val &= I2S_TXCR_CSR_MASK;
429170abcaaSSugar Zhang
430170abcaaSSugar Zhang switch (val) {
431170abcaaSSugar Zhang case I2S_CHN_4:
432170abcaaSSugar Zhang val = I2S_IO_4CH_OUT_6CH_IN;
433170abcaaSSugar Zhang break;
434170abcaaSSugar Zhang case I2S_CHN_6:
435170abcaaSSugar Zhang val = I2S_IO_6CH_OUT_4CH_IN;
436170abcaaSSugar Zhang break;
437170abcaaSSugar Zhang case I2S_CHN_8:
438170abcaaSSugar Zhang val = I2S_IO_8CH_OUT_2CH_IN;
439170abcaaSSugar Zhang break;
440170abcaaSSugar Zhang default:
441170abcaaSSugar Zhang val = I2S_IO_2CH_OUT_8CH_IN;
442170abcaaSSugar Zhang break;
443170abcaaSSugar Zhang }
444170abcaaSSugar Zhang
445170abcaaSSugar Zhang val <<= i2s->pins->shift;
446170abcaaSSugar Zhang val |= (I2S_IO_DIRECTION_MASK << i2s->pins->shift) << 16;
447170abcaaSSugar Zhang regmap_write(i2s->grf, i2s->pins->reg_offset, val);
448170abcaaSSugar Zhang }
449170abcaaSSugar Zhang
450bba14312SJianqun Xu regmap_update_bits(i2s->regmap, I2S_DMACR, I2S_DMACR_TDL_MASK,
451bba14312SJianqun Xu I2S_DMACR_TDL(16));
452bba14312SJianqun Xu regmap_update_bits(i2s->regmap, I2S_DMACR, I2S_DMACR_RDL_MASK,
453bba14312SJianqun Xu I2S_DMACR_RDL(16));
4544495c89fSJianqun Xu
455b3f2dcddSSugar Zhang val = I2S_CKR_TRCM_TXRX;
456f14654ddSKuninori Morimoto if (dai->driver->symmetric_rate && rtd->dai_link->symmetric_rate)
457359d9abdSSugar Zhang val = I2S_CKR_TRCM_TXONLY;
458b3f2dcddSSugar Zhang
459b3f2dcddSSugar Zhang regmap_update_bits(i2s->regmap, I2S_CKR,
460b3f2dcddSSugar Zhang I2S_CKR_TRCM_MASK,
461b3f2dcddSSugar Zhang val);
4624495c89fSJianqun Xu return 0;
4634495c89fSJianqun Xu }
4644495c89fSJianqun Xu
rockchip_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)4654495c89fSJianqun Xu static int rockchip_i2s_trigger(struct snd_pcm_substream *substream,
4664495c89fSJianqun Xu int cmd, struct snd_soc_dai *dai)
4674495c89fSJianqun Xu {
4684495c89fSJianqun Xu struct rk_i2s_dev *i2s = to_info(dai);
4694495c89fSJianqun Xu int ret = 0;
4704495c89fSJianqun Xu
4714495c89fSJianqun Xu switch (cmd) {
4724495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_START:
4734495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_RESUME:
4744495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
4754495c89fSJianqun Xu if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
47644f362c2SJudy Hsiao ret = rockchip_snd_rxctrl(i2s, 1);
4774495c89fSJianqun Xu else
47844f362c2SJudy Hsiao ret = rockchip_snd_txctrl(i2s, 1);
47944f362c2SJudy Hsiao if (ret < 0)
48044f362c2SJudy Hsiao return ret;
48144f362c2SJudy Hsiao i2s_pinctrl_select_bclk_on(i2s);
4824495c89fSJianqun Xu break;
4834495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_SUSPEND:
4844495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_STOP:
4854495c89fSJianqun Xu case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
48644f362c2SJudy Hsiao if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
48744f362c2SJudy Hsiao if (!i2s->tx_start)
48844f362c2SJudy Hsiao i2s_pinctrl_select_bclk_off(i2s);
48944f362c2SJudy Hsiao ret = rockchip_snd_rxctrl(i2s, 0);
49044f362c2SJudy Hsiao } else {
49144f362c2SJudy Hsiao if (!i2s->rx_start)
49244f362c2SJudy Hsiao i2s_pinctrl_select_bclk_off(i2s);
49344f362c2SJudy Hsiao ret = rockchip_snd_txctrl(i2s, 0);
49444f362c2SJudy Hsiao }
4954495c89fSJianqun Xu break;
4964495c89fSJianqun Xu default:
4974495c89fSJianqun Xu ret = -EINVAL;
4984495c89fSJianqun Xu break;
4994495c89fSJianqun Xu }
5004495c89fSJianqun Xu
5014495c89fSJianqun Xu return ret;
5024495c89fSJianqun Xu }
5034495c89fSJianqun Xu
rockchip_i2s_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)504ebfea671SSugar Zhang static int rockchip_i2s_set_bclk_ratio(struct snd_soc_dai *dai,
505ebfea671SSugar Zhang unsigned int ratio)
506ebfea671SSugar Zhang {
507ebfea671SSugar Zhang struct rk_i2s_dev *i2s = to_info(dai);
508ebfea671SSugar Zhang
509ebfea671SSugar Zhang i2s->bclk_ratio = ratio;
510ebfea671SSugar Zhang
511ebfea671SSugar Zhang return 0;
512ebfea671SSugar Zhang }
513ebfea671SSugar Zhang
rockchip_i2s_set_sysclk(struct snd_soc_dai * cpu_dai,int clk_id,unsigned int freq,int dir)5144495c89fSJianqun Xu static int rockchip_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
5154495c89fSJianqun Xu unsigned int freq, int dir)
5164495c89fSJianqun Xu {
5174495c89fSJianqun Xu struct rk_i2s_dev *i2s = to_info(cpu_dai);
5184495c89fSJianqun Xu int ret;
5194495c89fSJianqun Xu
520f1879d7bSKatsuhiro Suzuki if (freq == 0)
521f1879d7bSKatsuhiro Suzuki return 0;
522f1879d7bSKatsuhiro Suzuki
5234495c89fSJianqun Xu ret = clk_set_rate(i2s->mclk, freq);
5244495c89fSJianqun Xu if (ret)
5254495c89fSJianqun Xu dev_err(i2s->dev, "Fail to set mclk %d\n", ret);
5264495c89fSJianqun Xu
5274495c89fSJianqun Xu return ret;
5284495c89fSJianqun Xu }
5294495c89fSJianqun Xu
rockchip_i2s_dai_probe(struct snd_soc_dai * dai)5303b40a802SJianqun static int rockchip_i2s_dai_probe(struct snd_soc_dai *dai)
5313b40a802SJianqun {
5323b40a802SJianqun struct rk_i2s_dev *i2s = snd_soc_dai_get_drvdata(dai);
5333b40a802SJianqun
5344455f26aSSugar Zhang snd_soc_dai_init_dma_data(dai,
5354455f26aSSugar Zhang i2s->has_playback ? &i2s->playback_dma_data : NULL,
5364455f26aSSugar Zhang i2s->has_capture ? &i2s->capture_dma_data : NULL);
5373b40a802SJianqun
5383b40a802SJianqun return 0;
5393b40a802SJianqun }
5403b40a802SJianqun
5414495c89fSJianqun Xu static const struct snd_soc_dai_ops rockchip_i2s_dai_ops = {
542*bd6af1bcSKuninori Morimoto .probe = rockchip_i2s_dai_probe,
5434495c89fSJianqun Xu .hw_params = rockchip_i2s_hw_params,
544ebfea671SSugar Zhang .set_bclk_ratio = rockchip_i2s_set_bclk_ratio,
5454495c89fSJianqun Xu .set_sysclk = rockchip_i2s_set_sysclk,
546059f16bcSCharles Keepax .set_fmt = rockchip_i2s_set_fmt,
5474495c89fSJianqun Xu .trigger = rockchip_i2s_trigger,
5484495c89fSJianqun Xu };
5494495c89fSJianqun Xu
5504495c89fSJianqun Xu static struct snd_soc_dai_driver rockchip_i2s_dai = {
5514495c89fSJianqun Xu .ops = &rockchip_i2s_dai_ops,
552fadaed30SKuninori Morimoto .symmetric_rate = 1,
5534495c89fSJianqun Xu };
5544495c89fSJianqun Xu
5554495c89fSJianqun Xu static const struct snd_soc_component_driver rockchip_i2s_component = {
5564495c89fSJianqun Xu .name = DRV_NAME,
557d48a7717SCharles Keepax .legacy_dai_naming = 1,
5584495c89fSJianqun Xu };
5594495c89fSJianqun Xu
rockchip_i2s_wr_reg(struct device * dev,unsigned int reg)5604495c89fSJianqun Xu static bool rockchip_i2s_wr_reg(struct device *dev, unsigned int reg)
5614495c89fSJianqun Xu {
5624495c89fSJianqun Xu switch (reg) {
5634495c89fSJianqun Xu case I2S_TXCR:
5644495c89fSJianqun Xu case I2S_RXCR:
5654495c89fSJianqun Xu case I2S_CKR:
5664495c89fSJianqun Xu case I2S_DMACR:
5674495c89fSJianqun Xu case I2S_INTCR:
5684495c89fSJianqun Xu case I2S_XFER:
5694495c89fSJianqun Xu case I2S_CLR:
5704495c89fSJianqun Xu case I2S_TXDR:
5714495c89fSJianqun Xu return true;
5724495c89fSJianqun Xu default:
5734495c89fSJianqun Xu return false;
5744495c89fSJianqun Xu }
5754495c89fSJianqun Xu }
5764495c89fSJianqun Xu
rockchip_i2s_rd_reg(struct device * dev,unsigned int reg)5774495c89fSJianqun Xu static bool rockchip_i2s_rd_reg(struct device *dev, unsigned int reg)
5784495c89fSJianqun Xu {
5794495c89fSJianqun Xu switch (reg) {
5804495c89fSJianqun Xu case I2S_TXCR:
5814495c89fSJianqun Xu case I2S_RXCR:
5824495c89fSJianqun Xu case I2S_CKR:
5834495c89fSJianqun Xu case I2S_DMACR:
5844495c89fSJianqun Xu case I2S_INTCR:
5854495c89fSJianqun Xu case I2S_XFER:
5864495c89fSJianqun Xu case I2S_CLR:
587c66234cfSJohn Keeping case I2S_TXDR:
5884495c89fSJianqun Xu case I2S_RXDR:
5892f1e93f8SJianqun case I2S_FIFOLR:
5902f1e93f8SJianqun case I2S_INTSR:
5914495c89fSJianqun Xu return true;
5924495c89fSJianqun Xu default:
5934495c89fSJianqun Xu return false;
5944495c89fSJianqun Xu }
5954495c89fSJianqun Xu }
5964495c89fSJianqun Xu
rockchip_i2s_volatile_reg(struct device * dev,unsigned int reg)5974495c89fSJianqun Xu static bool rockchip_i2s_volatile_reg(struct device *dev, unsigned int reg)
5984495c89fSJianqun Xu {
5994495c89fSJianqun Xu switch (reg) {
6004495c89fSJianqun Xu case I2S_INTSR:
6012f1e93f8SJianqun case I2S_CLR:
602c66234cfSJohn Keeping case I2S_FIFOLR:
603c66234cfSJohn Keeping case I2S_TXDR:
604c66234cfSJohn Keeping case I2S_RXDR:
6054495c89fSJianqun Xu return true;
6064495c89fSJianqun Xu default:
6074495c89fSJianqun Xu return false;
6084495c89fSJianqun Xu }
6094495c89fSJianqun Xu }
6104495c89fSJianqun Xu
rockchip_i2s_precious_reg(struct device * dev,unsigned int reg)6114495c89fSJianqun Xu static bool rockchip_i2s_precious_reg(struct device *dev, unsigned int reg)
6124495c89fSJianqun Xu {
6134495c89fSJianqun Xu switch (reg) {
614c66234cfSJohn Keeping case I2S_RXDR:
615c66234cfSJohn Keeping return true;
6164495c89fSJianqun Xu default:
6174495c89fSJianqun Xu return false;
6184495c89fSJianqun Xu }
6194495c89fSJianqun Xu }
6204495c89fSJianqun Xu
621ea2e5b96SSugar Zhang static const struct reg_default rockchip_i2s_reg_defaults[] = {
622ea2e5b96SSugar Zhang {0x00, 0x0000000f},
623ea2e5b96SSugar Zhang {0x04, 0x0000000f},
624ea2e5b96SSugar Zhang {0x08, 0x00071f1f},
625ea2e5b96SSugar Zhang {0x10, 0x001f0000},
626ea2e5b96SSugar Zhang {0x14, 0x01f00000},
627ea2e5b96SSugar Zhang };
628ea2e5b96SSugar Zhang
6294495c89fSJianqun Xu static const struct regmap_config rockchip_i2s_regmap_config = {
6304495c89fSJianqun Xu .reg_bits = 32,
6314495c89fSJianqun Xu .reg_stride = 4,
6324495c89fSJianqun Xu .val_bits = 32,
6334495c89fSJianqun Xu .max_register = I2S_RXDR,
634ea2e5b96SSugar Zhang .reg_defaults = rockchip_i2s_reg_defaults,
635ea2e5b96SSugar Zhang .num_reg_defaults = ARRAY_SIZE(rockchip_i2s_reg_defaults),
6364495c89fSJianqun Xu .writeable_reg = rockchip_i2s_wr_reg,
6374495c89fSJianqun Xu .readable_reg = rockchip_i2s_rd_reg,
6384495c89fSJianqun Xu .volatile_reg = rockchip_i2s_volatile_reg,
6394495c89fSJianqun Xu .precious_reg = rockchip_i2s_precious_reg,
6404495c89fSJianqun Xu .cache_type = REGCACHE_FLAT,
6414495c89fSJianqun Xu };
6424495c89fSJianqun Xu
643170abcaaSSugar Zhang static const struct rk_i2s_pins rk3399_i2s_pins = {
644170abcaaSSugar Zhang .reg_offset = 0xe220,
645170abcaaSSugar Zhang .shift = 11,
646170abcaaSSugar Zhang };
647170abcaaSSugar Zhang
64856af27adSKrzysztof Kozlowski static const struct of_device_id rockchip_i2s_match[] __maybe_unused = {
649f005dc6dSSugar Zhang { .compatible = "rockchip,px30-i2s", },
650f005dc6dSSugar Zhang { .compatible = "rockchip,rk1808-i2s", },
651f005dc6dSSugar Zhang { .compatible = "rockchip,rk3036-i2s", },
652170abcaaSSugar Zhang { .compatible = "rockchip,rk3066-i2s", },
653f005dc6dSSugar Zhang { .compatible = "rockchip,rk3128-i2s", },
654170abcaaSSugar Zhang { .compatible = "rockchip,rk3188-i2s", },
655f005dc6dSSugar Zhang { .compatible = "rockchip,rk3228-i2s", },
656170abcaaSSugar Zhang { .compatible = "rockchip,rk3288-i2s", },
657f005dc6dSSugar Zhang { .compatible = "rockchip,rk3308-i2s", },
658f005dc6dSSugar Zhang { .compatible = "rockchip,rk3328-i2s", },
659f005dc6dSSugar Zhang { .compatible = "rockchip,rk3366-i2s", },
660f005dc6dSSugar Zhang { .compatible = "rockchip,rk3368-i2s", },
661170abcaaSSugar Zhang { .compatible = "rockchip,rk3399-i2s", .data = &rk3399_i2s_pins },
6620e6c3761SCristian Ciocaltea { .compatible = "rockchip,rk3588-i2s", },
663f005dc6dSSugar Zhang { .compatible = "rockchip,rv1126-i2s", },
664170abcaaSSugar Zhang {},
665170abcaaSSugar Zhang };
666170abcaaSSugar Zhang
rockchip_i2s_init_dai(struct rk_i2s_dev * i2s,struct resource * res,struct snd_soc_dai_driver ** dp)6674455f26aSSugar Zhang static int rockchip_i2s_init_dai(struct rk_i2s_dev *i2s, struct resource *res,
6684455f26aSSugar Zhang struct snd_soc_dai_driver **dp)
6694455f26aSSugar Zhang {
6704455f26aSSugar Zhang struct device_node *node = i2s->dev->of_node;
6714455f26aSSugar Zhang struct snd_soc_dai_driver *dai;
6724455f26aSSugar Zhang struct property *dma_names;
6734455f26aSSugar Zhang const char *dma_name;
6744455f26aSSugar Zhang unsigned int val;
6754455f26aSSugar Zhang
6764455f26aSSugar Zhang of_property_for_each_string(node, "dma-names", dma_names, dma_name) {
6774455f26aSSugar Zhang if (!strcmp(dma_name, "tx"))
6784455f26aSSugar Zhang i2s->has_playback = true;
6794455f26aSSugar Zhang if (!strcmp(dma_name, "rx"))
6804455f26aSSugar Zhang i2s->has_capture = true;
6814455f26aSSugar Zhang }
6824455f26aSSugar Zhang
6834455f26aSSugar Zhang dai = devm_kmemdup(i2s->dev, &rockchip_i2s_dai,
6844455f26aSSugar Zhang sizeof(*dai), GFP_KERNEL);
6854455f26aSSugar Zhang if (!dai)
6864455f26aSSugar Zhang return -ENOMEM;
6874455f26aSSugar Zhang
6884455f26aSSugar Zhang if (i2s->has_playback) {
6894455f26aSSugar Zhang dai->playback.stream_name = "Playback";
6904455f26aSSugar Zhang dai->playback.channels_min = 2;
6914455f26aSSugar Zhang dai->playback.channels_max = 8;
6924455f26aSSugar Zhang dai->playback.rates = SNDRV_PCM_RATE_8000_192000;
6934455f26aSSugar Zhang dai->playback.formats = SNDRV_PCM_FMTBIT_S8 |
6944455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S16_LE |
6954455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S20_3LE |
6964455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S24_LE |
6974455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S32_LE;
6984455f26aSSugar Zhang
6994455f26aSSugar Zhang i2s->playback_dma_data.addr = res->start + I2S_TXDR;
7004455f26aSSugar Zhang i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
7014455f26aSSugar Zhang i2s->playback_dma_data.maxburst = 8;
7024455f26aSSugar Zhang
7034455f26aSSugar Zhang if (!of_property_read_u32(node, "rockchip,playback-channels", &val)) {
7044455f26aSSugar Zhang if (val >= 2 && val <= 8)
7054455f26aSSugar Zhang dai->playback.channels_max = val;
7064455f26aSSugar Zhang }
7074455f26aSSugar Zhang }
7084455f26aSSugar Zhang
7094455f26aSSugar Zhang if (i2s->has_capture) {
7104455f26aSSugar Zhang dai->capture.stream_name = "Capture";
7114455f26aSSugar Zhang dai->capture.channels_min = 2;
7124455f26aSSugar Zhang dai->capture.channels_max = 8;
7134455f26aSSugar Zhang dai->capture.rates = SNDRV_PCM_RATE_8000_192000;
7144455f26aSSugar Zhang dai->capture.formats = SNDRV_PCM_FMTBIT_S8 |
7154455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S16_LE |
7164455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S20_3LE |
7174455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S24_LE |
7184455f26aSSugar Zhang SNDRV_PCM_FMTBIT_S32_LE;
7194455f26aSSugar Zhang
7204455f26aSSugar Zhang i2s->capture_dma_data.addr = res->start + I2S_RXDR;
7214455f26aSSugar Zhang i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
7224455f26aSSugar Zhang i2s->capture_dma_data.maxburst = 8;
7234455f26aSSugar Zhang
7244455f26aSSugar Zhang if (!of_property_read_u32(node, "rockchip,capture-channels", &val)) {
7254455f26aSSugar Zhang if (val >= 2 && val <= 8)
7264455f26aSSugar Zhang dai->capture.channels_max = val;
7274455f26aSSugar Zhang }
7284455f26aSSugar Zhang }
7294455f26aSSugar Zhang
7304455f26aSSugar Zhang if (dp)
7314455f26aSSugar Zhang *dp = dai;
7324455f26aSSugar Zhang
7334455f26aSSugar Zhang return 0;
7344455f26aSSugar Zhang }
7354455f26aSSugar Zhang
rockchip_i2s_probe(struct platform_device * pdev)7364495c89fSJianqun Xu static int rockchip_i2s_probe(struct platform_device *pdev)
7374495c89fSJianqun Xu {
7384c9c018bSSugar Zhang struct device_node *node = pdev->dev.of_node;
739170abcaaSSugar Zhang const struct of_device_id *of_id;
7404495c89fSJianqun Xu struct rk_i2s_dev *i2s;
7414455f26aSSugar Zhang struct snd_soc_dai_driver *dai;
7424495c89fSJianqun Xu struct resource *res;
7434495c89fSJianqun Xu void __iomem *regs;
7444495c89fSJianqun Xu int ret;
7454495c89fSJianqun Xu
7464495c89fSJianqun Xu i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
747b48b2710SMarkus Elfring if (!i2s)
7484495c89fSJianqun Xu return -ENOMEM;
7494495c89fSJianqun Xu
750fcb958eeSSugar Zhang spin_lock_init(&i2s->lock);
751170abcaaSSugar Zhang i2s->dev = &pdev->dev;
752170abcaaSSugar Zhang
753170abcaaSSugar Zhang i2s->grf = syscon_regmap_lookup_by_phandle(node, "rockchip,grf");
754170abcaaSSugar Zhang if (!IS_ERR(i2s->grf)) {
755170abcaaSSugar Zhang of_id = of_match_device(rockchip_i2s_match, &pdev->dev);
756170abcaaSSugar Zhang if (!of_id || !of_id->data)
757170abcaaSSugar Zhang return -EINVAL;
758170abcaaSSugar Zhang
759170abcaaSSugar Zhang i2s->pins = of_id->data;
760170abcaaSSugar Zhang }
761170abcaaSSugar Zhang
7624495c89fSJianqun Xu /* try to prepare related clocks */
7634495c89fSJianqun Xu i2s->hclk = devm_clk_get(&pdev->dev, "i2s_hclk");
7644495c89fSJianqun Xu if (IS_ERR(i2s->hclk)) {
7654495c89fSJianqun Xu dev_err(&pdev->dev, "Can't retrieve i2s bus clock\n");
7664495c89fSJianqun Xu return PTR_ERR(i2s->hclk);
7674495c89fSJianqun Xu }
76801605ad1SJianqun ret = clk_prepare_enable(i2s->hclk);
76901605ad1SJianqun if (ret) {
77001605ad1SJianqun dev_err(i2s->dev, "hclock enable failed %d\n", ret);
77101605ad1SJianqun return ret;
77201605ad1SJianqun }
7734495c89fSJianqun Xu
7744495c89fSJianqun Xu i2s->mclk = devm_clk_get(&pdev->dev, "i2s_clk");
7754495c89fSJianqun Xu if (IS_ERR(i2s->mclk)) {
7764495c89fSJianqun Xu dev_err(&pdev->dev, "Can't retrieve i2s master clock\n");
777f725d205SMiaoqian Lin ret = PTR_ERR(i2s->mclk);
778f725d205SMiaoqian Lin goto err_clk;
7794495c89fSJianqun Xu }
7804495c89fSJianqun Xu
7814ffbcd4aSYang Yingliang regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
782f725d205SMiaoqian Lin if (IS_ERR(regs)) {
783f725d205SMiaoqian Lin ret = PTR_ERR(regs);
784f725d205SMiaoqian Lin goto err_clk;
785f725d205SMiaoqian Lin }
7864495c89fSJianqun Xu
7874495c89fSJianqun Xu i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
7884495c89fSJianqun Xu &rockchip_i2s_regmap_config);
7894495c89fSJianqun Xu if (IS_ERR(i2s->regmap)) {
7904495c89fSJianqun Xu dev_err(&pdev->dev,
7914495c89fSJianqun Xu "Failed to initialise managed register map\n");
792f725d205SMiaoqian Lin ret = PTR_ERR(i2s->regmap);
793f725d205SMiaoqian Lin goto err_clk;
7944495c89fSJianqun Xu }
7954495c89fSJianqun Xu
796ebfea671SSugar Zhang i2s->bclk_ratio = 64;
79744f362c2SJudy Hsiao i2s->pinctrl = devm_pinctrl_get(&pdev->dev);
79855e77abaSMark Brown if (!IS_ERR(i2s->pinctrl)) {
7998c77cf26SJudy Hsiao i2s->bclk_on = pinctrl_lookup_state(i2s->pinctrl, "bclk_on");
8008c77cf26SJudy Hsiao if (!IS_ERR_OR_NULL(i2s->bclk_on)) {
801c3b5fd7fSChen-Yu Tsai i2s->bclk_off = pinctrl_lookup_state(i2s->pinctrl, "bclk_off");
8028c77cf26SJudy Hsiao if (IS_ERR_OR_NULL(i2s->bclk_off)) {
8038c77cf26SJudy Hsiao dev_err(&pdev->dev, "failed to find i2s bclk_off\n");
8047f6409fdSJiapeng Chong ret = -EINVAL;
8058c77cf26SJudy Hsiao goto err_clk;
8068c77cf26SJudy Hsiao }
8078c77cf26SJudy Hsiao }
80855e77abaSMark Brown } else {
80948620f17SJudy Hsiao dev_dbg(&pdev->dev, "failed to find i2s pinctrl\n");
81055e77abaSMark Brown }
81144f362c2SJudy Hsiao
81244f362c2SJudy Hsiao i2s_pinctrl_select_bclk_off(i2s);
81344f362c2SJudy Hsiao
8144495c89fSJianqun Xu dev_set_drvdata(&pdev->dev, i2s);
8154495c89fSJianqun Xu
8164495c89fSJianqun Xu pm_runtime_enable(&pdev->dev);
8174495c89fSJianqun Xu if (!pm_runtime_enabled(&pdev->dev)) {
8184495c89fSJianqun Xu ret = i2s_runtime_resume(&pdev->dev);
8194495c89fSJianqun Xu if (ret)
8204495c89fSJianqun Xu goto err_pm_disable;
8214495c89fSJianqun Xu }
8224495c89fSJianqun Xu
8234455f26aSSugar Zhang ret = rockchip_i2s_init_dai(i2s, res, &dai);
8244455f26aSSugar Zhang if (ret)
825c3a3d3c4SChristophe Jaillet goto err_pm_disable;
8264c9c018bSSugar Zhang
8274495c89fSJianqun Xu ret = devm_snd_soc_register_component(&pdev->dev,
8284495c89fSJianqun Xu &rockchip_i2s_component,
8294455f26aSSugar Zhang dai, 1);
830c4f9374dSSugar Zhang
8314495c89fSJianqun Xu if (ret) {
8324495c89fSJianqun Xu dev_err(&pdev->dev, "Could not register DAI\n");
8334495c89fSJianqun Xu goto err_suspend;
8344495c89fSJianqun Xu }
8354495c89fSJianqun Xu
8365ba8ecf2SSugar Zhang ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
8374495c89fSJianqun Xu if (ret) {
8384495c89fSJianqun Xu dev_err(&pdev->dev, "Could not register PCM\n");
839b1e620e7SRobin Murphy goto err_suspend;
8404495c89fSJianqun Xu }
8414495c89fSJianqun Xu
8424495c89fSJianqun Xu return 0;
8434495c89fSJianqun Xu
8444495c89fSJianqun Xu err_suspend:
8454495c89fSJianqun Xu if (!pm_runtime_status_suspended(&pdev->dev))
8464495c89fSJianqun Xu i2s_runtime_suspend(&pdev->dev);
8474495c89fSJianqun Xu err_pm_disable:
8484495c89fSJianqun Xu pm_runtime_disable(&pdev->dev);
849f725d205SMiaoqian Lin err_clk:
850f725d205SMiaoqian Lin clk_disable_unprepare(i2s->hclk);
8514495c89fSJianqun Xu return ret;
8524495c89fSJianqun Xu }
8534495c89fSJianqun Xu
rockchip_i2s_remove(struct platform_device * pdev)854f348dd33SUwe Kleine-König static void rockchip_i2s_remove(struct platform_device *pdev)
8554495c89fSJianqun Xu {
8564495c89fSJianqun Xu struct rk_i2s_dev *i2s = dev_get_drvdata(&pdev->dev);
8574495c89fSJianqun Xu
8584495c89fSJianqun Xu pm_runtime_disable(&pdev->dev);
8594495c89fSJianqun Xu if (!pm_runtime_status_suspended(&pdev->dev))
8604495c89fSJianqun Xu i2s_runtime_suspend(&pdev->dev);
8614495c89fSJianqun Xu
8624495c89fSJianqun Xu clk_disable_unprepare(i2s->hclk);
8634495c89fSJianqun Xu }
8644495c89fSJianqun Xu
8654495c89fSJianqun Xu static const struct dev_pm_ops rockchip_i2s_pm_ops = {
8664495c89fSJianqun Xu SET_RUNTIME_PM_OPS(i2s_runtime_suspend, i2s_runtime_resume,
8674495c89fSJianqun Xu NULL)
8684495c89fSJianqun Xu };
8694495c89fSJianqun Xu
8704495c89fSJianqun Xu static struct platform_driver rockchip_i2s_driver = {
8714495c89fSJianqun Xu .probe = rockchip_i2s_probe,
872f348dd33SUwe Kleine-König .remove_new = rockchip_i2s_remove,
8734495c89fSJianqun Xu .driver = {
8744495c89fSJianqun Xu .name = DRV_NAME,
8754495c89fSJianqun Xu .of_match_table = of_match_ptr(rockchip_i2s_match),
8764495c89fSJianqun Xu .pm = &rockchip_i2s_pm_ops,
8774495c89fSJianqun Xu },
8784495c89fSJianqun Xu };
8794495c89fSJianqun Xu module_platform_driver(rockchip_i2s_driver);
8804495c89fSJianqun Xu
8814495c89fSJianqun Xu MODULE_DESCRIPTION("ROCKCHIP IIS ASoC Interface");
8824495c89fSJianqun Xu MODULE_AUTHOR("jianqun <jay.xu@rock-chips.com>");
8834495c89fSJianqun Xu MODULE_LICENSE("GPL v2");
8844495c89fSJianqun Xu MODULE_ALIAS("platform:" DRV_NAME);
8854495c89fSJianqun Xu MODULE_DEVICE_TABLE(of, rockchip_i2s_match);
886