xref: /openbmc/linux/sound/soc/mediatek/mt8192/mt8192-interconnection.h (revision cdd38c5f1ce4398ec58fec95904b75824daab7b5)
1*125ab5d5SJiaxin Yu /* SPDX-License-Identifier: GPL-2.0 */
2*125ab5d5SJiaxin Yu /*
3*125ab5d5SJiaxin Yu  * Mediatek MT8192 audio driver interconnection definition
4*125ab5d5SJiaxin Yu  *
5*125ab5d5SJiaxin Yu  * Copyright (c) 2020 MediaTek Inc.
6*125ab5d5SJiaxin Yu  * Author: Shane Chien <shane.chien@mediatek.com>
7*125ab5d5SJiaxin Yu  */
8*125ab5d5SJiaxin Yu 
9*125ab5d5SJiaxin Yu #ifndef _MT8192_INTERCONNECTION_H_
10*125ab5d5SJiaxin Yu #define _MT8192_INTERCONNECTION_H_
11*125ab5d5SJiaxin Yu 
12*125ab5d5SJiaxin Yu /* in port define */
13*125ab5d5SJiaxin Yu #define I_I2S0_CH1 0
14*125ab5d5SJiaxin Yu #define I_I2S0_CH2 1
15*125ab5d5SJiaxin Yu #define I_ADDA_UL_CH1 3
16*125ab5d5SJiaxin Yu #define I_ADDA_UL_CH2 4
17*125ab5d5SJiaxin Yu #define I_DL1_CH1 5
18*125ab5d5SJiaxin Yu #define I_DL1_CH2 6
19*125ab5d5SJiaxin Yu #define I_DL2_CH1 7
20*125ab5d5SJiaxin Yu #define I_DL2_CH2 8
21*125ab5d5SJiaxin Yu #define I_PCM_1_CAP_CH1 9
22*125ab5d5SJiaxin Yu #define I_GAIN1_OUT_CH1 10
23*125ab5d5SJiaxin Yu #define I_GAIN1_OUT_CH2 11
24*125ab5d5SJiaxin Yu #define I_GAIN2_OUT_CH1 12
25*125ab5d5SJiaxin Yu #define I_GAIN2_OUT_CH2 13
26*125ab5d5SJiaxin Yu #define I_PCM_2_CAP_CH1 14
27*125ab5d5SJiaxin Yu #define I_ADDA_UL_CH3 17
28*125ab5d5SJiaxin Yu #define I_ADDA_UL_CH4 18
29*125ab5d5SJiaxin Yu #define I_DL12_CH1 19
30*125ab5d5SJiaxin Yu #define I_DL12_CH2 20
31*125ab5d5SJiaxin Yu #define I_PCM_2_CAP_CH2 21
32*125ab5d5SJiaxin Yu #define I_PCM_1_CAP_CH2 22
33*125ab5d5SJiaxin Yu #define I_DL3_CH1 23
34*125ab5d5SJiaxin Yu #define I_DL3_CH2 24
35*125ab5d5SJiaxin Yu #define I_I2S2_CH1 25
36*125ab5d5SJiaxin Yu #define I_I2S2_CH2 26
37*125ab5d5SJiaxin Yu #define I_I2S2_CH3 27
38*125ab5d5SJiaxin Yu #define I_I2S2_CH4 28
39*125ab5d5SJiaxin Yu 
40*125ab5d5SJiaxin Yu /* in port define >= 32 */
41*125ab5d5SJiaxin Yu #define I_32_OFFSET 32
42*125ab5d5SJiaxin Yu #define I_CONNSYS_I2S_CH1 (34 - I_32_OFFSET)
43*125ab5d5SJiaxin Yu #define I_CONNSYS_I2S_CH2 (35 - I_32_OFFSET)
44*125ab5d5SJiaxin Yu #define I_SRC_1_OUT_CH1 (36 - I_32_OFFSET)
45*125ab5d5SJiaxin Yu #define I_SRC_1_OUT_CH2 (37 - I_32_OFFSET)
46*125ab5d5SJiaxin Yu #define I_SRC_2_OUT_CH1 (38 - I_32_OFFSET)
47*125ab5d5SJiaxin Yu #define I_SRC_2_OUT_CH2 (39 - I_32_OFFSET)
48*125ab5d5SJiaxin Yu #define I_DL4_CH1 (40 - I_32_OFFSET)
49*125ab5d5SJiaxin Yu #define I_DL4_CH2 (41 - I_32_OFFSET)
50*125ab5d5SJiaxin Yu #define I_DL5_CH1 (42 - I_32_OFFSET)
51*125ab5d5SJiaxin Yu #define I_DL5_CH2 (43 - I_32_OFFSET)
52*125ab5d5SJiaxin Yu #define I_DL6_CH1 (44 - I_32_OFFSET)
53*125ab5d5SJiaxin Yu #define I_DL6_CH2 (45 - I_32_OFFSET)
54*125ab5d5SJiaxin Yu #define I_DL7_CH1 (46 - I_32_OFFSET)
55*125ab5d5SJiaxin Yu #define I_DL7_CH2 (47 - I_32_OFFSET)
56*125ab5d5SJiaxin Yu #define I_DL8_CH1 (48 - I_32_OFFSET)
57*125ab5d5SJiaxin Yu #define I_DL8_CH2 (49 - I_32_OFFSET)
58*125ab5d5SJiaxin Yu #define I_DL9_CH1 (50 - I_32_OFFSET)
59*125ab5d5SJiaxin Yu #define I_DL9_CH2 (51 - I_32_OFFSET)
60*125ab5d5SJiaxin Yu #define I_I2S6_CH1 (52 - I_32_OFFSET)
61*125ab5d5SJiaxin Yu #define I_I2S6_CH2 (53 - I_32_OFFSET)
62*125ab5d5SJiaxin Yu #define I_I2S8_CH1 (54 - I_32_OFFSET)
63*125ab5d5SJiaxin Yu #define I_I2S8_CH2 (55 - I_32_OFFSET)
64*125ab5d5SJiaxin Yu 
65*125ab5d5SJiaxin Yu #endif
66