xref: /openbmc/linux/sound/soc/mediatek/mt8186/mt8186-dai-adda.c (revision 59f5a149f5072f4da79656cde9972ba2b616634f)
1b65c4662SJiaxin Yu // SPDX-License-Identifier: GPL-2.0
2b65c4662SJiaxin Yu //
3b65c4662SJiaxin Yu // MediaTek ALSA SoC Audio DAI ADDA Control
4b65c4662SJiaxin Yu //
5b65c4662SJiaxin Yu // Copyright (c) 2022 MediaTek Inc.
6b65c4662SJiaxin Yu // Author: Jiaxin Yu <jiaxin.yu@mediatek.com>
7b65c4662SJiaxin Yu 
8b65c4662SJiaxin Yu #include <linux/regmap.h>
9b65c4662SJiaxin Yu #include <linux/delay.h>
10b65c4662SJiaxin Yu #include "mt8186-afe-clk.h"
11b65c4662SJiaxin Yu #include "mt8186-afe-common.h"
12b65c4662SJiaxin Yu #include "mt8186-afe-gpio.h"
13b65c4662SJiaxin Yu #include "mt8186-interconnection.h"
14b65c4662SJiaxin Yu 
15b65c4662SJiaxin Yu enum {
16b65c4662SJiaxin Yu 	UL_IIR_SW = 0,
17b65c4662SJiaxin Yu 	UL_IIR_5HZ,
18b65c4662SJiaxin Yu 	UL_IIR_10HZ,
19b65c4662SJiaxin Yu 	UL_IIR_25HZ,
20b65c4662SJiaxin Yu 	UL_IIR_50HZ,
21b65c4662SJiaxin Yu 	UL_IIR_75HZ,
22b65c4662SJiaxin Yu };
23b65c4662SJiaxin Yu 
24b65c4662SJiaxin Yu enum {
25b65c4662SJiaxin Yu 	AUDIO_SDM_LEVEL_MUTE = 0,
26b65c4662SJiaxin Yu 	AUDIO_SDM_LEVEL_NORMAL = 0x1d,
27b65c4662SJiaxin Yu 	/* if you change level normal */
28b65c4662SJiaxin Yu 	/* you need to change formula of hp impedance and dc trim too */
29b65c4662SJiaxin Yu };
30b65c4662SJiaxin Yu 
31b65c4662SJiaxin Yu enum {
32b65c4662SJiaxin Yu 	AUDIO_SDM_2ND = 0,
33b65c4662SJiaxin Yu 	AUDIO_SDM_3RD,
34b65c4662SJiaxin Yu };
35b65c4662SJiaxin Yu 
36b65c4662SJiaxin Yu enum {
37b65c4662SJiaxin Yu 	DELAY_DATA_MISO1 = 0,
38b65c4662SJiaxin Yu 	DELAY_DATA_MISO2,
39b65c4662SJiaxin Yu };
40b65c4662SJiaxin Yu 
41b65c4662SJiaxin Yu enum {
42b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_8K = 0,
43b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_11K = 1,
44b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_12K = 2,
45b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_16K = 3,
46b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_22K = 4,
47b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_24K = 5,
48b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_32K = 6,
49b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_44K = 7,
50b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_48K = 8,
51b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_96K = 9,
52b65c4662SJiaxin Yu 	MTK_AFE_ADDA_DL_RATE_192K = 10,
53b65c4662SJiaxin Yu };
54b65c4662SJiaxin Yu 
55b65c4662SJiaxin Yu enum {
56b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_8K = 0,
57b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_16K = 1,
58b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_32K = 2,
59b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_48K = 3,
60b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_96K = 4,
61b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_192K = 5,
62b65c4662SJiaxin Yu 	MTK_AFE_ADDA_UL_RATE_48K_HD = 6,
63b65c4662SJiaxin Yu };
64b65c4662SJiaxin Yu 
65b65c4662SJiaxin Yu #define SDM_AUTO_RESET_THRESHOLD 0x190000
66b65c4662SJiaxin Yu 
67b65c4662SJiaxin Yu struct mtk_afe_adda_priv {
68b65c4662SJiaxin Yu 	int dl_rate;
69b65c4662SJiaxin Yu 	int ul_rate;
70b65c4662SJiaxin Yu };
71b65c4662SJiaxin Yu 
get_adda_priv_by_name(struct mtk_base_afe * afe,const char * name)72b65c4662SJiaxin Yu static struct mtk_afe_adda_priv *get_adda_priv_by_name(struct mtk_base_afe *afe,
73b65c4662SJiaxin Yu 						       const char *name)
74b65c4662SJiaxin Yu {
75b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
76b65c4662SJiaxin Yu 	int dai_id;
77b65c4662SJiaxin Yu 
787df92384SJiaxin Yu 	if (strncmp(name, "aud_dac", 7) == 0 || strncmp(name, "aud_adc", 7) == 0)
79b65c4662SJiaxin Yu 		dai_id = MT8186_DAI_ADDA;
80b65c4662SJiaxin Yu 	else
81b65c4662SJiaxin Yu 		return NULL;
82b65c4662SJiaxin Yu 
83b65c4662SJiaxin Yu 	return afe_priv->dai_priv[dai_id];
84b65c4662SJiaxin Yu }
85b65c4662SJiaxin Yu 
adda_dl_rate_transform(struct mtk_base_afe * afe,unsigned int rate)86b65c4662SJiaxin Yu static unsigned int adda_dl_rate_transform(struct mtk_base_afe *afe,
87b65c4662SJiaxin Yu 					   unsigned int rate)
88b65c4662SJiaxin Yu {
89b65c4662SJiaxin Yu 	switch (rate) {
90b65c4662SJiaxin Yu 	case 8000:
91b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_8K;
92b65c4662SJiaxin Yu 	case 11025:
93b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_11K;
94b65c4662SJiaxin Yu 	case 12000:
95b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_12K;
96b65c4662SJiaxin Yu 	case 16000:
97b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_16K;
98b65c4662SJiaxin Yu 	case 22050:
99b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_22K;
100b65c4662SJiaxin Yu 	case 24000:
101b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_24K;
102b65c4662SJiaxin Yu 	case 32000:
103b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_32K;
104b65c4662SJiaxin Yu 	case 44100:
105b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_44K;
106b65c4662SJiaxin Yu 	case 48000:
107b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_48K;
108b65c4662SJiaxin Yu 	case 96000:
109b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_96K;
110b65c4662SJiaxin Yu 	case 192000:
111b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_DL_RATE_192K;
112b65c4662SJiaxin Yu 	default:
1133af24372SAllen-KH Cheng 		dev_dbg(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
114b65c4662SJiaxin Yu 			 __func__, rate);
115b65c4662SJiaxin Yu 	}
116b65c4662SJiaxin Yu 
117b65c4662SJiaxin Yu 	return MTK_AFE_ADDA_DL_RATE_48K;
118b65c4662SJiaxin Yu }
119b65c4662SJiaxin Yu 
adda_ul_rate_transform(struct mtk_base_afe * afe,unsigned int rate)120b65c4662SJiaxin Yu static unsigned int adda_ul_rate_transform(struct mtk_base_afe *afe,
121b65c4662SJiaxin Yu 					   unsigned int rate)
122b65c4662SJiaxin Yu {
123b65c4662SJiaxin Yu 	switch (rate) {
124b65c4662SJiaxin Yu 	case 8000:
125b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_8K;
126b65c4662SJiaxin Yu 	case 16000:
127b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_16K;
128b65c4662SJiaxin Yu 	case 32000:
129b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_32K;
130b65c4662SJiaxin Yu 	case 48000:
131b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_48K;
132b65c4662SJiaxin Yu 	case 96000:
133b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_96K;
134b65c4662SJiaxin Yu 	case 192000:
135b65c4662SJiaxin Yu 		return MTK_AFE_ADDA_UL_RATE_192K;
136b65c4662SJiaxin Yu 	default:
1373af24372SAllen-KH Cheng 		dev_dbg(afe->dev, "%s(), rate %d invalid, use 48kHz!!!\n",
138b65c4662SJiaxin Yu 			 __func__, rate);
139b65c4662SJiaxin Yu 	}
140b65c4662SJiaxin Yu 
141b65c4662SJiaxin Yu 	return MTK_AFE_ADDA_UL_RATE_48K;
142b65c4662SJiaxin Yu }
143b65c4662SJiaxin Yu 
144b65c4662SJiaxin Yu /* dai component */
145b65c4662SJiaxin Yu static const struct snd_kcontrol_new mtk_adda_dl_ch1_mix[] = {
146b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1 Switch", AFE_CONN3, I_DL1_CH1, 1, 0),
147b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH1 Switch", AFE_CONN3, I_DL12_CH1, 1, 0),
148b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1 Switch", AFE_CONN3, I_DL2_CH1, 1, 0),
149b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1 Switch", AFE_CONN3, I_DL3_CH1, 1, 0),
150b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH1 Switch", AFE_CONN3_1, I_DL4_CH1, 1, 0),
151b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH1 Switch", AFE_CONN3_1, I_DL5_CH1, 1, 0),
152b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH1 Switch", AFE_CONN3_1, I_DL6_CH1, 1, 0),
153b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH1 Switch", AFE_CONN3_1, I_DL8_CH1, 1, 0),
154b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2 Switch", AFE_CONN3,
155b65c4662SJiaxin Yu 				    I_ADDA_UL_CH2, 1, 0),
156b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1 Switch", AFE_CONN3,
157b65c4662SJiaxin Yu 				    I_ADDA_UL_CH1, 1, 0),
158b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH1 Switch", AFE_CONN3,
159b65c4662SJiaxin Yu 				    I_GAIN1_OUT_CH1, 1, 0),
160b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH1 Switch", AFE_CONN3,
161b65c4662SJiaxin Yu 				    I_PCM_1_CAP_CH1, 1, 0),
162b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH1 Switch", AFE_CONN3,
163b65c4662SJiaxin Yu 				    I_PCM_2_CAP_CH1, 1, 0),
164b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH1 Switch", AFE_CONN3_1,
165b65c4662SJiaxin Yu 				    I_SRC_1_OUT_CH1, 1, 0),
166b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH1 Switch", AFE_CONN3_1,
167b65c4662SJiaxin Yu 				    I_SRC_2_OUT_CH1, 1, 0),
168b65c4662SJiaxin Yu };
169b65c4662SJiaxin Yu 
170b65c4662SJiaxin Yu static const struct snd_kcontrol_new mtk_adda_dl_ch2_mix[] = {
171b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH1 Switch", AFE_CONN4, I_DL1_CH1, 1, 0),
172b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL1_CH2 Switch", AFE_CONN4, I_DL1_CH2, 1, 0),
173b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL12_CH2 Switch", AFE_CONN4, I_DL12_CH2, 1, 0),
174b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH1 Switch", AFE_CONN4, I_DL2_CH1, 1, 0),
175b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL2_CH2 Switch", AFE_CONN4, I_DL2_CH2, 1, 0),
176b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH1 Switch", AFE_CONN4, I_DL3_CH1, 1, 0),
177b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL3_CH2 Switch", AFE_CONN4, I_DL3_CH2, 1, 0),
178b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL4_CH2 Switch", AFE_CONN4_1, I_DL4_CH2, 1, 0),
179b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL5_CH2 Switch", AFE_CONN4_1, I_DL5_CH2, 1, 0),
180b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL6_CH2 Switch", AFE_CONN4_1, I_DL6_CH2, 1, 0),
181b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("DL8_CH2 Switch", AFE_CONN4_1, I_DL8_CH2, 1, 0),
182b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH2 Switch", AFE_CONN4,
183b65c4662SJiaxin Yu 				    I_ADDA_UL_CH2, 1, 0),
184b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("ADDA_UL_CH1 Switch", AFE_CONN4,
185b65c4662SJiaxin Yu 				    I_ADDA_UL_CH1, 1, 0),
186b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("GAIN1_OUT_CH2 Switch", AFE_CONN4,
187b65c4662SJiaxin Yu 				    I_GAIN1_OUT_CH2, 1, 0),
188b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_1_CAP_CH2 Switch", AFE_CONN4,
189b65c4662SJiaxin Yu 				    I_PCM_1_CAP_CH2, 1, 0),
190b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("PCM_2_CAP_CH2 Switch", AFE_CONN4,
191b65c4662SJiaxin Yu 				    I_PCM_2_CAP_CH2, 1, 0),
192b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("SRC_1_OUT_CH2 Switch", AFE_CONN4_1,
193b65c4662SJiaxin Yu 				    I_SRC_1_OUT_CH2, 1, 0),
194b65c4662SJiaxin Yu 	SOC_DAPM_SINGLE_AUTODISABLE("SRC_2_OUT_CH2 Switch", AFE_CONN4_1,
195b65c4662SJiaxin Yu 				    I_SRC_2_OUT_CH2, 1, 0),
196b65c4662SJiaxin Yu };
197b65c4662SJiaxin Yu 
198b65c4662SJiaxin Yu enum {
199b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_AFE_ON,
200b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_DL_ON,
201b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
202b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_MTKAIF_CFG,
203b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_FIFO,
204b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_AP_DMIC,
205b65c4662SJiaxin Yu 	SUPPLY_SEQ_ADDA_UL_ON,
206b65c4662SJiaxin Yu };
207b65c4662SJiaxin Yu 
mtk_adda_ul_src_dmic(struct mtk_base_afe * afe,int id)208b65c4662SJiaxin Yu static int mtk_adda_ul_src_dmic(struct mtk_base_afe *afe, int id)
209b65c4662SJiaxin Yu {
210b65c4662SJiaxin Yu 	unsigned int reg;
211b65c4662SJiaxin Yu 
212b65c4662SJiaxin Yu 	switch (id) {
213b65c4662SJiaxin Yu 	case MT8186_DAI_ADDA:
214b65c4662SJiaxin Yu 	case MT8186_DAI_AP_DMIC:
215b65c4662SJiaxin Yu 		reg = AFE_ADDA_UL_SRC_CON0;
216b65c4662SJiaxin Yu 		break;
217b65c4662SJiaxin Yu 	default:
218b65c4662SJiaxin Yu 		return -EINVAL;
219b65c4662SJiaxin Yu 	}
220b65c4662SJiaxin Yu 
221b65c4662SJiaxin Yu 	/* dmic mode, 3.25M*/
222b65c4662SJiaxin Yu 	regmap_update_bits(afe->regmap, reg,
223b65c4662SJiaxin Yu 			   DIGMIC_3P25M_1P625M_SEL_MASK_SFT, 0);
224b65c4662SJiaxin Yu 	regmap_update_bits(afe->regmap, reg,
225b65c4662SJiaxin Yu 			   DMIC_LOW_POWER_CTL_MASK_SFT, 0);
226b65c4662SJiaxin Yu 
227b65c4662SJiaxin Yu 	/* turn on dmic, ch1, ch2 */
228b65c4662SJiaxin Yu 	regmap_update_bits(afe->regmap, reg,
229b65c4662SJiaxin Yu 			   UL_SDM_3_LEVEL_MASK_SFT,
230b65c4662SJiaxin Yu 			   BIT(UL_SDM_3_LEVEL_SFT));
231b65c4662SJiaxin Yu 	regmap_update_bits(afe->regmap, reg,
232b65c4662SJiaxin Yu 			   UL_MODE_3P25M_CH1_CTL_MASK_SFT,
233b65c4662SJiaxin Yu 			   BIT(UL_MODE_3P25M_CH1_CTL_SFT));
234b65c4662SJiaxin Yu 	regmap_update_bits(afe->regmap, reg,
235b65c4662SJiaxin Yu 			   UL_MODE_3P25M_CH2_CTL_MASK_SFT,
236b65c4662SJiaxin Yu 			   BIT(UL_MODE_3P25M_CH2_CTL_SFT));
237b65c4662SJiaxin Yu 
238b65c4662SJiaxin Yu 	return 0;
239b65c4662SJiaxin Yu }
240b65c4662SJiaxin Yu 
mtk_adda_ul_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)241b65c4662SJiaxin Yu static int mtk_adda_ul_event(struct snd_soc_dapm_widget *w,
242b65c4662SJiaxin Yu 			     struct snd_kcontrol *kcontrol,
243b65c4662SJiaxin Yu 			     int event)
244b65c4662SJiaxin Yu {
245b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
246b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
247b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
248b65c4662SJiaxin Yu 	int mtkaif_dmic = afe_priv->mtkaif_dmic;
249b65c4662SJiaxin Yu 
250b65c4662SJiaxin Yu 	dev_dbg(afe->dev, "%s(), name %s, event 0x%x, mtkaif_dmic %d\n",
251b65c4662SJiaxin Yu 		__func__, w->name, event, mtkaif_dmic);
252b65c4662SJiaxin Yu 
253b65c4662SJiaxin Yu 	switch (event) {
254b65c4662SJiaxin Yu 	case SND_SOC_DAPM_PRE_PMU:
255b65c4662SJiaxin Yu 		mt8186_afe_gpio_request(afe->dev, true, MT8186_DAI_ADDA, 1);
256b65c4662SJiaxin Yu 
257b65c4662SJiaxin Yu 		/* update setting to dmic */
258b65c4662SJiaxin Yu 		if (mtkaif_dmic) {
259b65c4662SJiaxin Yu 			/* mtkaif_rxif_data_mode = 1, dmic */
260b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
261b65c4662SJiaxin Yu 					   0x1, 0x1);
262b65c4662SJiaxin Yu 
263b65c4662SJiaxin Yu 			/* dmic mode, 3.25M*/
264b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0,
265b65c4662SJiaxin Yu 					   MTKAIF_RXIF_VOICE_MODE_MASK_SFT,
266b65c4662SJiaxin Yu 					   0x0);
267b65c4662SJiaxin Yu 			mtk_adda_ul_src_dmic(afe, MT8186_DAI_ADDA);
268b65c4662SJiaxin Yu 		}
269b65c4662SJiaxin Yu 		break;
270b65c4662SJiaxin Yu 	case SND_SOC_DAPM_POST_PMD:
271b65c4662SJiaxin Yu 		/* should delayed 1/fs(smallest is 8k) = 125us before afe off */
272b65c4662SJiaxin Yu 		usleep_range(125, 135);
273b65c4662SJiaxin Yu 		mt8186_afe_gpio_request(afe->dev, false, MT8186_DAI_ADDA, 1);
274b65c4662SJiaxin Yu 		break;
275b65c4662SJiaxin Yu 	default:
276b65c4662SJiaxin Yu 		break;
277b65c4662SJiaxin Yu 	}
278b65c4662SJiaxin Yu 
279b65c4662SJiaxin Yu 	return 0;
280b65c4662SJiaxin Yu }
281b65c4662SJiaxin Yu 
mtk_adda_pad_top_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)282b65c4662SJiaxin Yu static int mtk_adda_pad_top_event(struct snd_soc_dapm_widget *w,
283b65c4662SJiaxin Yu 				  struct snd_kcontrol *kcontrol,
284b65c4662SJiaxin Yu 				  int event)
285b65c4662SJiaxin Yu {
286b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
287b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
288b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
289b65c4662SJiaxin Yu 
290b65c4662SJiaxin Yu 	switch (event) {
291b65c4662SJiaxin Yu 	case SND_SOC_DAPM_PRE_PMU:
292b65c4662SJiaxin Yu 		if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2)
293b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x39);
294b65c4662SJiaxin Yu 		else
295b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_AUD_PAD_TOP, 0x31);
296b65c4662SJiaxin Yu 		break;
297b65c4662SJiaxin Yu 	default:
298b65c4662SJiaxin Yu 		break;
299b65c4662SJiaxin Yu 	}
300b65c4662SJiaxin Yu 
301b65c4662SJiaxin Yu 	return 0;
302b65c4662SJiaxin Yu }
303b65c4662SJiaxin Yu 
mtk_adda_mtkaif_cfg_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)304b65c4662SJiaxin Yu static int mtk_adda_mtkaif_cfg_event(struct snd_soc_dapm_widget *w,
305b65c4662SJiaxin Yu 				     struct snd_kcontrol *kcontrol,
306b65c4662SJiaxin Yu 				     int event)
307b65c4662SJiaxin Yu {
308b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
309b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
310b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
311b65c4662SJiaxin Yu 	int delay_data;
312b65c4662SJiaxin Yu 	int delay_cycle;
313b65c4662SJiaxin Yu 
314b65c4662SJiaxin Yu 	switch (event) {
315b65c4662SJiaxin Yu 	case SND_SOC_DAPM_PRE_PMU:
316b65c4662SJiaxin Yu 		if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2_CLK_P2) {
317b65c4662SJiaxin Yu 			/* set protocol 2 */
318b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x10000);
319b65c4662SJiaxin Yu 			/* mtkaif_rxif_clkinv_adc inverse */
320b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_CFG0,
321b65c4662SJiaxin Yu 					   MTKAIF_RXIF_CLKINV_ADC_MASK_SFT,
322b65c4662SJiaxin Yu 					   BIT(MTKAIF_RXIF_CLKINV_ADC_SFT));
323b65c4662SJiaxin Yu 
324b65c4662SJiaxin Yu 			if (strcmp(w->name, "ADDA_MTKAIF_CFG") == 0) {
325b65c4662SJiaxin Yu 				if (afe_priv->mtkaif_chosen_phase[0] < 0 &&
326b65c4662SJiaxin Yu 				    afe_priv->mtkaif_chosen_phase[1] < 0) {
327b65c4662SJiaxin Yu 					dev_err(afe->dev,
328b65c4662SJiaxin Yu 						"%s(), calib fail mtkaif_chosen_phase[0/1]:%d/%d\n",
329b65c4662SJiaxin Yu 						__func__,
330b65c4662SJiaxin Yu 						afe_priv->mtkaif_chosen_phase[0],
331b65c4662SJiaxin Yu 						afe_priv->mtkaif_chosen_phase[1]);
332b65c4662SJiaxin Yu 					break;
333b65c4662SJiaxin Yu 				}
334b65c4662SJiaxin Yu 
335b65c4662SJiaxin Yu 				if (afe_priv->mtkaif_chosen_phase[0] < 0 ||
336b65c4662SJiaxin Yu 				    afe_priv->mtkaif_chosen_phase[1] < 0) {
337b65c4662SJiaxin Yu 					dev_err(afe->dev,
338b09654e3SColin Ian King 						"%s(), skip delay setting mtkaif_chosen_phase[0/1]:%d/%d\n",
339b65c4662SJiaxin Yu 						__func__,
340b65c4662SJiaxin Yu 						afe_priv->mtkaif_chosen_phase[0],
341b65c4662SJiaxin Yu 						afe_priv->mtkaif_chosen_phase[1]);
342b65c4662SJiaxin Yu 					break;
343b65c4662SJiaxin Yu 				}
344b65c4662SJiaxin Yu 			}
345b65c4662SJiaxin Yu 
346b65c4662SJiaxin Yu 			/* set delay for ch12 */
347b65c4662SJiaxin Yu 			if (afe_priv->mtkaif_phase_cycle[0] >=
348b65c4662SJiaxin Yu 			    afe_priv->mtkaif_phase_cycle[1]) {
349b65c4662SJiaxin Yu 				delay_data = DELAY_DATA_MISO1;
350b65c4662SJiaxin Yu 				delay_cycle = afe_priv->mtkaif_phase_cycle[0] -
351b65c4662SJiaxin Yu 					      afe_priv->mtkaif_phase_cycle[1];
352b65c4662SJiaxin Yu 			} else {
353b65c4662SJiaxin Yu 				delay_data = DELAY_DATA_MISO2;
354b65c4662SJiaxin Yu 				delay_cycle = afe_priv->mtkaif_phase_cycle[1] -
355b65c4662SJiaxin Yu 					      afe_priv->mtkaif_phase_cycle[0];
356b65c4662SJiaxin Yu 			}
357b65c4662SJiaxin Yu 
358b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
359b65c4662SJiaxin Yu 					   AFE_ADDA_MTKAIF_RX_CFG2,
360b65c4662SJiaxin Yu 					   MTKAIF_RXIF_DELAY_DATA_MASK_SFT,
361b65c4662SJiaxin Yu 					   delay_data <<
362b65c4662SJiaxin Yu 					   MTKAIF_RXIF_DELAY_DATA_SFT);
363b65c4662SJiaxin Yu 
364b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
365b65c4662SJiaxin Yu 					   AFE_ADDA_MTKAIF_RX_CFG2,
366b65c4662SJiaxin Yu 					   MTKAIF_RXIF_DELAY_CYCLE_MASK_SFT,
367b65c4662SJiaxin Yu 					   delay_cycle <<
368b65c4662SJiaxin Yu 					   MTKAIF_RXIF_DELAY_CYCLE_SFT);
369b65c4662SJiaxin Yu 
370b65c4662SJiaxin Yu 		} else if (afe_priv->mtkaif_protocol == MTKAIF_PROTOCOL_2) {
371b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0x10000);
372b65c4662SJiaxin Yu 		} else {
373b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_ADDA_MTKAIF_CFG0, 0);
374b65c4662SJiaxin Yu 		}
375b65c4662SJiaxin Yu 
376b65c4662SJiaxin Yu 		break;
377b65c4662SJiaxin Yu 	default:
378b65c4662SJiaxin Yu 		break;
379b65c4662SJiaxin Yu 	}
380b65c4662SJiaxin Yu 
381b65c4662SJiaxin Yu 	return 0;
382b65c4662SJiaxin Yu }
383b65c4662SJiaxin Yu 
mtk_adda_dl_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)384b65c4662SJiaxin Yu static int mtk_adda_dl_event(struct snd_soc_dapm_widget *w,
385b65c4662SJiaxin Yu 			     struct snd_kcontrol *kcontrol,
386b65c4662SJiaxin Yu 			     int event)
387b65c4662SJiaxin Yu {
388b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
389b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
390b65c4662SJiaxin Yu 
391b65c4662SJiaxin Yu 	dev_dbg(afe->dev, "%s(), name %s, event 0x%x\n",
392b65c4662SJiaxin Yu 		__func__, w->name, event);
393b65c4662SJiaxin Yu 
394b65c4662SJiaxin Yu 	switch (event) {
395b65c4662SJiaxin Yu 	case SND_SOC_DAPM_PRE_PMU:
396b65c4662SJiaxin Yu 		mt8186_afe_gpio_request(afe->dev, true, MT8186_DAI_ADDA, 0);
397b65c4662SJiaxin Yu 		break;
398b65c4662SJiaxin Yu 	case SND_SOC_DAPM_POST_PMD:
399b65c4662SJiaxin Yu 		/* should delayed 1/fs(smallest is 8k) = 125us before afe off */
400b65c4662SJiaxin Yu 		usleep_range(125, 135);
401b65c4662SJiaxin Yu 		mt8186_afe_gpio_request(afe->dev, false, MT8186_DAI_ADDA, 0);
402b65c4662SJiaxin Yu 		break;
403b65c4662SJiaxin Yu 	default:
404b65c4662SJiaxin Yu 		break;
405b65c4662SJiaxin Yu 	}
406b65c4662SJiaxin Yu 
407b65c4662SJiaxin Yu 	return 0;
408b65c4662SJiaxin Yu }
409b65c4662SJiaxin Yu 
mt8186_adda_dmic_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)410b65c4662SJiaxin Yu static int mt8186_adda_dmic_get(struct snd_kcontrol *kcontrol,
411b65c4662SJiaxin Yu 				struct snd_ctl_elem_value *ucontrol)
412b65c4662SJiaxin Yu {
413b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
414b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
415b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
416b65c4662SJiaxin Yu 
417b65c4662SJiaxin Yu 	ucontrol->value.integer.value[0] = afe_priv->mtkaif_dmic;
418b65c4662SJiaxin Yu 
419b65c4662SJiaxin Yu 	return 0;
420b65c4662SJiaxin Yu }
421b65c4662SJiaxin Yu 
mt8186_adda_dmic_set(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)422b65c4662SJiaxin Yu static int mt8186_adda_dmic_set(struct snd_kcontrol *kcontrol,
423b65c4662SJiaxin Yu 				struct snd_ctl_elem_value *ucontrol)
424b65c4662SJiaxin Yu {
425b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
426b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
427b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
428b65c4662SJiaxin Yu 	int dmic_on;
429b65c4662SJiaxin Yu 
430b65c4662SJiaxin Yu 	dmic_on = ucontrol->value.integer.value[0];
431b65c4662SJiaxin Yu 
432b65c4662SJiaxin Yu 	dev_dbg(afe->dev, "%s(), kcontrol name %s, dmic_on %d\n",
433b65c4662SJiaxin Yu 		__func__, kcontrol->id.name, dmic_on);
434b65c4662SJiaxin Yu 
435b65c4662SJiaxin Yu 	if (afe_priv->mtkaif_dmic == dmic_on)
436b65c4662SJiaxin Yu 		return 0;
437b65c4662SJiaxin Yu 
438b65c4662SJiaxin Yu 	afe_priv->mtkaif_dmic = dmic_on;
439b65c4662SJiaxin Yu 
440b65c4662SJiaxin Yu 	return 1;
441b65c4662SJiaxin Yu }
442b65c4662SJiaxin Yu 
443b65c4662SJiaxin Yu static const struct snd_kcontrol_new mtk_adda_controls[] = {
444b65c4662SJiaxin Yu 	SOC_SINGLE("ADDA_DL_GAIN", AFE_ADDA_DL_SRC2_CON1,
445b65c4662SJiaxin Yu 		   DL_2_GAIN_CTL_PRE_SFT, DL_2_GAIN_CTL_PRE_MASK, 0),
446b65c4662SJiaxin Yu 	SOC_SINGLE_BOOL_EXT("MTKAIF_DMIC Switch", 0,
447b65c4662SJiaxin Yu 			    mt8186_adda_dmic_get, mt8186_adda_dmic_set),
448b65c4662SJiaxin Yu };
449b65c4662SJiaxin Yu 
450b65c4662SJiaxin Yu /* ADDA UL MUX */
451b65c4662SJiaxin Yu enum {
452b65c4662SJiaxin Yu 	ADDA_UL_MUX_MTKAIF = 0,
453b65c4662SJiaxin Yu 	ADDA_UL_MUX_AP_DMIC,
454b65c4662SJiaxin Yu 	ADDA_UL_MUX_MASK = 0x1,
455b65c4662SJiaxin Yu };
456b65c4662SJiaxin Yu 
457b65c4662SJiaxin Yu static const char * const adda_ul_mux_map[] = {
458b65c4662SJiaxin Yu 	"MTKAIF", "AP_DMIC"
459b65c4662SJiaxin Yu };
460b65c4662SJiaxin Yu 
461b65c4662SJiaxin Yu static int adda_ul_map_value[] = {
462b65c4662SJiaxin Yu 	ADDA_UL_MUX_MTKAIF,
463b65c4662SJiaxin Yu 	ADDA_UL_MUX_AP_DMIC,
464b65c4662SJiaxin Yu };
465b65c4662SJiaxin Yu 
466b65c4662SJiaxin Yu static SOC_VALUE_ENUM_SINGLE_DECL(adda_ul_mux_map_enum,
467b65c4662SJiaxin Yu 				  SND_SOC_NOPM,
468b65c4662SJiaxin Yu 				  0,
469b65c4662SJiaxin Yu 				  ADDA_UL_MUX_MASK,
470b65c4662SJiaxin Yu 				  adda_ul_mux_map,
471b65c4662SJiaxin Yu 				  adda_ul_map_value);
472b65c4662SJiaxin Yu 
473b65c4662SJiaxin Yu static const struct snd_kcontrol_new adda_ul_mux_control =
474b65c4662SJiaxin Yu 	SOC_DAPM_ENUM("ADDA_UL_MUX Select", adda_ul_mux_map_enum);
475b65c4662SJiaxin Yu 
476b65c4662SJiaxin Yu static const struct snd_soc_dapm_widget mtk_dai_adda_widgets[] = {
477b65c4662SJiaxin Yu 	/* inter-connections */
478b65c4662SJiaxin Yu 	SND_SOC_DAPM_MIXER("ADDA_DL_CH1", SND_SOC_NOPM, 0, 0,
479b65c4662SJiaxin Yu 			   mtk_adda_dl_ch1_mix,
480b65c4662SJiaxin Yu 			   ARRAY_SIZE(mtk_adda_dl_ch1_mix)),
481b65c4662SJiaxin Yu 	SND_SOC_DAPM_MIXER("ADDA_DL_CH2", SND_SOC_NOPM, 0, 0,
482b65c4662SJiaxin Yu 			   mtk_adda_dl_ch2_mix,
483b65c4662SJiaxin Yu 			   ARRAY_SIZE(mtk_adda_dl_ch2_mix)),
484b65c4662SJiaxin Yu 
485b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("ADDA Enable", SUPPLY_SEQ_ADDA_AFE_ON,
486b65c4662SJiaxin Yu 			      AFE_ADDA_UL_DL_CON0, ADDA_AFE_ON_SFT, 0,
487b65c4662SJiaxin Yu 			      NULL, 0),
488b65c4662SJiaxin Yu 
489b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("ADDA Playback Enable", SUPPLY_SEQ_ADDA_DL_ON,
490b65c4662SJiaxin Yu 			      AFE_ADDA_DL_SRC2_CON0,
491b65c4662SJiaxin Yu 			      DL_2_SRC_ON_CTL_PRE_SFT, 0,
492b65c4662SJiaxin Yu 			      mtk_adda_dl_event,
493b65c4662SJiaxin Yu 			      SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
494b65c4662SJiaxin Yu 
495b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("ADDA Capture Enable", SUPPLY_SEQ_ADDA_UL_ON,
496b65c4662SJiaxin Yu 			      AFE_ADDA_UL_SRC_CON0,
497b65c4662SJiaxin Yu 			      UL_SRC_ON_CTL_SFT, 0,
498b65c4662SJiaxin Yu 			      mtk_adda_ul_event,
499b65c4662SJiaxin Yu 			      SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
500b65c4662SJiaxin Yu 
501b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("AUD_PAD_TOP", SUPPLY_SEQ_ADDA_AUD_PAD_TOP,
502*ad0ea7a2SEugen Hristev 			      AFE_AUD_PAD_TOP, RG_RX_FIFO_ON_SFT, 0,
503b65c4662SJiaxin Yu 			      mtk_adda_pad_top_event,
504b65c4662SJiaxin Yu 			      SND_SOC_DAPM_PRE_PMU),
505b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("ADDA_MTKAIF_CFG", SUPPLY_SEQ_ADDA_MTKAIF_CFG,
506b65c4662SJiaxin Yu 			      SND_SOC_NOPM, 0, 0,
507b65c4662SJiaxin Yu 			      mtk_adda_mtkaif_cfg_event,
508b65c4662SJiaxin Yu 			      SND_SOC_DAPM_PRE_PMU),
509b65c4662SJiaxin Yu 
510b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("AP_DMIC_EN", SUPPLY_SEQ_ADDA_AP_DMIC,
511b65c4662SJiaxin Yu 			      AFE_ADDA_UL_SRC_CON0,
512b65c4662SJiaxin Yu 			      UL_AP_DMIC_ON_SFT, 0,
513b65c4662SJiaxin Yu 			      NULL, 0),
514b65c4662SJiaxin Yu 
515b65c4662SJiaxin Yu 	SND_SOC_DAPM_SUPPLY_S("ADDA_FIFO", SUPPLY_SEQ_ADDA_FIFO,
516b65c4662SJiaxin Yu 			      AFE_ADDA_UL_DL_CON0,
517b65c4662SJiaxin Yu 			      AFE_ADDA_FIFO_AUTO_RST_SFT, 1,
518b65c4662SJiaxin Yu 			      NULL, 0),
519b65c4662SJiaxin Yu 
520b65c4662SJiaxin Yu 	SND_SOC_DAPM_MUX("ADDA_UL_Mux", SND_SOC_NOPM, 0, 0,
521b65c4662SJiaxin Yu 			 &adda_ul_mux_control),
522b65c4662SJiaxin Yu 
523b65c4662SJiaxin Yu 	SND_SOC_DAPM_INPUT("AP_DMIC_INPUT"),
524b65c4662SJiaxin Yu 
525b65c4662SJiaxin Yu 	/* clock */
526b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("top_mux_audio_h"),
527b65c4662SJiaxin Yu 
528b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_clk"),
529b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_hires_clk"),
530b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_dac_predis_clk"),
531b65c4662SJiaxin Yu 
532b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_clk"),
533b65c4662SJiaxin Yu 	SND_SOC_DAPM_CLOCK_SUPPLY("aud_adc_hires_clk"),
534b65c4662SJiaxin Yu };
535b65c4662SJiaxin Yu 
536b65c4662SJiaxin Yu #define HIRES_THRESHOLD 48000
mtk_afe_dac_hires_connect(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)537b65c4662SJiaxin Yu static int mtk_afe_dac_hires_connect(struct snd_soc_dapm_widget *source,
538b65c4662SJiaxin Yu 				     struct snd_soc_dapm_widget *sink)
539b65c4662SJiaxin Yu {
540b65c4662SJiaxin Yu 	struct snd_soc_dapm_widget *w = source;
541b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
542b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
543b65c4662SJiaxin Yu 	struct mtk_afe_adda_priv *adda_priv;
544b65c4662SJiaxin Yu 
545b65c4662SJiaxin Yu 	adda_priv = get_adda_priv_by_name(afe, w->name);
546b65c4662SJiaxin Yu 
547b65c4662SJiaxin Yu 	if (!adda_priv) {
548b65c4662SJiaxin Yu 		dev_err(afe->dev, "%s(), adda_priv == NULL", __func__);
549b65c4662SJiaxin Yu 		return 0;
550b65c4662SJiaxin Yu 	}
551b65c4662SJiaxin Yu 
552b65c4662SJiaxin Yu 	return (adda_priv->dl_rate > HIRES_THRESHOLD) ? 1 : 0;
553b65c4662SJiaxin Yu }
554b65c4662SJiaxin Yu 
mtk_afe_adc_hires_connect(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)555b65c4662SJiaxin Yu static int mtk_afe_adc_hires_connect(struct snd_soc_dapm_widget *source,
556b65c4662SJiaxin Yu 				     struct snd_soc_dapm_widget *sink)
557b65c4662SJiaxin Yu {
558b65c4662SJiaxin Yu 	struct snd_soc_dapm_widget *w = source;
559b65c4662SJiaxin Yu 	struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
560b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_component_get_drvdata(cmpnt);
561b65c4662SJiaxin Yu 	struct mtk_afe_adda_priv *adda_priv;
562b65c4662SJiaxin Yu 
563b65c4662SJiaxin Yu 	adda_priv = get_adda_priv_by_name(afe, w->name);
564b65c4662SJiaxin Yu 
565b65c4662SJiaxin Yu 	if (!adda_priv) {
566b65c4662SJiaxin Yu 		dev_err(afe->dev, "%s(), adda_priv == NULL", __func__);
567b65c4662SJiaxin Yu 		return 0;
568b65c4662SJiaxin Yu 	}
569b65c4662SJiaxin Yu 
570b65c4662SJiaxin Yu 	return (adda_priv->ul_rate > HIRES_THRESHOLD) ? 1 : 0;
571b65c4662SJiaxin Yu }
572b65c4662SJiaxin Yu 
573b65c4662SJiaxin Yu static const struct snd_soc_dapm_route mtk_dai_adda_routes[] = {
574b65c4662SJiaxin Yu 	/* playback */
575b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL1_CH1 Switch", "DL1"},
576b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL1_CH1 Switch", "DL1"},
577b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL1_CH2 Switch", "DL1"},
578b65c4662SJiaxin Yu 
579b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL12_CH1 Switch", "DL12"},
580b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL12_CH2 Switch", "DL12"},
581b65c4662SJiaxin Yu 
582b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL6_CH1 Switch", "DL6"},
583b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL6_CH2 Switch", "DL6"},
584b65c4662SJiaxin Yu 
585b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL8_CH1 Switch", "DL8"},
586b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL8_CH2 Switch", "DL8"},
587b65c4662SJiaxin Yu 
588b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL2_CH1 Switch", "DL2"},
589b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL2_CH1 Switch", "DL2"},
590b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL2_CH2 Switch", "DL2"},
591b65c4662SJiaxin Yu 
592b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL3_CH1 Switch", "DL3"},
593b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL3_CH1 Switch", "DL3"},
594b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL3_CH2 Switch", "DL3"},
595b65c4662SJiaxin Yu 
596b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL4_CH1 Switch", "DL4"},
597b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL4_CH2 Switch", "DL4"},
598b65c4662SJiaxin Yu 
599b65c4662SJiaxin Yu 	{"ADDA_DL_CH1", "DL5_CH1 Switch", "DL5"},
600b65c4662SJiaxin Yu 	{"ADDA_DL_CH2", "DL5_CH2 Switch", "DL5"},
601b65c4662SJiaxin Yu 
602b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "ADDA_DL_CH1"},
603b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "ADDA_DL_CH2"},
604b65c4662SJiaxin Yu 
605b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "ADDA Enable"},
606b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "ADDA Playback Enable"},
607b65c4662SJiaxin Yu 
608b65c4662SJiaxin Yu 	/* capture */
609b65c4662SJiaxin Yu 	{"ADDA_UL_Mux", "MTKAIF", "ADDA Capture"},
610b65c4662SJiaxin Yu 	{"ADDA_UL_Mux", "AP_DMIC", "AP DMIC Capture"},
611b65c4662SJiaxin Yu 
612b65c4662SJiaxin Yu 	{"ADDA Capture", NULL, "ADDA Enable"},
613b65c4662SJiaxin Yu 	{"ADDA Capture", NULL, "ADDA Capture Enable"},
614b65c4662SJiaxin Yu 	{"ADDA Capture", NULL, "AUD_PAD_TOP"},
615b65c4662SJiaxin Yu 	{"ADDA Capture", NULL, "ADDA_MTKAIF_CFG"},
616b65c4662SJiaxin Yu 
617b65c4662SJiaxin Yu 	{"AP DMIC Capture", NULL, "ADDA Enable"},
618b65c4662SJiaxin Yu 	{"AP DMIC Capture", NULL, "ADDA Capture Enable"},
619b65c4662SJiaxin Yu 	{"AP DMIC Capture", NULL, "ADDA_FIFO"},
620b65c4662SJiaxin Yu 	{"AP DMIC Capture", NULL, "AP_DMIC_EN"},
621b65c4662SJiaxin Yu 
622b65c4662SJiaxin Yu 	{"AP DMIC Capture", NULL, "AP_DMIC_INPUT"},
623b65c4662SJiaxin Yu 
624b65c4662SJiaxin Yu 	/* clk */
625b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "aud_dac_clk"},
626b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "aud_dac_predis_clk"},
627b65c4662SJiaxin Yu 	{"ADDA Playback", NULL, "aud_dac_hires_clk", mtk_afe_dac_hires_connect},
628b65c4662SJiaxin Yu 
629b65c4662SJiaxin Yu 	{"ADDA Capture Enable", NULL, "aud_adc_clk"},
630b65c4662SJiaxin Yu 	{"ADDA Capture Enable", NULL, "aud_adc_hires_clk",
631b65c4662SJiaxin Yu 	 mtk_afe_adc_hires_connect},
632b65c4662SJiaxin Yu 
633b65c4662SJiaxin Yu 	/* hires source from apll1 */
634b65c4662SJiaxin Yu 	{"top_mux_audio_h", NULL, APLL2_W_NAME},
635b65c4662SJiaxin Yu 
636b65c4662SJiaxin Yu 	{"aud_dac_hires_clk", NULL, "top_mux_audio_h"},
637b65c4662SJiaxin Yu 	{"aud_adc_hires_clk", NULL, "top_mux_audio_h"},
638b65c4662SJiaxin Yu };
639b65c4662SJiaxin Yu 
640b65c4662SJiaxin Yu /* dai ops */
mtk_dai_adda_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)641b65c4662SJiaxin Yu static int mtk_dai_adda_hw_params(struct snd_pcm_substream *substream,
642b65c4662SJiaxin Yu 				  struct snd_pcm_hw_params *params,
643b65c4662SJiaxin Yu 				  struct snd_soc_dai *dai)
644b65c4662SJiaxin Yu {
645b65c4662SJiaxin Yu 	struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
646b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
647b65c4662SJiaxin Yu 	unsigned int rate = params_rate(params);
648b65c4662SJiaxin Yu 	int id = dai->id;
649b65c4662SJiaxin Yu 	struct mtk_afe_adda_priv *adda_priv = afe_priv->dai_priv[id];
650b65c4662SJiaxin Yu 
651b65c4662SJiaxin Yu 	dev_dbg(afe->dev, "%s(), id %d, stream %d, rate %d\n",
652b65c4662SJiaxin Yu 		__func__, id, substream->stream, rate);
653b65c4662SJiaxin Yu 
654b65c4662SJiaxin Yu 	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
655b65c4662SJiaxin Yu 		unsigned int dl_src2_con0;
656b65c4662SJiaxin Yu 		unsigned int dl_src2_con1;
657b65c4662SJiaxin Yu 
658b65c4662SJiaxin Yu 		adda_priv->dl_rate = rate;
659b65c4662SJiaxin Yu 
660b65c4662SJiaxin Yu 		/* set sampling rate */
661b65c4662SJiaxin Yu 		dl_src2_con0 = adda_dl_rate_transform(afe, rate) <<
662b65c4662SJiaxin Yu 			       DL_2_INPUT_MODE_CTL_SFT;
663b65c4662SJiaxin Yu 
664b65c4662SJiaxin Yu 		/* set output mode, UP_SAMPLING_RATE_X8 */
665b65c4662SJiaxin Yu 		dl_src2_con0 |= (0x3 << DL_2_OUTPUT_SEL_CTL_SFT);
666b65c4662SJiaxin Yu 
667b65c4662SJiaxin Yu 		/* turn off mute function */
668b65c4662SJiaxin Yu 		dl_src2_con0 |= BIT(DL_2_MUTE_CH2_OFF_CTL_PRE_SFT);
669b65c4662SJiaxin Yu 		dl_src2_con0 |= BIT(DL_2_MUTE_CH1_OFF_CTL_PRE_SFT);
670b65c4662SJiaxin Yu 
671b65c4662SJiaxin Yu 		/* set voice input data if input sample rate is 8k or 16k */
672b65c4662SJiaxin Yu 		if (rate == 8000 || rate == 16000)
673b65c4662SJiaxin Yu 			dl_src2_con0 |= BIT(DL_2_VOICE_MODE_CTL_PRE_SFT);
674b65c4662SJiaxin Yu 
675b65c4662SJiaxin Yu 		/* SA suggest apply -0.3db to audio/speech path */
676b65c4662SJiaxin Yu 		dl_src2_con1 = MTK_AFE_ADDA_DL_GAIN_NORMAL <<
677b65c4662SJiaxin Yu 			       DL_2_GAIN_CTL_PRE_SFT;
678b65c4662SJiaxin Yu 
679b65c4662SJiaxin Yu 		/* turn on down-link gain */
680b65c4662SJiaxin Yu 		dl_src2_con0 |= BIT(DL_2_GAIN_ON_CTL_PRE_SFT);
681b65c4662SJiaxin Yu 
682b65c4662SJiaxin Yu 		if (id == MT8186_DAI_ADDA) {
683b65c4662SJiaxin Yu 			/* clean predistortion */
684b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON0, 0);
685b65c4662SJiaxin Yu 			regmap_write(afe->regmap, AFE_ADDA_PREDIS_CON1, 0);
686b65c4662SJiaxin Yu 
687b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
688b65c4662SJiaxin Yu 				     AFE_ADDA_DL_SRC2_CON0, dl_src2_con0);
689b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
690b65c4662SJiaxin Yu 				     AFE_ADDA_DL_SRC2_CON1, dl_src2_con1);
691b65c4662SJiaxin Yu 
692b65c4662SJiaxin Yu 			/* set sdm gain */
693b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
694b65c4662SJiaxin Yu 					   AFE_ADDA_DL_SDM_DCCOMP_CON,
695b65c4662SJiaxin Yu 					   ATTGAIN_CTL_MASK_SFT,
696b65c4662SJiaxin Yu 					   AUDIO_SDM_LEVEL_NORMAL <<
697b65c4662SJiaxin Yu 					   ATTGAIN_CTL_SFT);
698b65c4662SJiaxin Yu 
699b65c4662SJiaxin Yu 			/* Use new 2nd sdm */
700b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
701b65c4662SJiaxin Yu 					   AFE_ADDA_DL_SDM_DITHER_CON,
702b65c4662SJiaxin Yu 					   AFE_DL_SDM_DITHER_64TAP_EN_MASK_SFT,
703b65c4662SJiaxin Yu 					   BIT(AFE_DL_SDM_DITHER_64TAP_EN_SFT));
704b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
705b65c4662SJiaxin Yu 					   AFE_ADDA_DL_SDM_AUTO_RESET_CON,
706b65c4662SJiaxin Yu 					   AFE_DL_USE_NEW_2ND_SDM_MASK_SFT,
707b65c4662SJiaxin Yu 					   BIT(AFE_DL_USE_NEW_2ND_SDM_SFT));
708b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
709b65c4662SJiaxin Yu 					   AFE_ADDA_DL_SDM_DCCOMP_CON,
710b65c4662SJiaxin Yu 					   USE_3RD_SDM_MASK_SFT,
711b65c4662SJiaxin Yu 					   AUDIO_SDM_2ND << USE_3RD_SDM_SFT);
712b65c4662SJiaxin Yu 
713b65c4662SJiaxin Yu 			/* sdm auto reset */
714b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
715b65c4662SJiaxin Yu 				     AFE_ADDA_DL_SDM_AUTO_RESET_CON,
716b65c4662SJiaxin Yu 				     SDM_AUTO_RESET_THRESHOLD);
717b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap,
718b65c4662SJiaxin Yu 					   AFE_ADDA_DL_SDM_AUTO_RESET_CON,
719b65c4662SJiaxin Yu 					   SDM_AUTO_RESET_TEST_ON_MASK_SFT,
720b65c4662SJiaxin Yu 					   BIT(SDM_AUTO_RESET_TEST_ON_SFT));
721b65c4662SJiaxin Yu 		}
722b65c4662SJiaxin Yu 	} else {
723b65c4662SJiaxin Yu 		unsigned int ul_src_con0 = 0;
724b65c4662SJiaxin Yu 		unsigned int voice_mode = adda_ul_rate_transform(afe, rate);
725b65c4662SJiaxin Yu 
726b65c4662SJiaxin Yu 		adda_priv->ul_rate = rate;
727b65c4662SJiaxin Yu 		ul_src_con0 |= (voice_mode << 17) & (0x7 << 17);
728b65c4662SJiaxin Yu 
729b65c4662SJiaxin Yu 		/* enable iir */
730b65c4662SJiaxin Yu 		ul_src_con0 |= (1 << UL_IIR_ON_TMP_CTL_SFT) &
731b65c4662SJiaxin Yu 			       UL_IIR_ON_TMP_CTL_MASK_SFT;
732b65c4662SJiaxin Yu 		ul_src_con0 |= (UL_IIR_SW << UL_IIRMODE_CTL_SFT) &
733b65c4662SJiaxin Yu 			       UL_IIRMODE_CTL_MASK_SFT;
734b65c4662SJiaxin Yu 		switch (id) {
735b65c4662SJiaxin Yu 		case MT8186_DAI_ADDA:
736b65c4662SJiaxin Yu 		case MT8186_DAI_AP_DMIC:
737b65c4662SJiaxin Yu 			/* 35Hz @ 48k */
738b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
739b65c4662SJiaxin Yu 				     AFE_ADDA_IIR_COEF_02_01, 0);
740b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
741b65c4662SJiaxin Yu 				     AFE_ADDA_IIR_COEF_04_03, 0x3fb8);
742b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
743b65c4662SJiaxin Yu 				     AFE_ADDA_IIR_COEF_06_05, 0x3fb80000);
744b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
745b65c4662SJiaxin Yu 				     AFE_ADDA_IIR_COEF_08_07, 0x3fb80000);
746b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
747b65c4662SJiaxin Yu 				     AFE_ADDA_IIR_COEF_10_09, 0xc048);
748b65c4662SJiaxin Yu 
749b65c4662SJiaxin Yu 			regmap_write(afe->regmap,
750b65c4662SJiaxin Yu 				     AFE_ADDA_UL_SRC_CON0, ul_src_con0);
751b65c4662SJiaxin Yu 
752b65c4662SJiaxin Yu 			/* Using Internal ADC */
753b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap, AFE_ADDA_TOP_CON0, BIT(0), 0);
754b65c4662SJiaxin Yu 
755b65c4662SJiaxin Yu 			/* mtkaif_rxif_data_mode = 0, amic */
756b65c4662SJiaxin Yu 			regmap_update_bits(afe->regmap, AFE_ADDA_MTKAIF_RX_CFG0, BIT(0), 0);
757b65c4662SJiaxin Yu 			break;
758b65c4662SJiaxin Yu 		default:
759b65c4662SJiaxin Yu 			break;
760b65c4662SJiaxin Yu 		}
761b65c4662SJiaxin Yu 
762b65c4662SJiaxin Yu 		/* ap dmic */
763b65c4662SJiaxin Yu 		switch (id) {
764b65c4662SJiaxin Yu 		case MT8186_DAI_AP_DMIC:
765b65c4662SJiaxin Yu 			mtk_adda_ul_src_dmic(afe, id);
766b65c4662SJiaxin Yu 			break;
767b65c4662SJiaxin Yu 		default:
768b65c4662SJiaxin Yu 			break;
769b65c4662SJiaxin Yu 		}
770b65c4662SJiaxin Yu 	}
771b65c4662SJiaxin Yu 
772b65c4662SJiaxin Yu 	return 0;
773b65c4662SJiaxin Yu }
774b65c4662SJiaxin Yu 
775b65c4662SJiaxin Yu static const struct snd_soc_dai_ops mtk_dai_adda_ops = {
776b65c4662SJiaxin Yu 	.hw_params = mtk_dai_adda_hw_params,
777b65c4662SJiaxin Yu };
778b65c4662SJiaxin Yu 
779b65c4662SJiaxin Yu /* dai driver */
780b65c4662SJiaxin Yu #define MTK_ADDA_PLAYBACK_RATES (SNDRV_PCM_RATE_8000_48000 |\
781b65c4662SJiaxin Yu 				 SNDRV_PCM_RATE_96000 |\
782b65c4662SJiaxin Yu 				 SNDRV_PCM_RATE_192000)
783b65c4662SJiaxin Yu 
784b65c4662SJiaxin Yu #define MTK_ADDA_CAPTURE_RATES (SNDRV_PCM_RATE_8000 |\
785b65c4662SJiaxin Yu 				SNDRV_PCM_RATE_16000 |\
786b65c4662SJiaxin Yu 				SNDRV_PCM_RATE_32000 |\
787b65c4662SJiaxin Yu 				SNDRV_PCM_RATE_48000 |\
788b65c4662SJiaxin Yu 				SNDRV_PCM_RATE_96000 |\
789b65c4662SJiaxin Yu 				SNDRV_PCM_RATE_192000)
790b65c4662SJiaxin Yu 
791b65c4662SJiaxin Yu #define MTK_ADDA_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
792b65c4662SJiaxin Yu 			  SNDRV_PCM_FMTBIT_S24_LE |\
793b65c4662SJiaxin Yu 			  SNDRV_PCM_FMTBIT_S32_LE)
794b65c4662SJiaxin Yu 
795b65c4662SJiaxin Yu static struct snd_soc_dai_driver mtk_dai_adda_driver[] = {
796b65c4662SJiaxin Yu 	{
797b65c4662SJiaxin Yu 		.name = "ADDA",
798b65c4662SJiaxin Yu 		.id = MT8186_DAI_ADDA,
799b65c4662SJiaxin Yu 		.playback = {
800b65c4662SJiaxin Yu 			.stream_name = "ADDA Playback",
801b65c4662SJiaxin Yu 			.channels_min = 1,
802b65c4662SJiaxin Yu 			.channels_max = 2,
803b65c4662SJiaxin Yu 			.rates = MTK_ADDA_PLAYBACK_RATES,
804b65c4662SJiaxin Yu 			.formats = MTK_ADDA_FORMATS,
805b65c4662SJiaxin Yu 		},
806b65c4662SJiaxin Yu 		.capture = {
807b65c4662SJiaxin Yu 			.stream_name = "ADDA Capture",
808b65c4662SJiaxin Yu 			.channels_min = 1,
809b65c4662SJiaxin Yu 			.channels_max = 2,
810b65c4662SJiaxin Yu 			.rates = MTK_ADDA_CAPTURE_RATES,
811b65c4662SJiaxin Yu 			.formats = MTK_ADDA_FORMATS,
812b65c4662SJiaxin Yu 		},
813b65c4662SJiaxin Yu 		.ops = &mtk_dai_adda_ops,
814b65c4662SJiaxin Yu 	},
815b65c4662SJiaxin Yu 	{
816b65c4662SJiaxin Yu 		.name = "AP_DMIC",
817b65c4662SJiaxin Yu 		.id = MT8186_DAI_AP_DMIC,
818b65c4662SJiaxin Yu 		.capture = {
819b65c4662SJiaxin Yu 			.stream_name = "AP DMIC Capture",
820b65c4662SJiaxin Yu 			.channels_min = 1,
821b65c4662SJiaxin Yu 			.channels_max = 2,
822b65c4662SJiaxin Yu 			.rates = MTK_ADDA_CAPTURE_RATES,
823b65c4662SJiaxin Yu 			.formats = MTK_ADDA_FORMATS,
824b65c4662SJiaxin Yu 		},
825b65c4662SJiaxin Yu 		.ops = &mtk_dai_adda_ops,
826b65c4662SJiaxin Yu 	},
827b65c4662SJiaxin Yu };
828b65c4662SJiaxin Yu 
mt8186_dai_adda_register(struct mtk_base_afe * afe)829b65c4662SJiaxin Yu int mt8186_dai_adda_register(struct mtk_base_afe *afe)
830b65c4662SJiaxin Yu {
831b65c4662SJiaxin Yu 	struct mtk_base_afe_dai *dai;
832b65c4662SJiaxin Yu 	struct mt8186_afe_private *afe_priv = afe->platform_priv;
833b65c4662SJiaxin Yu 	int ret;
834b65c4662SJiaxin Yu 
835b65c4662SJiaxin Yu 	dai = devm_kzalloc(afe->dev, sizeof(*dai), GFP_KERNEL);
836b65c4662SJiaxin Yu 	if (!dai)
837b65c4662SJiaxin Yu 		return -ENOMEM;
838b65c4662SJiaxin Yu 
839b65c4662SJiaxin Yu 	list_add(&dai->list, &afe->sub_dais);
840b65c4662SJiaxin Yu 
841b65c4662SJiaxin Yu 	dai->dai_drivers = mtk_dai_adda_driver;
842b65c4662SJiaxin Yu 	dai->num_dai_drivers = ARRAY_SIZE(mtk_dai_adda_driver);
843b65c4662SJiaxin Yu 
844b65c4662SJiaxin Yu 	dai->controls = mtk_adda_controls;
845b65c4662SJiaxin Yu 	dai->num_controls = ARRAY_SIZE(mtk_adda_controls);
846b65c4662SJiaxin Yu 	dai->dapm_widgets = mtk_dai_adda_widgets;
847b65c4662SJiaxin Yu 	dai->num_dapm_widgets = ARRAY_SIZE(mtk_dai_adda_widgets);
848b65c4662SJiaxin Yu 	dai->dapm_routes = mtk_dai_adda_routes;
849b65c4662SJiaxin Yu 	dai->num_dapm_routes = ARRAY_SIZE(mtk_dai_adda_routes);
850b65c4662SJiaxin Yu 
851b65c4662SJiaxin Yu 	/* set dai priv */
852b65c4662SJiaxin Yu 	ret = mt8186_dai_set_priv(afe, MT8186_DAI_ADDA,
853b65c4662SJiaxin Yu 				  sizeof(struct mtk_afe_adda_priv), NULL);
854b65c4662SJiaxin Yu 	if (ret)
855b65c4662SJiaxin Yu 		return ret;
856b65c4662SJiaxin Yu 
857b65c4662SJiaxin Yu 	/* ap dmic priv share with adda */
858b65c4662SJiaxin Yu 	afe_priv->dai_priv[MT8186_DAI_AP_DMIC] =
859b65c4662SJiaxin Yu 		afe_priv->dai_priv[MT8186_DAI_ADDA];
860b65c4662SJiaxin Yu 
861b65c4662SJiaxin Yu 	return 0;
862b65c4662SJiaxin Yu }
863