xref: /openbmc/linux/sound/soc/intel/skylake/skl-sst.c (revision 53afce2c5764ebf5e933efe9a2dd58cbc316c854)
1a750ba5fSSubhransu S. Prusty /*
2a750ba5fSSubhransu S. Prusty  * skl-sst.c - HDA DSP library functions for SKL platform
3a750ba5fSSubhransu S. Prusty  *
4a750ba5fSSubhransu S. Prusty  * Copyright (C) 2014-15, Intel Corporation.
5a750ba5fSSubhransu S. Prusty  * Author:Rafal Redzimski <rafal.f.redzimski@intel.com>
6a750ba5fSSubhransu S. Prusty  *	Jeeja KP <jeeja.kp@intel.com>
7a750ba5fSSubhransu S. Prusty  * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
8a750ba5fSSubhransu S. Prusty  *
9a750ba5fSSubhransu S. Prusty  * This program is free software; you can redistribute it and/or modify
10a750ba5fSSubhransu S. Prusty  * it under the terms of the GNU General Public License as version 2, as
11a750ba5fSSubhransu S. Prusty  * published by the Free Software Foundation.
12a750ba5fSSubhransu S. Prusty  *
13a750ba5fSSubhransu S. Prusty  * This program is distributed in the hope that it will be useful, but
14a750ba5fSSubhransu S. Prusty  * WITHOUT ANY WARRANTY; without even the implied warranty of
15a750ba5fSSubhransu S. Prusty  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16a750ba5fSSubhransu S. Prusty  * General Public License for more details.
17a750ba5fSSubhransu S. Prusty  */
18a750ba5fSSubhransu S. Prusty 
19a750ba5fSSubhransu S. Prusty #include <linux/module.h>
20a750ba5fSSubhransu S. Prusty #include <linux/delay.h>
21a750ba5fSSubhransu S. Prusty #include <linux/device.h>
22*53afce2cSJeeja KP #include <linux/err.h>
23a750ba5fSSubhransu S. Prusty #include "../common/sst-dsp.h"
24a750ba5fSSubhransu S. Prusty #include "../common/sst-dsp-priv.h"
25a750ba5fSSubhransu S. Prusty #include "../common/sst-ipc.h"
26a750ba5fSSubhransu S. Prusty #include "skl-sst-ipc.h"
27a750ba5fSSubhransu S. Prusty 
28a750ba5fSSubhransu S. Prusty #define SKL_BASEFW_TIMEOUT	300
29a750ba5fSSubhransu S. Prusty #define SKL_INIT_TIMEOUT	1000
30a750ba5fSSubhransu S. Prusty 
31a750ba5fSSubhransu S. Prusty /* Intel HD Audio SRAM Window 0*/
32a750ba5fSSubhransu S. Prusty #define SKL_ADSP_SRAM0_BASE	0x8000
33a750ba5fSSubhransu S. Prusty 
34a750ba5fSSubhransu S. Prusty /* Firmware status window */
35a750ba5fSSubhransu S. Prusty #define SKL_ADSP_FW_STATUS	SKL_ADSP_SRAM0_BASE
36a750ba5fSSubhransu S. Prusty #define SKL_ADSP_ERROR_CODE	(SKL_ADSP_FW_STATUS + 0x4)
37a750ba5fSSubhransu S. Prusty 
38a750ba5fSSubhransu S. Prusty #define SKL_INSTANCE_ID		0
39a750ba5fSSubhransu S. Prusty #define SKL_BASE_FW_MODULE_ID	0
40a750ba5fSSubhransu S. Prusty 
41a750ba5fSSubhransu S. Prusty static bool skl_check_fw_status(struct sst_dsp *ctx, u32 status)
42a750ba5fSSubhransu S. Prusty {
43a750ba5fSSubhransu S. Prusty 	u32 cur_sts;
44a750ba5fSSubhransu S. Prusty 
45a750ba5fSSubhransu S. Prusty 	cur_sts = sst_dsp_shim_read(ctx, SKL_ADSP_FW_STATUS) & SKL_FW_STS_MASK;
46a750ba5fSSubhransu S. Prusty 
47a750ba5fSSubhransu S. Prusty 	return (cur_sts == status);
48a750ba5fSSubhransu S. Prusty }
49a750ba5fSSubhransu S. Prusty 
50a750ba5fSSubhransu S. Prusty static int skl_transfer_firmware(struct sst_dsp *ctx,
51a750ba5fSSubhransu S. Prusty 		const void *basefw, u32 base_fw_size)
52a750ba5fSSubhransu S. Prusty {
53a750ba5fSSubhransu S. Prusty 	int ret = 0;
54a750ba5fSSubhransu S. Prusty 
55a750ba5fSSubhransu S. Prusty 	ret = ctx->cl_dev.ops.cl_copy_to_dmabuf(ctx, basefw, base_fw_size);
56a750ba5fSSubhransu S. Prusty 	if (ret < 0)
57a750ba5fSSubhransu S. Prusty 		return ret;
58a750ba5fSSubhransu S. Prusty 
59a750ba5fSSubhransu S. Prusty 	ret = sst_dsp_register_poll(ctx,
60a750ba5fSSubhransu S. Prusty 			SKL_ADSP_FW_STATUS,
61a750ba5fSSubhransu S. Prusty 			SKL_FW_STS_MASK,
62a750ba5fSSubhransu S. Prusty 			SKL_FW_RFW_START,
63a750ba5fSSubhransu S. Prusty 			SKL_BASEFW_TIMEOUT,
64a750ba5fSSubhransu S. Prusty 			"Firmware boot");
65a750ba5fSSubhransu S. Prusty 
66a750ba5fSSubhransu S. Prusty 	ctx->cl_dev.ops.cl_stop_dma(ctx);
67a750ba5fSSubhransu S. Prusty 
68a750ba5fSSubhransu S. Prusty 	return ret;
69a750ba5fSSubhransu S. Prusty }
70a750ba5fSSubhransu S. Prusty 
71a750ba5fSSubhransu S. Prusty static int skl_load_base_firmware(struct sst_dsp *ctx)
72a750ba5fSSubhransu S. Prusty {
73a750ba5fSSubhransu S. Prusty 	int ret = 0, i;
74a750ba5fSSubhransu S. Prusty 	struct skl_sst *skl = ctx->thread_context;
75a750ba5fSSubhransu S. Prusty 	u32 reg;
76a750ba5fSSubhransu S. Prusty 
7784c9e283SJeeja KP 	skl->boot_complete = false;
7884c9e283SJeeja KP 	init_waitqueue_head(&skl->boot_wait);
7984c9e283SJeeja KP 
8084c9e283SJeeja KP 	if (ctx->fw == NULL) {
81aecf6fd8SVinod Koul 		ret = request_firmware(&ctx->fw, ctx->fw_name, ctx->dev);
82a750ba5fSSubhransu S. Prusty 		if (ret < 0) {
83a750ba5fSSubhransu S. Prusty 			dev_err(ctx->dev, "Request firmware failed %d\n", ret);
84a750ba5fSSubhransu S. Prusty 			skl_dsp_disable_core(ctx);
85a750ba5fSSubhransu S. Prusty 			return -EIO;
86a750ba5fSSubhransu S. Prusty 		}
8784c9e283SJeeja KP 	}
8884c9e283SJeeja KP 
8984c9e283SJeeja KP 	ret = skl_dsp_boot(ctx);
9084c9e283SJeeja KP 	if (ret < 0) {
9184c9e283SJeeja KP 		dev_err(ctx->dev, "Boot dsp core failed ret: %d", ret);
9284c9e283SJeeja KP 		goto skl_load_base_firmware_failed;
9384c9e283SJeeja KP 	}
9484c9e283SJeeja KP 
9584c9e283SJeeja KP 	ret = skl_cldma_prepare(ctx);
9684c9e283SJeeja KP 	if (ret < 0) {
9784c9e283SJeeja KP 		dev_err(ctx->dev, "CL dma prepare failed : %d", ret);
9884c9e283SJeeja KP 		goto skl_load_base_firmware_failed;
9984c9e283SJeeja KP 	}
100a750ba5fSSubhransu S. Prusty 
101a750ba5fSSubhransu S. Prusty 	/* enable Interrupt */
102a750ba5fSSubhransu S. Prusty 	skl_ipc_int_enable(ctx);
103a750ba5fSSubhransu S. Prusty 	skl_ipc_op_int_enable(ctx);
104a750ba5fSSubhransu S. Prusty 
105a750ba5fSSubhransu S. Prusty 	/* check ROM Status */
106a750ba5fSSubhransu S. Prusty 	for (i = SKL_INIT_TIMEOUT; i > 0; --i) {
107a750ba5fSSubhransu S. Prusty 		if (skl_check_fw_status(ctx, SKL_FW_INIT)) {
108a750ba5fSSubhransu S. Prusty 			dev_dbg(ctx->dev,
109a750ba5fSSubhransu S. Prusty 				"ROM loaded, we can continue with FW loading\n");
110a750ba5fSSubhransu S. Prusty 			break;
111a750ba5fSSubhransu S. Prusty 		}
112a750ba5fSSubhransu S. Prusty 		mdelay(1);
113a750ba5fSSubhransu S. Prusty 	}
114a750ba5fSSubhransu S. Prusty 	if (!i) {
115a750ba5fSSubhransu S. Prusty 		reg = sst_dsp_shim_read(ctx, SKL_ADSP_FW_STATUS);
116a750ba5fSSubhransu S. Prusty 		dev_err(ctx->dev,
117a750ba5fSSubhransu S. Prusty 			"Timeout waiting for ROM init done, reg:0x%x\n", reg);
118a750ba5fSSubhransu S. Prusty 		ret = -EIO;
119ae395937SJeeja KP 		goto transfer_firmware_failed;
120a750ba5fSSubhransu S. Prusty 	}
121a750ba5fSSubhransu S. Prusty 
12284c9e283SJeeja KP 	ret = skl_transfer_firmware(ctx, ctx->fw->data, ctx->fw->size);
123a750ba5fSSubhransu S. Prusty 	if (ret < 0) {
124a750ba5fSSubhransu S. Prusty 		dev_err(ctx->dev, "Transfer firmware failed%d\n", ret);
125ae395937SJeeja KP 		goto transfer_firmware_failed;
126a750ba5fSSubhransu S. Prusty 	} else {
127a750ba5fSSubhransu S. Prusty 		ret = wait_event_timeout(skl->boot_wait, skl->boot_complete,
128a750ba5fSSubhransu S. Prusty 					msecs_to_jiffies(SKL_IPC_BOOT_MSECS));
129a750ba5fSSubhransu S. Prusty 		if (ret == 0) {
130a750ba5fSSubhransu S. Prusty 			dev_err(ctx->dev, "DSP boot failed, FW Ready timed-out\n");
131a750ba5fSSubhransu S. Prusty 			ret = -EIO;
132ae395937SJeeja KP 			goto transfer_firmware_failed;
133a750ba5fSSubhransu S. Prusty 		}
134a750ba5fSSubhransu S. Prusty 
135a750ba5fSSubhransu S. Prusty 		dev_dbg(ctx->dev, "Download firmware successful%d\n", ret);
136a750ba5fSSubhransu S. Prusty 		skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
137a750ba5fSSubhransu S. Prusty 	}
138a750ba5fSSubhransu S. Prusty 	return 0;
139ae395937SJeeja KP transfer_firmware_failed:
140ae395937SJeeja KP 	ctx->cl_dev.ops.cl_cleanup_controller(ctx);
141a750ba5fSSubhransu S. Prusty skl_load_base_firmware_failed:
142a750ba5fSSubhransu S. Prusty 	skl_dsp_disable_core(ctx);
14384c9e283SJeeja KP 	release_firmware(ctx->fw);
14484c9e283SJeeja KP 	ctx->fw = NULL;
145a750ba5fSSubhransu S. Prusty 	return ret;
146a750ba5fSSubhransu S. Prusty }
147a750ba5fSSubhransu S. Prusty 
148a750ba5fSSubhransu S. Prusty static int skl_set_dsp_D0(struct sst_dsp *ctx)
149a750ba5fSSubhransu S. Prusty {
150a750ba5fSSubhransu S. Prusty 	int ret;
151a750ba5fSSubhransu S. Prusty 
152a750ba5fSSubhransu S. Prusty 	ret = skl_load_base_firmware(ctx);
153a750ba5fSSubhransu S. Prusty 	if (ret < 0) {
154a750ba5fSSubhransu S. Prusty 		dev_err(ctx->dev, "unable to load firmware\n");
155a750ba5fSSubhransu S. Prusty 		return ret;
156a750ba5fSSubhransu S. Prusty 	}
157a750ba5fSSubhransu S. Prusty 
158a750ba5fSSubhransu S. Prusty 	skl_dsp_set_state_locked(ctx, SKL_DSP_RUNNING);
159a750ba5fSSubhransu S. Prusty 
160a750ba5fSSubhransu S. Prusty 	return ret;
161a750ba5fSSubhransu S. Prusty }
162a750ba5fSSubhransu S. Prusty 
163a750ba5fSSubhransu S. Prusty static int skl_set_dsp_D3(struct sst_dsp *ctx)
164a750ba5fSSubhransu S. Prusty {
165a750ba5fSSubhransu S. Prusty 	int ret;
166a750ba5fSSubhransu S. Prusty 	struct skl_ipc_dxstate_info dx;
167a750ba5fSSubhransu S. Prusty 	struct skl_sst *skl = ctx->thread_context;
168a750ba5fSSubhransu S. Prusty 
169a750ba5fSSubhransu S. Prusty 	dev_dbg(ctx->dev, "In %s:\n", __func__);
170a750ba5fSSubhransu S. Prusty 	mutex_lock(&ctx->mutex);
171a750ba5fSSubhransu S. Prusty 	if (!is_skl_dsp_running(ctx)) {
172a750ba5fSSubhransu S. Prusty 		mutex_unlock(&ctx->mutex);
173a750ba5fSSubhransu S. Prusty 		return 0;
174a750ba5fSSubhransu S. Prusty 	}
175a750ba5fSSubhransu S. Prusty 	mutex_unlock(&ctx->mutex);
176a750ba5fSSubhransu S. Prusty 
177a750ba5fSSubhransu S. Prusty 	dx.core_mask = SKL_DSP_CORE0_MASK;
178a750ba5fSSubhransu S. Prusty 	dx.dx_mask = SKL_IPC_D3_MASK;
179a750ba5fSSubhransu S. Prusty 	ret = skl_ipc_set_dx(&skl->ipc, SKL_INSTANCE_ID, SKL_BASE_FW_MODULE_ID, &dx);
180*53afce2cSJeeja KP 	if (ret < 0)
181*53afce2cSJeeja KP 		dev_err(ctx->dev,
182*53afce2cSJeeja KP 			"D3 request to FW failed, continuing reset: %d", ret);
183*53afce2cSJeeja KP 
184*53afce2cSJeeja KP 	/* disable Interrupt */
185*53afce2cSJeeja KP 	ctx->cl_dev.ops.cl_cleanup_controller(ctx);
186*53afce2cSJeeja KP 	skl_cldma_int_disable(ctx);
187*53afce2cSJeeja KP 	skl_ipc_op_int_disable(ctx);
188*53afce2cSJeeja KP 	skl_ipc_int_disable(ctx);
189a750ba5fSSubhransu S. Prusty 
190a750ba5fSSubhransu S. Prusty 	ret = skl_dsp_disable_core(ctx);
191a750ba5fSSubhransu S. Prusty 	if (ret < 0) {
192a750ba5fSSubhransu S. Prusty 		dev_err(ctx->dev, "disable dsp core failed ret: %d\n", ret);
193a750ba5fSSubhransu S. Prusty 		ret = -EIO;
194a750ba5fSSubhransu S. Prusty 	}
195a750ba5fSSubhransu S. Prusty 	skl_dsp_set_state_locked(ctx, SKL_DSP_RESET);
196a750ba5fSSubhransu S. Prusty 
197a750ba5fSSubhransu S. Prusty 	return ret;
198a750ba5fSSubhransu S. Prusty }
199a750ba5fSSubhransu S. Prusty 
200a750ba5fSSubhransu S. Prusty static unsigned int skl_get_errorcode(struct sst_dsp *ctx)
201a750ba5fSSubhransu S. Prusty {
202a750ba5fSSubhransu S. Prusty 	 return sst_dsp_shim_read(ctx, SKL_ADSP_ERROR_CODE);
203a750ba5fSSubhransu S. Prusty }
204a750ba5fSSubhransu S. Prusty 
205a750ba5fSSubhransu S. Prusty static struct skl_dsp_fw_ops skl_fw_ops = {
206a750ba5fSSubhransu S. Prusty 	.set_state_D0 = skl_set_dsp_D0,
207a750ba5fSSubhransu S. Prusty 	.set_state_D3 = skl_set_dsp_D3,
208a750ba5fSSubhransu S. Prusty 	.load_fw = skl_load_base_firmware,
209a750ba5fSSubhransu S. Prusty 	.get_fw_errcode = skl_get_errorcode,
210a750ba5fSSubhransu S. Prusty };
211a750ba5fSSubhransu S. Prusty 
212a750ba5fSSubhransu S. Prusty static struct sst_ops skl_ops = {
213a750ba5fSSubhransu S. Prusty 	.irq_handler = skl_dsp_sst_interrupt,
214a750ba5fSSubhransu S. Prusty 	.write = sst_shim32_write,
215a750ba5fSSubhransu S. Prusty 	.read = sst_shim32_read,
216a750ba5fSSubhransu S. Prusty 	.ram_read = sst_memcpy_fromio_32,
217a750ba5fSSubhransu S. Prusty 	.ram_write = sst_memcpy_toio_32,
218a750ba5fSSubhransu S. Prusty 	.free = skl_dsp_free,
219a750ba5fSSubhransu S. Prusty };
220a750ba5fSSubhransu S. Prusty 
221a750ba5fSSubhransu S. Prusty static struct sst_dsp_device skl_dev = {
222a750ba5fSSubhransu S. Prusty 	.thread = skl_dsp_irq_thread_handler,
223a750ba5fSSubhransu S. Prusty 	.ops = &skl_ops,
224a750ba5fSSubhransu S. Prusty };
225a750ba5fSSubhransu S. Prusty 
226a750ba5fSSubhransu S. Prusty int skl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
227aecf6fd8SVinod Koul 		const char *fw_name, struct skl_dsp_loader_ops dsp_ops, struct skl_sst **dsp)
228a750ba5fSSubhransu S. Prusty {
229a750ba5fSSubhransu S. Prusty 	struct skl_sst *skl;
230a750ba5fSSubhransu S. Prusty 	struct sst_dsp *sst;
231a750ba5fSSubhransu S. Prusty 	int ret;
232a750ba5fSSubhransu S. Prusty 
233a750ba5fSSubhransu S. Prusty 	skl = devm_kzalloc(dev, sizeof(*skl), GFP_KERNEL);
234a750ba5fSSubhransu S. Prusty 	if (skl == NULL)
235a750ba5fSSubhransu S. Prusty 		return -ENOMEM;
236a750ba5fSSubhransu S. Prusty 
237a750ba5fSSubhransu S. Prusty 	skl->dev = dev;
238a750ba5fSSubhransu S. Prusty 	skl_dev.thread_context = skl;
239a750ba5fSSubhransu S. Prusty 
240a750ba5fSSubhransu S. Prusty 	skl->dsp = skl_dsp_ctx_init(dev, &skl_dev, irq);
241a750ba5fSSubhransu S. Prusty 	if (!skl->dsp) {
242a750ba5fSSubhransu S. Prusty 		dev_err(skl->dev, "%s: no device\n", __func__);
243a750ba5fSSubhransu S. Prusty 		return -ENODEV;
244a750ba5fSSubhransu S. Prusty 	}
245a750ba5fSSubhransu S. Prusty 
246a750ba5fSSubhransu S. Prusty 	sst = skl->dsp;
247a750ba5fSSubhransu S. Prusty 
248aecf6fd8SVinod Koul 	sst->fw_name = fw_name;
249a750ba5fSSubhransu S. Prusty 	sst->addr.lpe = mmio_base;
250a750ba5fSSubhransu S. Prusty 	sst->addr.shim = mmio_base;
251a750ba5fSSubhransu S. Prusty 	sst_dsp_mailbox_init(sst, (SKL_ADSP_SRAM0_BASE + SKL_ADSP_W0_STAT_SZ),
252a750ba5fSSubhransu S. Prusty 			SKL_ADSP_W0_UP_SZ, SKL_ADSP_SRAM1_BASE, SKL_ADSP_W1_SZ);
253a750ba5fSSubhransu S. Prusty 
254a750ba5fSSubhransu S. Prusty 	sst->dsp_ops = dsp_ops;
255a750ba5fSSubhransu S. Prusty 	sst->fw_ops = skl_fw_ops;
256a750ba5fSSubhransu S. Prusty 
257a750ba5fSSubhransu S. Prusty 	ret = skl_ipc_init(dev, skl);
258a750ba5fSSubhransu S. Prusty 	if (ret)
259a750ba5fSSubhransu S. Prusty 		return ret;
260a750ba5fSSubhransu S. Prusty 
261a750ba5fSSubhransu S. Prusty 	ret = sst->fw_ops.load_fw(sst);
262a750ba5fSSubhransu S. Prusty 	if (ret < 0) {
263a750ba5fSSubhransu S. Prusty 		dev_err(dev, "Load base fw failed : %d", ret);
264b4fe965fSSubhransu S. Prusty 		goto cleanup;
265a750ba5fSSubhransu S. Prusty 	}
266a750ba5fSSubhransu S. Prusty 
267a750ba5fSSubhransu S. Prusty 	if (dsp)
268a750ba5fSSubhransu S. Prusty 		*dsp = skl;
269a750ba5fSSubhransu S. Prusty 
270b4fe965fSSubhransu S. Prusty 	return ret;
271a750ba5fSSubhransu S. Prusty 
272b4fe965fSSubhransu S. Prusty cleanup:
273b4fe965fSSubhransu S. Prusty 	skl_sst_dsp_cleanup(dev, skl);
274a750ba5fSSubhransu S. Prusty 	return ret;
275a750ba5fSSubhransu S. Prusty }
276a750ba5fSSubhransu S. Prusty EXPORT_SYMBOL_GPL(skl_sst_dsp_init);
277a750ba5fSSubhransu S. Prusty 
278a750ba5fSSubhransu S. Prusty void skl_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx)
279a750ba5fSSubhransu S. Prusty {
280a750ba5fSSubhransu S. Prusty 	skl_ipc_free(&ctx->ipc);
281a750ba5fSSubhransu S. Prusty 	ctx->dsp->ops->free(ctx->dsp);
282a750ba5fSSubhransu S. Prusty }
283a750ba5fSSubhransu S. Prusty EXPORT_SYMBOL_GPL(skl_sst_dsp_cleanup);
284a750ba5fSSubhransu S. Prusty 
285a750ba5fSSubhransu S. Prusty MODULE_LICENSE("GPL v2");
286a750ba5fSSubhransu S. Prusty MODULE_DESCRIPTION("Intel Skylake IPC driver");
287