xref: /openbmc/linux/sound/soc/fsl/fsl_micfil.c (revision fb855b8d46a17c9bb5562e315158de52b18b7e62)
147a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0
247a70e6fSCosmin Samoila // Copyright 2018 NXP
347a70e6fSCosmin Samoila 
417f2142bSSascha Hauer #include <linux/bitfield.h>
547a70e6fSCosmin Samoila #include <linux/clk.h>
647a70e6fSCosmin Samoila #include <linux/device.h>
747a70e6fSCosmin Samoila #include <linux/interrupt.h>
847a70e6fSCosmin Samoila #include <linux/kobject.h>
947a70e6fSCosmin Samoila #include <linux/kernel.h>
1047a70e6fSCosmin Samoila #include <linux/module.h>
1147a70e6fSCosmin Samoila #include <linux/of.h>
1247a70e6fSCosmin Samoila #include <linux/of_address.h>
1347a70e6fSCosmin Samoila #include <linux/of_irq.h>
1447a70e6fSCosmin Samoila #include <linux/of_platform.h>
1547a70e6fSCosmin Samoila #include <linux/pm_runtime.h>
1647a70e6fSCosmin Samoila #include <linux/regmap.h>
1747a70e6fSCosmin Samoila #include <linux/sysfs.h>
1847a70e6fSCosmin Samoila #include <linux/types.h>
192495ba26SSascha Hauer #include <linux/dma/imx-dma.h>
2047a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h>
2147a70e6fSCosmin Samoila #include <sound/pcm.h>
2247a70e6fSCosmin Samoila #include <sound/soc.h>
2347a70e6fSCosmin Samoila #include <sound/tlv.h>
2447a70e6fSCosmin Samoila #include <sound/core.h>
2547a70e6fSCosmin Samoila 
2647a70e6fSCosmin Samoila #include "fsl_micfil.h"
2747a70e6fSCosmin Samoila #include "imx-pcm.h"
2847a70e6fSCosmin Samoila 
2947a70e6fSCosmin Samoila #define FSL_MICFIL_RATES		SNDRV_PCM_RATE_8000_48000
3047a70e6fSCosmin Samoila #define FSL_MICFIL_FORMATS		(SNDRV_PCM_FMTBIT_S16_LE)
3147a70e6fSCosmin Samoila 
32*fb855b8dSSascha Hauer #define MICFIL_OSR_DEFAULT	16
33*fb855b8dSSascha Hauer 
3447a70e6fSCosmin Samoila struct fsl_micfil {
3547a70e6fSCosmin Samoila 	struct platform_device *pdev;
3647a70e6fSCosmin Samoila 	struct regmap *regmap;
3747a70e6fSCosmin Samoila 	const struct fsl_micfil_soc_data *soc;
38b5cf28f7SShengjiu Wang 	struct clk *busclk;
3947a70e6fSCosmin Samoila 	struct clk *mclk;
4047a70e6fSCosmin Samoila 	struct snd_dmaengine_dai_dma_data dma_params_rx;
412495ba26SSascha Hauer 	struct sdma_peripheral_config sdmacfg;
4247a70e6fSCosmin Samoila 	unsigned int dataline;
4347a70e6fSCosmin Samoila 	char name[32];
4447a70e6fSCosmin Samoila 	int irq[MICFIL_IRQ_LINES];
4547a70e6fSCosmin Samoila 	int quality;	/*QUALITY 2-0 bits */
4647a70e6fSCosmin Samoila };
4747a70e6fSCosmin Samoila 
4847a70e6fSCosmin Samoila struct fsl_micfil_soc_data {
4947a70e6fSCosmin Samoila 	unsigned int fifos;
5047a70e6fSCosmin Samoila 	unsigned int fifo_depth;
5147a70e6fSCosmin Samoila 	unsigned int dataline;
5247a70e6fSCosmin Samoila 	bool imx;
5347a70e6fSCosmin Samoila };
5447a70e6fSCosmin Samoila 
5547a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = {
5647a70e6fSCosmin Samoila 	.imx = true,
5747a70e6fSCosmin Samoila 	.fifos = 8,
5847a70e6fSCosmin Samoila 	.fifo_depth = 8,
5947a70e6fSCosmin Samoila 	.dataline =  0xf,
6047a70e6fSCosmin Samoila };
6147a70e6fSCosmin Samoila 
6247a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = {
6347a70e6fSCosmin Samoila 	{ .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm },
6447a70e6fSCosmin Samoila 	{}
6547a70e6fSCosmin Samoila };
6647a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids);
6747a70e6fSCosmin Samoila 
6847a70e6fSCosmin Samoila /* Table 5. Quality Modes
6947a70e6fSCosmin Samoila  * Medium	0 0 0
7047a70e6fSCosmin Samoila  * High		0 0 1
7147a70e6fSCosmin Samoila  * Very Low 2	1 0 0
7247a70e6fSCosmin Samoila  * Very Low 1	1 0 1
7347a70e6fSCosmin Samoila  * Very Low 0	1 1 0
7447a70e6fSCosmin Samoila  * Low		1 1 1
7547a70e6fSCosmin Samoila  */
7647a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = {
7747a70e6fSCosmin Samoila 	"Medium", "High",
7847a70e6fSCosmin Samoila 	"N/A", "N/A",
7947a70e6fSCosmin Samoila 	"VLow2", "VLow1",
8047a70e6fSCosmin Samoila 	"VLow0", "Low",
8147a70e6fSCosmin Samoila };
8247a70e6fSCosmin Samoila 
8347a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum =
8447a70e6fSCosmin Samoila 	SOC_ENUM_SINGLE(REG_MICFIL_CTRL2,
8547a70e6fSCosmin Samoila 			MICFIL_CTRL2_QSEL_SHIFT,
8647a70e6fSCosmin Samoila 			ARRAY_SIZE(micfil_quality_select_texts),
8747a70e6fSCosmin Samoila 			micfil_quality_select_texts);
8847a70e6fSCosmin Samoila 
8947a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0);
9047a70e6fSCosmin Samoila 
9147a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = {
9247a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL,
9347a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv),
9447a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL,
9547a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv),
9647a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL,
9747a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv),
9847a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL,
9947a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv),
10047a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL,
10147a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv),
10247a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL,
10347a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv),
10447a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL,
10547a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv),
10647a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL,
10747a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv),
10847a70e6fSCosmin Samoila 	SOC_ENUM_EXT("MICFIL Quality Select",
10947a70e6fSCosmin Samoila 		     fsl_micfil_quality_enum,
11047a70e6fSCosmin Samoila 		     snd_soc_get_enum_double, snd_soc_put_enum_double),
11147a70e6fSCosmin Samoila };
11247a70e6fSCosmin Samoila 
11347a70e6fSCosmin Samoila static inline int get_pdm_clk(struct fsl_micfil *micfil,
11447a70e6fSCosmin Samoila 			      unsigned int rate)
11547a70e6fSCosmin Samoila {
11647a70e6fSCosmin Samoila 	u32 ctrl2_reg;
117*fb855b8dSSascha Hauer 	int qsel;
11847a70e6fSCosmin Samoila 	int bclk;
119*fb855b8dSSascha Hauer 	int osr = MICFIL_OSR_DEFAULT;
12047a70e6fSCosmin Samoila 
12147a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg);
12217f2142bSSascha Hauer 	qsel = FIELD_GET(MICFIL_CTRL2_QSEL, ctrl2_reg);
12347a70e6fSCosmin Samoila 
12447a70e6fSCosmin Samoila 	switch (qsel) {
12517f2142bSSascha Hauer 	case MICFIL_QSEL_HIGH_QUALITY:
12647a70e6fSCosmin Samoila 		bclk = rate * 8 * osr / 2; /* kfactor = 0.5 */
12747a70e6fSCosmin Samoila 		break;
12817f2142bSSascha Hauer 	case MICFIL_QSEL_MEDIUM_QUALITY:
12917f2142bSSascha Hauer 	case MICFIL_QSEL_VLOW0_QUALITY:
13047a70e6fSCosmin Samoila 		bclk = rate * 4 * osr * 1; /* kfactor = 1 */
13147a70e6fSCosmin Samoila 		break;
13217f2142bSSascha Hauer 	case MICFIL_QSEL_LOW_QUALITY:
13317f2142bSSascha Hauer 	case MICFIL_QSEL_VLOW1_QUALITY:
13447a70e6fSCosmin Samoila 		bclk = rate * 2 * osr * 2; /* kfactor = 2 */
13547a70e6fSCosmin Samoila 		break;
13617f2142bSSascha Hauer 	case MICFIL_QSEL_VLOW2_QUALITY:
13747a70e6fSCosmin Samoila 		bclk = rate * osr * 4; /* kfactor = 4 */
13847a70e6fSCosmin Samoila 		break;
13947a70e6fSCosmin Samoila 	default:
14047a70e6fSCosmin Samoila 		dev_err(&micfil->pdev->dev,
14147a70e6fSCosmin Samoila 			"Please make sure you select a valid quality.\n");
14247a70e6fSCosmin Samoila 		bclk = -1;
14347a70e6fSCosmin Samoila 		break;
14447a70e6fSCosmin Samoila 	}
14547a70e6fSCosmin Samoila 
14647a70e6fSCosmin Samoila 	return bclk;
14747a70e6fSCosmin Samoila }
14847a70e6fSCosmin Samoila 
14947a70e6fSCosmin Samoila static inline int get_clk_div(struct fsl_micfil *micfil,
15047a70e6fSCosmin Samoila 			      unsigned int rate)
15147a70e6fSCosmin Samoila {
15247a70e6fSCosmin Samoila 	long mclk_rate;
15347a70e6fSCosmin Samoila 	int clk_div;
15447a70e6fSCosmin Samoila 
15547a70e6fSCosmin Samoila 	mclk_rate = clk_get_rate(micfil->mclk);
15647a70e6fSCosmin Samoila 
15747a70e6fSCosmin Samoila 	clk_div = mclk_rate / (get_pdm_clk(micfil, rate) * 2);
15847a70e6fSCosmin Samoila 
15947a70e6fSCosmin Samoila 	return clk_div;
16047a70e6fSCosmin Samoila }
16147a70e6fSCosmin Samoila 
16247a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the
16347a70e6fSCosmin Samoila  * capability to initialize the PDM Interface module through the
16447a70e6fSCosmin Samoila  * slave-bus interface. This bit always reads as zero, and this
16547a70e6fSCosmin Samoila  * bit is only effective when MDIS is cleared
16647a70e6fSCosmin Samoila  */
16747a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev)
16847a70e6fSCosmin Samoila {
16947a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
17047a70e6fSCosmin Samoila 	int ret;
17147a70e6fSCosmin Samoila 
172d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
173d46c2127SSascha Hauer 				MICFIL_CTRL1_MDIS);
1742c602c7eSSascha Hauer 	if (ret)
17547a70e6fSCosmin Samoila 		return ret;
17647a70e6fSCosmin Samoila 
177d46c2127SSascha Hauer 	ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
17847a70e6fSCosmin Samoila 			      MICFIL_CTRL1_SRES);
1792c602c7eSSascha Hauer 	if (ret)
18047a70e6fSCosmin Samoila 		return ret;
18147a70e6fSCosmin Samoila 
18247a70e6fSCosmin Samoila 	return 0;
18347a70e6fSCosmin Samoila }
18447a70e6fSCosmin Samoila 
18547a70e6fSCosmin Samoila static int fsl_micfil_set_mclk_rate(struct fsl_micfil *micfil,
18647a70e6fSCosmin Samoila 				    unsigned int freq)
18747a70e6fSCosmin Samoila {
18847a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
18947a70e6fSCosmin Samoila 	int ret;
19047a70e6fSCosmin Samoila 
19147a70e6fSCosmin Samoila 	clk_disable_unprepare(micfil->mclk);
19247a70e6fSCosmin Samoila 
19347a70e6fSCosmin Samoila 	ret = clk_set_rate(micfil->mclk, freq * 1024);
19447a70e6fSCosmin Samoila 	if (ret)
19547a70e6fSCosmin Samoila 		dev_warn(dev, "failed to set rate (%u): %d\n",
19647a70e6fSCosmin Samoila 			 freq * 1024, ret);
19747a70e6fSCosmin Samoila 
19847a70e6fSCosmin Samoila 	clk_prepare_enable(micfil->mclk);
19947a70e6fSCosmin Samoila 
20047a70e6fSCosmin Samoila 	return ret;
20147a70e6fSCosmin Samoila }
20247a70e6fSCosmin Samoila 
20347a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream,
20447a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
20547a70e6fSCosmin Samoila {
20647a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
20747a70e6fSCosmin Samoila 
20847a70e6fSCosmin Samoila 	if (!micfil) {
20911106cb3STang Bin 		dev_err(dai->dev, "micfil dai priv_data not set\n");
21047a70e6fSCosmin Samoila 		return -EINVAL;
21147a70e6fSCosmin Samoila 	}
21247a70e6fSCosmin Samoila 
21347a70e6fSCosmin Samoila 	return 0;
21447a70e6fSCosmin Samoila }
21547a70e6fSCosmin Samoila 
21647a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd,
21747a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
21847a70e6fSCosmin Samoila {
21947a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
22047a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
22147a70e6fSCosmin Samoila 	int ret;
22247a70e6fSCosmin Samoila 
22347a70e6fSCosmin Samoila 	switch (cmd) {
22447a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_START:
22547a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_RESUME:
22647a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
22747a70e6fSCosmin Samoila 		ret = fsl_micfil_reset(dev);
22847a70e6fSCosmin Samoila 		if (ret) {
22947a70e6fSCosmin Samoila 			dev_err(dev, "failed to soft reset\n");
23047a70e6fSCosmin Samoila 			return ret;
23147a70e6fSCosmin Samoila 		}
23247a70e6fSCosmin Samoila 
23347a70e6fSCosmin Samoila 		/* DMA Interrupt Selection - DISEL bits
23447a70e6fSCosmin Samoila 		 * 00 - DMA and IRQ disabled
23547a70e6fSCosmin Samoila 		 * 01 - DMA req enabled
23647a70e6fSCosmin Samoila 		 * 10 - IRQ enabled
23747a70e6fSCosmin Samoila 		 * 11 - reserved
23847a70e6fSCosmin Samoila 		 */
23947a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
24017f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
24117f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DMA));
2422c602c7eSSascha Hauer 		if (ret)
24347a70e6fSCosmin Samoila 			return ret;
24447a70e6fSCosmin Samoila 
24547a70e6fSCosmin Samoila 		/* Enable the module */
246d46c2127SSascha Hauer 		ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
24747a70e6fSCosmin Samoila 				      MICFIL_CTRL1_PDMIEN);
2482c602c7eSSascha Hauer 		if (ret)
24947a70e6fSCosmin Samoila 			return ret;
25047a70e6fSCosmin Samoila 
25147a70e6fSCosmin Samoila 		break;
25247a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_STOP:
25347a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_SUSPEND:
25447a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
25547a70e6fSCosmin Samoila 		/* Disable the module */
256d46c2127SSascha Hauer 		ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
257d46c2127SSascha Hauer 					MICFIL_CTRL1_PDMIEN);
2582c602c7eSSascha Hauer 		if (ret)
25947a70e6fSCosmin Samoila 			return ret;
26047a70e6fSCosmin Samoila 
26147a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
26217f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
26317f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DISABLE));
2642c602c7eSSascha Hauer 		if (ret)
26547a70e6fSCosmin Samoila 			return ret;
26647a70e6fSCosmin Samoila 		break;
26747a70e6fSCosmin Samoila 	default:
26847a70e6fSCosmin Samoila 		return -EINVAL;
26947a70e6fSCosmin Samoila 	}
27047a70e6fSCosmin Samoila 	return 0;
27147a70e6fSCosmin Samoila }
27247a70e6fSCosmin Samoila 
27347a70e6fSCosmin Samoila static int fsl_set_clock_params(struct device *dev, unsigned int rate)
27447a70e6fSCosmin Samoila {
27547a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
27647a70e6fSCosmin Samoila 	int clk_div;
27715b5c496STang Bin 	int ret;
27847a70e6fSCosmin Samoila 
27947a70e6fSCosmin Samoila 	ret = fsl_micfil_set_mclk_rate(micfil, rate);
28047a70e6fSCosmin Samoila 	if (ret < 0)
28147a70e6fSCosmin Samoila 		dev_err(dev, "failed to set mclk[%lu] to rate %u\n",
28247a70e6fSCosmin Samoila 			clk_get_rate(micfil->mclk), rate);
28347a70e6fSCosmin Samoila 
28447a70e6fSCosmin Samoila 	/* set CICOSR */
2852c602c7eSSascha Hauer 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
28617f2142bSSascha Hauer 				 MICFIL_CTRL2_CICOSR,
287*fb855b8dSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CICOSR, 16 - MICFIL_OSR_DEFAULT));
28847a70e6fSCosmin Samoila 	if (ret)
2892c602c7eSSascha Hauer 		return ret;
29047a70e6fSCosmin Samoila 
29147a70e6fSCosmin Samoila 	/* set CLK_DIV */
29247a70e6fSCosmin Samoila 	clk_div = get_clk_div(micfil, rate);
29347a70e6fSCosmin Samoila 	if (clk_div < 0)
29447a70e6fSCosmin Samoila 		ret = -EINVAL;
29547a70e6fSCosmin Samoila 
2962c602c7eSSascha Hauer 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
29717f2142bSSascha Hauer 				 MICFIL_CTRL2_CLKDIV,
29817f2142bSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CLKDIV, clk_div));
29947a70e6fSCosmin Samoila 
30047a70e6fSCosmin Samoila 	return ret;
30147a70e6fSCosmin Samoila }
30247a70e6fSCosmin Samoila 
30347a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream,
30447a70e6fSCosmin Samoila 				struct snd_pcm_hw_params *params,
30547a70e6fSCosmin Samoila 				struct snd_soc_dai *dai)
30647a70e6fSCosmin Samoila {
30747a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
30847a70e6fSCosmin Samoila 	unsigned int channels = params_channels(params);
30947a70e6fSCosmin Samoila 	unsigned int rate = params_rate(params);
31047a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
31147a70e6fSCosmin Samoila 	int ret;
31247a70e6fSCosmin Samoila 
31347a70e6fSCosmin Samoila 	/* 1. Disable the module */
314d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
315d46c2127SSascha Hauer 				MICFIL_CTRL1_PDMIEN);
3162c602c7eSSascha Hauer 	if (ret)
31747a70e6fSCosmin Samoila 		return ret;
31847a70e6fSCosmin Samoila 
31947a70e6fSCosmin Samoila 	/* enable channels */
32047a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
32147a70e6fSCosmin Samoila 				 0xFF, ((1 << channels) - 1));
3222c602c7eSSascha Hauer 	if (ret)
32347a70e6fSCosmin Samoila 		return ret;
32447a70e6fSCosmin Samoila 
32547a70e6fSCosmin Samoila 	ret = fsl_set_clock_params(dev, rate);
32647a70e6fSCosmin Samoila 	if (ret < 0) {
32747a70e6fSCosmin Samoila 		dev_err(dev, "Failed to set clock parameters [%d]\n", ret);
32847a70e6fSCosmin Samoila 		return ret;
32947a70e6fSCosmin Samoila 	}
33047a70e6fSCosmin Samoila 
3312495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_config = &micfil->sdmacfg;
3322495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_size = sizeof(micfil->sdmacfg);
3332495ba26SSascha Hauer 	micfil->sdmacfg.n_fifos_src = channels;
3342495ba26SSascha Hauer 	micfil->sdmacfg.sw_done = true;
33547a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX;
33647a70e6fSCosmin Samoila 
33747a70e6fSCosmin Samoila 	return 0;
33847a70e6fSCosmin Samoila }
33947a70e6fSCosmin Samoila 
34038d89a56SRikard Falkeborn static const struct snd_soc_dai_ops fsl_micfil_dai_ops = {
34147a70e6fSCosmin Samoila 	.startup = fsl_micfil_startup,
34247a70e6fSCosmin Samoila 	.trigger = fsl_micfil_trigger,
34347a70e6fSCosmin Samoila 	.hw_params = fsl_micfil_hw_params,
34447a70e6fSCosmin Samoila };
34547a70e6fSCosmin Samoila 
34647a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai)
34747a70e6fSCosmin Samoila {
34847a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev);
34947a70e6fSCosmin Samoila 	int ret;
35047a70e6fSCosmin Samoila 
35147a70e6fSCosmin Samoila 	/* set qsel to medium */
35247a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
35317f2142bSSascha Hauer 			MICFIL_CTRL2_QSEL,
35417f2142bSSascha Hauer 			FIELD_PREP(MICFIL_CTRL2_QSEL, MICFIL_QSEL_MEDIUM_QUALITY));
3552c602c7eSSascha Hauer 	if (ret)
35647a70e6fSCosmin Samoila 		return ret;
35747a70e6fSCosmin Samoila 
35847a70e6fSCosmin Samoila 	/* set default gain to max_gain */
35947a70e6fSCosmin Samoila 	regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777);
36047a70e6fSCosmin Samoila 
36147a70e6fSCosmin Samoila 	snd_soc_dai_init_dma_data(cpu_dai, NULL,
36247a70e6fSCosmin Samoila 				  &micfil->dma_params_rx);
36347a70e6fSCosmin Samoila 
36447a70e6fSCosmin Samoila 	/* FIFO Watermark Control - FIFOWMK*/
36547a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL,
36617f2142bSSascha Hauer 			MICFIL_FIFO_CTRL_FIFOWMK,
36717f2142bSSascha Hauer 			FIELD_PREP(MICFIL_FIFO_CTRL_FIFOWMK, micfil->soc->fifo_depth - 1));
3682c602c7eSSascha Hauer 	if (ret)
36947a70e6fSCosmin Samoila 		return ret;
37047a70e6fSCosmin Samoila 
37147a70e6fSCosmin Samoila 	return 0;
37247a70e6fSCosmin Samoila }
37347a70e6fSCosmin Samoila 
37447a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = {
37547a70e6fSCosmin Samoila 	.probe = fsl_micfil_dai_probe,
37647a70e6fSCosmin Samoila 	.capture = {
37747a70e6fSCosmin Samoila 		.stream_name = "CPU-Capture",
37847a70e6fSCosmin Samoila 		.channels_min = 1,
37947a70e6fSCosmin Samoila 		.channels_max = 8,
38047a70e6fSCosmin Samoila 		.rates = FSL_MICFIL_RATES,
38147a70e6fSCosmin Samoila 		.formats = FSL_MICFIL_FORMATS,
38247a70e6fSCosmin Samoila 	},
38347a70e6fSCosmin Samoila 	.ops = &fsl_micfil_dai_ops,
38447a70e6fSCosmin Samoila };
38547a70e6fSCosmin Samoila 
38647a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = {
38747a70e6fSCosmin Samoila 	.name		= "fsl-micfil-dai",
38847a70e6fSCosmin Samoila 	.controls       = fsl_micfil_snd_controls,
38947a70e6fSCosmin Samoila 	.num_controls   = ARRAY_SIZE(fsl_micfil_snd_controls),
39047a70e6fSCosmin Samoila 
39147a70e6fSCosmin Samoila };
39247a70e6fSCosmin Samoila 
39347a70e6fSCosmin Samoila /* REGMAP */
39447a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = {
39547a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL1,		0x00000000},
39647a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL2,		0x00000000},
39747a70e6fSCosmin Samoila 	{REG_MICFIL_STAT,		0x00000000},
39847a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_CTRL,		0x00000007},
39947a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_STAT,		0x00000000},
40047a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH0,		0x00000000},
40147a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH1,		0x00000000},
40247a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH2,		0x00000000},
40347a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH3,		0x00000000},
40447a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH4,		0x00000000},
40547a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH5,		0x00000000},
40647a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH6,		0x00000000},
40747a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH7,		0x00000000},
40847a70e6fSCosmin Samoila 	{REG_MICFIL_DC_CTRL,		0x00000000},
40947a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_CTRL,		0x00000000},
41047a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_STAT,		0x00000000},
41147a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL1,		0x00000000},
41247a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL2,		0x000A0000},
41347a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_STAT,		0x00000000},
41447a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_SCONFIG,	0x00000000},
41547a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NCONFIG,	0x80000000},
41647a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NDATA,		0x00000000},
41747a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_ZCD,		0x00000004},
41847a70e6fSCosmin Samoila };
41947a70e6fSCosmin Samoila 
42047a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg)
42147a70e6fSCosmin Samoila {
42247a70e6fSCosmin Samoila 	switch (reg) {
42347a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
42447a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
42547a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
42647a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
42747a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:
42847a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
42947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
43047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
43147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
43247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
43347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
43447a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
43547a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
43647a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
43747a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
43847a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:
43947a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
44047a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
44147a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
44247a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
44347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
44447a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
44547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
44647a70e6fSCosmin Samoila 		return true;
44747a70e6fSCosmin Samoila 	default:
44847a70e6fSCosmin Samoila 		return false;
44947a70e6fSCosmin Samoila 	}
45047a70e6fSCosmin Samoila }
45147a70e6fSCosmin Samoila 
45247a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg)
45347a70e6fSCosmin Samoila {
45447a70e6fSCosmin Samoila 	switch (reg) {
45547a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
45647a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
45747a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:		/* Write 1 to Clear */
45847a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
45947a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:	/* Write 1 to Clear */
46047a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
46147a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
46247a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:	/* Write 1 to Clear */
46347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
46447a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
46547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:	/* Write 1 to Clear */
46647a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
46747a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
46847a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
46947a70e6fSCosmin Samoila 		return true;
47047a70e6fSCosmin Samoila 	default:
47147a70e6fSCosmin Samoila 		return false;
47247a70e6fSCosmin Samoila 	}
47347a70e6fSCosmin Samoila }
47447a70e6fSCosmin Samoila 
47547a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg)
47647a70e6fSCosmin Samoila {
47747a70e6fSCosmin Samoila 	switch (reg) {
47847a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
47947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
48047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
48147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
48247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
48347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
48447a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
48547a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
48647a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
48747a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
48847a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
48947a70e6fSCosmin Samoila 		return true;
49047a70e6fSCosmin Samoila 	default:
49147a70e6fSCosmin Samoila 		return false;
49247a70e6fSCosmin Samoila 	}
49347a70e6fSCosmin Samoila }
49447a70e6fSCosmin Samoila 
49547a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = {
49647a70e6fSCosmin Samoila 	.reg_bits = 32,
49747a70e6fSCosmin Samoila 	.reg_stride = 4,
49847a70e6fSCosmin Samoila 	.val_bits = 32,
49947a70e6fSCosmin Samoila 
50047a70e6fSCosmin Samoila 	.max_register = REG_MICFIL_VAD0_ZCD,
50147a70e6fSCosmin Samoila 	.reg_defaults = fsl_micfil_reg_defaults,
50247a70e6fSCosmin Samoila 	.num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults),
50347a70e6fSCosmin Samoila 	.readable_reg = fsl_micfil_readable_reg,
50447a70e6fSCosmin Samoila 	.volatile_reg = fsl_micfil_volatile_reg,
50547a70e6fSCosmin Samoila 	.writeable_reg = fsl_micfil_writeable_reg,
50647a70e6fSCosmin Samoila 	.cache_type = REGCACHE_RBTREE,
50747a70e6fSCosmin Samoila };
50847a70e6fSCosmin Samoila 
50947a70e6fSCosmin Samoila /* END OF REGMAP */
51047a70e6fSCosmin Samoila 
51147a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid)
51247a70e6fSCosmin Samoila {
51347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
51447a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
51547a70e6fSCosmin Samoila 	u32 stat_reg;
51647a70e6fSCosmin Samoila 	u32 fifo_stat_reg;
51747a70e6fSCosmin Samoila 	u32 ctrl1_reg;
51847a70e6fSCosmin Samoila 	bool dma_enabled;
51947a70e6fSCosmin Samoila 	int i;
52047a70e6fSCosmin Samoila 
52147a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
52247a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg);
52347a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg);
52447a70e6fSCosmin Samoila 
52517f2142bSSascha Hauer 	dma_enabled = FIELD_GET(MICFIL_CTRL1_DISEL, ctrl1_reg) == MICFIL_CTRL1_DISEL_DMA;
52647a70e6fSCosmin Samoila 
52747a70e6fSCosmin Samoila 	/* Channel 0-7 Output Data Flags */
52847a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) {
52917f2142bSSascha Hauer 		if (stat_reg & MICFIL_STAT_CHXF(i))
53047a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
53147a70e6fSCosmin Samoila 				"Data available in Data Channel %d\n", i);
53247a70e6fSCosmin Samoila 		/* if DMA is not enabled, field must be written with 1
53347a70e6fSCosmin Samoila 		 * to clear
53447a70e6fSCosmin Samoila 		 */
53547a70e6fSCosmin Samoila 		if (!dma_enabled)
53647a70e6fSCosmin Samoila 			regmap_write_bits(micfil->regmap,
53747a70e6fSCosmin Samoila 					  REG_MICFIL_STAT,
53817f2142bSSascha Hauer 					  MICFIL_STAT_CHXF(i),
53947a70e6fSCosmin Samoila 					  1);
54047a70e6fSCosmin Samoila 	}
54147a70e6fSCosmin Samoila 
54247a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_FIFO_NUM; i++) {
54317f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER(i))
54447a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
54547a70e6fSCosmin Samoila 				"FIFO Overflow Exception flag for channel %d\n",
54647a70e6fSCosmin Samoila 				i);
54747a70e6fSCosmin Samoila 
54817f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER(i))
54947a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
55047a70e6fSCosmin Samoila 				"FIFO Underflow Exception flag for channel %d\n",
55147a70e6fSCosmin Samoila 				i);
55247a70e6fSCosmin Samoila 	}
55347a70e6fSCosmin Samoila 
55447a70e6fSCosmin Samoila 	return IRQ_HANDLED;
55547a70e6fSCosmin Samoila }
55647a70e6fSCosmin Samoila 
55747a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid)
55847a70e6fSCosmin Samoila {
55947a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
56047a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
56147a70e6fSCosmin Samoila 	u32 stat_reg;
56247a70e6fSCosmin Samoila 
56347a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
56447a70e6fSCosmin Samoila 
565bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_BSY_FIL)
56647a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n");
56747a70e6fSCosmin Samoila 
568bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_FIR_RDY)
56947a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n");
57047a70e6fSCosmin Samoila 
571bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_LOWFREQF) {
57247a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n");
57347a70e6fSCosmin Samoila 		regmap_write_bits(micfil->regmap, REG_MICFIL_STAT,
574bd2cffd1SSascha Hauer 				  MICFIL_STAT_LOWFREQF, 1);
57547a70e6fSCosmin Samoila 	}
57647a70e6fSCosmin Samoila 
57747a70e6fSCosmin Samoila 	return IRQ_HANDLED;
57847a70e6fSCosmin Samoila }
57947a70e6fSCosmin Samoila 
58047a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev)
58147a70e6fSCosmin Samoila {
58247a70e6fSCosmin Samoila 	struct device_node *np = pdev->dev.of_node;
58347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil;
58447a70e6fSCosmin Samoila 	struct resource *res;
58547a70e6fSCosmin Samoila 	void __iomem *regs;
58647a70e6fSCosmin Samoila 	int ret, i;
58747a70e6fSCosmin Samoila 	unsigned long irqflag = 0;
58847a70e6fSCosmin Samoila 
58947a70e6fSCosmin Samoila 	micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL);
59047a70e6fSCosmin Samoila 	if (!micfil)
59147a70e6fSCosmin Samoila 		return -ENOMEM;
59247a70e6fSCosmin Samoila 
59347a70e6fSCosmin Samoila 	micfil->pdev = pdev;
59447a70e6fSCosmin Samoila 	strncpy(micfil->name, np->name, sizeof(micfil->name) - 1);
59547a70e6fSCosmin Samoila 
596d7388718SFabio Estevam 	micfil->soc = of_device_get_match_data(&pdev->dev);
59747a70e6fSCosmin Samoila 
59847a70e6fSCosmin Samoila 	/* ipg_clk is used to control the registers
59947a70e6fSCosmin Samoila 	 * ipg_clk_app is used to operate the filter
60047a70e6fSCosmin Samoila 	 */
60147a70e6fSCosmin Samoila 	micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app");
60247a70e6fSCosmin Samoila 	if (IS_ERR(micfil->mclk)) {
60347a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
60447a70e6fSCosmin Samoila 			PTR_ERR(micfil->mclk));
60547a70e6fSCosmin Samoila 		return PTR_ERR(micfil->mclk);
60647a70e6fSCosmin Samoila 	}
60747a70e6fSCosmin Samoila 
608b5cf28f7SShengjiu Wang 	micfil->busclk = devm_clk_get(&pdev->dev, "ipg_clk");
609b5cf28f7SShengjiu Wang 	if (IS_ERR(micfil->busclk)) {
610b5cf28f7SShengjiu Wang 		dev_err(&pdev->dev, "failed to get ipg clock: %ld\n",
611b5cf28f7SShengjiu Wang 			PTR_ERR(micfil->busclk));
612b5cf28f7SShengjiu Wang 		return PTR_ERR(micfil->busclk);
613b5cf28f7SShengjiu Wang 	}
614b5cf28f7SShengjiu Wang 
61547a70e6fSCosmin Samoila 	/* init regmap */
616d9bf1e79SYang Yingliang 	regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
61747a70e6fSCosmin Samoila 	if (IS_ERR(regs))
61847a70e6fSCosmin Samoila 		return PTR_ERR(regs);
61947a70e6fSCosmin Samoila 
620b5cf28f7SShengjiu Wang 	micfil->regmap = devm_regmap_init_mmio(&pdev->dev,
62147a70e6fSCosmin Samoila 					       regs,
62247a70e6fSCosmin Samoila 					       &fsl_micfil_regmap_config);
62347a70e6fSCosmin Samoila 	if (IS_ERR(micfil->regmap)) {
62447a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n",
62547a70e6fSCosmin Samoila 			PTR_ERR(micfil->regmap));
62647a70e6fSCosmin Samoila 		return PTR_ERR(micfil->regmap);
62747a70e6fSCosmin Samoila 	}
62847a70e6fSCosmin Samoila 
62947a70e6fSCosmin Samoila 	/* dataline mask for RX */
63047a70e6fSCosmin Samoila 	ret = of_property_read_u32_index(np,
63147a70e6fSCosmin Samoila 					 "fsl,dataline",
63247a70e6fSCosmin Samoila 					 0,
63347a70e6fSCosmin Samoila 					 &micfil->dataline);
63447a70e6fSCosmin Samoila 	if (ret)
63547a70e6fSCosmin Samoila 		micfil->dataline = 1;
63647a70e6fSCosmin Samoila 
63747a70e6fSCosmin Samoila 	if (micfil->dataline & ~micfil->soc->dataline) {
63847a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n",
63947a70e6fSCosmin Samoila 			micfil->soc->dataline);
64047a70e6fSCosmin Samoila 		return -EINVAL;
64147a70e6fSCosmin Samoila 	}
64247a70e6fSCosmin Samoila 
64347a70e6fSCosmin Samoila 	/* get IRQs */
64447a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_IRQ_LINES; i++) {
64547a70e6fSCosmin Samoila 		micfil->irq[i] = platform_get_irq(pdev, i);
64647a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "GET IRQ: %d\n", micfil->irq[i]);
64783b35f45STang Bin 		if (micfil->irq[i] < 0)
64847a70e6fSCosmin Samoila 			return micfil->irq[i];
64947a70e6fSCosmin Samoila 	}
65047a70e6fSCosmin Samoila 
65147a70e6fSCosmin Samoila 	if (of_property_read_bool(np, "fsl,shared-interrupt"))
65247a70e6fSCosmin Samoila 		irqflag = IRQF_SHARED;
65347a70e6fSCosmin Samoila 
654a62ed960SFabio Estevam 	/* Digital Microphone interface interrupt */
65547a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[0],
65647a70e6fSCosmin Samoila 			       micfil_isr, irqflag,
65747a70e6fSCosmin Samoila 			       micfil->name, micfil);
65847a70e6fSCosmin Samoila 	if (ret) {
65947a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface irq %u\n",
66047a70e6fSCosmin Samoila 			micfil->irq[0]);
66147a70e6fSCosmin Samoila 		return ret;
66247a70e6fSCosmin Samoila 	}
66347a70e6fSCosmin Samoila 
664a62ed960SFabio Estevam 	/* Digital Microphone interface error interrupt */
66547a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[1],
66647a70e6fSCosmin Samoila 			       micfil_err_isr, irqflag,
66747a70e6fSCosmin Samoila 			       micfil->name, micfil);
66847a70e6fSCosmin Samoila 	if (ret) {
66947a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n",
67047a70e6fSCosmin Samoila 			micfil->irq[1]);
67147a70e6fSCosmin Samoila 		return ret;
67247a70e6fSCosmin Samoila 	}
67347a70e6fSCosmin Samoila 
67447a70e6fSCosmin Samoila 	micfil->dma_params_rx.chan_name = "rx";
67547a70e6fSCosmin Samoila 	micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0;
67647a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX;
67747a70e6fSCosmin Samoila 
67847a70e6fSCosmin Samoila 	platform_set_drvdata(pdev, micfil);
67947a70e6fSCosmin Samoila 
68047a70e6fSCosmin Samoila 	pm_runtime_enable(&pdev->dev);
681b5cf28f7SShengjiu Wang 	regcache_cache_only(micfil->regmap, true);
68247a70e6fSCosmin Samoila 
6830adf2920SShengjiu Wang 	/*
6840adf2920SShengjiu Wang 	 * Register platform component before registering cpu dai for there
6850adf2920SShengjiu Wang 	 * is not defer probe for platform component in snd_soc_add_pcm_runtime().
6860adf2920SShengjiu Wang 	 */
6870adf2920SShengjiu Wang 	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
6880adf2920SShengjiu Wang 	if (ret) {
6890adf2920SShengjiu Wang 		dev_err(&pdev->dev, "failed to pcm register\n");
6900adf2920SShengjiu Wang 		return ret;
6910adf2920SShengjiu Wang 	}
6920adf2920SShengjiu Wang 
69347a70e6fSCosmin Samoila 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component,
69447a70e6fSCosmin Samoila 					      &fsl_micfil_dai, 1);
69547a70e6fSCosmin Samoila 	if (ret) {
69647a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to register component %s\n",
69747a70e6fSCosmin Samoila 			fsl_micfil_component.name);
69847a70e6fSCosmin Samoila 	}
69947a70e6fSCosmin Samoila 
70047a70e6fSCosmin Samoila 	return ret;
70147a70e6fSCosmin Samoila }
70247a70e6fSCosmin Samoila 
70347a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev)
70447a70e6fSCosmin Samoila {
70547a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
70647a70e6fSCosmin Samoila 
70747a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, true);
70847a70e6fSCosmin Samoila 
70947a70e6fSCosmin Samoila 	clk_disable_unprepare(micfil->mclk);
710b5cf28f7SShengjiu Wang 	clk_disable_unprepare(micfil->busclk);
71147a70e6fSCosmin Samoila 
71247a70e6fSCosmin Samoila 	return 0;
71347a70e6fSCosmin Samoila }
71447a70e6fSCosmin Samoila 
71547a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev)
71647a70e6fSCosmin Samoila {
71747a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
71847a70e6fSCosmin Samoila 	int ret;
71947a70e6fSCosmin Samoila 
720b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->busclk);
72147a70e6fSCosmin Samoila 	if (ret < 0)
72247a70e6fSCosmin Samoila 		return ret;
72347a70e6fSCosmin Samoila 
724b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->mclk);
725b5cf28f7SShengjiu Wang 	if (ret < 0) {
726b5cf28f7SShengjiu Wang 		clk_disable_unprepare(micfil->busclk);
727b5cf28f7SShengjiu Wang 		return ret;
728b5cf28f7SShengjiu Wang 	}
729b5cf28f7SShengjiu Wang 
73047a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, false);
73147a70e6fSCosmin Samoila 	regcache_mark_dirty(micfil->regmap);
73247a70e6fSCosmin Samoila 	regcache_sync(micfil->regmap);
73347a70e6fSCosmin Samoila 
73447a70e6fSCosmin Samoila 	return 0;
73547a70e6fSCosmin Samoila }
73647a70e6fSCosmin Samoila 
73747a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev)
73847a70e6fSCosmin Samoila {
73947a70e6fSCosmin Samoila 	pm_runtime_force_suspend(dev);
74047a70e6fSCosmin Samoila 
74147a70e6fSCosmin Samoila 	return 0;
74247a70e6fSCosmin Samoila }
74347a70e6fSCosmin Samoila 
74447a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev)
74547a70e6fSCosmin Samoila {
74647a70e6fSCosmin Samoila 	pm_runtime_force_resume(dev);
74747a70e6fSCosmin Samoila 
74847a70e6fSCosmin Samoila 	return 0;
74947a70e6fSCosmin Samoila }
75047a70e6fSCosmin Samoila 
75147a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = {
75247a70e6fSCosmin Samoila 	SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend,
75347a70e6fSCosmin Samoila 			   fsl_micfil_runtime_resume,
75447a70e6fSCosmin Samoila 			   NULL)
75547a70e6fSCosmin Samoila 	SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend,
75647a70e6fSCosmin Samoila 				fsl_micfil_resume)
75747a70e6fSCosmin Samoila };
75847a70e6fSCosmin Samoila 
75947a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = {
76047a70e6fSCosmin Samoila 	.probe = fsl_micfil_probe,
76147a70e6fSCosmin Samoila 	.driver = {
76247a70e6fSCosmin Samoila 		.name = "fsl-micfil-dai",
76347a70e6fSCosmin Samoila 		.pm = &fsl_micfil_pm_ops,
76447a70e6fSCosmin Samoila 		.of_match_table = fsl_micfil_dt_ids,
76547a70e6fSCosmin Samoila 	},
76647a70e6fSCosmin Samoila };
76747a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver);
76847a70e6fSCosmin Samoila 
76947a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>");
77047a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver");
77147a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2");
772