147a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0 247a70e6fSCosmin Samoila // Copyright 2018 NXP 347a70e6fSCosmin Samoila 417f2142bSSascha Hauer #include <linux/bitfield.h> 547a70e6fSCosmin Samoila #include <linux/clk.h> 647a70e6fSCosmin Samoila #include <linux/device.h> 747a70e6fSCosmin Samoila #include <linux/interrupt.h> 847a70e6fSCosmin Samoila #include <linux/kobject.h> 947a70e6fSCosmin Samoila #include <linux/kernel.h> 1047a70e6fSCosmin Samoila #include <linux/module.h> 1147a70e6fSCosmin Samoila #include <linux/of.h> 1247a70e6fSCosmin Samoila #include <linux/of_address.h> 1347a70e6fSCosmin Samoila #include <linux/of_irq.h> 1447a70e6fSCosmin Samoila #include <linux/of_platform.h> 1547a70e6fSCosmin Samoila #include <linux/pm_runtime.h> 1647a70e6fSCosmin Samoila #include <linux/regmap.h> 1747a70e6fSCosmin Samoila #include <linux/sysfs.h> 1847a70e6fSCosmin Samoila #include <linux/types.h> 192495ba26SSascha Hauer #include <linux/dma/imx-dma.h> 2047a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h> 2147a70e6fSCosmin Samoila #include <sound/pcm.h> 2247a70e6fSCosmin Samoila #include <sound/soc.h> 2347a70e6fSCosmin Samoila #include <sound/tlv.h> 2447a70e6fSCosmin Samoila #include <sound/core.h> 2547a70e6fSCosmin Samoila 2647a70e6fSCosmin Samoila #include "fsl_micfil.h" 2747a70e6fSCosmin Samoila 28fb855b8dSSascha Hauer #define MICFIL_OSR_DEFAULT 16 29fb855b8dSSascha Hauer 30bea1d61dSSascha Hauer enum quality { 31bea1d61dSSascha Hauer QUALITY_HIGH, 32bea1d61dSSascha Hauer QUALITY_MEDIUM, 33bea1d61dSSascha Hauer QUALITY_LOW, 34bea1d61dSSascha Hauer QUALITY_VLOW0, 35bea1d61dSSascha Hauer QUALITY_VLOW1, 36bea1d61dSSascha Hauer QUALITY_VLOW2, 37bea1d61dSSascha Hauer }; 38bea1d61dSSascha Hauer 3947a70e6fSCosmin Samoila struct fsl_micfil { 4047a70e6fSCosmin Samoila struct platform_device *pdev; 4147a70e6fSCosmin Samoila struct regmap *regmap; 4247a70e6fSCosmin Samoila const struct fsl_micfil_soc_data *soc; 43b5cf28f7SShengjiu Wang struct clk *busclk; 4447a70e6fSCosmin Samoila struct clk *mclk; 4547a70e6fSCosmin Samoila struct snd_dmaengine_dai_dma_data dma_params_rx; 462495ba26SSascha Hauer struct sdma_peripheral_config sdmacfg; 4747a70e6fSCosmin Samoila unsigned int dataline; 4847a70e6fSCosmin Samoila char name[32]; 4947a70e6fSCosmin Samoila int irq[MICFIL_IRQ_LINES]; 50bea1d61dSSascha Hauer enum quality quality; 5147a70e6fSCosmin Samoila }; 5247a70e6fSCosmin Samoila 5347a70e6fSCosmin Samoila struct fsl_micfil_soc_data { 5447a70e6fSCosmin Samoila unsigned int fifos; 5547a70e6fSCosmin Samoila unsigned int fifo_depth; 5647a70e6fSCosmin Samoila unsigned int dataline; 5747a70e6fSCosmin Samoila bool imx; 5847a70e6fSCosmin Samoila }; 5947a70e6fSCosmin Samoila 6047a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = { 6147a70e6fSCosmin Samoila .imx = true, 6247a70e6fSCosmin Samoila .fifos = 8, 6347a70e6fSCosmin Samoila .fifo_depth = 8, 6447a70e6fSCosmin Samoila .dataline = 0xf, 6547a70e6fSCosmin Samoila }; 6647a70e6fSCosmin Samoila 6747a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = { 6847a70e6fSCosmin Samoila { .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm }, 6947a70e6fSCosmin Samoila {} 7047a70e6fSCosmin Samoila }; 7147a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids); 7247a70e6fSCosmin Samoila 7347a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = { 74bea1d61dSSascha Hauer [QUALITY_HIGH] = "High", 75bea1d61dSSascha Hauer [QUALITY_MEDIUM] = "Medium", 76bea1d61dSSascha Hauer [QUALITY_LOW] = "Low", 77bea1d61dSSascha Hauer [QUALITY_VLOW0] = "VLow0", 78bea1d61dSSascha Hauer [QUALITY_VLOW1] = "Vlow1", 79bea1d61dSSascha Hauer [QUALITY_VLOW2] = "Vlow2", 8047a70e6fSCosmin Samoila }; 8147a70e6fSCosmin Samoila 8247a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum = 83bea1d61dSSascha Hauer SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(micfil_quality_select_texts), 8447a70e6fSCosmin Samoila micfil_quality_select_texts); 8547a70e6fSCosmin Samoila 8647a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0); 8747a70e6fSCosmin Samoila 88bea1d61dSSascha Hauer static int micfil_set_quality(struct fsl_micfil *micfil) 89bea1d61dSSascha Hauer { 90bea1d61dSSascha Hauer u32 qsel; 91bea1d61dSSascha Hauer 92bea1d61dSSascha Hauer switch (micfil->quality) { 93bea1d61dSSascha Hauer case QUALITY_HIGH: 94bea1d61dSSascha Hauer qsel = MICFIL_QSEL_HIGH_QUALITY; 95bea1d61dSSascha Hauer break; 96bea1d61dSSascha Hauer case QUALITY_MEDIUM: 97bea1d61dSSascha Hauer qsel = MICFIL_QSEL_MEDIUM_QUALITY; 98bea1d61dSSascha Hauer break; 99bea1d61dSSascha Hauer case QUALITY_LOW: 100bea1d61dSSascha Hauer qsel = MICFIL_QSEL_LOW_QUALITY; 101bea1d61dSSascha Hauer break; 102bea1d61dSSascha Hauer case QUALITY_VLOW0: 103bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW0_QUALITY; 104bea1d61dSSascha Hauer break; 105bea1d61dSSascha Hauer case QUALITY_VLOW1: 106bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW1_QUALITY; 107bea1d61dSSascha Hauer break; 108bea1d61dSSascha Hauer case QUALITY_VLOW2: 109bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW2_QUALITY; 110bea1d61dSSascha Hauer break; 111bea1d61dSSascha Hauer } 112bea1d61dSSascha Hauer 113bea1d61dSSascha Hauer return regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 114bea1d61dSSascha Hauer MICFIL_CTRL2_QSEL, 115bea1d61dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_QSEL, qsel)); 116bea1d61dSSascha Hauer } 117bea1d61dSSascha Hauer 118bea1d61dSSascha Hauer static int micfil_quality_get(struct snd_kcontrol *kcontrol, 119bea1d61dSSascha Hauer struct snd_ctl_elem_value *ucontrol) 120bea1d61dSSascha Hauer { 121bea1d61dSSascha Hauer struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol); 122bea1d61dSSascha Hauer struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt); 123bea1d61dSSascha Hauer 124bea1d61dSSascha Hauer ucontrol->value.integer.value[0] = micfil->quality; 125bea1d61dSSascha Hauer 126bea1d61dSSascha Hauer return 0; 127bea1d61dSSascha Hauer } 128bea1d61dSSascha Hauer 129bea1d61dSSascha Hauer static int micfil_quality_set(struct snd_kcontrol *kcontrol, 130bea1d61dSSascha Hauer struct snd_ctl_elem_value *ucontrol) 131bea1d61dSSascha Hauer { 132bea1d61dSSascha Hauer struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol); 133bea1d61dSSascha Hauer struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt); 134bea1d61dSSascha Hauer 135bea1d61dSSascha Hauer micfil->quality = ucontrol->value.integer.value[0]; 136bea1d61dSSascha Hauer 137bea1d61dSSascha Hauer return micfil_set_quality(micfil); 138bea1d61dSSascha Hauer } 139bea1d61dSSascha Hauer 14047a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = { 14147a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL, 14247a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv), 14347a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL, 14447a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv), 14547a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL, 14647a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv), 14747a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL, 14847a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv), 14947a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL, 15047a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv), 15147a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL, 15247a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv), 15347a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL, 15447a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv), 15547a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL, 15647a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv), 15747a70e6fSCosmin Samoila SOC_ENUM_EXT("MICFIL Quality Select", 15847a70e6fSCosmin Samoila fsl_micfil_quality_enum, 159bea1d61dSSascha Hauer micfil_quality_get, micfil_quality_set), 16047a70e6fSCosmin Samoila }; 16147a70e6fSCosmin Samoila 16247a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the 16347a70e6fSCosmin Samoila * capability to initialize the PDM Interface module through the 16447a70e6fSCosmin Samoila * slave-bus interface. This bit always reads as zero, and this 16547a70e6fSCosmin Samoila * bit is only effective when MDIS is cleared 16647a70e6fSCosmin Samoila */ 16747a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev) 16847a70e6fSCosmin Samoila { 16947a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 17047a70e6fSCosmin Samoila int ret; 17147a70e6fSCosmin Samoila 172d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 173d46c2127SSascha Hauer MICFIL_CTRL1_MDIS); 1742c602c7eSSascha Hauer if (ret) 17547a70e6fSCosmin Samoila return ret; 17647a70e6fSCosmin Samoila 177d46c2127SSascha Hauer ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1, 17847a70e6fSCosmin Samoila MICFIL_CTRL1_SRES); 1792c602c7eSSascha Hauer if (ret) 18047a70e6fSCosmin Samoila return ret; 18147a70e6fSCosmin Samoila 18247a70e6fSCosmin Samoila return 0; 18347a70e6fSCosmin Samoila } 18447a70e6fSCosmin Samoila 18547a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream, 18647a70e6fSCosmin Samoila struct snd_soc_dai *dai) 18747a70e6fSCosmin Samoila { 18847a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 18947a70e6fSCosmin Samoila 19047a70e6fSCosmin Samoila if (!micfil) { 19111106cb3STang Bin dev_err(dai->dev, "micfil dai priv_data not set\n"); 19247a70e6fSCosmin Samoila return -EINVAL; 19347a70e6fSCosmin Samoila } 19447a70e6fSCosmin Samoila 19547a70e6fSCosmin Samoila return 0; 19647a70e6fSCosmin Samoila } 19747a70e6fSCosmin Samoila 19847a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd, 19947a70e6fSCosmin Samoila struct snd_soc_dai *dai) 20047a70e6fSCosmin Samoila { 20147a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 20247a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 20347a70e6fSCosmin Samoila int ret; 20447a70e6fSCosmin Samoila 20547a70e6fSCosmin Samoila switch (cmd) { 20647a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_START: 20747a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_RESUME: 20847a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 20947a70e6fSCosmin Samoila ret = fsl_micfil_reset(dev); 21047a70e6fSCosmin Samoila if (ret) { 21147a70e6fSCosmin Samoila dev_err(dev, "failed to soft reset\n"); 21247a70e6fSCosmin Samoila return ret; 21347a70e6fSCosmin Samoila } 21447a70e6fSCosmin Samoila 21547a70e6fSCosmin Samoila /* DMA Interrupt Selection - DISEL bits 21647a70e6fSCosmin Samoila * 00 - DMA and IRQ disabled 21747a70e6fSCosmin Samoila * 01 - DMA req enabled 21847a70e6fSCosmin Samoila * 10 - IRQ enabled 21947a70e6fSCosmin Samoila * 11 - reserved 22047a70e6fSCosmin Samoila */ 22147a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 22217f2142bSSascha Hauer MICFIL_CTRL1_DISEL, 22317f2142bSSascha Hauer FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DMA)); 2242c602c7eSSascha Hauer if (ret) 22547a70e6fSCosmin Samoila return ret; 22647a70e6fSCosmin Samoila 22747a70e6fSCosmin Samoila /* Enable the module */ 228d46c2127SSascha Hauer ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1, 22947a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN); 2302c602c7eSSascha Hauer if (ret) 23147a70e6fSCosmin Samoila return ret; 23247a70e6fSCosmin Samoila 23347a70e6fSCosmin Samoila break; 23447a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_STOP: 23547a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_SUSPEND: 23647a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 23747a70e6fSCosmin Samoila /* Disable the module */ 238d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 239d46c2127SSascha Hauer MICFIL_CTRL1_PDMIEN); 2402c602c7eSSascha Hauer if (ret) 24147a70e6fSCosmin Samoila return ret; 24247a70e6fSCosmin Samoila 24347a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 24417f2142bSSascha Hauer MICFIL_CTRL1_DISEL, 24517f2142bSSascha Hauer FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DISABLE)); 2462c602c7eSSascha Hauer if (ret) 24747a70e6fSCosmin Samoila return ret; 24847a70e6fSCosmin Samoila break; 24947a70e6fSCosmin Samoila default: 25047a70e6fSCosmin Samoila return -EINVAL; 25147a70e6fSCosmin Samoila } 25247a70e6fSCosmin Samoila return 0; 25347a70e6fSCosmin Samoila } 25447a70e6fSCosmin Samoila 25547a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream, 25647a70e6fSCosmin Samoila struct snd_pcm_hw_params *params, 25747a70e6fSCosmin Samoila struct snd_soc_dai *dai) 25847a70e6fSCosmin Samoila { 25947a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 26047a70e6fSCosmin Samoila unsigned int channels = params_channels(params); 26147a70e6fSCosmin Samoila unsigned int rate = params_rate(params); 262*cc5ef57dSSascha Hauer int clk_div = 8; 263*cc5ef57dSSascha Hauer int osr = MICFIL_OSR_DEFAULT; 26447a70e6fSCosmin Samoila int ret; 26547a70e6fSCosmin Samoila 26647a70e6fSCosmin Samoila /* 1. Disable the module */ 267d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 268d46c2127SSascha Hauer MICFIL_CTRL1_PDMIEN); 2692c602c7eSSascha Hauer if (ret) 27047a70e6fSCosmin Samoila return ret; 27147a70e6fSCosmin Samoila 27247a70e6fSCosmin Samoila /* enable channels */ 27347a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 27447a70e6fSCosmin Samoila 0xFF, ((1 << channels) - 1)); 2752c602c7eSSascha Hauer if (ret) 27647a70e6fSCosmin Samoila return ret; 27747a70e6fSCosmin Samoila 278*cc5ef57dSSascha Hauer ret = clk_set_rate(micfil->mclk, rate * clk_div * osr * 8); 279*cc5ef57dSSascha Hauer if (ret) 28047a70e6fSCosmin Samoila return ret; 281*cc5ef57dSSascha Hauer 282*cc5ef57dSSascha Hauer ret = micfil_set_quality(micfil); 283*cc5ef57dSSascha Hauer if (ret) 284*cc5ef57dSSascha Hauer return ret; 285*cc5ef57dSSascha Hauer 286*cc5ef57dSSascha Hauer ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 287*cc5ef57dSSascha Hauer MICFIL_CTRL2_CLKDIV | MICFIL_CTRL2_CICOSR, 288*cc5ef57dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_CLKDIV, clk_div) | 289*cc5ef57dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_CICOSR, 16 - osr)); 29047a70e6fSCosmin Samoila 2912495ba26SSascha Hauer micfil->dma_params_rx.peripheral_config = &micfil->sdmacfg; 2922495ba26SSascha Hauer micfil->dma_params_rx.peripheral_size = sizeof(micfil->sdmacfg); 2932495ba26SSascha Hauer micfil->sdmacfg.n_fifos_src = channels; 2942495ba26SSascha Hauer micfil->sdmacfg.sw_done = true; 29547a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX; 29647a70e6fSCosmin Samoila 29747a70e6fSCosmin Samoila return 0; 29847a70e6fSCosmin Samoila } 29947a70e6fSCosmin Samoila 30038d89a56SRikard Falkeborn static const struct snd_soc_dai_ops fsl_micfil_dai_ops = { 30147a70e6fSCosmin Samoila .startup = fsl_micfil_startup, 30247a70e6fSCosmin Samoila .trigger = fsl_micfil_trigger, 30347a70e6fSCosmin Samoila .hw_params = fsl_micfil_hw_params, 30447a70e6fSCosmin Samoila }; 30547a70e6fSCosmin Samoila 30647a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai) 30747a70e6fSCosmin Samoila { 30847a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev); 30947a70e6fSCosmin Samoila int ret; 31047a70e6fSCosmin Samoila 311bea1d61dSSascha Hauer micfil->quality = QUALITY_MEDIUM; 31247a70e6fSCosmin Samoila 31347a70e6fSCosmin Samoila /* set default gain to max_gain */ 31447a70e6fSCosmin Samoila regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777); 31547a70e6fSCosmin Samoila 31647a70e6fSCosmin Samoila snd_soc_dai_init_dma_data(cpu_dai, NULL, 31747a70e6fSCosmin Samoila &micfil->dma_params_rx); 31847a70e6fSCosmin Samoila 31947a70e6fSCosmin Samoila /* FIFO Watermark Control - FIFOWMK*/ 32047a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL, 32117f2142bSSascha Hauer MICFIL_FIFO_CTRL_FIFOWMK, 32217f2142bSSascha Hauer FIELD_PREP(MICFIL_FIFO_CTRL_FIFOWMK, micfil->soc->fifo_depth - 1)); 3232c602c7eSSascha Hauer if (ret) 32447a70e6fSCosmin Samoila return ret; 32547a70e6fSCosmin Samoila 32647a70e6fSCosmin Samoila return 0; 32747a70e6fSCosmin Samoila } 32847a70e6fSCosmin Samoila 32947a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = { 33047a70e6fSCosmin Samoila .probe = fsl_micfil_dai_probe, 33147a70e6fSCosmin Samoila .capture = { 33247a70e6fSCosmin Samoila .stream_name = "CPU-Capture", 33347a70e6fSCosmin Samoila .channels_min = 1, 33447a70e6fSCosmin Samoila .channels_max = 8, 33599c08cdbSSascha Hauer .rates = SNDRV_PCM_RATE_8000_48000, 33699c08cdbSSascha Hauer .formats = SNDRV_PCM_FMTBIT_S16_LE, 33747a70e6fSCosmin Samoila }, 33847a70e6fSCosmin Samoila .ops = &fsl_micfil_dai_ops, 33947a70e6fSCosmin Samoila }; 34047a70e6fSCosmin Samoila 34147a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = { 34247a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 34347a70e6fSCosmin Samoila .controls = fsl_micfil_snd_controls, 34447a70e6fSCosmin Samoila .num_controls = ARRAY_SIZE(fsl_micfil_snd_controls), 34547a70e6fSCosmin Samoila 34647a70e6fSCosmin Samoila }; 34747a70e6fSCosmin Samoila 34847a70e6fSCosmin Samoila /* REGMAP */ 34947a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = { 35047a70e6fSCosmin Samoila {REG_MICFIL_CTRL1, 0x00000000}, 35147a70e6fSCosmin Samoila {REG_MICFIL_CTRL2, 0x00000000}, 35247a70e6fSCosmin Samoila {REG_MICFIL_STAT, 0x00000000}, 35347a70e6fSCosmin Samoila {REG_MICFIL_FIFO_CTRL, 0x00000007}, 35447a70e6fSCosmin Samoila {REG_MICFIL_FIFO_STAT, 0x00000000}, 35547a70e6fSCosmin Samoila {REG_MICFIL_DATACH0, 0x00000000}, 35647a70e6fSCosmin Samoila {REG_MICFIL_DATACH1, 0x00000000}, 35747a70e6fSCosmin Samoila {REG_MICFIL_DATACH2, 0x00000000}, 35847a70e6fSCosmin Samoila {REG_MICFIL_DATACH3, 0x00000000}, 35947a70e6fSCosmin Samoila {REG_MICFIL_DATACH4, 0x00000000}, 36047a70e6fSCosmin Samoila {REG_MICFIL_DATACH5, 0x00000000}, 36147a70e6fSCosmin Samoila {REG_MICFIL_DATACH6, 0x00000000}, 36247a70e6fSCosmin Samoila {REG_MICFIL_DATACH7, 0x00000000}, 36347a70e6fSCosmin Samoila {REG_MICFIL_DC_CTRL, 0x00000000}, 36447a70e6fSCosmin Samoila {REG_MICFIL_OUT_CTRL, 0x00000000}, 36547a70e6fSCosmin Samoila {REG_MICFIL_OUT_STAT, 0x00000000}, 36647a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL1, 0x00000000}, 36747a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL2, 0x000A0000}, 36847a70e6fSCosmin Samoila {REG_MICFIL_VAD0_STAT, 0x00000000}, 36947a70e6fSCosmin Samoila {REG_MICFIL_VAD0_SCONFIG, 0x00000000}, 37047a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NCONFIG, 0x80000000}, 37147a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NDATA, 0x00000000}, 37247a70e6fSCosmin Samoila {REG_MICFIL_VAD0_ZCD, 0x00000004}, 37347a70e6fSCosmin Samoila }; 37447a70e6fSCosmin Samoila 37547a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg) 37647a70e6fSCosmin Samoila { 37747a70e6fSCosmin Samoila switch (reg) { 37847a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 37947a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 38047a70e6fSCosmin Samoila case REG_MICFIL_STAT: 38147a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 38247a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: 38347a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 38447a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 38547a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 38647a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 38747a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 38847a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 38947a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 39047a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 39147a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 39247a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 39347a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: 39447a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 39547a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 39647a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 39747a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 39847a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 39947a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 40047a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 40147a70e6fSCosmin Samoila return true; 40247a70e6fSCosmin Samoila default: 40347a70e6fSCosmin Samoila return false; 40447a70e6fSCosmin Samoila } 40547a70e6fSCosmin Samoila } 40647a70e6fSCosmin Samoila 40747a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg) 40847a70e6fSCosmin Samoila { 40947a70e6fSCosmin Samoila switch (reg) { 41047a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 41147a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 41247a70e6fSCosmin Samoila case REG_MICFIL_STAT: /* Write 1 to Clear */ 41347a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 41447a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: /* Write 1 to Clear */ 41547a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 41647a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 41747a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: /* Write 1 to Clear */ 41847a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 41947a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 42047a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: /* Write 1 to Clear */ 42147a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 42247a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 42347a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 42447a70e6fSCosmin Samoila return true; 42547a70e6fSCosmin Samoila default: 42647a70e6fSCosmin Samoila return false; 42747a70e6fSCosmin Samoila } 42847a70e6fSCosmin Samoila } 42947a70e6fSCosmin Samoila 43047a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg) 43147a70e6fSCosmin Samoila { 43247a70e6fSCosmin Samoila switch (reg) { 43347a70e6fSCosmin Samoila case REG_MICFIL_STAT: 43447a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 43547a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 43647a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 43747a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 43847a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 43947a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 44047a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 44147a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 44247a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 44347a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 44447a70e6fSCosmin Samoila return true; 44547a70e6fSCosmin Samoila default: 44647a70e6fSCosmin Samoila return false; 44747a70e6fSCosmin Samoila } 44847a70e6fSCosmin Samoila } 44947a70e6fSCosmin Samoila 45047a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = { 45147a70e6fSCosmin Samoila .reg_bits = 32, 45247a70e6fSCosmin Samoila .reg_stride = 4, 45347a70e6fSCosmin Samoila .val_bits = 32, 45447a70e6fSCosmin Samoila 45547a70e6fSCosmin Samoila .max_register = REG_MICFIL_VAD0_ZCD, 45647a70e6fSCosmin Samoila .reg_defaults = fsl_micfil_reg_defaults, 45747a70e6fSCosmin Samoila .num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults), 45847a70e6fSCosmin Samoila .readable_reg = fsl_micfil_readable_reg, 45947a70e6fSCosmin Samoila .volatile_reg = fsl_micfil_volatile_reg, 46047a70e6fSCosmin Samoila .writeable_reg = fsl_micfil_writeable_reg, 46147a70e6fSCosmin Samoila .cache_type = REGCACHE_RBTREE, 46247a70e6fSCosmin Samoila }; 46347a70e6fSCosmin Samoila 46447a70e6fSCosmin Samoila /* END OF REGMAP */ 46547a70e6fSCosmin Samoila 46647a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid) 46747a70e6fSCosmin Samoila { 46847a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 46947a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 47047a70e6fSCosmin Samoila u32 stat_reg; 47147a70e6fSCosmin Samoila u32 fifo_stat_reg; 47247a70e6fSCosmin Samoila u32 ctrl1_reg; 47347a70e6fSCosmin Samoila bool dma_enabled; 47447a70e6fSCosmin Samoila int i; 47547a70e6fSCosmin Samoila 47647a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 47747a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg); 47847a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg); 47947a70e6fSCosmin Samoila 48017f2142bSSascha Hauer dma_enabled = FIELD_GET(MICFIL_CTRL1_DISEL, ctrl1_reg) == MICFIL_CTRL1_DISEL_DMA; 48147a70e6fSCosmin Samoila 48247a70e6fSCosmin Samoila /* Channel 0-7 Output Data Flags */ 48347a70e6fSCosmin Samoila for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) { 48417f2142bSSascha Hauer if (stat_reg & MICFIL_STAT_CHXF(i)) 48547a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 48647a70e6fSCosmin Samoila "Data available in Data Channel %d\n", i); 48747a70e6fSCosmin Samoila /* if DMA is not enabled, field must be written with 1 48847a70e6fSCosmin Samoila * to clear 48947a70e6fSCosmin Samoila */ 49047a70e6fSCosmin Samoila if (!dma_enabled) 49147a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, 49247a70e6fSCosmin Samoila REG_MICFIL_STAT, 49317f2142bSSascha Hauer MICFIL_STAT_CHXF(i), 49447a70e6fSCosmin Samoila 1); 49547a70e6fSCosmin Samoila } 49647a70e6fSCosmin Samoila 49747a70e6fSCosmin Samoila for (i = 0; i < MICFIL_FIFO_NUM; i++) { 49817f2142bSSascha Hauer if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER(i)) 49947a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 50047a70e6fSCosmin Samoila "FIFO Overflow Exception flag for channel %d\n", 50147a70e6fSCosmin Samoila i); 50247a70e6fSCosmin Samoila 50317f2142bSSascha Hauer if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER(i)) 50447a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 50547a70e6fSCosmin Samoila "FIFO Underflow Exception flag for channel %d\n", 50647a70e6fSCosmin Samoila i); 50747a70e6fSCosmin Samoila } 50847a70e6fSCosmin Samoila 50947a70e6fSCosmin Samoila return IRQ_HANDLED; 51047a70e6fSCosmin Samoila } 51147a70e6fSCosmin Samoila 51247a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid) 51347a70e6fSCosmin Samoila { 51447a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 51547a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 51647a70e6fSCosmin Samoila u32 stat_reg; 51747a70e6fSCosmin Samoila 51847a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 51947a70e6fSCosmin Samoila 520bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_BSY_FIL) 52147a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n"); 52247a70e6fSCosmin Samoila 523bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_FIR_RDY) 52447a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n"); 52547a70e6fSCosmin Samoila 526bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_LOWFREQF) { 52747a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n"); 52847a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, REG_MICFIL_STAT, 529bd2cffd1SSascha Hauer MICFIL_STAT_LOWFREQF, 1); 53047a70e6fSCosmin Samoila } 53147a70e6fSCosmin Samoila 53247a70e6fSCosmin Samoila return IRQ_HANDLED; 53347a70e6fSCosmin Samoila } 53447a70e6fSCosmin Samoila 53547a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev) 53647a70e6fSCosmin Samoila { 53747a70e6fSCosmin Samoila struct device_node *np = pdev->dev.of_node; 53847a70e6fSCosmin Samoila struct fsl_micfil *micfil; 53947a70e6fSCosmin Samoila struct resource *res; 54047a70e6fSCosmin Samoila void __iomem *regs; 54147a70e6fSCosmin Samoila int ret, i; 54247a70e6fSCosmin Samoila 54347a70e6fSCosmin Samoila micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL); 54447a70e6fSCosmin Samoila if (!micfil) 54547a70e6fSCosmin Samoila return -ENOMEM; 54647a70e6fSCosmin Samoila 54747a70e6fSCosmin Samoila micfil->pdev = pdev; 54847a70e6fSCosmin Samoila strncpy(micfil->name, np->name, sizeof(micfil->name) - 1); 54947a70e6fSCosmin Samoila 550d7388718SFabio Estevam micfil->soc = of_device_get_match_data(&pdev->dev); 55147a70e6fSCosmin Samoila 55247a70e6fSCosmin Samoila /* ipg_clk is used to control the registers 55347a70e6fSCosmin Samoila * ipg_clk_app is used to operate the filter 55447a70e6fSCosmin Samoila */ 55547a70e6fSCosmin Samoila micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app"); 55647a70e6fSCosmin Samoila if (IS_ERR(micfil->mclk)) { 55747a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to get core clock: %ld\n", 55847a70e6fSCosmin Samoila PTR_ERR(micfil->mclk)); 55947a70e6fSCosmin Samoila return PTR_ERR(micfil->mclk); 56047a70e6fSCosmin Samoila } 56147a70e6fSCosmin Samoila 562b5cf28f7SShengjiu Wang micfil->busclk = devm_clk_get(&pdev->dev, "ipg_clk"); 563b5cf28f7SShengjiu Wang if (IS_ERR(micfil->busclk)) { 564b5cf28f7SShengjiu Wang dev_err(&pdev->dev, "failed to get ipg clock: %ld\n", 565b5cf28f7SShengjiu Wang PTR_ERR(micfil->busclk)); 566b5cf28f7SShengjiu Wang return PTR_ERR(micfil->busclk); 567b5cf28f7SShengjiu Wang } 568b5cf28f7SShengjiu Wang 56947a70e6fSCosmin Samoila /* init regmap */ 570d9bf1e79SYang Yingliang regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 57147a70e6fSCosmin Samoila if (IS_ERR(regs)) 57247a70e6fSCosmin Samoila return PTR_ERR(regs); 57347a70e6fSCosmin Samoila 574b5cf28f7SShengjiu Wang micfil->regmap = devm_regmap_init_mmio(&pdev->dev, 57547a70e6fSCosmin Samoila regs, 57647a70e6fSCosmin Samoila &fsl_micfil_regmap_config); 57747a70e6fSCosmin Samoila if (IS_ERR(micfil->regmap)) { 57847a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n", 57947a70e6fSCosmin Samoila PTR_ERR(micfil->regmap)); 58047a70e6fSCosmin Samoila return PTR_ERR(micfil->regmap); 58147a70e6fSCosmin Samoila } 58247a70e6fSCosmin Samoila 58347a70e6fSCosmin Samoila /* dataline mask for RX */ 58447a70e6fSCosmin Samoila ret = of_property_read_u32_index(np, 58547a70e6fSCosmin Samoila "fsl,dataline", 58647a70e6fSCosmin Samoila 0, 58747a70e6fSCosmin Samoila &micfil->dataline); 58847a70e6fSCosmin Samoila if (ret) 58947a70e6fSCosmin Samoila micfil->dataline = 1; 59047a70e6fSCosmin Samoila 59147a70e6fSCosmin Samoila if (micfil->dataline & ~micfil->soc->dataline) { 59247a70e6fSCosmin Samoila dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n", 59347a70e6fSCosmin Samoila micfil->soc->dataline); 59447a70e6fSCosmin Samoila return -EINVAL; 59547a70e6fSCosmin Samoila } 59647a70e6fSCosmin Samoila 59747a70e6fSCosmin Samoila /* get IRQs */ 59847a70e6fSCosmin Samoila for (i = 0; i < MICFIL_IRQ_LINES; i++) { 59947a70e6fSCosmin Samoila micfil->irq[i] = platform_get_irq(pdev, i); 60047a70e6fSCosmin Samoila dev_err(&pdev->dev, "GET IRQ: %d\n", micfil->irq[i]); 60183b35f45STang Bin if (micfil->irq[i] < 0) 60247a70e6fSCosmin Samoila return micfil->irq[i]; 60347a70e6fSCosmin Samoila } 60447a70e6fSCosmin Samoila 605a62ed960SFabio Estevam /* Digital Microphone interface interrupt */ 60647a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[0], 607cbd090faSSascha Hauer micfil_isr, IRQF_SHARED, 60847a70e6fSCosmin Samoila micfil->name, micfil); 60947a70e6fSCosmin Samoila if (ret) { 61047a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface irq %u\n", 61147a70e6fSCosmin Samoila micfil->irq[0]); 61247a70e6fSCosmin Samoila return ret; 61347a70e6fSCosmin Samoila } 61447a70e6fSCosmin Samoila 615a62ed960SFabio Estevam /* Digital Microphone interface error interrupt */ 61647a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[1], 617cbd090faSSascha Hauer micfil_err_isr, IRQF_SHARED, 61847a70e6fSCosmin Samoila micfil->name, micfil); 61947a70e6fSCosmin Samoila if (ret) { 62047a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n", 62147a70e6fSCosmin Samoila micfil->irq[1]); 62247a70e6fSCosmin Samoila return ret; 62347a70e6fSCosmin Samoila } 62447a70e6fSCosmin Samoila 62547a70e6fSCosmin Samoila micfil->dma_params_rx.chan_name = "rx"; 62647a70e6fSCosmin Samoila micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0; 62747a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX; 62847a70e6fSCosmin Samoila 62947a70e6fSCosmin Samoila platform_set_drvdata(pdev, micfil); 63047a70e6fSCosmin Samoila 63147a70e6fSCosmin Samoila pm_runtime_enable(&pdev->dev); 632b5cf28f7SShengjiu Wang regcache_cache_only(micfil->regmap, true); 63347a70e6fSCosmin Samoila 6340adf2920SShengjiu Wang /* 6350adf2920SShengjiu Wang * Register platform component before registering cpu dai for there 6360adf2920SShengjiu Wang * is not defer probe for platform component in snd_soc_add_pcm_runtime(). 6370adf2920SShengjiu Wang */ 6380adf2920SShengjiu Wang ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0); 6390adf2920SShengjiu Wang if (ret) { 6400adf2920SShengjiu Wang dev_err(&pdev->dev, "failed to pcm register\n"); 6410adf2920SShengjiu Wang return ret; 6420adf2920SShengjiu Wang } 6430adf2920SShengjiu Wang 64447a70e6fSCosmin Samoila ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component, 64547a70e6fSCosmin Samoila &fsl_micfil_dai, 1); 64647a70e6fSCosmin Samoila if (ret) { 64747a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to register component %s\n", 64847a70e6fSCosmin Samoila fsl_micfil_component.name); 64947a70e6fSCosmin Samoila } 65047a70e6fSCosmin Samoila 65147a70e6fSCosmin Samoila return ret; 65247a70e6fSCosmin Samoila } 65347a70e6fSCosmin Samoila 65447a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev) 65547a70e6fSCosmin Samoila { 65647a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 65747a70e6fSCosmin Samoila 65847a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, true); 65947a70e6fSCosmin Samoila 66047a70e6fSCosmin Samoila clk_disable_unprepare(micfil->mclk); 661b5cf28f7SShengjiu Wang clk_disable_unprepare(micfil->busclk); 66247a70e6fSCosmin Samoila 66347a70e6fSCosmin Samoila return 0; 66447a70e6fSCosmin Samoila } 66547a70e6fSCosmin Samoila 66647a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev) 66747a70e6fSCosmin Samoila { 66847a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 66947a70e6fSCosmin Samoila int ret; 67047a70e6fSCosmin Samoila 671b5cf28f7SShengjiu Wang ret = clk_prepare_enable(micfil->busclk); 67247a70e6fSCosmin Samoila if (ret < 0) 67347a70e6fSCosmin Samoila return ret; 67447a70e6fSCosmin Samoila 675b5cf28f7SShengjiu Wang ret = clk_prepare_enable(micfil->mclk); 676b5cf28f7SShengjiu Wang if (ret < 0) { 677b5cf28f7SShengjiu Wang clk_disable_unprepare(micfil->busclk); 678b5cf28f7SShengjiu Wang return ret; 679b5cf28f7SShengjiu Wang } 680b5cf28f7SShengjiu Wang 68147a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, false); 68247a70e6fSCosmin Samoila regcache_mark_dirty(micfil->regmap); 68347a70e6fSCosmin Samoila regcache_sync(micfil->regmap); 68447a70e6fSCosmin Samoila 68547a70e6fSCosmin Samoila return 0; 68647a70e6fSCosmin Samoila } 68747a70e6fSCosmin Samoila 68847a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev) 68947a70e6fSCosmin Samoila { 69047a70e6fSCosmin Samoila pm_runtime_force_suspend(dev); 69147a70e6fSCosmin Samoila 69247a70e6fSCosmin Samoila return 0; 69347a70e6fSCosmin Samoila } 69447a70e6fSCosmin Samoila 69547a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev) 69647a70e6fSCosmin Samoila { 69747a70e6fSCosmin Samoila pm_runtime_force_resume(dev); 69847a70e6fSCosmin Samoila 69947a70e6fSCosmin Samoila return 0; 70047a70e6fSCosmin Samoila } 70147a70e6fSCosmin Samoila 70247a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = { 70347a70e6fSCosmin Samoila SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend, 70447a70e6fSCosmin Samoila fsl_micfil_runtime_resume, 70547a70e6fSCosmin Samoila NULL) 70647a70e6fSCosmin Samoila SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend, 70747a70e6fSCosmin Samoila fsl_micfil_resume) 70847a70e6fSCosmin Samoila }; 70947a70e6fSCosmin Samoila 71047a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = { 71147a70e6fSCosmin Samoila .probe = fsl_micfil_probe, 71247a70e6fSCosmin Samoila .driver = { 71347a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 71447a70e6fSCosmin Samoila .pm = &fsl_micfil_pm_ops, 71547a70e6fSCosmin Samoila .of_match_table = fsl_micfil_dt_ids, 71647a70e6fSCosmin Samoila }, 71747a70e6fSCosmin Samoila }; 71847a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver); 71947a70e6fSCosmin Samoila 72047a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>"); 72147a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver"); 72247a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2"); 723