xref: /openbmc/linux/sound/soc/fsl/fsl_micfil.c (revision cbd090fa1fbf021e286f83d602e01ff3f0b726fd)
147a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0
247a70e6fSCosmin Samoila // Copyright 2018 NXP
347a70e6fSCosmin Samoila 
417f2142bSSascha Hauer #include <linux/bitfield.h>
547a70e6fSCosmin Samoila #include <linux/clk.h>
647a70e6fSCosmin Samoila #include <linux/device.h>
747a70e6fSCosmin Samoila #include <linux/interrupt.h>
847a70e6fSCosmin Samoila #include <linux/kobject.h>
947a70e6fSCosmin Samoila #include <linux/kernel.h>
1047a70e6fSCosmin Samoila #include <linux/module.h>
1147a70e6fSCosmin Samoila #include <linux/of.h>
1247a70e6fSCosmin Samoila #include <linux/of_address.h>
1347a70e6fSCosmin Samoila #include <linux/of_irq.h>
1447a70e6fSCosmin Samoila #include <linux/of_platform.h>
1547a70e6fSCosmin Samoila #include <linux/pm_runtime.h>
1647a70e6fSCosmin Samoila #include <linux/regmap.h>
1747a70e6fSCosmin Samoila #include <linux/sysfs.h>
1847a70e6fSCosmin Samoila #include <linux/types.h>
192495ba26SSascha Hauer #include <linux/dma/imx-dma.h>
2047a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h>
2147a70e6fSCosmin Samoila #include <sound/pcm.h>
2247a70e6fSCosmin Samoila #include <sound/soc.h>
2347a70e6fSCosmin Samoila #include <sound/tlv.h>
2447a70e6fSCosmin Samoila #include <sound/core.h>
2547a70e6fSCosmin Samoila 
2647a70e6fSCosmin Samoila #include "fsl_micfil.h"
2747a70e6fSCosmin Samoila 
28fb855b8dSSascha Hauer #define MICFIL_OSR_DEFAULT	16
29fb855b8dSSascha Hauer 
30bea1d61dSSascha Hauer enum quality {
31bea1d61dSSascha Hauer 	QUALITY_HIGH,
32bea1d61dSSascha Hauer 	QUALITY_MEDIUM,
33bea1d61dSSascha Hauer 	QUALITY_LOW,
34bea1d61dSSascha Hauer 	QUALITY_VLOW0,
35bea1d61dSSascha Hauer 	QUALITY_VLOW1,
36bea1d61dSSascha Hauer 	QUALITY_VLOW2,
37bea1d61dSSascha Hauer };
38bea1d61dSSascha Hauer 
3947a70e6fSCosmin Samoila struct fsl_micfil {
4047a70e6fSCosmin Samoila 	struct platform_device *pdev;
4147a70e6fSCosmin Samoila 	struct regmap *regmap;
4247a70e6fSCosmin Samoila 	const struct fsl_micfil_soc_data *soc;
43b5cf28f7SShengjiu Wang 	struct clk *busclk;
4447a70e6fSCosmin Samoila 	struct clk *mclk;
4547a70e6fSCosmin Samoila 	struct snd_dmaengine_dai_dma_data dma_params_rx;
462495ba26SSascha Hauer 	struct sdma_peripheral_config sdmacfg;
4747a70e6fSCosmin Samoila 	unsigned int dataline;
4847a70e6fSCosmin Samoila 	char name[32];
4947a70e6fSCosmin Samoila 	int irq[MICFIL_IRQ_LINES];
50bea1d61dSSascha Hauer 	enum quality quality;
5147a70e6fSCosmin Samoila };
5247a70e6fSCosmin Samoila 
5347a70e6fSCosmin Samoila struct fsl_micfil_soc_data {
5447a70e6fSCosmin Samoila 	unsigned int fifos;
5547a70e6fSCosmin Samoila 	unsigned int fifo_depth;
5647a70e6fSCosmin Samoila 	unsigned int dataline;
5747a70e6fSCosmin Samoila 	bool imx;
5847a70e6fSCosmin Samoila };
5947a70e6fSCosmin Samoila 
6047a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = {
6147a70e6fSCosmin Samoila 	.imx = true,
6247a70e6fSCosmin Samoila 	.fifos = 8,
6347a70e6fSCosmin Samoila 	.fifo_depth = 8,
6447a70e6fSCosmin Samoila 	.dataline =  0xf,
6547a70e6fSCosmin Samoila };
6647a70e6fSCosmin Samoila 
6747a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = {
6847a70e6fSCosmin Samoila 	{ .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm },
6947a70e6fSCosmin Samoila 	{}
7047a70e6fSCosmin Samoila };
7147a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids);
7247a70e6fSCosmin Samoila 
7347a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = {
74bea1d61dSSascha Hauer 	[QUALITY_HIGH] = "High",
75bea1d61dSSascha Hauer 	[QUALITY_MEDIUM] = "Medium",
76bea1d61dSSascha Hauer 	[QUALITY_LOW] = "Low",
77bea1d61dSSascha Hauer 	[QUALITY_VLOW0] = "VLow0",
78bea1d61dSSascha Hauer 	[QUALITY_VLOW1] = "Vlow1",
79bea1d61dSSascha Hauer 	[QUALITY_VLOW2] = "Vlow2",
8047a70e6fSCosmin Samoila };
8147a70e6fSCosmin Samoila 
8247a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum =
83bea1d61dSSascha Hauer 	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(micfil_quality_select_texts),
8447a70e6fSCosmin Samoila 			    micfil_quality_select_texts);
8547a70e6fSCosmin Samoila 
8647a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0);
8747a70e6fSCosmin Samoila 
88bea1d61dSSascha Hauer static int micfil_set_quality(struct fsl_micfil *micfil)
89bea1d61dSSascha Hauer {
90bea1d61dSSascha Hauer 	u32 qsel;
91bea1d61dSSascha Hauer 
92bea1d61dSSascha Hauer 	switch (micfil->quality) {
93bea1d61dSSascha Hauer 	case QUALITY_HIGH:
94bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_HIGH_QUALITY;
95bea1d61dSSascha Hauer 		break;
96bea1d61dSSascha Hauer 	case QUALITY_MEDIUM:
97bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_MEDIUM_QUALITY;
98bea1d61dSSascha Hauer 		break;
99bea1d61dSSascha Hauer 	case QUALITY_LOW:
100bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_LOW_QUALITY;
101bea1d61dSSascha Hauer 		break;
102bea1d61dSSascha Hauer 	case QUALITY_VLOW0:
103bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW0_QUALITY;
104bea1d61dSSascha Hauer 		break;
105bea1d61dSSascha Hauer 	case QUALITY_VLOW1:
106bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW1_QUALITY;
107bea1d61dSSascha Hauer 		break;
108bea1d61dSSascha Hauer 	case QUALITY_VLOW2:
109bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW2_QUALITY;
110bea1d61dSSascha Hauer 		break;
111bea1d61dSSascha Hauer 	}
112bea1d61dSSascha Hauer 
113bea1d61dSSascha Hauer 	return regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
114bea1d61dSSascha Hauer 				  MICFIL_CTRL2_QSEL,
115bea1d61dSSascha Hauer 				  FIELD_PREP(MICFIL_CTRL2_QSEL, qsel));
116bea1d61dSSascha Hauer }
117bea1d61dSSascha Hauer 
118bea1d61dSSascha Hauer static int micfil_quality_get(struct snd_kcontrol *kcontrol,
119bea1d61dSSascha Hauer 			      struct snd_ctl_elem_value *ucontrol)
120bea1d61dSSascha Hauer {
121bea1d61dSSascha Hauer 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
122bea1d61dSSascha Hauer 	struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt);
123bea1d61dSSascha Hauer 
124bea1d61dSSascha Hauer 	ucontrol->value.integer.value[0] = micfil->quality;
125bea1d61dSSascha Hauer 
126bea1d61dSSascha Hauer 	return 0;
127bea1d61dSSascha Hauer }
128bea1d61dSSascha Hauer 
129bea1d61dSSascha Hauer static int micfil_quality_set(struct snd_kcontrol *kcontrol,
130bea1d61dSSascha Hauer 			      struct snd_ctl_elem_value *ucontrol)
131bea1d61dSSascha Hauer {
132bea1d61dSSascha Hauer 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
133bea1d61dSSascha Hauer 	struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt);
134bea1d61dSSascha Hauer 
135bea1d61dSSascha Hauer 	micfil->quality = ucontrol->value.integer.value[0];
136bea1d61dSSascha Hauer 
137bea1d61dSSascha Hauer 	return micfil_set_quality(micfil);
138bea1d61dSSascha Hauer }
139bea1d61dSSascha Hauer 
14047a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = {
14147a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL,
14247a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv),
14347a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL,
14447a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv),
14547a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL,
14647a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv),
14747a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL,
14847a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv),
14947a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL,
15047a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv),
15147a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL,
15247a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv),
15347a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL,
15447a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv),
15547a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL,
15647a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv),
15747a70e6fSCosmin Samoila 	SOC_ENUM_EXT("MICFIL Quality Select",
15847a70e6fSCosmin Samoila 		     fsl_micfil_quality_enum,
159bea1d61dSSascha Hauer 		     micfil_quality_get, micfil_quality_set),
16047a70e6fSCosmin Samoila };
16147a70e6fSCosmin Samoila 
16247a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the
16347a70e6fSCosmin Samoila  * capability to initialize the PDM Interface module through the
16447a70e6fSCosmin Samoila  * slave-bus interface. This bit always reads as zero, and this
16547a70e6fSCosmin Samoila  * bit is only effective when MDIS is cleared
16647a70e6fSCosmin Samoila  */
16747a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev)
16847a70e6fSCosmin Samoila {
16947a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
17047a70e6fSCosmin Samoila 	int ret;
17147a70e6fSCosmin Samoila 
172d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
173d46c2127SSascha Hauer 				MICFIL_CTRL1_MDIS);
1742c602c7eSSascha Hauer 	if (ret)
17547a70e6fSCosmin Samoila 		return ret;
17647a70e6fSCosmin Samoila 
177d46c2127SSascha Hauer 	ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
17847a70e6fSCosmin Samoila 			      MICFIL_CTRL1_SRES);
1792c602c7eSSascha Hauer 	if (ret)
18047a70e6fSCosmin Samoila 		return ret;
18147a70e6fSCosmin Samoila 
18247a70e6fSCosmin Samoila 	return 0;
18347a70e6fSCosmin Samoila }
18447a70e6fSCosmin Samoila 
18547a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream,
18647a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
18747a70e6fSCosmin Samoila {
18847a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
18947a70e6fSCosmin Samoila 
19047a70e6fSCosmin Samoila 	if (!micfil) {
19111106cb3STang Bin 		dev_err(dai->dev, "micfil dai priv_data not set\n");
19247a70e6fSCosmin Samoila 		return -EINVAL;
19347a70e6fSCosmin Samoila 	}
19447a70e6fSCosmin Samoila 
19547a70e6fSCosmin Samoila 	return 0;
19647a70e6fSCosmin Samoila }
19747a70e6fSCosmin Samoila 
19847a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd,
19947a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
20047a70e6fSCosmin Samoila {
20147a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
20247a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
20347a70e6fSCosmin Samoila 	int ret;
20447a70e6fSCosmin Samoila 
20547a70e6fSCosmin Samoila 	switch (cmd) {
20647a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_START:
20747a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_RESUME:
20847a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
20947a70e6fSCosmin Samoila 		ret = fsl_micfil_reset(dev);
21047a70e6fSCosmin Samoila 		if (ret) {
21147a70e6fSCosmin Samoila 			dev_err(dev, "failed to soft reset\n");
21247a70e6fSCosmin Samoila 			return ret;
21347a70e6fSCosmin Samoila 		}
21447a70e6fSCosmin Samoila 
21547a70e6fSCosmin Samoila 		/* DMA Interrupt Selection - DISEL bits
21647a70e6fSCosmin Samoila 		 * 00 - DMA and IRQ disabled
21747a70e6fSCosmin Samoila 		 * 01 - DMA req enabled
21847a70e6fSCosmin Samoila 		 * 10 - IRQ enabled
21947a70e6fSCosmin Samoila 		 * 11 - reserved
22047a70e6fSCosmin Samoila 		 */
22147a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
22217f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
22317f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DMA));
2242c602c7eSSascha Hauer 		if (ret)
22547a70e6fSCosmin Samoila 			return ret;
22647a70e6fSCosmin Samoila 
22747a70e6fSCosmin Samoila 		/* Enable the module */
228d46c2127SSascha Hauer 		ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
22947a70e6fSCosmin Samoila 				      MICFIL_CTRL1_PDMIEN);
2302c602c7eSSascha Hauer 		if (ret)
23147a70e6fSCosmin Samoila 			return ret;
23247a70e6fSCosmin Samoila 
23347a70e6fSCosmin Samoila 		break;
23447a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_STOP:
23547a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_SUSPEND:
23647a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
23747a70e6fSCosmin Samoila 		/* Disable the module */
238d46c2127SSascha Hauer 		ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
239d46c2127SSascha Hauer 					MICFIL_CTRL1_PDMIEN);
2402c602c7eSSascha Hauer 		if (ret)
24147a70e6fSCosmin Samoila 			return ret;
24247a70e6fSCosmin Samoila 
24347a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
24417f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
24517f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DISABLE));
2462c602c7eSSascha Hauer 		if (ret)
24747a70e6fSCosmin Samoila 			return ret;
24847a70e6fSCosmin Samoila 		break;
24947a70e6fSCosmin Samoila 	default:
25047a70e6fSCosmin Samoila 		return -EINVAL;
25147a70e6fSCosmin Samoila 	}
25247a70e6fSCosmin Samoila 	return 0;
25347a70e6fSCosmin Samoila }
25447a70e6fSCosmin Samoila 
25547a70e6fSCosmin Samoila static int fsl_set_clock_params(struct device *dev, unsigned int rate)
25647a70e6fSCosmin Samoila {
25747a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
258e8936f69SSascha Hauer 	int clk_div = 8;
259bea1d61dSSascha Hauer 	int osr = MICFIL_OSR_DEFAULT;
26015b5c496STang Bin 	int ret;
26147a70e6fSCosmin Samoila 
262bea1d61dSSascha Hauer 	ret = clk_set_rate(micfil->mclk, rate * clk_div * osr * 8);
263e8936f69SSascha Hauer 	if (ret)
264e8936f69SSascha Hauer 		return ret;
26547a70e6fSCosmin Samoila 
266bea1d61dSSascha Hauer 	ret = micfil_set_quality(micfil);
26747a70e6fSCosmin Samoila 	if (ret)
2682c602c7eSSascha Hauer 		return ret;
26947a70e6fSCosmin Samoila 
2702c602c7eSSascha Hauer 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
271bea1d61dSSascha Hauer 				 MICFIL_CTRL2_CLKDIV | MICFIL_CTRL2_CICOSR,
272bea1d61dSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CLKDIV, clk_div) |
273bea1d61dSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CICOSR, 16 - osr));
27447a70e6fSCosmin Samoila 
27547a70e6fSCosmin Samoila 	return ret;
27647a70e6fSCosmin Samoila }
27747a70e6fSCosmin Samoila 
27847a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream,
27947a70e6fSCosmin Samoila 				struct snd_pcm_hw_params *params,
28047a70e6fSCosmin Samoila 				struct snd_soc_dai *dai)
28147a70e6fSCosmin Samoila {
28247a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
28347a70e6fSCosmin Samoila 	unsigned int channels = params_channels(params);
28447a70e6fSCosmin Samoila 	unsigned int rate = params_rate(params);
28547a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
28647a70e6fSCosmin Samoila 	int ret;
28747a70e6fSCosmin Samoila 
28847a70e6fSCosmin Samoila 	/* 1. Disable the module */
289d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
290d46c2127SSascha Hauer 				MICFIL_CTRL1_PDMIEN);
2912c602c7eSSascha Hauer 	if (ret)
29247a70e6fSCosmin Samoila 		return ret;
29347a70e6fSCosmin Samoila 
29447a70e6fSCosmin Samoila 	/* enable channels */
29547a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
29647a70e6fSCosmin Samoila 				 0xFF, ((1 << channels) - 1));
2972c602c7eSSascha Hauer 	if (ret)
29847a70e6fSCosmin Samoila 		return ret;
29947a70e6fSCosmin Samoila 
30047a70e6fSCosmin Samoila 	ret = fsl_set_clock_params(dev, rate);
30147a70e6fSCosmin Samoila 	if (ret < 0) {
30247a70e6fSCosmin Samoila 		dev_err(dev, "Failed to set clock parameters [%d]\n", ret);
30347a70e6fSCosmin Samoila 		return ret;
30447a70e6fSCosmin Samoila 	}
30547a70e6fSCosmin Samoila 
3062495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_config = &micfil->sdmacfg;
3072495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_size = sizeof(micfil->sdmacfg);
3082495ba26SSascha Hauer 	micfil->sdmacfg.n_fifos_src = channels;
3092495ba26SSascha Hauer 	micfil->sdmacfg.sw_done = true;
31047a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX;
31147a70e6fSCosmin Samoila 
31247a70e6fSCosmin Samoila 	return 0;
31347a70e6fSCosmin Samoila }
31447a70e6fSCosmin Samoila 
31538d89a56SRikard Falkeborn static const struct snd_soc_dai_ops fsl_micfil_dai_ops = {
31647a70e6fSCosmin Samoila 	.startup = fsl_micfil_startup,
31747a70e6fSCosmin Samoila 	.trigger = fsl_micfil_trigger,
31847a70e6fSCosmin Samoila 	.hw_params = fsl_micfil_hw_params,
31947a70e6fSCosmin Samoila };
32047a70e6fSCosmin Samoila 
32147a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai)
32247a70e6fSCosmin Samoila {
32347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev);
32447a70e6fSCosmin Samoila 	int ret;
32547a70e6fSCosmin Samoila 
326bea1d61dSSascha Hauer 	micfil->quality = QUALITY_MEDIUM;
32747a70e6fSCosmin Samoila 
32847a70e6fSCosmin Samoila 	/* set default gain to max_gain */
32947a70e6fSCosmin Samoila 	regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777);
33047a70e6fSCosmin Samoila 
33147a70e6fSCosmin Samoila 	snd_soc_dai_init_dma_data(cpu_dai, NULL,
33247a70e6fSCosmin Samoila 				  &micfil->dma_params_rx);
33347a70e6fSCosmin Samoila 
33447a70e6fSCosmin Samoila 	/* FIFO Watermark Control - FIFOWMK*/
33547a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL,
33617f2142bSSascha Hauer 			MICFIL_FIFO_CTRL_FIFOWMK,
33717f2142bSSascha Hauer 			FIELD_PREP(MICFIL_FIFO_CTRL_FIFOWMK, micfil->soc->fifo_depth - 1));
3382c602c7eSSascha Hauer 	if (ret)
33947a70e6fSCosmin Samoila 		return ret;
34047a70e6fSCosmin Samoila 
34147a70e6fSCosmin Samoila 	return 0;
34247a70e6fSCosmin Samoila }
34347a70e6fSCosmin Samoila 
34447a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = {
34547a70e6fSCosmin Samoila 	.probe = fsl_micfil_dai_probe,
34647a70e6fSCosmin Samoila 	.capture = {
34747a70e6fSCosmin Samoila 		.stream_name = "CPU-Capture",
34847a70e6fSCosmin Samoila 		.channels_min = 1,
34947a70e6fSCosmin Samoila 		.channels_max = 8,
35099c08cdbSSascha Hauer 		.rates = SNDRV_PCM_RATE_8000_48000,
35199c08cdbSSascha Hauer 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
35247a70e6fSCosmin Samoila 	},
35347a70e6fSCosmin Samoila 	.ops = &fsl_micfil_dai_ops,
35447a70e6fSCosmin Samoila };
35547a70e6fSCosmin Samoila 
35647a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = {
35747a70e6fSCosmin Samoila 	.name		= "fsl-micfil-dai",
35847a70e6fSCosmin Samoila 	.controls       = fsl_micfil_snd_controls,
35947a70e6fSCosmin Samoila 	.num_controls   = ARRAY_SIZE(fsl_micfil_snd_controls),
36047a70e6fSCosmin Samoila 
36147a70e6fSCosmin Samoila };
36247a70e6fSCosmin Samoila 
36347a70e6fSCosmin Samoila /* REGMAP */
36447a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = {
36547a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL1,		0x00000000},
36647a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL2,		0x00000000},
36747a70e6fSCosmin Samoila 	{REG_MICFIL_STAT,		0x00000000},
36847a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_CTRL,		0x00000007},
36947a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_STAT,		0x00000000},
37047a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH0,		0x00000000},
37147a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH1,		0x00000000},
37247a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH2,		0x00000000},
37347a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH3,		0x00000000},
37447a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH4,		0x00000000},
37547a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH5,		0x00000000},
37647a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH6,		0x00000000},
37747a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH7,		0x00000000},
37847a70e6fSCosmin Samoila 	{REG_MICFIL_DC_CTRL,		0x00000000},
37947a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_CTRL,		0x00000000},
38047a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_STAT,		0x00000000},
38147a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL1,		0x00000000},
38247a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL2,		0x000A0000},
38347a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_STAT,		0x00000000},
38447a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_SCONFIG,	0x00000000},
38547a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NCONFIG,	0x80000000},
38647a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NDATA,		0x00000000},
38747a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_ZCD,		0x00000004},
38847a70e6fSCosmin Samoila };
38947a70e6fSCosmin Samoila 
39047a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg)
39147a70e6fSCosmin Samoila {
39247a70e6fSCosmin Samoila 	switch (reg) {
39347a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
39447a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
39547a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
39647a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
39747a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:
39847a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
39947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
40047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
40147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
40247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
40347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
40447a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
40547a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
40647a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
40747a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
40847a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:
40947a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
41047a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
41147a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
41247a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
41347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
41447a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
41547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
41647a70e6fSCosmin Samoila 		return true;
41747a70e6fSCosmin Samoila 	default:
41847a70e6fSCosmin Samoila 		return false;
41947a70e6fSCosmin Samoila 	}
42047a70e6fSCosmin Samoila }
42147a70e6fSCosmin Samoila 
42247a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg)
42347a70e6fSCosmin Samoila {
42447a70e6fSCosmin Samoila 	switch (reg) {
42547a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
42647a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
42747a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:		/* Write 1 to Clear */
42847a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
42947a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:	/* Write 1 to Clear */
43047a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
43147a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
43247a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:	/* Write 1 to Clear */
43347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
43447a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
43547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:	/* Write 1 to Clear */
43647a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
43747a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
43847a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
43947a70e6fSCosmin Samoila 		return true;
44047a70e6fSCosmin Samoila 	default:
44147a70e6fSCosmin Samoila 		return false;
44247a70e6fSCosmin Samoila 	}
44347a70e6fSCosmin Samoila }
44447a70e6fSCosmin Samoila 
44547a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg)
44647a70e6fSCosmin Samoila {
44747a70e6fSCosmin Samoila 	switch (reg) {
44847a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
44947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
45047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
45147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
45247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
45347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
45447a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
45547a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
45647a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
45747a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
45847a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
45947a70e6fSCosmin Samoila 		return true;
46047a70e6fSCosmin Samoila 	default:
46147a70e6fSCosmin Samoila 		return false;
46247a70e6fSCosmin Samoila 	}
46347a70e6fSCosmin Samoila }
46447a70e6fSCosmin Samoila 
46547a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = {
46647a70e6fSCosmin Samoila 	.reg_bits = 32,
46747a70e6fSCosmin Samoila 	.reg_stride = 4,
46847a70e6fSCosmin Samoila 	.val_bits = 32,
46947a70e6fSCosmin Samoila 
47047a70e6fSCosmin Samoila 	.max_register = REG_MICFIL_VAD0_ZCD,
47147a70e6fSCosmin Samoila 	.reg_defaults = fsl_micfil_reg_defaults,
47247a70e6fSCosmin Samoila 	.num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults),
47347a70e6fSCosmin Samoila 	.readable_reg = fsl_micfil_readable_reg,
47447a70e6fSCosmin Samoila 	.volatile_reg = fsl_micfil_volatile_reg,
47547a70e6fSCosmin Samoila 	.writeable_reg = fsl_micfil_writeable_reg,
47647a70e6fSCosmin Samoila 	.cache_type = REGCACHE_RBTREE,
47747a70e6fSCosmin Samoila };
47847a70e6fSCosmin Samoila 
47947a70e6fSCosmin Samoila /* END OF REGMAP */
48047a70e6fSCosmin Samoila 
48147a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid)
48247a70e6fSCosmin Samoila {
48347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
48447a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
48547a70e6fSCosmin Samoila 	u32 stat_reg;
48647a70e6fSCosmin Samoila 	u32 fifo_stat_reg;
48747a70e6fSCosmin Samoila 	u32 ctrl1_reg;
48847a70e6fSCosmin Samoila 	bool dma_enabled;
48947a70e6fSCosmin Samoila 	int i;
49047a70e6fSCosmin Samoila 
49147a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
49247a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg);
49347a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg);
49447a70e6fSCosmin Samoila 
49517f2142bSSascha Hauer 	dma_enabled = FIELD_GET(MICFIL_CTRL1_DISEL, ctrl1_reg) == MICFIL_CTRL1_DISEL_DMA;
49647a70e6fSCosmin Samoila 
49747a70e6fSCosmin Samoila 	/* Channel 0-7 Output Data Flags */
49847a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) {
49917f2142bSSascha Hauer 		if (stat_reg & MICFIL_STAT_CHXF(i))
50047a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
50147a70e6fSCosmin Samoila 				"Data available in Data Channel %d\n", i);
50247a70e6fSCosmin Samoila 		/* if DMA is not enabled, field must be written with 1
50347a70e6fSCosmin Samoila 		 * to clear
50447a70e6fSCosmin Samoila 		 */
50547a70e6fSCosmin Samoila 		if (!dma_enabled)
50647a70e6fSCosmin Samoila 			regmap_write_bits(micfil->regmap,
50747a70e6fSCosmin Samoila 					  REG_MICFIL_STAT,
50817f2142bSSascha Hauer 					  MICFIL_STAT_CHXF(i),
50947a70e6fSCosmin Samoila 					  1);
51047a70e6fSCosmin Samoila 	}
51147a70e6fSCosmin Samoila 
51247a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_FIFO_NUM; i++) {
51317f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER(i))
51447a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
51547a70e6fSCosmin Samoila 				"FIFO Overflow Exception flag for channel %d\n",
51647a70e6fSCosmin Samoila 				i);
51747a70e6fSCosmin Samoila 
51817f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER(i))
51947a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
52047a70e6fSCosmin Samoila 				"FIFO Underflow Exception flag for channel %d\n",
52147a70e6fSCosmin Samoila 				i);
52247a70e6fSCosmin Samoila 	}
52347a70e6fSCosmin Samoila 
52447a70e6fSCosmin Samoila 	return IRQ_HANDLED;
52547a70e6fSCosmin Samoila }
52647a70e6fSCosmin Samoila 
52747a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid)
52847a70e6fSCosmin Samoila {
52947a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
53047a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
53147a70e6fSCosmin Samoila 	u32 stat_reg;
53247a70e6fSCosmin Samoila 
53347a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
53447a70e6fSCosmin Samoila 
535bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_BSY_FIL)
53647a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n");
53747a70e6fSCosmin Samoila 
538bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_FIR_RDY)
53947a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n");
54047a70e6fSCosmin Samoila 
541bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_LOWFREQF) {
54247a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n");
54347a70e6fSCosmin Samoila 		regmap_write_bits(micfil->regmap, REG_MICFIL_STAT,
544bd2cffd1SSascha Hauer 				  MICFIL_STAT_LOWFREQF, 1);
54547a70e6fSCosmin Samoila 	}
54647a70e6fSCosmin Samoila 
54747a70e6fSCosmin Samoila 	return IRQ_HANDLED;
54847a70e6fSCosmin Samoila }
54947a70e6fSCosmin Samoila 
55047a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev)
55147a70e6fSCosmin Samoila {
55247a70e6fSCosmin Samoila 	struct device_node *np = pdev->dev.of_node;
55347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil;
55447a70e6fSCosmin Samoila 	struct resource *res;
55547a70e6fSCosmin Samoila 	void __iomem *regs;
55647a70e6fSCosmin Samoila 	int ret, i;
55747a70e6fSCosmin Samoila 
55847a70e6fSCosmin Samoila 	micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL);
55947a70e6fSCosmin Samoila 	if (!micfil)
56047a70e6fSCosmin Samoila 		return -ENOMEM;
56147a70e6fSCosmin Samoila 
56247a70e6fSCosmin Samoila 	micfil->pdev = pdev;
56347a70e6fSCosmin Samoila 	strncpy(micfil->name, np->name, sizeof(micfil->name) - 1);
56447a70e6fSCosmin Samoila 
565d7388718SFabio Estevam 	micfil->soc = of_device_get_match_data(&pdev->dev);
56647a70e6fSCosmin Samoila 
56747a70e6fSCosmin Samoila 	/* ipg_clk is used to control the registers
56847a70e6fSCosmin Samoila 	 * ipg_clk_app is used to operate the filter
56947a70e6fSCosmin Samoila 	 */
57047a70e6fSCosmin Samoila 	micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app");
57147a70e6fSCosmin Samoila 	if (IS_ERR(micfil->mclk)) {
57247a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
57347a70e6fSCosmin Samoila 			PTR_ERR(micfil->mclk));
57447a70e6fSCosmin Samoila 		return PTR_ERR(micfil->mclk);
57547a70e6fSCosmin Samoila 	}
57647a70e6fSCosmin Samoila 
577b5cf28f7SShengjiu Wang 	micfil->busclk = devm_clk_get(&pdev->dev, "ipg_clk");
578b5cf28f7SShengjiu Wang 	if (IS_ERR(micfil->busclk)) {
579b5cf28f7SShengjiu Wang 		dev_err(&pdev->dev, "failed to get ipg clock: %ld\n",
580b5cf28f7SShengjiu Wang 			PTR_ERR(micfil->busclk));
581b5cf28f7SShengjiu Wang 		return PTR_ERR(micfil->busclk);
582b5cf28f7SShengjiu Wang 	}
583b5cf28f7SShengjiu Wang 
58447a70e6fSCosmin Samoila 	/* init regmap */
585d9bf1e79SYang Yingliang 	regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
58647a70e6fSCosmin Samoila 	if (IS_ERR(regs))
58747a70e6fSCosmin Samoila 		return PTR_ERR(regs);
58847a70e6fSCosmin Samoila 
589b5cf28f7SShengjiu Wang 	micfil->regmap = devm_regmap_init_mmio(&pdev->dev,
59047a70e6fSCosmin Samoila 					       regs,
59147a70e6fSCosmin Samoila 					       &fsl_micfil_regmap_config);
59247a70e6fSCosmin Samoila 	if (IS_ERR(micfil->regmap)) {
59347a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n",
59447a70e6fSCosmin Samoila 			PTR_ERR(micfil->regmap));
59547a70e6fSCosmin Samoila 		return PTR_ERR(micfil->regmap);
59647a70e6fSCosmin Samoila 	}
59747a70e6fSCosmin Samoila 
59847a70e6fSCosmin Samoila 	/* dataline mask for RX */
59947a70e6fSCosmin Samoila 	ret = of_property_read_u32_index(np,
60047a70e6fSCosmin Samoila 					 "fsl,dataline",
60147a70e6fSCosmin Samoila 					 0,
60247a70e6fSCosmin Samoila 					 &micfil->dataline);
60347a70e6fSCosmin Samoila 	if (ret)
60447a70e6fSCosmin Samoila 		micfil->dataline = 1;
60547a70e6fSCosmin Samoila 
60647a70e6fSCosmin Samoila 	if (micfil->dataline & ~micfil->soc->dataline) {
60747a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n",
60847a70e6fSCosmin Samoila 			micfil->soc->dataline);
60947a70e6fSCosmin Samoila 		return -EINVAL;
61047a70e6fSCosmin Samoila 	}
61147a70e6fSCosmin Samoila 
61247a70e6fSCosmin Samoila 	/* get IRQs */
61347a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_IRQ_LINES; i++) {
61447a70e6fSCosmin Samoila 		micfil->irq[i] = platform_get_irq(pdev, i);
61547a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "GET IRQ: %d\n", micfil->irq[i]);
61683b35f45STang Bin 		if (micfil->irq[i] < 0)
61747a70e6fSCosmin Samoila 			return micfil->irq[i];
61847a70e6fSCosmin Samoila 	}
61947a70e6fSCosmin Samoila 
620a62ed960SFabio Estevam 	/* Digital Microphone interface interrupt */
62147a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[0],
622*cbd090faSSascha Hauer 			       micfil_isr, IRQF_SHARED,
62347a70e6fSCosmin Samoila 			       micfil->name, micfil);
62447a70e6fSCosmin Samoila 	if (ret) {
62547a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface irq %u\n",
62647a70e6fSCosmin Samoila 			micfil->irq[0]);
62747a70e6fSCosmin Samoila 		return ret;
62847a70e6fSCosmin Samoila 	}
62947a70e6fSCosmin Samoila 
630a62ed960SFabio Estevam 	/* Digital Microphone interface error interrupt */
63147a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[1],
632*cbd090faSSascha Hauer 			       micfil_err_isr, IRQF_SHARED,
63347a70e6fSCosmin Samoila 			       micfil->name, micfil);
63447a70e6fSCosmin Samoila 	if (ret) {
63547a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n",
63647a70e6fSCosmin Samoila 			micfil->irq[1]);
63747a70e6fSCosmin Samoila 		return ret;
63847a70e6fSCosmin Samoila 	}
63947a70e6fSCosmin Samoila 
64047a70e6fSCosmin Samoila 	micfil->dma_params_rx.chan_name = "rx";
64147a70e6fSCosmin Samoila 	micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0;
64247a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX;
64347a70e6fSCosmin Samoila 
64447a70e6fSCosmin Samoila 	platform_set_drvdata(pdev, micfil);
64547a70e6fSCosmin Samoila 
64647a70e6fSCosmin Samoila 	pm_runtime_enable(&pdev->dev);
647b5cf28f7SShengjiu Wang 	regcache_cache_only(micfil->regmap, true);
64847a70e6fSCosmin Samoila 
6490adf2920SShengjiu Wang 	/*
6500adf2920SShengjiu Wang 	 * Register platform component before registering cpu dai for there
6510adf2920SShengjiu Wang 	 * is not defer probe for platform component in snd_soc_add_pcm_runtime().
6520adf2920SShengjiu Wang 	 */
6530adf2920SShengjiu Wang 	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
6540adf2920SShengjiu Wang 	if (ret) {
6550adf2920SShengjiu Wang 		dev_err(&pdev->dev, "failed to pcm register\n");
6560adf2920SShengjiu Wang 		return ret;
6570adf2920SShengjiu Wang 	}
6580adf2920SShengjiu Wang 
65947a70e6fSCosmin Samoila 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component,
66047a70e6fSCosmin Samoila 					      &fsl_micfil_dai, 1);
66147a70e6fSCosmin Samoila 	if (ret) {
66247a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to register component %s\n",
66347a70e6fSCosmin Samoila 			fsl_micfil_component.name);
66447a70e6fSCosmin Samoila 	}
66547a70e6fSCosmin Samoila 
66647a70e6fSCosmin Samoila 	return ret;
66747a70e6fSCosmin Samoila }
66847a70e6fSCosmin Samoila 
66947a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev)
67047a70e6fSCosmin Samoila {
67147a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
67247a70e6fSCosmin Samoila 
67347a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, true);
67447a70e6fSCosmin Samoila 
67547a70e6fSCosmin Samoila 	clk_disable_unprepare(micfil->mclk);
676b5cf28f7SShengjiu Wang 	clk_disable_unprepare(micfil->busclk);
67747a70e6fSCosmin Samoila 
67847a70e6fSCosmin Samoila 	return 0;
67947a70e6fSCosmin Samoila }
68047a70e6fSCosmin Samoila 
68147a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev)
68247a70e6fSCosmin Samoila {
68347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
68447a70e6fSCosmin Samoila 	int ret;
68547a70e6fSCosmin Samoila 
686b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->busclk);
68747a70e6fSCosmin Samoila 	if (ret < 0)
68847a70e6fSCosmin Samoila 		return ret;
68947a70e6fSCosmin Samoila 
690b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->mclk);
691b5cf28f7SShengjiu Wang 	if (ret < 0) {
692b5cf28f7SShengjiu Wang 		clk_disable_unprepare(micfil->busclk);
693b5cf28f7SShengjiu Wang 		return ret;
694b5cf28f7SShengjiu Wang 	}
695b5cf28f7SShengjiu Wang 
69647a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, false);
69747a70e6fSCosmin Samoila 	regcache_mark_dirty(micfil->regmap);
69847a70e6fSCosmin Samoila 	regcache_sync(micfil->regmap);
69947a70e6fSCosmin Samoila 
70047a70e6fSCosmin Samoila 	return 0;
70147a70e6fSCosmin Samoila }
70247a70e6fSCosmin Samoila 
70347a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev)
70447a70e6fSCosmin Samoila {
70547a70e6fSCosmin Samoila 	pm_runtime_force_suspend(dev);
70647a70e6fSCosmin Samoila 
70747a70e6fSCosmin Samoila 	return 0;
70847a70e6fSCosmin Samoila }
70947a70e6fSCosmin Samoila 
71047a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev)
71147a70e6fSCosmin Samoila {
71247a70e6fSCosmin Samoila 	pm_runtime_force_resume(dev);
71347a70e6fSCosmin Samoila 
71447a70e6fSCosmin Samoila 	return 0;
71547a70e6fSCosmin Samoila }
71647a70e6fSCosmin Samoila 
71747a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = {
71847a70e6fSCosmin Samoila 	SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend,
71947a70e6fSCosmin Samoila 			   fsl_micfil_runtime_resume,
72047a70e6fSCosmin Samoila 			   NULL)
72147a70e6fSCosmin Samoila 	SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend,
72247a70e6fSCosmin Samoila 				fsl_micfil_resume)
72347a70e6fSCosmin Samoila };
72447a70e6fSCosmin Samoila 
72547a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = {
72647a70e6fSCosmin Samoila 	.probe = fsl_micfil_probe,
72747a70e6fSCosmin Samoila 	.driver = {
72847a70e6fSCosmin Samoila 		.name = "fsl-micfil-dai",
72947a70e6fSCosmin Samoila 		.pm = &fsl_micfil_pm_ops,
73047a70e6fSCosmin Samoila 		.of_match_table = fsl_micfil_dt_ids,
73147a70e6fSCosmin Samoila 	},
73247a70e6fSCosmin Samoila };
73347a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver);
73447a70e6fSCosmin Samoila 
73547a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>");
73647a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver");
73747a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2");
738