147a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0 247a70e6fSCosmin Samoila // Copyright 2018 NXP 347a70e6fSCosmin Samoila 417f2142bSSascha Hauer #include <linux/bitfield.h> 547a70e6fSCosmin Samoila #include <linux/clk.h> 647a70e6fSCosmin Samoila #include <linux/device.h> 747a70e6fSCosmin Samoila #include <linux/interrupt.h> 847a70e6fSCosmin Samoila #include <linux/kobject.h> 947a70e6fSCosmin Samoila #include <linux/kernel.h> 1047a70e6fSCosmin Samoila #include <linux/module.h> 1147a70e6fSCosmin Samoila #include <linux/of.h> 1247a70e6fSCosmin Samoila #include <linux/of_address.h> 1347a70e6fSCosmin Samoila #include <linux/of_irq.h> 1447a70e6fSCosmin Samoila #include <linux/of_platform.h> 1547a70e6fSCosmin Samoila #include <linux/pm_runtime.h> 1647a70e6fSCosmin Samoila #include <linux/regmap.h> 1747a70e6fSCosmin Samoila #include <linux/sysfs.h> 1847a70e6fSCosmin Samoila #include <linux/types.h> 192495ba26SSascha Hauer #include <linux/dma/imx-dma.h> 2047a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h> 2147a70e6fSCosmin Samoila #include <sound/pcm.h> 2247a70e6fSCosmin Samoila #include <sound/soc.h> 2347a70e6fSCosmin Samoila #include <sound/tlv.h> 2447a70e6fSCosmin Samoila #include <sound/core.h> 2547a70e6fSCosmin Samoila 2647a70e6fSCosmin Samoila #include "fsl_micfil.h" 2747a70e6fSCosmin Samoila 28fb855b8dSSascha Hauer #define MICFIL_OSR_DEFAULT 16 29fb855b8dSSascha Hauer 30bea1d61dSSascha Hauer enum quality { 31bea1d61dSSascha Hauer QUALITY_HIGH, 32bea1d61dSSascha Hauer QUALITY_MEDIUM, 33bea1d61dSSascha Hauer QUALITY_LOW, 34bea1d61dSSascha Hauer QUALITY_VLOW0, 35bea1d61dSSascha Hauer QUALITY_VLOW1, 36bea1d61dSSascha Hauer QUALITY_VLOW2, 37bea1d61dSSascha Hauer }; 38bea1d61dSSascha Hauer 3947a70e6fSCosmin Samoila struct fsl_micfil { 4047a70e6fSCosmin Samoila struct platform_device *pdev; 4147a70e6fSCosmin Samoila struct regmap *regmap; 4247a70e6fSCosmin Samoila const struct fsl_micfil_soc_data *soc; 43b5cf28f7SShengjiu Wang struct clk *busclk; 4447a70e6fSCosmin Samoila struct clk *mclk; 4547a70e6fSCosmin Samoila struct snd_dmaengine_dai_dma_data dma_params_rx; 462495ba26SSascha Hauer struct sdma_peripheral_config sdmacfg; 4747a70e6fSCosmin Samoila unsigned int dataline; 4847a70e6fSCosmin Samoila char name[32]; 4947a70e6fSCosmin Samoila int irq[MICFIL_IRQ_LINES]; 50bea1d61dSSascha Hauer enum quality quality; 5147a70e6fSCosmin Samoila }; 5247a70e6fSCosmin Samoila 5347a70e6fSCosmin Samoila struct fsl_micfil_soc_data { 5447a70e6fSCosmin Samoila unsigned int fifos; 5547a70e6fSCosmin Samoila unsigned int fifo_depth; 5647a70e6fSCosmin Samoila unsigned int dataline; 5747a70e6fSCosmin Samoila bool imx; 58*cb05dac1SShengjiu Wang u64 formats; 5947a70e6fSCosmin Samoila }; 6047a70e6fSCosmin Samoila 6147a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = { 6247a70e6fSCosmin Samoila .imx = true, 6347a70e6fSCosmin Samoila .fifos = 8, 6447a70e6fSCosmin Samoila .fifo_depth = 8, 6547a70e6fSCosmin Samoila .dataline = 0xf, 66*cb05dac1SShengjiu Wang .formats = SNDRV_PCM_FMTBIT_S16_LE, 67*cb05dac1SShengjiu Wang }; 68*cb05dac1SShengjiu Wang 69*cb05dac1SShengjiu Wang static struct fsl_micfil_soc_data fsl_micfil_imx8mp = { 70*cb05dac1SShengjiu Wang .imx = true, 71*cb05dac1SShengjiu Wang .fifos = 8, 72*cb05dac1SShengjiu Wang .fifo_depth = 32, 73*cb05dac1SShengjiu Wang .dataline = 0xf, 74*cb05dac1SShengjiu Wang .formats = SNDRV_PCM_FMTBIT_S32_LE, 7547a70e6fSCosmin Samoila }; 7647a70e6fSCosmin Samoila 7747a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = { 7847a70e6fSCosmin Samoila { .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm }, 79*cb05dac1SShengjiu Wang { .compatible = "fsl,imx8mp-micfil", .data = &fsl_micfil_imx8mp }, 8047a70e6fSCosmin Samoila {} 8147a70e6fSCosmin Samoila }; 8247a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids); 8347a70e6fSCosmin Samoila 8447a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = { 85bea1d61dSSascha Hauer [QUALITY_HIGH] = "High", 86bea1d61dSSascha Hauer [QUALITY_MEDIUM] = "Medium", 87bea1d61dSSascha Hauer [QUALITY_LOW] = "Low", 88bea1d61dSSascha Hauer [QUALITY_VLOW0] = "VLow0", 89bea1d61dSSascha Hauer [QUALITY_VLOW1] = "Vlow1", 90bea1d61dSSascha Hauer [QUALITY_VLOW2] = "Vlow2", 9147a70e6fSCosmin Samoila }; 9247a70e6fSCosmin Samoila 9347a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum = 94bea1d61dSSascha Hauer SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(micfil_quality_select_texts), 9547a70e6fSCosmin Samoila micfil_quality_select_texts); 9647a70e6fSCosmin Samoila 9747a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0); 9847a70e6fSCosmin Samoila 99bea1d61dSSascha Hauer static int micfil_set_quality(struct fsl_micfil *micfil) 100bea1d61dSSascha Hauer { 101bea1d61dSSascha Hauer u32 qsel; 102bea1d61dSSascha Hauer 103bea1d61dSSascha Hauer switch (micfil->quality) { 104bea1d61dSSascha Hauer case QUALITY_HIGH: 105bea1d61dSSascha Hauer qsel = MICFIL_QSEL_HIGH_QUALITY; 106bea1d61dSSascha Hauer break; 107bea1d61dSSascha Hauer case QUALITY_MEDIUM: 108bea1d61dSSascha Hauer qsel = MICFIL_QSEL_MEDIUM_QUALITY; 109bea1d61dSSascha Hauer break; 110bea1d61dSSascha Hauer case QUALITY_LOW: 111bea1d61dSSascha Hauer qsel = MICFIL_QSEL_LOW_QUALITY; 112bea1d61dSSascha Hauer break; 113bea1d61dSSascha Hauer case QUALITY_VLOW0: 114bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW0_QUALITY; 115bea1d61dSSascha Hauer break; 116bea1d61dSSascha Hauer case QUALITY_VLOW1: 117bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW1_QUALITY; 118bea1d61dSSascha Hauer break; 119bea1d61dSSascha Hauer case QUALITY_VLOW2: 120bea1d61dSSascha Hauer qsel = MICFIL_QSEL_VLOW2_QUALITY; 121bea1d61dSSascha Hauer break; 122bea1d61dSSascha Hauer } 123bea1d61dSSascha Hauer 124bea1d61dSSascha Hauer return regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 125bea1d61dSSascha Hauer MICFIL_CTRL2_QSEL, 126bea1d61dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_QSEL, qsel)); 127bea1d61dSSascha Hauer } 128bea1d61dSSascha Hauer 129bea1d61dSSascha Hauer static int micfil_quality_get(struct snd_kcontrol *kcontrol, 130bea1d61dSSascha Hauer struct snd_ctl_elem_value *ucontrol) 131bea1d61dSSascha Hauer { 132bea1d61dSSascha Hauer struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol); 133bea1d61dSSascha Hauer struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt); 134bea1d61dSSascha Hauer 135bea1d61dSSascha Hauer ucontrol->value.integer.value[0] = micfil->quality; 136bea1d61dSSascha Hauer 137bea1d61dSSascha Hauer return 0; 138bea1d61dSSascha Hauer } 139bea1d61dSSascha Hauer 140bea1d61dSSascha Hauer static int micfil_quality_set(struct snd_kcontrol *kcontrol, 141bea1d61dSSascha Hauer struct snd_ctl_elem_value *ucontrol) 142bea1d61dSSascha Hauer { 143bea1d61dSSascha Hauer struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol); 144bea1d61dSSascha Hauer struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt); 145bea1d61dSSascha Hauer 146bea1d61dSSascha Hauer micfil->quality = ucontrol->value.integer.value[0]; 147bea1d61dSSascha Hauer 148bea1d61dSSascha Hauer return micfil_set_quality(micfil); 149bea1d61dSSascha Hauer } 150bea1d61dSSascha Hauer 15147a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = { 15247a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL, 15347a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv), 15447a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL, 15547a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv), 15647a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL, 15747a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv), 15847a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL, 15947a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv), 16047a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL, 16147a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv), 16247a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL, 16347a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv), 16447a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL, 16547a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv), 16647a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL, 16747a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv), 16847a70e6fSCosmin Samoila SOC_ENUM_EXT("MICFIL Quality Select", 16947a70e6fSCosmin Samoila fsl_micfil_quality_enum, 170bea1d61dSSascha Hauer micfil_quality_get, micfil_quality_set), 17147a70e6fSCosmin Samoila }; 17247a70e6fSCosmin Samoila 17347a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the 17447a70e6fSCosmin Samoila * capability to initialize the PDM Interface module through the 17547a70e6fSCosmin Samoila * slave-bus interface. This bit always reads as zero, and this 17647a70e6fSCosmin Samoila * bit is only effective when MDIS is cleared 17747a70e6fSCosmin Samoila */ 17847a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev) 17947a70e6fSCosmin Samoila { 18047a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 18147a70e6fSCosmin Samoila int ret; 18247a70e6fSCosmin Samoila 183d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 184d46c2127SSascha Hauer MICFIL_CTRL1_MDIS); 1852c602c7eSSascha Hauer if (ret) 18647a70e6fSCosmin Samoila return ret; 18747a70e6fSCosmin Samoila 188d46c2127SSascha Hauer ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1, 18947a70e6fSCosmin Samoila MICFIL_CTRL1_SRES); 1902c602c7eSSascha Hauer if (ret) 19147a70e6fSCosmin Samoila return ret; 19247a70e6fSCosmin Samoila 19347a70e6fSCosmin Samoila return 0; 19447a70e6fSCosmin Samoila } 19547a70e6fSCosmin Samoila 19647a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream, 19747a70e6fSCosmin Samoila struct snd_soc_dai *dai) 19847a70e6fSCosmin Samoila { 19947a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 20047a70e6fSCosmin Samoila 20147a70e6fSCosmin Samoila if (!micfil) { 20211106cb3STang Bin dev_err(dai->dev, "micfil dai priv_data not set\n"); 20347a70e6fSCosmin Samoila return -EINVAL; 20447a70e6fSCosmin Samoila } 20547a70e6fSCosmin Samoila 20647a70e6fSCosmin Samoila return 0; 20747a70e6fSCosmin Samoila } 20847a70e6fSCosmin Samoila 20947a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd, 21047a70e6fSCosmin Samoila struct snd_soc_dai *dai) 21147a70e6fSCosmin Samoila { 21247a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 21347a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 21447a70e6fSCosmin Samoila int ret; 21547a70e6fSCosmin Samoila 21647a70e6fSCosmin Samoila switch (cmd) { 21747a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_START: 21847a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_RESUME: 21947a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 22047a70e6fSCosmin Samoila ret = fsl_micfil_reset(dev); 22147a70e6fSCosmin Samoila if (ret) { 22247a70e6fSCosmin Samoila dev_err(dev, "failed to soft reset\n"); 22347a70e6fSCosmin Samoila return ret; 22447a70e6fSCosmin Samoila } 22547a70e6fSCosmin Samoila 22647a70e6fSCosmin Samoila /* DMA Interrupt Selection - DISEL bits 22747a70e6fSCosmin Samoila * 00 - DMA and IRQ disabled 22847a70e6fSCosmin Samoila * 01 - DMA req enabled 22947a70e6fSCosmin Samoila * 10 - IRQ enabled 23047a70e6fSCosmin Samoila * 11 - reserved 23147a70e6fSCosmin Samoila */ 23247a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 23317f2142bSSascha Hauer MICFIL_CTRL1_DISEL, 23417f2142bSSascha Hauer FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DMA)); 2352c602c7eSSascha Hauer if (ret) 23647a70e6fSCosmin Samoila return ret; 23747a70e6fSCosmin Samoila 23847a70e6fSCosmin Samoila /* Enable the module */ 239d46c2127SSascha Hauer ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1, 24047a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN); 2412c602c7eSSascha Hauer if (ret) 24247a70e6fSCosmin Samoila return ret; 24347a70e6fSCosmin Samoila 24447a70e6fSCosmin Samoila break; 24547a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_STOP: 24647a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_SUSPEND: 24747a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 24847a70e6fSCosmin Samoila /* Disable the module */ 249d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 250d46c2127SSascha Hauer MICFIL_CTRL1_PDMIEN); 2512c602c7eSSascha Hauer if (ret) 25247a70e6fSCosmin Samoila return ret; 25347a70e6fSCosmin Samoila 25447a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 25517f2142bSSascha Hauer MICFIL_CTRL1_DISEL, 25617f2142bSSascha Hauer FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DISABLE)); 2572c602c7eSSascha Hauer if (ret) 25847a70e6fSCosmin Samoila return ret; 25947a70e6fSCosmin Samoila break; 26047a70e6fSCosmin Samoila default: 26147a70e6fSCosmin Samoila return -EINVAL; 26247a70e6fSCosmin Samoila } 26347a70e6fSCosmin Samoila return 0; 26447a70e6fSCosmin Samoila } 26547a70e6fSCosmin Samoila 26647a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream, 26747a70e6fSCosmin Samoila struct snd_pcm_hw_params *params, 26847a70e6fSCosmin Samoila struct snd_soc_dai *dai) 26947a70e6fSCosmin Samoila { 27047a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 27147a70e6fSCosmin Samoila unsigned int channels = params_channels(params); 27247a70e6fSCosmin Samoila unsigned int rate = params_rate(params); 273cc5ef57dSSascha Hauer int clk_div = 8; 274cc5ef57dSSascha Hauer int osr = MICFIL_OSR_DEFAULT; 27547a70e6fSCosmin Samoila int ret; 27647a70e6fSCosmin Samoila 27747a70e6fSCosmin Samoila /* 1. Disable the module */ 278d46c2127SSascha Hauer ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1, 279d46c2127SSascha Hauer MICFIL_CTRL1_PDMIEN); 2802c602c7eSSascha Hauer if (ret) 28147a70e6fSCosmin Samoila return ret; 28247a70e6fSCosmin Samoila 28347a70e6fSCosmin Samoila /* enable channels */ 28447a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 28547a70e6fSCosmin Samoila 0xFF, ((1 << channels) - 1)); 2862c602c7eSSascha Hauer if (ret) 28747a70e6fSCosmin Samoila return ret; 28847a70e6fSCosmin Samoila 289cc5ef57dSSascha Hauer ret = clk_set_rate(micfil->mclk, rate * clk_div * osr * 8); 290cc5ef57dSSascha Hauer if (ret) 29147a70e6fSCosmin Samoila return ret; 292cc5ef57dSSascha Hauer 293cc5ef57dSSascha Hauer ret = micfil_set_quality(micfil); 294cc5ef57dSSascha Hauer if (ret) 295cc5ef57dSSascha Hauer return ret; 296cc5ef57dSSascha Hauer 297cc5ef57dSSascha Hauer ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 298cc5ef57dSSascha Hauer MICFIL_CTRL2_CLKDIV | MICFIL_CTRL2_CICOSR, 299cc5ef57dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_CLKDIV, clk_div) | 300cc5ef57dSSascha Hauer FIELD_PREP(MICFIL_CTRL2_CICOSR, 16 - osr)); 30147a70e6fSCosmin Samoila 3022495ba26SSascha Hauer micfil->dma_params_rx.peripheral_config = &micfil->sdmacfg; 3032495ba26SSascha Hauer micfil->dma_params_rx.peripheral_size = sizeof(micfil->sdmacfg); 3042495ba26SSascha Hauer micfil->sdmacfg.n_fifos_src = channels; 3052495ba26SSascha Hauer micfil->sdmacfg.sw_done = true; 30647a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX; 30747a70e6fSCosmin Samoila 30847a70e6fSCosmin Samoila return 0; 30947a70e6fSCosmin Samoila } 31047a70e6fSCosmin Samoila 31138d89a56SRikard Falkeborn static const struct snd_soc_dai_ops fsl_micfil_dai_ops = { 31247a70e6fSCosmin Samoila .startup = fsl_micfil_startup, 31347a70e6fSCosmin Samoila .trigger = fsl_micfil_trigger, 31447a70e6fSCosmin Samoila .hw_params = fsl_micfil_hw_params, 31547a70e6fSCosmin Samoila }; 31647a70e6fSCosmin Samoila 31747a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai) 31847a70e6fSCosmin Samoila { 31947a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev); 32047a70e6fSCosmin Samoila int ret; 32147a70e6fSCosmin Samoila 322bea1d61dSSascha Hauer micfil->quality = QUALITY_MEDIUM; 32347a70e6fSCosmin Samoila 32447a70e6fSCosmin Samoila /* set default gain to max_gain */ 32547a70e6fSCosmin Samoila regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777); 32647a70e6fSCosmin Samoila 32747a70e6fSCosmin Samoila snd_soc_dai_init_dma_data(cpu_dai, NULL, 32847a70e6fSCosmin Samoila &micfil->dma_params_rx); 32947a70e6fSCosmin Samoila 33047a70e6fSCosmin Samoila /* FIFO Watermark Control - FIFOWMK*/ 33147a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL, 33217f2142bSSascha Hauer MICFIL_FIFO_CTRL_FIFOWMK, 33317f2142bSSascha Hauer FIELD_PREP(MICFIL_FIFO_CTRL_FIFOWMK, micfil->soc->fifo_depth - 1)); 3342c602c7eSSascha Hauer if (ret) 33547a70e6fSCosmin Samoila return ret; 33647a70e6fSCosmin Samoila 33747a70e6fSCosmin Samoila return 0; 33847a70e6fSCosmin Samoila } 33947a70e6fSCosmin Samoila 34047a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = { 34147a70e6fSCosmin Samoila .probe = fsl_micfil_dai_probe, 34247a70e6fSCosmin Samoila .capture = { 34347a70e6fSCosmin Samoila .stream_name = "CPU-Capture", 34447a70e6fSCosmin Samoila .channels_min = 1, 34547a70e6fSCosmin Samoila .channels_max = 8, 34699c08cdbSSascha Hauer .rates = SNDRV_PCM_RATE_8000_48000, 34799c08cdbSSascha Hauer .formats = SNDRV_PCM_FMTBIT_S16_LE, 34847a70e6fSCosmin Samoila }, 34947a70e6fSCosmin Samoila .ops = &fsl_micfil_dai_ops, 35047a70e6fSCosmin Samoila }; 35147a70e6fSCosmin Samoila 35247a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = { 35347a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 35447a70e6fSCosmin Samoila .controls = fsl_micfil_snd_controls, 35547a70e6fSCosmin Samoila .num_controls = ARRAY_SIZE(fsl_micfil_snd_controls), 35647a70e6fSCosmin Samoila 35747a70e6fSCosmin Samoila }; 35847a70e6fSCosmin Samoila 35947a70e6fSCosmin Samoila /* REGMAP */ 36047a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = { 36147a70e6fSCosmin Samoila {REG_MICFIL_CTRL1, 0x00000000}, 36247a70e6fSCosmin Samoila {REG_MICFIL_CTRL2, 0x00000000}, 36347a70e6fSCosmin Samoila {REG_MICFIL_STAT, 0x00000000}, 36447a70e6fSCosmin Samoila {REG_MICFIL_FIFO_CTRL, 0x00000007}, 36547a70e6fSCosmin Samoila {REG_MICFIL_FIFO_STAT, 0x00000000}, 36647a70e6fSCosmin Samoila {REG_MICFIL_DATACH0, 0x00000000}, 36747a70e6fSCosmin Samoila {REG_MICFIL_DATACH1, 0x00000000}, 36847a70e6fSCosmin Samoila {REG_MICFIL_DATACH2, 0x00000000}, 36947a70e6fSCosmin Samoila {REG_MICFIL_DATACH3, 0x00000000}, 37047a70e6fSCosmin Samoila {REG_MICFIL_DATACH4, 0x00000000}, 37147a70e6fSCosmin Samoila {REG_MICFIL_DATACH5, 0x00000000}, 37247a70e6fSCosmin Samoila {REG_MICFIL_DATACH6, 0x00000000}, 37347a70e6fSCosmin Samoila {REG_MICFIL_DATACH7, 0x00000000}, 37447a70e6fSCosmin Samoila {REG_MICFIL_DC_CTRL, 0x00000000}, 37547a70e6fSCosmin Samoila {REG_MICFIL_OUT_CTRL, 0x00000000}, 37647a70e6fSCosmin Samoila {REG_MICFIL_OUT_STAT, 0x00000000}, 37747a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL1, 0x00000000}, 37847a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL2, 0x000A0000}, 37947a70e6fSCosmin Samoila {REG_MICFIL_VAD0_STAT, 0x00000000}, 38047a70e6fSCosmin Samoila {REG_MICFIL_VAD0_SCONFIG, 0x00000000}, 38147a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NCONFIG, 0x80000000}, 38247a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NDATA, 0x00000000}, 38347a70e6fSCosmin Samoila {REG_MICFIL_VAD0_ZCD, 0x00000004}, 38447a70e6fSCosmin Samoila }; 38547a70e6fSCosmin Samoila 38647a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg) 38747a70e6fSCosmin Samoila { 38847a70e6fSCosmin Samoila switch (reg) { 38947a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 39047a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 39147a70e6fSCosmin Samoila case REG_MICFIL_STAT: 39247a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 39347a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: 39447a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 39547a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 39647a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 39747a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 39847a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 39947a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 40047a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 40147a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 40247a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 40347a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 40447a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: 40547a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 40647a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 40747a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 40847a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 40947a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 41047a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 41147a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 41247a70e6fSCosmin Samoila return true; 41347a70e6fSCosmin Samoila default: 41447a70e6fSCosmin Samoila return false; 41547a70e6fSCosmin Samoila } 41647a70e6fSCosmin Samoila } 41747a70e6fSCosmin Samoila 41847a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg) 41947a70e6fSCosmin Samoila { 42047a70e6fSCosmin Samoila switch (reg) { 42147a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 42247a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 42347a70e6fSCosmin Samoila case REG_MICFIL_STAT: /* Write 1 to Clear */ 42447a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 42547a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: /* Write 1 to Clear */ 42647a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 42747a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 42847a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: /* Write 1 to Clear */ 42947a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 43047a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 43147a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: /* Write 1 to Clear */ 43247a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 43347a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 43447a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 43547a70e6fSCosmin Samoila return true; 43647a70e6fSCosmin Samoila default: 43747a70e6fSCosmin Samoila return false; 43847a70e6fSCosmin Samoila } 43947a70e6fSCosmin Samoila } 44047a70e6fSCosmin Samoila 44147a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg) 44247a70e6fSCosmin Samoila { 44347a70e6fSCosmin Samoila switch (reg) { 44447a70e6fSCosmin Samoila case REG_MICFIL_STAT: 44547a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 44647a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 44747a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 44847a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 44947a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 45047a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 45147a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 45247a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 45347a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 45447a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 45547a70e6fSCosmin Samoila return true; 45647a70e6fSCosmin Samoila default: 45747a70e6fSCosmin Samoila return false; 45847a70e6fSCosmin Samoila } 45947a70e6fSCosmin Samoila } 46047a70e6fSCosmin Samoila 46147a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = { 46247a70e6fSCosmin Samoila .reg_bits = 32, 46347a70e6fSCosmin Samoila .reg_stride = 4, 46447a70e6fSCosmin Samoila .val_bits = 32, 46547a70e6fSCosmin Samoila 46647a70e6fSCosmin Samoila .max_register = REG_MICFIL_VAD0_ZCD, 46747a70e6fSCosmin Samoila .reg_defaults = fsl_micfil_reg_defaults, 46847a70e6fSCosmin Samoila .num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults), 46947a70e6fSCosmin Samoila .readable_reg = fsl_micfil_readable_reg, 47047a70e6fSCosmin Samoila .volatile_reg = fsl_micfil_volatile_reg, 47147a70e6fSCosmin Samoila .writeable_reg = fsl_micfil_writeable_reg, 47247a70e6fSCosmin Samoila .cache_type = REGCACHE_RBTREE, 47347a70e6fSCosmin Samoila }; 47447a70e6fSCosmin Samoila 47547a70e6fSCosmin Samoila /* END OF REGMAP */ 47647a70e6fSCosmin Samoila 47747a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid) 47847a70e6fSCosmin Samoila { 47947a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 48047a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 48147a70e6fSCosmin Samoila u32 stat_reg; 48247a70e6fSCosmin Samoila u32 fifo_stat_reg; 48347a70e6fSCosmin Samoila u32 ctrl1_reg; 48447a70e6fSCosmin Samoila bool dma_enabled; 48547a70e6fSCosmin Samoila int i; 48647a70e6fSCosmin Samoila 48747a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 48847a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg); 48947a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg); 49047a70e6fSCosmin Samoila 49117f2142bSSascha Hauer dma_enabled = FIELD_GET(MICFIL_CTRL1_DISEL, ctrl1_reg) == MICFIL_CTRL1_DISEL_DMA; 49247a70e6fSCosmin Samoila 49347a70e6fSCosmin Samoila /* Channel 0-7 Output Data Flags */ 49447a70e6fSCosmin Samoila for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) { 49517f2142bSSascha Hauer if (stat_reg & MICFIL_STAT_CHXF(i)) 49647a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 49747a70e6fSCosmin Samoila "Data available in Data Channel %d\n", i); 49847a70e6fSCosmin Samoila /* if DMA is not enabled, field must be written with 1 49947a70e6fSCosmin Samoila * to clear 50047a70e6fSCosmin Samoila */ 50147a70e6fSCosmin Samoila if (!dma_enabled) 50247a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, 50347a70e6fSCosmin Samoila REG_MICFIL_STAT, 50417f2142bSSascha Hauer MICFIL_STAT_CHXF(i), 50547a70e6fSCosmin Samoila 1); 50647a70e6fSCosmin Samoila } 50747a70e6fSCosmin Samoila 50847a70e6fSCosmin Samoila for (i = 0; i < MICFIL_FIFO_NUM; i++) { 50917f2142bSSascha Hauer if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER(i)) 51047a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 51147a70e6fSCosmin Samoila "FIFO Overflow Exception flag for channel %d\n", 51247a70e6fSCosmin Samoila i); 51347a70e6fSCosmin Samoila 51417f2142bSSascha Hauer if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER(i)) 51547a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 51647a70e6fSCosmin Samoila "FIFO Underflow Exception flag for channel %d\n", 51747a70e6fSCosmin Samoila i); 51847a70e6fSCosmin Samoila } 51947a70e6fSCosmin Samoila 52047a70e6fSCosmin Samoila return IRQ_HANDLED; 52147a70e6fSCosmin Samoila } 52247a70e6fSCosmin Samoila 52347a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid) 52447a70e6fSCosmin Samoila { 52547a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 52647a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 52747a70e6fSCosmin Samoila u32 stat_reg; 52847a70e6fSCosmin Samoila 52947a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 53047a70e6fSCosmin Samoila 531bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_BSY_FIL) 53247a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n"); 53347a70e6fSCosmin Samoila 534bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_FIR_RDY) 53547a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n"); 53647a70e6fSCosmin Samoila 537bd2cffd1SSascha Hauer if (stat_reg & MICFIL_STAT_LOWFREQF) { 53847a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n"); 53947a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, REG_MICFIL_STAT, 540bd2cffd1SSascha Hauer MICFIL_STAT_LOWFREQF, 1); 54147a70e6fSCosmin Samoila } 54247a70e6fSCosmin Samoila 54347a70e6fSCosmin Samoila return IRQ_HANDLED; 54447a70e6fSCosmin Samoila } 54547a70e6fSCosmin Samoila 54647a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev) 54747a70e6fSCosmin Samoila { 54847a70e6fSCosmin Samoila struct device_node *np = pdev->dev.of_node; 54947a70e6fSCosmin Samoila struct fsl_micfil *micfil; 55047a70e6fSCosmin Samoila struct resource *res; 55147a70e6fSCosmin Samoila void __iomem *regs; 55247a70e6fSCosmin Samoila int ret, i; 55347a70e6fSCosmin Samoila 55447a70e6fSCosmin Samoila micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL); 55547a70e6fSCosmin Samoila if (!micfil) 55647a70e6fSCosmin Samoila return -ENOMEM; 55747a70e6fSCosmin Samoila 55847a70e6fSCosmin Samoila micfil->pdev = pdev; 55947a70e6fSCosmin Samoila strncpy(micfil->name, np->name, sizeof(micfil->name) - 1); 56047a70e6fSCosmin Samoila 561d7388718SFabio Estevam micfil->soc = of_device_get_match_data(&pdev->dev); 56247a70e6fSCosmin Samoila 56347a70e6fSCosmin Samoila /* ipg_clk is used to control the registers 56447a70e6fSCosmin Samoila * ipg_clk_app is used to operate the filter 56547a70e6fSCosmin Samoila */ 56647a70e6fSCosmin Samoila micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app"); 56747a70e6fSCosmin Samoila if (IS_ERR(micfil->mclk)) { 56847a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to get core clock: %ld\n", 56947a70e6fSCosmin Samoila PTR_ERR(micfil->mclk)); 57047a70e6fSCosmin Samoila return PTR_ERR(micfil->mclk); 57147a70e6fSCosmin Samoila } 57247a70e6fSCosmin Samoila 573b5cf28f7SShengjiu Wang micfil->busclk = devm_clk_get(&pdev->dev, "ipg_clk"); 574b5cf28f7SShengjiu Wang if (IS_ERR(micfil->busclk)) { 575b5cf28f7SShengjiu Wang dev_err(&pdev->dev, "failed to get ipg clock: %ld\n", 576b5cf28f7SShengjiu Wang PTR_ERR(micfil->busclk)); 577b5cf28f7SShengjiu Wang return PTR_ERR(micfil->busclk); 578b5cf28f7SShengjiu Wang } 579b5cf28f7SShengjiu Wang 58047a70e6fSCosmin Samoila /* init regmap */ 581d9bf1e79SYang Yingliang regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res); 58247a70e6fSCosmin Samoila if (IS_ERR(regs)) 58347a70e6fSCosmin Samoila return PTR_ERR(regs); 58447a70e6fSCosmin Samoila 585b5cf28f7SShengjiu Wang micfil->regmap = devm_regmap_init_mmio(&pdev->dev, 58647a70e6fSCosmin Samoila regs, 58747a70e6fSCosmin Samoila &fsl_micfil_regmap_config); 58847a70e6fSCosmin Samoila if (IS_ERR(micfil->regmap)) { 58947a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n", 59047a70e6fSCosmin Samoila PTR_ERR(micfil->regmap)); 59147a70e6fSCosmin Samoila return PTR_ERR(micfil->regmap); 59247a70e6fSCosmin Samoila } 59347a70e6fSCosmin Samoila 59447a70e6fSCosmin Samoila /* dataline mask for RX */ 59547a70e6fSCosmin Samoila ret = of_property_read_u32_index(np, 59647a70e6fSCosmin Samoila "fsl,dataline", 59747a70e6fSCosmin Samoila 0, 59847a70e6fSCosmin Samoila &micfil->dataline); 59947a70e6fSCosmin Samoila if (ret) 60047a70e6fSCosmin Samoila micfil->dataline = 1; 60147a70e6fSCosmin Samoila 60247a70e6fSCosmin Samoila if (micfil->dataline & ~micfil->soc->dataline) { 60347a70e6fSCosmin Samoila dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n", 60447a70e6fSCosmin Samoila micfil->soc->dataline); 60547a70e6fSCosmin Samoila return -EINVAL; 60647a70e6fSCosmin Samoila } 60747a70e6fSCosmin Samoila 60847a70e6fSCosmin Samoila /* get IRQs */ 60947a70e6fSCosmin Samoila for (i = 0; i < MICFIL_IRQ_LINES; i++) { 61047a70e6fSCosmin Samoila micfil->irq[i] = platform_get_irq(pdev, i); 61183b35f45STang Bin if (micfil->irq[i] < 0) 61247a70e6fSCosmin Samoila return micfil->irq[i]; 61347a70e6fSCosmin Samoila } 61447a70e6fSCosmin Samoila 615a62ed960SFabio Estevam /* Digital Microphone interface interrupt */ 61647a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[0], 617cbd090faSSascha Hauer micfil_isr, IRQF_SHARED, 61847a70e6fSCosmin Samoila micfil->name, micfil); 61947a70e6fSCosmin Samoila if (ret) { 62047a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface irq %u\n", 62147a70e6fSCosmin Samoila micfil->irq[0]); 62247a70e6fSCosmin Samoila return ret; 62347a70e6fSCosmin Samoila } 62447a70e6fSCosmin Samoila 625a62ed960SFabio Estevam /* Digital Microphone interface error interrupt */ 62647a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[1], 627cbd090faSSascha Hauer micfil_err_isr, IRQF_SHARED, 62847a70e6fSCosmin Samoila micfil->name, micfil); 62947a70e6fSCosmin Samoila if (ret) { 63047a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n", 63147a70e6fSCosmin Samoila micfil->irq[1]); 63247a70e6fSCosmin Samoila return ret; 63347a70e6fSCosmin Samoila } 63447a70e6fSCosmin Samoila 63547a70e6fSCosmin Samoila micfil->dma_params_rx.chan_name = "rx"; 63647a70e6fSCosmin Samoila micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0; 63747a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX; 63847a70e6fSCosmin Samoila 63947a70e6fSCosmin Samoila platform_set_drvdata(pdev, micfil); 64047a70e6fSCosmin Samoila 64147a70e6fSCosmin Samoila pm_runtime_enable(&pdev->dev); 642b5cf28f7SShengjiu Wang regcache_cache_only(micfil->regmap, true); 64347a70e6fSCosmin Samoila 6440adf2920SShengjiu Wang /* 6450adf2920SShengjiu Wang * Register platform component before registering cpu dai for there 6460adf2920SShengjiu Wang * is not defer probe for platform component in snd_soc_add_pcm_runtime(). 6470adf2920SShengjiu Wang */ 6480adf2920SShengjiu Wang ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0); 6490adf2920SShengjiu Wang if (ret) { 6500adf2920SShengjiu Wang dev_err(&pdev->dev, "failed to pcm register\n"); 6510adf2920SShengjiu Wang return ret; 6520adf2920SShengjiu Wang } 6530adf2920SShengjiu Wang 654*cb05dac1SShengjiu Wang fsl_micfil_dai.capture.formats = micfil->soc->formats; 655*cb05dac1SShengjiu Wang 65647a70e6fSCosmin Samoila ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component, 65747a70e6fSCosmin Samoila &fsl_micfil_dai, 1); 65847a70e6fSCosmin Samoila if (ret) { 65947a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to register component %s\n", 66047a70e6fSCosmin Samoila fsl_micfil_component.name); 66147a70e6fSCosmin Samoila } 66247a70e6fSCosmin Samoila 66347a70e6fSCosmin Samoila return ret; 66447a70e6fSCosmin Samoila } 66547a70e6fSCosmin Samoila 66647a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev) 66747a70e6fSCosmin Samoila { 66847a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 66947a70e6fSCosmin Samoila 67047a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, true); 67147a70e6fSCosmin Samoila 67247a70e6fSCosmin Samoila clk_disable_unprepare(micfil->mclk); 673b5cf28f7SShengjiu Wang clk_disable_unprepare(micfil->busclk); 67447a70e6fSCosmin Samoila 67547a70e6fSCosmin Samoila return 0; 67647a70e6fSCosmin Samoila } 67747a70e6fSCosmin Samoila 67847a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev) 67947a70e6fSCosmin Samoila { 68047a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 68147a70e6fSCosmin Samoila int ret; 68247a70e6fSCosmin Samoila 683b5cf28f7SShengjiu Wang ret = clk_prepare_enable(micfil->busclk); 68447a70e6fSCosmin Samoila if (ret < 0) 68547a70e6fSCosmin Samoila return ret; 68647a70e6fSCosmin Samoila 687b5cf28f7SShengjiu Wang ret = clk_prepare_enable(micfil->mclk); 688b5cf28f7SShengjiu Wang if (ret < 0) { 689b5cf28f7SShengjiu Wang clk_disable_unprepare(micfil->busclk); 690b5cf28f7SShengjiu Wang return ret; 691b5cf28f7SShengjiu Wang } 692b5cf28f7SShengjiu Wang 69347a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, false); 69447a70e6fSCosmin Samoila regcache_mark_dirty(micfil->regmap); 69547a70e6fSCosmin Samoila regcache_sync(micfil->regmap); 69647a70e6fSCosmin Samoila 69747a70e6fSCosmin Samoila return 0; 69847a70e6fSCosmin Samoila } 69947a70e6fSCosmin Samoila 70047a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev) 70147a70e6fSCosmin Samoila { 70247a70e6fSCosmin Samoila pm_runtime_force_suspend(dev); 70347a70e6fSCosmin Samoila 70447a70e6fSCosmin Samoila return 0; 70547a70e6fSCosmin Samoila } 70647a70e6fSCosmin Samoila 70747a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev) 70847a70e6fSCosmin Samoila { 70947a70e6fSCosmin Samoila pm_runtime_force_resume(dev); 71047a70e6fSCosmin Samoila 71147a70e6fSCosmin Samoila return 0; 71247a70e6fSCosmin Samoila } 71347a70e6fSCosmin Samoila 71447a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = { 71547a70e6fSCosmin Samoila SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend, 71647a70e6fSCosmin Samoila fsl_micfil_runtime_resume, 71747a70e6fSCosmin Samoila NULL) 71847a70e6fSCosmin Samoila SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend, 71947a70e6fSCosmin Samoila fsl_micfil_resume) 72047a70e6fSCosmin Samoila }; 72147a70e6fSCosmin Samoila 72247a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = { 72347a70e6fSCosmin Samoila .probe = fsl_micfil_probe, 72447a70e6fSCosmin Samoila .driver = { 72547a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 72647a70e6fSCosmin Samoila .pm = &fsl_micfil_pm_ops, 72747a70e6fSCosmin Samoila .of_match_table = fsl_micfil_dt_ids, 72847a70e6fSCosmin Samoila }, 72947a70e6fSCosmin Samoila }; 73047a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver); 73147a70e6fSCosmin Samoila 73247a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>"); 73347a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver"); 73447a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2"); 735