xref: /openbmc/linux/sound/soc/fsl/fsl_micfil.c (revision 93f54100fbdedc22e8d88d037a8a3e32101724eb)
147a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0
247a70e6fSCosmin Samoila // Copyright 2018 NXP
347a70e6fSCosmin Samoila 
417f2142bSSascha Hauer #include <linux/bitfield.h>
547a70e6fSCosmin Samoila #include <linux/clk.h>
647a70e6fSCosmin Samoila #include <linux/device.h>
747a70e6fSCosmin Samoila #include <linux/interrupt.h>
847a70e6fSCosmin Samoila #include <linux/kobject.h>
947a70e6fSCosmin Samoila #include <linux/kernel.h>
1047a70e6fSCosmin Samoila #include <linux/module.h>
1147a70e6fSCosmin Samoila #include <linux/of.h>
1247a70e6fSCosmin Samoila #include <linux/of_address.h>
1347a70e6fSCosmin Samoila #include <linux/of_irq.h>
1447a70e6fSCosmin Samoila #include <linux/of_platform.h>
1547a70e6fSCosmin Samoila #include <linux/pm_runtime.h>
1647a70e6fSCosmin Samoila #include <linux/regmap.h>
1747a70e6fSCosmin Samoila #include <linux/sysfs.h>
1847a70e6fSCosmin Samoila #include <linux/types.h>
192495ba26SSascha Hauer #include <linux/dma/imx-dma.h>
2047a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h>
2147a70e6fSCosmin Samoila #include <sound/pcm.h>
2247a70e6fSCosmin Samoila #include <sound/soc.h>
2347a70e6fSCosmin Samoila #include <sound/tlv.h>
2447a70e6fSCosmin Samoila #include <sound/core.h>
2547a70e6fSCosmin Samoila 
2647a70e6fSCosmin Samoila #include "fsl_micfil.h"
27*93f54100SShengjiu Wang #include "fsl_utils.h"
2847a70e6fSCosmin Samoila 
29fb855b8dSSascha Hauer #define MICFIL_OSR_DEFAULT	16
30fb855b8dSSascha Hauer 
31bea1d61dSSascha Hauer enum quality {
32bea1d61dSSascha Hauer 	QUALITY_HIGH,
33bea1d61dSSascha Hauer 	QUALITY_MEDIUM,
34bea1d61dSSascha Hauer 	QUALITY_LOW,
35bea1d61dSSascha Hauer 	QUALITY_VLOW0,
36bea1d61dSSascha Hauer 	QUALITY_VLOW1,
37bea1d61dSSascha Hauer 	QUALITY_VLOW2,
38bea1d61dSSascha Hauer };
39bea1d61dSSascha Hauer 
4047a70e6fSCosmin Samoila struct fsl_micfil {
4147a70e6fSCosmin Samoila 	struct platform_device *pdev;
4247a70e6fSCosmin Samoila 	struct regmap *regmap;
4347a70e6fSCosmin Samoila 	const struct fsl_micfil_soc_data *soc;
44b5cf28f7SShengjiu Wang 	struct clk *busclk;
4547a70e6fSCosmin Samoila 	struct clk *mclk;
46*93f54100SShengjiu Wang 	struct clk *pll8k_clk;
47*93f54100SShengjiu Wang 	struct clk *pll11k_clk;
4847a70e6fSCosmin Samoila 	struct snd_dmaengine_dai_dma_data dma_params_rx;
492495ba26SSascha Hauer 	struct sdma_peripheral_config sdmacfg;
5047a70e6fSCosmin Samoila 	unsigned int dataline;
5147a70e6fSCosmin Samoila 	char name[32];
5247a70e6fSCosmin Samoila 	int irq[MICFIL_IRQ_LINES];
53bea1d61dSSascha Hauer 	enum quality quality;
543b13b143SShengjiu Wang 	int dc_remover;
5547a70e6fSCosmin Samoila };
5647a70e6fSCosmin Samoila 
5747a70e6fSCosmin Samoila struct fsl_micfil_soc_data {
5847a70e6fSCosmin Samoila 	unsigned int fifos;
5947a70e6fSCosmin Samoila 	unsigned int fifo_depth;
6047a70e6fSCosmin Samoila 	unsigned int dataline;
6147a70e6fSCosmin Samoila 	bool imx;
62cb05dac1SShengjiu Wang 	u64  formats;
6347a70e6fSCosmin Samoila };
6447a70e6fSCosmin Samoila 
6547a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = {
6647a70e6fSCosmin Samoila 	.imx = true,
6747a70e6fSCosmin Samoila 	.fifos = 8,
6847a70e6fSCosmin Samoila 	.fifo_depth = 8,
6947a70e6fSCosmin Samoila 	.dataline =  0xf,
70cb05dac1SShengjiu Wang 	.formats = SNDRV_PCM_FMTBIT_S16_LE,
71cb05dac1SShengjiu Wang };
72cb05dac1SShengjiu Wang 
73cb05dac1SShengjiu Wang static struct fsl_micfil_soc_data fsl_micfil_imx8mp = {
74cb05dac1SShengjiu Wang 	.imx = true,
75cb05dac1SShengjiu Wang 	.fifos = 8,
76cb05dac1SShengjiu Wang 	.fifo_depth = 32,
77cb05dac1SShengjiu Wang 	.dataline =  0xf,
78cb05dac1SShengjiu Wang 	.formats = SNDRV_PCM_FMTBIT_S32_LE,
7947a70e6fSCosmin Samoila };
8047a70e6fSCosmin Samoila 
8147a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = {
8247a70e6fSCosmin Samoila 	{ .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm },
83cb05dac1SShengjiu Wang 	{ .compatible = "fsl,imx8mp-micfil", .data = &fsl_micfil_imx8mp },
8447a70e6fSCosmin Samoila 	{}
8547a70e6fSCosmin Samoila };
8647a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids);
8747a70e6fSCosmin Samoila 
8847a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = {
89bea1d61dSSascha Hauer 	[QUALITY_HIGH] = "High",
90bea1d61dSSascha Hauer 	[QUALITY_MEDIUM] = "Medium",
91bea1d61dSSascha Hauer 	[QUALITY_LOW] = "Low",
92bea1d61dSSascha Hauer 	[QUALITY_VLOW0] = "VLow0",
93bea1d61dSSascha Hauer 	[QUALITY_VLOW1] = "Vlow1",
94bea1d61dSSascha Hauer 	[QUALITY_VLOW2] = "Vlow2",
9547a70e6fSCosmin Samoila };
9647a70e6fSCosmin Samoila 
9747a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum =
98bea1d61dSSascha Hauer 	SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(micfil_quality_select_texts),
9947a70e6fSCosmin Samoila 			    micfil_quality_select_texts);
10047a70e6fSCosmin Samoila 
10147a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0);
10247a70e6fSCosmin Samoila 
103bea1d61dSSascha Hauer static int micfil_set_quality(struct fsl_micfil *micfil)
104bea1d61dSSascha Hauer {
105bea1d61dSSascha Hauer 	u32 qsel;
106bea1d61dSSascha Hauer 
107bea1d61dSSascha Hauer 	switch (micfil->quality) {
108bea1d61dSSascha Hauer 	case QUALITY_HIGH:
109bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_HIGH_QUALITY;
110bea1d61dSSascha Hauer 		break;
111bea1d61dSSascha Hauer 	case QUALITY_MEDIUM:
112bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_MEDIUM_QUALITY;
113bea1d61dSSascha Hauer 		break;
114bea1d61dSSascha Hauer 	case QUALITY_LOW:
115bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_LOW_QUALITY;
116bea1d61dSSascha Hauer 		break;
117bea1d61dSSascha Hauer 	case QUALITY_VLOW0:
118bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW0_QUALITY;
119bea1d61dSSascha Hauer 		break;
120bea1d61dSSascha Hauer 	case QUALITY_VLOW1:
121bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW1_QUALITY;
122bea1d61dSSascha Hauer 		break;
123bea1d61dSSascha Hauer 	case QUALITY_VLOW2:
124bea1d61dSSascha Hauer 		qsel = MICFIL_QSEL_VLOW2_QUALITY;
125bea1d61dSSascha Hauer 		break;
126bea1d61dSSascha Hauer 	}
127bea1d61dSSascha Hauer 
128bea1d61dSSascha Hauer 	return regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
129bea1d61dSSascha Hauer 				  MICFIL_CTRL2_QSEL,
130bea1d61dSSascha Hauer 				  FIELD_PREP(MICFIL_CTRL2_QSEL, qsel));
131bea1d61dSSascha Hauer }
132bea1d61dSSascha Hauer 
133bea1d61dSSascha Hauer static int micfil_quality_get(struct snd_kcontrol *kcontrol,
134bea1d61dSSascha Hauer 			      struct snd_ctl_elem_value *ucontrol)
135bea1d61dSSascha Hauer {
136bea1d61dSSascha Hauer 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
137bea1d61dSSascha Hauer 	struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt);
138bea1d61dSSascha Hauer 
139bea1d61dSSascha Hauer 	ucontrol->value.integer.value[0] = micfil->quality;
140bea1d61dSSascha Hauer 
141bea1d61dSSascha Hauer 	return 0;
142bea1d61dSSascha Hauer }
143bea1d61dSSascha Hauer 
144bea1d61dSSascha Hauer static int micfil_quality_set(struct snd_kcontrol *kcontrol,
145bea1d61dSSascha Hauer 			      struct snd_ctl_elem_value *ucontrol)
146bea1d61dSSascha Hauer {
147bea1d61dSSascha Hauer 	struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
148bea1d61dSSascha Hauer 	struct fsl_micfil *micfil = snd_soc_component_get_drvdata(cmpnt);
149bea1d61dSSascha Hauer 
150bea1d61dSSascha Hauer 	micfil->quality = ucontrol->value.integer.value[0];
151bea1d61dSSascha Hauer 
152bea1d61dSSascha Hauer 	return micfil_set_quality(micfil);
153bea1d61dSSascha Hauer }
154bea1d61dSSascha Hauer 
15547a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = {
15647a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL,
15747a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv),
15847a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL,
15947a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv),
16047a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL,
16147a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv),
16247a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL,
16347a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv),
16447a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL,
16547a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv),
16647a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL,
16747a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv),
16847a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL,
16947a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv),
17047a70e6fSCosmin Samoila 	SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL,
17147a70e6fSCosmin Samoila 			  MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv),
17247a70e6fSCosmin Samoila 	SOC_ENUM_EXT("MICFIL Quality Select",
17347a70e6fSCosmin Samoila 		     fsl_micfil_quality_enum,
174bea1d61dSSascha Hauer 		     micfil_quality_get, micfil_quality_set),
17547a70e6fSCosmin Samoila };
17647a70e6fSCosmin Samoila 
17747a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the
17847a70e6fSCosmin Samoila  * capability to initialize the PDM Interface module through the
17947a70e6fSCosmin Samoila  * slave-bus interface. This bit always reads as zero, and this
18047a70e6fSCosmin Samoila  * bit is only effective when MDIS is cleared
18147a70e6fSCosmin Samoila  */
18247a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev)
18347a70e6fSCosmin Samoila {
18447a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
18547a70e6fSCosmin Samoila 	int ret;
18647a70e6fSCosmin Samoila 
187d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
188d46c2127SSascha Hauer 				MICFIL_CTRL1_MDIS);
1892c602c7eSSascha Hauer 	if (ret)
19047a70e6fSCosmin Samoila 		return ret;
19147a70e6fSCosmin Samoila 
192d46c2127SSascha Hauer 	ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
19347a70e6fSCosmin Samoila 			      MICFIL_CTRL1_SRES);
1942c602c7eSSascha Hauer 	if (ret)
19547a70e6fSCosmin Samoila 		return ret;
19647a70e6fSCosmin Samoila 
19747a70e6fSCosmin Samoila 	return 0;
19847a70e6fSCosmin Samoila }
19947a70e6fSCosmin Samoila 
20047a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream,
20147a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
20247a70e6fSCosmin Samoila {
20347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
20447a70e6fSCosmin Samoila 
20547a70e6fSCosmin Samoila 	if (!micfil) {
20611106cb3STang Bin 		dev_err(dai->dev, "micfil dai priv_data not set\n");
20747a70e6fSCosmin Samoila 		return -EINVAL;
20847a70e6fSCosmin Samoila 	}
20947a70e6fSCosmin Samoila 
21047a70e6fSCosmin Samoila 	return 0;
21147a70e6fSCosmin Samoila }
21247a70e6fSCosmin Samoila 
21347a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd,
21447a70e6fSCosmin Samoila 			      struct snd_soc_dai *dai)
21547a70e6fSCosmin Samoila {
21647a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
21747a70e6fSCosmin Samoila 	struct device *dev = &micfil->pdev->dev;
21847a70e6fSCosmin Samoila 	int ret;
21947a70e6fSCosmin Samoila 
22047a70e6fSCosmin Samoila 	switch (cmd) {
22147a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_START:
22247a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_RESUME:
22347a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
22447a70e6fSCosmin Samoila 		ret = fsl_micfil_reset(dev);
22547a70e6fSCosmin Samoila 		if (ret) {
22647a70e6fSCosmin Samoila 			dev_err(dev, "failed to soft reset\n");
22747a70e6fSCosmin Samoila 			return ret;
22847a70e6fSCosmin Samoila 		}
22947a70e6fSCosmin Samoila 
23047a70e6fSCosmin Samoila 		/* DMA Interrupt Selection - DISEL bits
23147a70e6fSCosmin Samoila 		 * 00 - DMA and IRQ disabled
23247a70e6fSCosmin Samoila 		 * 01 - DMA req enabled
23347a70e6fSCosmin Samoila 		 * 10 - IRQ enabled
23447a70e6fSCosmin Samoila 		 * 11 - reserved
23547a70e6fSCosmin Samoila 		 */
23647a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
23717f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
23817f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DMA));
2392c602c7eSSascha Hauer 		if (ret)
24047a70e6fSCosmin Samoila 			return ret;
24147a70e6fSCosmin Samoila 
24247a70e6fSCosmin Samoila 		/* Enable the module */
243d46c2127SSascha Hauer 		ret = regmap_set_bits(micfil->regmap, REG_MICFIL_CTRL1,
24447a70e6fSCosmin Samoila 				      MICFIL_CTRL1_PDMIEN);
2452c602c7eSSascha Hauer 		if (ret)
24647a70e6fSCosmin Samoila 			return ret;
24747a70e6fSCosmin Samoila 
24847a70e6fSCosmin Samoila 		break;
24947a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_STOP:
25047a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_SUSPEND:
25147a70e6fSCosmin Samoila 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
25247a70e6fSCosmin Samoila 		/* Disable the module */
253d46c2127SSascha Hauer 		ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
254d46c2127SSascha Hauer 					MICFIL_CTRL1_PDMIEN);
2552c602c7eSSascha Hauer 		if (ret)
25647a70e6fSCosmin Samoila 			return ret;
25747a70e6fSCosmin Samoila 
25847a70e6fSCosmin Samoila 		ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
25917f2142bSSascha Hauer 				MICFIL_CTRL1_DISEL,
26017f2142bSSascha Hauer 				FIELD_PREP(MICFIL_CTRL1_DISEL, MICFIL_CTRL1_DISEL_DISABLE));
2612c602c7eSSascha Hauer 		if (ret)
26247a70e6fSCosmin Samoila 			return ret;
26347a70e6fSCosmin Samoila 		break;
26447a70e6fSCosmin Samoila 	default:
26547a70e6fSCosmin Samoila 		return -EINVAL;
26647a70e6fSCosmin Samoila 	}
26747a70e6fSCosmin Samoila 	return 0;
26847a70e6fSCosmin Samoila }
26947a70e6fSCosmin Samoila 
270*93f54100SShengjiu Wang static int fsl_micfil_reparent_rootclk(struct fsl_micfil *micfil, unsigned int sample_rate)
271*93f54100SShengjiu Wang {
272*93f54100SShengjiu Wang 	struct device *dev = &micfil->pdev->dev;
273*93f54100SShengjiu Wang 	u64 ratio = sample_rate;
274*93f54100SShengjiu Wang 	struct clk *clk;
275*93f54100SShengjiu Wang 	int ret;
276*93f54100SShengjiu Wang 
277*93f54100SShengjiu Wang 	/* Get root clock */
278*93f54100SShengjiu Wang 	clk = micfil->mclk;
279*93f54100SShengjiu Wang 
280*93f54100SShengjiu Wang 	/* Disable clock first, for it was enabled by pm_runtime */
281*93f54100SShengjiu Wang 	clk_disable_unprepare(clk);
282*93f54100SShengjiu Wang 	fsl_asoc_reparent_pll_clocks(dev, clk, micfil->pll8k_clk,
283*93f54100SShengjiu Wang 				     micfil->pll11k_clk, ratio);
284*93f54100SShengjiu Wang 	ret = clk_prepare_enable(clk);
285*93f54100SShengjiu Wang 	if (ret)
286*93f54100SShengjiu Wang 		return ret;
287*93f54100SShengjiu Wang 
288*93f54100SShengjiu Wang 	return 0;
289*93f54100SShengjiu Wang }
290*93f54100SShengjiu Wang 
29147a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream,
29247a70e6fSCosmin Samoila 				struct snd_pcm_hw_params *params,
29347a70e6fSCosmin Samoila 				struct snd_soc_dai *dai)
29447a70e6fSCosmin Samoila {
29547a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai);
29647a70e6fSCosmin Samoila 	unsigned int channels = params_channels(params);
29747a70e6fSCosmin Samoila 	unsigned int rate = params_rate(params);
298cc5ef57dSSascha Hauer 	int clk_div = 8;
299cc5ef57dSSascha Hauer 	int osr = MICFIL_OSR_DEFAULT;
30047a70e6fSCosmin Samoila 	int ret;
30147a70e6fSCosmin Samoila 
30247a70e6fSCosmin Samoila 	/* 1. Disable the module */
303d46c2127SSascha Hauer 	ret = regmap_clear_bits(micfil->regmap, REG_MICFIL_CTRL1,
304d46c2127SSascha Hauer 				MICFIL_CTRL1_PDMIEN);
3052c602c7eSSascha Hauer 	if (ret)
30647a70e6fSCosmin Samoila 		return ret;
30747a70e6fSCosmin Samoila 
30847a70e6fSCosmin Samoila 	/* enable channels */
30947a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1,
31047a70e6fSCosmin Samoila 				 0xFF, ((1 << channels) - 1));
3112c602c7eSSascha Hauer 	if (ret)
31247a70e6fSCosmin Samoila 		return ret;
31347a70e6fSCosmin Samoila 
314*93f54100SShengjiu Wang 	ret = fsl_micfil_reparent_rootclk(micfil, rate);
315*93f54100SShengjiu Wang 	if (ret)
316*93f54100SShengjiu Wang 		return ret;
317*93f54100SShengjiu Wang 
318cc5ef57dSSascha Hauer 	ret = clk_set_rate(micfil->mclk, rate * clk_div * osr * 8);
319cc5ef57dSSascha Hauer 	if (ret)
32047a70e6fSCosmin Samoila 		return ret;
321cc5ef57dSSascha Hauer 
322cc5ef57dSSascha Hauer 	ret = micfil_set_quality(micfil);
323cc5ef57dSSascha Hauer 	if (ret)
324cc5ef57dSSascha Hauer 		return ret;
325cc5ef57dSSascha Hauer 
326cc5ef57dSSascha Hauer 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2,
327cc5ef57dSSascha Hauer 				 MICFIL_CTRL2_CLKDIV | MICFIL_CTRL2_CICOSR,
328cc5ef57dSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CLKDIV, clk_div) |
329cc5ef57dSSascha Hauer 				 FIELD_PREP(MICFIL_CTRL2_CICOSR, 16 - osr));
33047a70e6fSCosmin Samoila 
3312495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_config = &micfil->sdmacfg;
3322495ba26SSascha Hauer 	micfil->dma_params_rx.peripheral_size = sizeof(micfil->sdmacfg);
3332495ba26SSascha Hauer 	micfil->sdmacfg.n_fifos_src = channels;
3342495ba26SSascha Hauer 	micfil->sdmacfg.sw_done = true;
33547a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX;
33647a70e6fSCosmin Samoila 
33747a70e6fSCosmin Samoila 	return 0;
33847a70e6fSCosmin Samoila }
33947a70e6fSCosmin Samoila 
34038d89a56SRikard Falkeborn static const struct snd_soc_dai_ops fsl_micfil_dai_ops = {
34147a70e6fSCosmin Samoila 	.startup = fsl_micfil_startup,
34247a70e6fSCosmin Samoila 	.trigger = fsl_micfil_trigger,
34347a70e6fSCosmin Samoila 	.hw_params = fsl_micfil_hw_params,
34447a70e6fSCosmin Samoila };
34547a70e6fSCosmin Samoila 
34647a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai)
34747a70e6fSCosmin Samoila {
34847a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev);
3493b13b143SShengjiu Wang 	struct device *dev = cpu_dai->dev;
3503b13b143SShengjiu Wang 	unsigned int val = 0;
3513b13b143SShengjiu Wang 	int ret, i;
35247a70e6fSCosmin Samoila 
3533b13b143SShengjiu Wang 	micfil->quality = QUALITY_VLOW0;
35447a70e6fSCosmin Samoila 
3553b13b143SShengjiu Wang 	/* set default gain to 2 */
3563b13b143SShengjiu Wang 	regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x22222222);
3573b13b143SShengjiu Wang 
3583b13b143SShengjiu Wang 	/* set DC Remover in bypass mode*/
3593b13b143SShengjiu Wang 	for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++)
3603b13b143SShengjiu Wang 		val |= MICFIL_DC_BYPASS << MICFIL_DC_CHX_SHIFT(i);
3613b13b143SShengjiu Wang 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_DC_CTRL,
3623b13b143SShengjiu Wang 				 MICFIL_DC_CTRL_CONFIG, val);
3633b13b143SShengjiu Wang 	if (ret) {
3643b13b143SShengjiu Wang 		dev_err(dev, "failed to set DC Remover mode bits\n");
3653b13b143SShengjiu Wang 		return ret;
3663b13b143SShengjiu Wang 	}
3673b13b143SShengjiu Wang 	micfil->dc_remover = MICFIL_DC_BYPASS;
36847a70e6fSCosmin Samoila 
36947a70e6fSCosmin Samoila 	snd_soc_dai_init_dma_data(cpu_dai, NULL,
37047a70e6fSCosmin Samoila 				  &micfil->dma_params_rx);
37147a70e6fSCosmin Samoila 
37247a70e6fSCosmin Samoila 	/* FIFO Watermark Control - FIFOWMK*/
37347a70e6fSCosmin Samoila 	ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL,
37417f2142bSSascha Hauer 			MICFIL_FIFO_CTRL_FIFOWMK,
37517f2142bSSascha Hauer 			FIELD_PREP(MICFIL_FIFO_CTRL_FIFOWMK, micfil->soc->fifo_depth - 1));
3762c602c7eSSascha Hauer 	if (ret)
37747a70e6fSCosmin Samoila 		return ret;
37847a70e6fSCosmin Samoila 
37947a70e6fSCosmin Samoila 	return 0;
38047a70e6fSCosmin Samoila }
38147a70e6fSCosmin Samoila 
38247a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = {
38347a70e6fSCosmin Samoila 	.probe = fsl_micfil_dai_probe,
38447a70e6fSCosmin Samoila 	.capture = {
38547a70e6fSCosmin Samoila 		.stream_name = "CPU-Capture",
38647a70e6fSCosmin Samoila 		.channels_min = 1,
38747a70e6fSCosmin Samoila 		.channels_max = 8,
38899c08cdbSSascha Hauer 		.rates = SNDRV_PCM_RATE_8000_48000,
38999c08cdbSSascha Hauer 		.formats = SNDRV_PCM_FMTBIT_S16_LE,
39047a70e6fSCosmin Samoila 	},
39147a70e6fSCosmin Samoila 	.ops = &fsl_micfil_dai_ops,
39247a70e6fSCosmin Samoila };
39347a70e6fSCosmin Samoila 
39447a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = {
39547a70e6fSCosmin Samoila 	.name		= "fsl-micfil-dai",
39647a70e6fSCosmin Samoila 	.controls       = fsl_micfil_snd_controls,
39747a70e6fSCosmin Samoila 	.num_controls   = ARRAY_SIZE(fsl_micfil_snd_controls),
398978bd27cSShengjiu Wang 	.legacy_dai_naming      = 1,
39947a70e6fSCosmin Samoila };
40047a70e6fSCosmin Samoila 
40147a70e6fSCosmin Samoila /* REGMAP */
40247a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = {
40347a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL1,		0x00000000},
40447a70e6fSCosmin Samoila 	{REG_MICFIL_CTRL2,		0x00000000},
40547a70e6fSCosmin Samoila 	{REG_MICFIL_STAT,		0x00000000},
40647a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_CTRL,		0x00000007},
40747a70e6fSCosmin Samoila 	{REG_MICFIL_FIFO_STAT,		0x00000000},
40847a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH0,		0x00000000},
40947a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH1,		0x00000000},
41047a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH2,		0x00000000},
41147a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH3,		0x00000000},
41247a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH4,		0x00000000},
41347a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH5,		0x00000000},
41447a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH6,		0x00000000},
41547a70e6fSCosmin Samoila 	{REG_MICFIL_DATACH7,		0x00000000},
41647a70e6fSCosmin Samoila 	{REG_MICFIL_DC_CTRL,		0x00000000},
41747a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_CTRL,		0x00000000},
41847a70e6fSCosmin Samoila 	{REG_MICFIL_OUT_STAT,		0x00000000},
41947a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL1,		0x00000000},
42047a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_CTRL2,		0x000A0000},
42147a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_STAT,		0x00000000},
42247a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_SCONFIG,	0x00000000},
42347a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NCONFIG,	0x80000000},
42447a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_NDATA,		0x00000000},
42547a70e6fSCosmin Samoila 	{REG_MICFIL_VAD0_ZCD,		0x00000004},
42647a70e6fSCosmin Samoila };
42747a70e6fSCosmin Samoila 
42847a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg)
42947a70e6fSCosmin Samoila {
43047a70e6fSCosmin Samoila 	switch (reg) {
43147a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
43247a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
43347a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
43447a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
43547a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:
43647a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
43747a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
43847a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
43947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
44047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
44147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
44247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
44347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
44447a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
44547a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
44647a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:
44747a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
44847a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
44947a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
45047a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
45147a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
45247a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
45347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
45447a70e6fSCosmin Samoila 		return true;
45547a70e6fSCosmin Samoila 	default:
45647a70e6fSCosmin Samoila 		return false;
45747a70e6fSCosmin Samoila 	}
45847a70e6fSCosmin Samoila }
45947a70e6fSCosmin Samoila 
46047a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg)
46147a70e6fSCosmin Samoila {
46247a70e6fSCosmin Samoila 	switch (reg) {
46347a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL1:
46447a70e6fSCosmin Samoila 	case REG_MICFIL_CTRL2:
46547a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:		/* Write 1 to Clear */
46647a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_CTRL:
46747a70e6fSCosmin Samoila 	case REG_MICFIL_FIFO_STAT:	/* Write 1 to Clear */
46847a70e6fSCosmin Samoila 	case REG_MICFIL_DC_CTRL:
46947a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_CTRL:
47047a70e6fSCosmin Samoila 	case REG_MICFIL_OUT_STAT:	/* Write 1 to Clear */
47147a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL1:
47247a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_CTRL2:
47347a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:	/* Write 1 to Clear */
47447a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_SCONFIG:
47547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NCONFIG:
47647a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_ZCD:
47747a70e6fSCosmin Samoila 		return true;
47847a70e6fSCosmin Samoila 	default:
47947a70e6fSCosmin Samoila 		return false;
48047a70e6fSCosmin Samoila 	}
48147a70e6fSCosmin Samoila }
48247a70e6fSCosmin Samoila 
48347a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg)
48447a70e6fSCosmin Samoila {
48547a70e6fSCosmin Samoila 	switch (reg) {
48647a70e6fSCosmin Samoila 	case REG_MICFIL_STAT:
48747a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH0:
48847a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH1:
48947a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH2:
49047a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH3:
49147a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH4:
49247a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH5:
49347a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH6:
49447a70e6fSCosmin Samoila 	case REG_MICFIL_DATACH7:
49547a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_STAT:
49647a70e6fSCosmin Samoila 	case REG_MICFIL_VAD0_NDATA:
49747a70e6fSCosmin Samoila 		return true;
49847a70e6fSCosmin Samoila 	default:
49947a70e6fSCosmin Samoila 		return false;
50047a70e6fSCosmin Samoila 	}
50147a70e6fSCosmin Samoila }
50247a70e6fSCosmin Samoila 
50347a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = {
50447a70e6fSCosmin Samoila 	.reg_bits = 32,
50547a70e6fSCosmin Samoila 	.reg_stride = 4,
50647a70e6fSCosmin Samoila 	.val_bits = 32,
50747a70e6fSCosmin Samoila 
50847a70e6fSCosmin Samoila 	.max_register = REG_MICFIL_VAD0_ZCD,
50947a70e6fSCosmin Samoila 	.reg_defaults = fsl_micfil_reg_defaults,
51047a70e6fSCosmin Samoila 	.num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults),
51147a70e6fSCosmin Samoila 	.readable_reg = fsl_micfil_readable_reg,
51247a70e6fSCosmin Samoila 	.volatile_reg = fsl_micfil_volatile_reg,
51347a70e6fSCosmin Samoila 	.writeable_reg = fsl_micfil_writeable_reg,
51447a70e6fSCosmin Samoila 	.cache_type = REGCACHE_RBTREE,
51547a70e6fSCosmin Samoila };
51647a70e6fSCosmin Samoila 
51747a70e6fSCosmin Samoila /* END OF REGMAP */
51847a70e6fSCosmin Samoila 
51947a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid)
52047a70e6fSCosmin Samoila {
52147a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
52247a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
52347a70e6fSCosmin Samoila 	u32 stat_reg;
52447a70e6fSCosmin Samoila 	u32 fifo_stat_reg;
52547a70e6fSCosmin Samoila 	u32 ctrl1_reg;
52647a70e6fSCosmin Samoila 	bool dma_enabled;
52747a70e6fSCosmin Samoila 	int i;
52847a70e6fSCosmin Samoila 
52947a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
53047a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg);
53147a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg);
53247a70e6fSCosmin Samoila 
53317f2142bSSascha Hauer 	dma_enabled = FIELD_GET(MICFIL_CTRL1_DISEL, ctrl1_reg) == MICFIL_CTRL1_DISEL_DMA;
53447a70e6fSCosmin Samoila 
53547a70e6fSCosmin Samoila 	/* Channel 0-7 Output Data Flags */
53647a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) {
53717f2142bSSascha Hauer 		if (stat_reg & MICFIL_STAT_CHXF(i))
53847a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
53947a70e6fSCosmin Samoila 				"Data available in Data Channel %d\n", i);
54047a70e6fSCosmin Samoila 		/* if DMA is not enabled, field must be written with 1
54147a70e6fSCosmin Samoila 		 * to clear
54247a70e6fSCosmin Samoila 		 */
54347a70e6fSCosmin Samoila 		if (!dma_enabled)
54447a70e6fSCosmin Samoila 			regmap_write_bits(micfil->regmap,
54547a70e6fSCosmin Samoila 					  REG_MICFIL_STAT,
54617f2142bSSascha Hauer 					  MICFIL_STAT_CHXF(i),
54747a70e6fSCosmin Samoila 					  1);
54847a70e6fSCosmin Samoila 	}
54947a70e6fSCosmin Samoila 
55047a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_FIFO_NUM; i++) {
55117f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER(i))
55247a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
55347a70e6fSCosmin Samoila 				"FIFO Overflow Exception flag for channel %d\n",
55447a70e6fSCosmin Samoila 				i);
55547a70e6fSCosmin Samoila 
55617f2142bSSascha Hauer 		if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER(i))
55747a70e6fSCosmin Samoila 			dev_dbg(&pdev->dev,
55847a70e6fSCosmin Samoila 				"FIFO Underflow Exception flag for channel %d\n",
55947a70e6fSCosmin Samoila 				i);
56047a70e6fSCosmin Samoila 	}
56147a70e6fSCosmin Samoila 
56247a70e6fSCosmin Samoila 	return IRQ_HANDLED;
56347a70e6fSCosmin Samoila }
56447a70e6fSCosmin Samoila 
56547a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid)
56647a70e6fSCosmin Samoila {
56747a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = (struct fsl_micfil *)devid;
56847a70e6fSCosmin Samoila 	struct platform_device *pdev = micfil->pdev;
56947a70e6fSCosmin Samoila 	u32 stat_reg;
57047a70e6fSCosmin Samoila 
57147a70e6fSCosmin Samoila 	regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg);
57247a70e6fSCosmin Samoila 
573bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_BSY_FIL)
57447a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n");
57547a70e6fSCosmin Samoila 
576bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_FIR_RDY)
57747a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n");
57847a70e6fSCosmin Samoila 
579bd2cffd1SSascha Hauer 	if (stat_reg & MICFIL_STAT_LOWFREQF) {
58047a70e6fSCosmin Samoila 		dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n");
58147a70e6fSCosmin Samoila 		regmap_write_bits(micfil->regmap, REG_MICFIL_STAT,
582bd2cffd1SSascha Hauer 				  MICFIL_STAT_LOWFREQF, 1);
58347a70e6fSCosmin Samoila 	}
58447a70e6fSCosmin Samoila 
58547a70e6fSCosmin Samoila 	return IRQ_HANDLED;
58647a70e6fSCosmin Samoila }
58747a70e6fSCosmin Samoila 
58847a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev)
58947a70e6fSCosmin Samoila {
59047a70e6fSCosmin Samoila 	struct device_node *np = pdev->dev.of_node;
59147a70e6fSCosmin Samoila 	struct fsl_micfil *micfil;
59247a70e6fSCosmin Samoila 	struct resource *res;
59347a70e6fSCosmin Samoila 	void __iomem *regs;
59447a70e6fSCosmin Samoila 	int ret, i;
59547a70e6fSCosmin Samoila 
59647a70e6fSCosmin Samoila 	micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL);
59747a70e6fSCosmin Samoila 	if (!micfil)
59847a70e6fSCosmin Samoila 		return -ENOMEM;
59947a70e6fSCosmin Samoila 
60047a70e6fSCosmin Samoila 	micfil->pdev = pdev;
60147a70e6fSCosmin Samoila 	strncpy(micfil->name, np->name, sizeof(micfil->name) - 1);
60247a70e6fSCosmin Samoila 
603d7388718SFabio Estevam 	micfil->soc = of_device_get_match_data(&pdev->dev);
60447a70e6fSCosmin Samoila 
60547a70e6fSCosmin Samoila 	/* ipg_clk is used to control the registers
60647a70e6fSCosmin Samoila 	 * ipg_clk_app is used to operate the filter
60747a70e6fSCosmin Samoila 	 */
60847a70e6fSCosmin Samoila 	micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app");
60947a70e6fSCosmin Samoila 	if (IS_ERR(micfil->mclk)) {
61047a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
61147a70e6fSCosmin Samoila 			PTR_ERR(micfil->mclk));
61247a70e6fSCosmin Samoila 		return PTR_ERR(micfil->mclk);
61347a70e6fSCosmin Samoila 	}
61447a70e6fSCosmin Samoila 
615b5cf28f7SShengjiu Wang 	micfil->busclk = devm_clk_get(&pdev->dev, "ipg_clk");
616b5cf28f7SShengjiu Wang 	if (IS_ERR(micfil->busclk)) {
617b5cf28f7SShengjiu Wang 		dev_err(&pdev->dev, "failed to get ipg clock: %ld\n",
618b5cf28f7SShengjiu Wang 			PTR_ERR(micfil->busclk));
619b5cf28f7SShengjiu Wang 		return PTR_ERR(micfil->busclk);
620b5cf28f7SShengjiu Wang 	}
621b5cf28f7SShengjiu Wang 
622*93f54100SShengjiu Wang 	fsl_asoc_get_pll_clocks(&pdev->dev, &micfil->pll8k_clk,
623*93f54100SShengjiu Wang 				&micfil->pll11k_clk);
624*93f54100SShengjiu Wang 
62547a70e6fSCosmin Samoila 	/* init regmap */
626d9bf1e79SYang Yingliang 	regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
62747a70e6fSCosmin Samoila 	if (IS_ERR(regs))
62847a70e6fSCosmin Samoila 		return PTR_ERR(regs);
62947a70e6fSCosmin Samoila 
630b5cf28f7SShengjiu Wang 	micfil->regmap = devm_regmap_init_mmio(&pdev->dev,
63147a70e6fSCosmin Samoila 					       regs,
63247a70e6fSCosmin Samoila 					       &fsl_micfil_regmap_config);
63347a70e6fSCosmin Samoila 	if (IS_ERR(micfil->regmap)) {
63447a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n",
63547a70e6fSCosmin Samoila 			PTR_ERR(micfil->regmap));
63647a70e6fSCosmin Samoila 		return PTR_ERR(micfil->regmap);
63747a70e6fSCosmin Samoila 	}
63847a70e6fSCosmin Samoila 
63947a70e6fSCosmin Samoila 	/* dataline mask for RX */
64047a70e6fSCosmin Samoila 	ret = of_property_read_u32_index(np,
64147a70e6fSCosmin Samoila 					 "fsl,dataline",
64247a70e6fSCosmin Samoila 					 0,
64347a70e6fSCosmin Samoila 					 &micfil->dataline);
64447a70e6fSCosmin Samoila 	if (ret)
64547a70e6fSCosmin Samoila 		micfil->dataline = 1;
64647a70e6fSCosmin Samoila 
64747a70e6fSCosmin Samoila 	if (micfil->dataline & ~micfil->soc->dataline) {
64847a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n",
64947a70e6fSCosmin Samoila 			micfil->soc->dataline);
65047a70e6fSCosmin Samoila 		return -EINVAL;
65147a70e6fSCosmin Samoila 	}
65247a70e6fSCosmin Samoila 
65347a70e6fSCosmin Samoila 	/* get IRQs */
65447a70e6fSCosmin Samoila 	for (i = 0; i < MICFIL_IRQ_LINES; i++) {
65547a70e6fSCosmin Samoila 		micfil->irq[i] = platform_get_irq(pdev, i);
65683b35f45STang Bin 		if (micfil->irq[i] < 0)
65747a70e6fSCosmin Samoila 			return micfil->irq[i];
65847a70e6fSCosmin Samoila 	}
65947a70e6fSCosmin Samoila 
660a62ed960SFabio Estevam 	/* Digital Microphone interface interrupt */
66147a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[0],
662cbd090faSSascha Hauer 			       micfil_isr, IRQF_SHARED,
66347a70e6fSCosmin Samoila 			       micfil->name, micfil);
66447a70e6fSCosmin Samoila 	if (ret) {
66547a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface irq %u\n",
66647a70e6fSCosmin Samoila 			micfil->irq[0]);
66747a70e6fSCosmin Samoila 		return ret;
66847a70e6fSCosmin Samoila 	}
66947a70e6fSCosmin Samoila 
670a62ed960SFabio Estevam 	/* Digital Microphone interface error interrupt */
67147a70e6fSCosmin Samoila 	ret = devm_request_irq(&pdev->dev, micfil->irq[1],
672cbd090faSSascha Hauer 			       micfil_err_isr, IRQF_SHARED,
67347a70e6fSCosmin Samoila 			       micfil->name, micfil);
67447a70e6fSCosmin Samoila 	if (ret) {
67547a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n",
67647a70e6fSCosmin Samoila 			micfil->irq[1]);
67747a70e6fSCosmin Samoila 		return ret;
67847a70e6fSCosmin Samoila 	}
67947a70e6fSCosmin Samoila 
68047a70e6fSCosmin Samoila 	micfil->dma_params_rx.chan_name = "rx";
68147a70e6fSCosmin Samoila 	micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0;
68247a70e6fSCosmin Samoila 	micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX;
68347a70e6fSCosmin Samoila 
68447a70e6fSCosmin Samoila 	platform_set_drvdata(pdev, micfil);
68547a70e6fSCosmin Samoila 
68647a70e6fSCosmin Samoila 	pm_runtime_enable(&pdev->dev);
687b5cf28f7SShengjiu Wang 	regcache_cache_only(micfil->regmap, true);
68847a70e6fSCosmin Samoila 
6890adf2920SShengjiu Wang 	/*
6900adf2920SShengjiu Wang 	 * Register platform component before registering cpu dai for there
6910adf2920SShengjiu Wang 	 * is not defer probe for platform component in snd_soc_add_pcm_runtime().
6920adf2920SShengjiu Wang 	 */
6930adf2920SShengjiu Wang 	ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
6940adf2920SShengjiu Wang 	if (ret) {
6950adf2920SShengjiu Wang 		dev_err(&pdev->dev, "failed to pcm register\n");
6960adf2920SShengjiu Wang 		return ret;
6970adf2920SShengjiu Wang 	}
6980adf2920SShengjiu Wang 
699cb05dac1SShengjiu Wang 	fsl_micfil_dai.capture.formats = micfil->soc->formats;
700cb05dac1SShengjiu Wang 
70147a70e6fSCosmin Samoila 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component,
70247a70e6fSCosmin Samoila 					      &fsl_micfil_dai, 1);
70347a70e6fSCosmin Samoila 	if (ret) {
70447a70e6fSCosmin Samoila 		dev_err(&pdev->dev, "failed to register component %s\n",
70547a70e6fSCosmin Samoila 			fsl_micfil_component.name);
70647a70e6fSCosmin Samoila 	}
70747a70e6fSCosmin Samoila 
70847a70e6fSCosmin Samoila 	return ret;
70947a70e6fSCosmin Samoila }
71047a70e6fSCosmin Samoila 
71147a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev)
71247a70e6fSCosmin Samoila {
71347a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
71447a70e6fSCosmin Samoila 
71547a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, true);
71647a70e6fSCosmin Samoila 
71747a70e6fSCosmin Samoila 	clk_disable_unprepare(micfil->mclk);
718b5cf28f7SShengjiu Wang 	clk_disable_unprepare(micfil->busclk);
71947a70e6fSCosmin Samoila 
72047a70e6fSCosmin Samoila 	return 0;
72147a70e6fSCosmin Samoila }
72247a70e6fSCosmin Samoila 
72347a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev)
72447a70e6fSCosmin Samoila {
72547a70e6fSCosmin Samoila 	struct fsl_micfil *micfil = dev_get_drvdata(dev);
72647a70e6fSCosmin Samoila 	int ret;
72747a70e6fSCosmin Samoila 
728b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->busclk);
72947a70e6fSCosmin Samoila 	if (ret < 0)
73047a70e6fSCosmin Samoila 		return ret;
73147a70e6fSCosmin Samoila 
732b5cf28f7SShengjiu Wang 	ret = clk_prepare_enable(micfil->mclk);
733b5cf28f7SShengjiu Wang 	if (ret < 0) {
734b5cf28f7SShengjiu Wang 		clk_disable_unprepare(micfil->busclk);
735b5cf28f7SShengjiu Wang 		return ret;
736b5cf28f7SShengjiu Wang 	}
737b5cf28f7SShengjiu Wang 
73847a70e6fSCosmin Samoila 	regcache_cache_only(micfil->regmap, false);
73947a70e6fSCosmin Samoila 	regcache_mark_dirty(micfil->regmap);
74047a70e6fSCosmin Samoila 	regcache_sync(micfil->regmap);
74147a70e6fSCosmin Samoila 
74247a70e6fSCosmin Samoila 	return 0;
74347a70e6fSCosmin Samoila }
74447a70e6fSCosmin Samoila 
74547a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev)
74647a70e6fSCosmin Samoila {
74747a70e6fSCosmin Samoila 	pm_runtime_force_suspend(dev);
74847a70e6fSCosmin Samoila 
74947a70e6fSCosmin Samoila 	return 0;
75047a70e6fSCosmin Samoila }
75147a70e6fSCosmin Samoila 
75247a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev)
75347a70e6fSCosmin Samoila {
75447a70e6fSCosmin Samoila 	pm_runtime_force_resume(dev);
75547a70e6fSCosmin Samoila 
75647a70e6fSCosmin Samoila 	return 0;
75747a70e6fSCosmin Samoila }
75847a70e6fSCosmin Samoila 
75947a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = {
76047a70e6fSCosmin Samoila 	SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend,
76147a70e6fSCosmin Samoila 			   fsl_micfil_runtime_resume,
76247a70e6fSCosmin Samoila 			   NULL)
76347a70e6fSCosmin Samoila 	SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend,
76447a70e6fSCosmin Samoila 				fsl_micfil_resume)
76547a70e6fSCosmin Samoila };
76647a70e6fSCosmin Samoila 
76747a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = {
76847a70e6fSCosmin Samoila 	.probe = fsl_micfil_probe,
76947a70e6fSCosmin Samoila 	.driver = {
77047a70e6fSCosmin Samoila 		.name = "fsl-micfil-dai",
77147a70e6fSCosmin Samoila 		.pm = &fsl_micfil_pm_ops,
77247a70e6fSCosmin Samoila 		.of_match_table = fsl_micfil_dt_ids,
77347a70e6fSCosmin Samoila 	},
77447a70e6fSCosmin Samoila };
77547a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver);
77647a70e6fSCosmin Samoila 
77747a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>");
77847a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver");
77947a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2");
780