1*47a70e6fSCosmin Samoila // SPDX-License-Identifier: GPL-2.0 2*47a70e6fSCosmin Samoila // Copyright 2018 NXP 3*47a70e6fSCosmin Samoila 4*47a70e6fSCosmin Samoila #include <linux/clk.h> 5*47a70e6fSCosmin Samoila #include <linux/device.h> 6*47a70e6fSCosmin Samoila #include <linux/interrupt.h> 7*47a70e6fSCosmin Samoila #include <linux/kobject.h> 8*47a70e6fSCosmin Samoila #include <linux/kernel.h> 9*47a70e6fSCosmin Samoila #include <linux/module.h> 10*47a70e6fSCosmin Samoila #include <linux/of.h> 11*47a70e6fSCosmin Samoila #include <linux/of_address.h> 12*47a70e6fSCosmin Samoila #include <linux/of_irq.h> 13*47a70e6fSCosmin Samoila #include <linux/of_platform.h> 14*47a70e6fSCosmin Samoila #include <linux/pm_runtime.h> 15*47a70e6fSCosmin Samoila #include <linux/regmap.h> 16*47a70e6fSCosmin Samoila #include <linux/sysfs.h> 17*47a70e6fSCosmin Samoila #include <linux/types.h> 18*47a70e6fSCosmin Samoila #include <sound/dmaengine_pcm.h> 19*47a70e6fSCosmin Samoila #include <sound/pcm.h> 20*47a70e6fSCosmin Samoila #include <sound/soc.h> 21*47a70e6fSCosmin Samoila #include <sound/tlv.h> 22*47a70e6fSCosmin Samoila #include <sound/core.h> 23*47a70e6fSCosmin Samoila 24*47a70e6fSCosmin Samoila #include "fsl_micfil.h" 25*47a70e6fSCosmin Samoila #include "imx-pcm.h" 26*47a70e6fSCosmin Samoila 27*47a70e6fSCosmin Samoila #define FSL_MICFIL_RATES SNDRV_PCM_RATE_8000_48000 28*47a70e6fSCosmin Samoila #define FSL_MICFIL_FORMATS (SNDRV_PCM_FMTBIT_S16_LE) 29*47a70e6fSCosmin Samoila 30*47a70e6fSCosmin Samoila struct fsl_micfil { 31*47a70e6fSCosmin Samoila struct platform_device *pdev; 32*47a70e6fSCosmin Samoila struct regmap *regmap; 33*47a70e6fSCosmin Samoila const struct fsl_micfil_soc_data *soc; 34*47a70e6fSCosmin Samoila struct clk *mclk; 35*47a70e6fSCosmin Samoila struct snd_dmaengine_dai_dma_data dma_params_rx; 36*47a70e6fSCosmin Samoila unsigned int dataline; 37*47a70e6fSCosmin Samoila char name[32]; 38*47a70e6fSCosmin Samoila int irq[MICFIL_IRQ_LINES]; 39*47a70e6fSCosmin Samoila unsigned int mclk_streams; 40*47a70e6fSCosmin Samoila int quality; /*QUALITY 2-0 bits */ 41*47a70e6fSCosmin Samoila bool slave_mode; 42*47a70e6fSCosmin Samoila int channel_gain[8]; 43*47a70e6fSCosmin Samoila }; 44*47a70e6fSCosmin Samoila 45*47a70e6fSCosmin Samoila struct fsl_micfil_soc_data { 46*47a70e6fSCosmin Samoila unsigned int fifos; 47*47a70e6fSCosmin Samoila unsigned int fifo_depth; 48*47a70e6fSCosmin Samoila unsigned int dataline; 49*47a70e6fSCosmin Samoila bool imx; 50*47a70e6fSCosmin Samoila }; 51*47a70e6fSCosmin Samoila 52*47a70e6fSCosmin Samoila static struct fsl_micfil_soc_data fsl_micfil_imx8mm = { 53*47a70e6fSCosmin Samoila .imx = true, 54*47a70e6fSCosmin Samoila .fifos = 8, 55*47a70e6fSCosmin Samoila .fifo_depth = 8, 56*47a70e6fSCosmin Samoila .dataline = 0xf, 57*47a70e6fSCosmin Samoila }; 58*47a70e6fSCosmin Samoila 59*47a70e6fSCosmin Samoila static const struct of_device_id fsl_micfil_dt_ids[] = { 60*47a70e6fSCosmin Samoila { .compatible = "fsl,imx8mm-micfil", .data = &fsl_micfil_imx8mm }, 61*47a70e6fSCosmin Samoila {} 62*47a70e6fSCosmin Samoila }; 63*47a70e6fSCosmin Samoila MODULE_DEVICE_TABLE(of, fsl_micfil_dt_ids); 64*47a70e6fSCosmin Samoila 65*47a70e6fSCosmin Samoila /* Table 5. Quality Modes 66*47a70e6fSCosmin Samoila * Medium 0 0 0 67*47a70e6fSCosmin Samoila * High 0 0 1 68*47a70e6fSCosmin Samoila * Very Low 2 1 0 0 69*47a70e6fSCosmin Samoila * Very Low 1 1 0 1 70*47a70e6fSCosmin Samoila * Very Low 0 1 1 0 71*47a70e6fSCosmin Samoila * Low 1 1 1 72*47a70e6fSCosmin Samoila */ 73*47a70e6fSCosmin Samoila static const char * const micfil_quality_select_texts[] = { 74*47a70e6fSCosmin Samoila "Medium", "High", 75*47a70e6fSCosmin Samoila "N/A", "N/A", 76*47a70e6fSCosmin Samoila "VLow2", "VLow1", 77*47a70e6fSCosmin Samoila "VLow0", "Low", 78*47a70e6fSCosmin Samoila }; 79*47a70e6fSCosmin Samoila 80*47a70e6fSCosmin Samoila static const struct soc_enum fsl_micfil_quality_enum = 81*47a70e6fSCosmin Samoila SOC_ENUM_SINGLE(REG_MICFIL_CTRL2, 82*47a70e6fSCosmin Samoila MICFIL_CTRL2_QSEL_SHIFT, 83*47a70e6fSCosmin Samoila ARRAY_SIZE(micfil_quality_select_texts), 84*47a70e6fSCosmin Samoila micfil_quality_select_texts); 85*47a70e6fSCosmin Samoila 86*47a70e6fSCosmin Samoila static DECLARE_TLV_DB_SCALE(gain_tlv, 0, 100, 0); 87*47a70e6fSCosmin Samoila 88*47a70e6fSCosmin Samoila static const struct snd_kcontrol_new fsl_micfil_snd_controls[] = { 89*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH0 Volume", REG_MICFIL_OUT_CTRL, 90*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(0), 0xF, 0x7, gain_tlv), 91*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH1 Volume", REG_MICFIL_OUT_CTRL, 92*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(1), 0xF, 0x7, gain_tlv), 93*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH2 Volume", REG_MICFIL_OUT_CTRL, 94*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(2), 0xF, 0x7, gain_tlv), 95*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH3 Volume", REG_MICFIL_OUT_CTRL, 96*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(3), 0xF, 0x7, gain_tlv), 97*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH4 Volume", REG_MICFIL_OUT_CTRL, 98*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(4), 0xF, 0x7, gain_tlv), 99*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH5 Volume", REG_MICFIL_OUT_CTRL, 100*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(5), 0xF, 0x7, gain_tlv), 101*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH6 Volume", REG_MICFIL_OUT_CTRL, 102*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(6), 0xF, 0x7, gain_tlv), 103*47a70e6fSCosmin Samoila SOC_SINGLE_SX_TLV("CH7 Volume", REG_MICFIL_OUT_CTRL, 104*47a70e6fSCosmin Samoila MICFIL_OUTGAIN_CHX_SHIFT(7), 0xF, 0x7, gain_tlv), 105*47a70e6fSCosmin Samoila SOC_ENUM_EXT("MICFIL Quality Select", 106*47a70e6fSCosmin Samoila fsl_micfil_quality_enum, 107*47a70e6fSCosmin Samoila snd_soc_get_enum_double, snd_soc_put_enum_double), 108*47a70e6fSCosmin Samoila }; 109*47a70e6fSCosmin Samoila 110*47a70e6fSCosmin Samoila static inline int get_pdm_clk(struct fsl_micfil *micfil, 111*47a70e6fSCosmin Samoila unsigned int rate) 112*47a70e6fSCosmin Samoila { 113*47a70e6fSCosmin Samoila u32 ctrl2_reg; 114*47a70e6fSCosmin Samoila int qsel, osr; 115*47a70e6fSCosmin Samoila int bclk; 116*47a70e6fSCosmin Samoila 117*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg); 118*47a70e6fSCosmin Samoila osr = 16 - ((ctrl2_reg & MICFIL_CTRL2_CICOSR_MASK) 119*47a70e6fSCosmin Samoila >> MICFIL_CTRL2_CICOSR_SHIFT); 120*47a70e6fSCosmin Samoila 121*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg); 122*47a70e6fSCosmin Samoila qsel = ctrl2_reg & MICFIL_CTRL2_QSEL_MASK; 123*47a70e6fSCosmin Samoila 124*47a70e6fSCosmin Samoila switch (qsel) { 125*47a70e6fSCosmin Samoila case MICFIL_HIGH_QUALITY: 126*47a70e6fSCosmin Samoila bclk = rate * 8 * osr / 2; /* kfactor = 0.5 */ 127*47a70e6fSCosmin Samoila break; 128*47a70e6fSCosmin Samoila case MICFIL_MEDIUM_QUALITY: 129*47a70e6fSCosmin Samoila case MICFIL_VLOW0_QUALITY: 130*47a70e6fSCosmin Samoila bclk = rate * 4 * osr * 1; /* kfactor = 1 */ 131*47a70e6fSCosmin Samoila break; 132*47a70e6fSCosmin Samoila case MICFIL_LOW_QUALITY: 133*47a70e6fSCosmin Samoila case MICFIL_VLOW1_QUALITY: 134*47a70e6fSCosmin Samoila bclk = rate * 2 * osr * 2; /* kfactor = 2 */ 135*47a70e6fSCosmin Samoila break; 136*47a70e6fSCosmin Samoila case MICFIL_VLOW2_QUALITY: 137*47a70e6fSCosmin Samoila bclk = rate * osr * 4; /* kfactor = 4 */ 138*47a70e6fSCosmin Samoila break; 139*47a70e6fSCosmin Samoila default: 140*47a70e6fSCosmin Samoila dev_err(&micfil->pdev->dev, 141*47a70e6fSCosmin Samoila "Please make sure you select a valid quality.\n"); 142*47a70e6fSCosmin Samoila bclk = -1; 143*47a70e6fSCosmin Samoila break; 144*47a70e6fSCosmin Samoila } 145*47a70e6fSCosmin Samoila 146*47a70e6fSCosmin Samoila return bclk; 147*47a70e6fSCosmin Samoila } 148*47a70e6fSCosmin Samoila 149*47a70e6fSCosmin Samoila static inline int get_clk_div(struct fsl_micfil *micfil, 150*47a70e6fSCosmin Samoila unsigned int rate) 151*47a70e6fSCosmin Samoila { 152*47a70e6fSCosmin Samoila u32 ctrl2_reg; 153*47a70e6fSCosmin Samoila long mclk_rate; 154*47a70e6fSCosmin Samoila int osr; 155*47a70e6fSCosmin Samoila int clk_div; 156*47a70e6fSCosmin Samoila 157*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL2, &ctrl2_reg); 158*47a70e6fSCosmin Samoila osr = 16 - ((ctrl2_reg & MICFIL_CTRL2_CICOSR_MASK) 159*47a70e6fSCosmin Samoila >> MICFIL_CTRL2_CICOSR_SHIFT); 160*47a70e6fSCosmin Samoila 161*47a70e6fSCosmin Samoila mclk_rate = clk_get_rate(micfil->mclk); 162*47a70e6fSCosmin Samoila 163*47a70e6fSCosmin Samoila clk_div = mclk_rate / (get_pdm_clk(micfil, rate) * 2); 164*47a70e6fSCosmin Samoila 165*47a70e6fSCosmin Samoila return clk_div; 166*47a70e6fSCosmin Samoila } 167*47a70e6fSCosmin Samoila 168*47a70e6fSCosmin Samoila /* The SRES is a self-negated bit which provides the CPU with the 169*47a70e6fSCosmin Samoila * capability to initialize the PDM Interface module through the 170*47a70e6fSCosmin Samoila * slave-bus interface. This bit always reads as zero, and this 171*47a70e6fSCosmin Samoila * bit is only effective when MDIS is cleared 172*47a70e6fSCosmin Samoila */ 173*47a70e6fSCosmin Samoila static int fsl_micfil_reset(struct device *dev) 174*47a70e6fSCosmin Samoila { 175*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 176*47a70e6fSCosmin Samoila int ret; 177*47a70e6fSCosmin Samoila 178*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, 179*47a70e6fSCosmin Samoila REG_MICFIL_CTRL1, 180*47a70e6fSCosmin Samoila MICFIL_CTRL1_MDIS_MASK, 181*47a70e6fSCosmin Samoila 0); 182*47a70e6fSCosmin Samoila if (ret) { 183*47a70e6fSCosmin Samoila dev_err(dev, "failed to clear MDIS bit %d\n", ret); 184*47a70e6fSCosmin Samoila return ret; 185*47a70e6fSCosmin Samoila } 186*47a70e6fSCosmin Samoila 187*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, 188*47a70e6fSCosmin Samoila REG_MICFIL_CTRL1, 189*47a70e6fSCosmin Samoila MICFIL_CTRL1_SRES_MASK, 190*47a70e6fSCosmin Samoila MICFIL_CTRL1_SRES); 191*47a70e6fSCosmin Samoila if (ret) { 192*47a70e6fSCosmin Samoila dev_err(dev, "failed to reset MICFIL: %d\n", ret); 193*47a70e6fSCosmin Samoila return ret; 194*47a70e6fSCosmin Samoila } 195*47a70e6fSCosmin Samoila 196*47a70e6fSCosmin Samoila return 0; 197*47a70e6fSCosmin Samoila } 198*47a70e6fSCosmin Samoila 199*47a70e6fSCosmin Samoila static int fsl_micfil_set_mclk_rate(struct fsl_micfil *micfil, 200*47a70e6fSCosmin Samoila unsigned int freq) 201*47a70e6fSCosmin Samoila { 202*47a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 203*47a70e6fSCosmin Samoila int ret; 204*47a70e6fSCosmin Samoila 205*47a70e6fSCosmin Samoila clk_disable_unprepare(micfil->mclk); 206*47a70e6fSCosmin Samoila 207*47a70e6fSCosmin Samoila ret = clk_set_rate(micfil->mclk, freq * 1024); 208*47a70e6fSCosmin Samoila if (ret) 209*47a70e6fSCosmin Samoila dev_warn(dev, "failed to set rate (%u): %d\n", 210*47a70e6fSCosmin Samoila freq * 1024, ret); 211*47a70e6fSCosmin Samoila 212*47a70e6fSCosmin Samoila clk_prepare_enable(micfil->mclk); 213*47a70e6fSCosmin Samoila 214*47a70e6fSCosmin Samoila return ret; 215*47a70e6fSCosmin Samoila } 216*47a70e6fSCosmin Samoila 217*47a70e6fSCosmin Samoila static int fsl_micfil_startup(struct snd_pcm_substream *substream, 218*47a70e6fSCosmin Samoila struct snd_soc_dai *dai) 219*47a70e6fSCosmin Samoila { 220*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 221*47a70e6fSCosmin Samoila 222*47a70e6fSCosmin Samoila if (!micfil) { 223*47a70e6fSCosmin Samoila dev_err(dai->dev, 224*47a70e6fSCosmin Samoila "micfil dai priv_data not set\n"); 225*47a70e6fSCosmin Samoila return -EINVAL; 226*47a70e6fSCosmin Samoila } 227*47a70e6fSCosmin Samoila 228*47a70e6fSCosmin Samoila return 0; 229*47a70e6fSCosmin Samoila } 230*47a70e6fSCosmin Samoila 231*47a70e6fSCosmin Samoila static int fsl_micfil_trigger(struct snd_pcm_substream *substream, int cmd, 232*47a70e6fSCosmin Samoila struct snd_soc_dai *dai) 233*47a70e6fSCosmin Samoila { 234*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 235*47a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 236*47a70e6fSCosmin Samoila int ret; 237*47a70e6fSCosmin Samoila 238*47a70e6fSCosmin Samoila switch (cmd) { 239*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_START: 240*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_RESUME: 241*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 242*47a70e6fSCosmin Samoila ret = fsl_micfil_reset(dev); 243*47a70e6fSCosmin Samoila if (ret) { 244*47a70e6fSCosmin Samoila dev_err(dev, "failed to soft reset\n"); 245*47a70e6fSCosmin Samoila return ret; 246*47a70e6fSCosmin Samoila } 247*47a70e6fSCosmin Samoila 248*47a70e6fSCosmin Samoila /* DMA Interrupt Selection - DISEL bits 249*47a70e6fSCosmin Samoila * 00 - DMA and IRQ disabled 250*47a70e6fSCosmin Samoila * 01 - DMA req enabled 251*47a70e6fSCosmin Samoila * 10 - IRQ enabled 252*47a70e6fSCosmin Samoila * 11 - reserved 253*47a70e6fSCosmin Samoila */ 254*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 255*47a70e6fSCosmin Samoila MICFIL_CTRL1_DISEL_MASK, 256*47a70e6fSCosmin Samoila (1 << MICFIL_CTRL1_DISEL_SHIFT)); 257*47a70e6fSCosmin Samoila if (ret) { 258*47a70e6fSCosmin Samoila dev_err(dev, "failed to update DISEL bits\n"); 259*47a70e6fSCosmin Samoila return ret; 260*47a70e6fSCosmin Samoila } 261*47a70e6fSCosmin Samoila 262*47a70e6fSCosmin Samoila /* Enable the module */ 263*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 264*47a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN_MASK, 265*47a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN); 266*47a70e6fSCosmin Samoila if (ret) { 267*47a70e6fSCosmin Samoila dev_err(dev, "failed to enable the module\n"); 268*47a70e6fSCosmin Samoila return ret; 269*47a70e6fSCosmin Samoila } 270*47a70e6fSCosmin Samoila 271*47a70e6fSCosmin Samoila break; 272*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_STOP: 273*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_SUSPEND: 274*47a70e6fSCosmin Samoila case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 275*47a70e6fSCosmin Samoila /* Disable the module */ 276*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 277*47a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN_MASK, 278*47a70e6fSCosmin Samoila 0); 279*47a70e6fSCosmin Samoila if (ret) { 280*47a70e6fSCosmin Samoila dev_err(dev, "failed to enable the module\n"); 281*47a70e6fSCosmin Samoila return ret; 282*47a70e6fSCosmin Samoila } 283*47a70e6fSCosmin Samoila 284*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 285*47a70e6fSCosmin Samoila MICFIL_CTRL1_DISEL_MASK, 286*47a70e6fSCosmin Samoila (0 << MICFIL_CTRL1_DISEL_SHIFT)); 287*47a70e6fSCosmin Samoila if (ret) { 288*47a70e6fSCosmin Samoila dev_err(dev, "failed to update DISEL bits\n"); 289*47a70e6fSCosmin Samoila return ret; 290*47a70e6fSCosmin Samoila } 291*47a70e6fSCosmin Samoila break; 292*47a70e6fSCosmin Samoila default: 293*47a70e6fSCosmin Samoila return -EINVAL; 294*47a70e6fSCosmin Samoila } 295*47a70e6fSCosmin Samoila return 0; 296*47a70e6fSCosmin Samoila } 297*47a70e6fSCosmin Samoila 298*47a70e6fSCosmin Samoila static int fsl_set_clock_params(struct device *dev, unsigned int rate) 299*47a70e6fSCosmin Samoila { 300*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 301*47a70e6fSCosmin Samoila int clk_div; 302*47a70e6fSCosmin Samoila int ret = 0; 303*47a70e6fSCosmin Samoila 304*47a70e6fSCosmin Samoila ret = fsl_micfil_set_mclk_rate(micfil, rate); 305*47a70e6fSCosmin Samoila if (ret < 0) 306*47a70e6fSCosmin Samoila dev_err(dev, "failed to set mclk[%lu] to rate %u\n", 307*47a70e6fSCosmin Samoila clk_get_rate(micfil->mclk), rate); 308*47a70e6fSCosmin Samoila 309*47a70e6fSCosmin Samoila /* set CICOSR */ 310*47a70e6fSCosmin Samoila ret |= regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 311*47a70e6fSCosmin Samoila MICFIL_CTRL2_CICOSR_MASK, 312*47a70e6fSCosmin Samoila MICFIL_CTRL2_OSR_DEFAULT); 313*47a70e6fSCosmin Samoila if (ret) 314*47a70e6fSCosmin Samoila dev_err(dev, "failed to set CICOSR in reg 0x%X\n", 315*47a70e6fSCosmin Samoila REG_MICFIL_CTRL2); 316*47a70e6fSCosmin Samoila 317*47a70e6fSCosmin Samoila /* set CLK_DIV */ 318*47a70e6fSCosmin Samoila clk_div = get_clk_div(micfil, rate); 319*47a70e6fSCosmin Samoila if (clk_div < 0) 320*47a70e6fSCosmin Samoila ret = -EINVAL; 321*47a70e6fSCosmin Samoila 322*47a70e6fSCosmin Samoila ret |= regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 323*47a70e6fSCosmin Samoila MICFIL_CTRL2_CLKDIV_MASK, clk_div); 324*47a70e6fSCosmin Samoila if (ret) 325*47a70e6fSCosmin Samoila dev_err(dev, "failed to set CLKDIV in reg 0x%X\n", 326*47a70e6fSCosmin Samoila REG_MICFIL_CTRL2); 327*47a70e6fSCosmin Samoila 328*47a70e6fSCosmin Samoila return ret; 329*47a70e6fSCosmin Samoila } 330*47a70e6fSCosmin Samoila 331*47a70e6fSCosmin Samoila static int fsl_micfil_hw_params(struct snd_pcm_substream *substream, 332*47a70e6fSCosmin Samoila struct snd_pcm_hw_params *params, 333*47a70e6fSCosmin Samoila struct snd_soc_dai *dai) 334*47a70e6fSCosmin Samoila { 335*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 336*47a70e6fSCosmin Samoila unsigned int channels = params_channels(params); 337*47a70e6fSCosmin Samoila unsigned int rate = params_rate(params); 338*47a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 339*47a70e6fSCosmin Samoila int ret; 340*47a70e6fSCosmin Samoila 341*47a70e6fSCosmin Samoila /* 1. Disable the module */ 342*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 343*47a70e6fSCosmin Samoila MICFIL_CTRL1_PDMIEN_MASK, 0); 344*47a70e6fSCosmin Samoila if (ret) { 345*47a70e6fSCosmin Samoila dev_err(dev, "failed to disable the module\n"); 346*47a70e6fSCosmin Samoila return ret; 347*47a70e6fSCosmin Samoila } 348*47a70e6fSCosmin Samoila 349*47a70e6fSCosmin Samoila /* enable channels */ 350*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL1, 351*47a70e6fSCosmin Samoila 0xFF, ((1 << channels) - 1)); 352*47a70e6fSCosmin Samoila if (ret) { 353*47a70e6fSCosmin Samoila dev_err(dev, "failed to enable channels %d, reg 0x%X\n", ret, 354*47a70e6fSCosmin Samoila REG_MICFIL_CTRL1); 355*47a70e6fSCosmin Samoila return ret; 356*47a70e6fSCosmin Samoila } 357*47a70e6fSCosmin Samoila 358*47a70e6fSCosmin Samoila ret = fsl_set_clock_params(dev, rate); 359*47a70e6fSCosmin Samoila if (ret < 0) { 360*47a70e6fSCosmin Samoila dev_err(dev, "Failed to set clock parameters [%d]\n", ret); 361*47a70e6fSCosmin Samoila return ret; 362*47a70e6fSCosmin Samoila } 363*47a70e6fSCosmin Samoila 364*47a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = channels * MICFIL_DMA_MAXBURST_RX; 365*47a70e6fSCosmin Samoila 366*47a70e6fSCosmin Samoila return 0; 367*47a70e6fSCosmin Samoila } 368*47a70e6fSCosmin Samoila 369*47a70e6fSCosmin Samoila static int fsl_micfil_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id, 370*47a70e6fSCosmin Samoila unsigned int freq, int dir) 371*47a70e6fSCosmin Samoila { 372*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = snd_soc_dai_get_drvdata(dai); 373*47a70e6fSCosmin Samoila struct device *dev = &micfil->pdev->dev; 374*47a70e6fSCosmin Samoila 375*47a70e6fSCosmin Samoila int ret; 376*47a70e6fSCosmin Samoila 377*47a70e6fSCosmin Samoila if (!freq) 378*47a70e6fSCosmin Samoila return 0; 379*47a70e6fSCosmin Samoila 380*47a70e6fSCosmin Samoila ret = fsl_micfil_set_mclk_rate(micfil, freq); 381*47a70e6fSCosmin Samoila if (ret < 0) 382*47a70e6fSCosmin Samoila dev_err(dev, "failed to set mclk[%lu] to rate %u\n", 383*47a70e6fSCosmin Samoila clk_get_rate(micfil->mclk), freq); 384*47a70e6fSCosmin Samoila 385*47a70e6fSCosmin Samoila return ret; 386*47a70e6fSCosmin Samoila } 387*47a70e6fSCosmin Samoila 388*47a70e6fSCosmin Samoila static struct snd_soc_dai_ops fsl_micfil_dai_ops = { 389*47a70e6fSCosmin Samoila .startup = fsl_micfil_startup, 390*47a70e6fSCosmin Samoila .trigger = fsl_micfil_trigger, 391*47a70e6fSCosmin Samoila .hw_params = fsl_micfil_hw_params, 392*47a70e6fSCosmin Samoila .set_sysclk = fsl_micfil_set_dai_sysclk, 393*47a70e6fSCosmin Samoila }; 394*47a70e6fSCosmin Samoila 395*47a70e6fSCosmin Samoila static int fsl_micfil_dai_probe(struct snd_soc_dai *cpu_dai) 396*47a70e6fSCosmin Samoila { 397*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(cpu_dai->dev); 398*47a70e6fSCosmin Samoila struct device *dev = cpu_dai->dev; 399*47a70e6fSCosmin Samoila unsigned int val; 400*47a70e6fSCosmin Samoila int ret; 401*47a70e6fSCosmin Samoila int i; 402*47a70e6fSCosmin Samoila 403*47a70e6fSCosmin Samoila /* set qsel to medium */ 404*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_CTRL2, 405*47a70e6fSCosmin Samoila MICFIL_CTRL2_QSEL_MASK, MICFIL_MEDIUM_QUALITY); 406*47a70e6fSCosmin Samoila if (ret) { 407*47a70e6fSCosmin Samoila dev_err(dev, "failed to set quality mode bits, reg 0x%X\n", 408*47a70e6fSCosmin Samoila REG_MICFIL_CTRL2); 409*47a70e6fSCosmin Samoila return ret; 410*47a70e6fSCosmin Samoila } 411*47a70e6fSCosmin Samoila 412*47a70e6fSCosmin Samoila /* set default gain to max_gain */ 413*47a70e6fSCosmin Samoila regmap_write(micfil->regmap, REG_MICFIL_OUT_CTRL, 0x77777777); 414*47a70e6fSCosmin Samoila for (i = 0; i < 8; i++) 415*47a70e6fSCosmin Samoila micfil->channel_gain[i] = 0xF; 416*47a70e6fSCosmin Samoila 417*47a70e6fSCosmin Samoila snd_soc_dai_init_dma_data(cpu_dai, NULL, 418*47a70e6fSCosmin Samoila &micfil->dma_params_rx); 419*47a70e6fSCosmin Samoila 420*47a70e6fSCosmin Samoila /* FIFO Watermark Control - FIFOWMK*/ 421*47a70e6fSCosmin Samoila val = MICFIL_FIFO_CTRL_FIFOWMK(micfil->soc->fifo_depth) - 1; 422*47a70e6fSCosmin Samoila ret = regmap_update_bits(micfil->regmap, REG_MICFIL_FIFO_CTRL, 423*47a70e6fSCosmin Samoila MICFIL_FIFO_CTRL_FIFOWMK_MASK, 424*47a70e6fSCosmin Samoila val); 425*47a70e6fSCosmin Samoila if (ret) { 426*47a70e6fSCosmin Samoila dev_err(dev, "failed to set FIFOWMK\n"); 427*47a70e6fSCosmin Samoila return ret; 428*47a70e6fSCosmin Samoila } 429*47a70e6fSCosmin Samoila 430*47a70e6fSCosmin Samoila snd_soc_dai_set_drvdata(cpu_dai, micfil); 431*47a70e6fSCosmin Samoila 432*47a70e6fSCosmin Samoila return 0; 433*47a70e6fSCosmin Samoila } 434*47a70e6fSCosmin Samoila 435*47a70e6fSCosmin Samoila static struct snd_soc_dai_driver fsl_micfil_dai = { 436*47a70e6fSCosmin Samoila .probe = fsl_micfil_dai_probe, 437*47a70e6fSCosmin Samoila .capture = { 438*47a70e6fSCosmin Samoila .stream_name = "CPU-Capture", 439*47a70e6fSCosmin Samoila .channels_min = 1, 440*47a70e6fSCosmin Samoila .channels_max = 8, 441*47a70e6fSCosmin Samoila .rates = FSL_MICFIL_RATES, 442*47a70e6fSCosmin Samoila .formats = FSL_MICFIL_FORMATS, 443*47a70e6fSCosmin Samoila }, 444*47a70e6fSCosmin Samoila .ops = &fsl_micfil_dai_ops, 445*47a70e6fSCosmin Samoila }; 446*47a70e6fSCosmin Samoila 447*47a70e6fSCosmin Samoila static const struct snd_soc_component_driver fsl_micfil_component = { 448*47a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 449*47a70e6fSCosmin Samoila .controls = fsl_micfil_snd_controls, 450*47a70e6fSCosmin Samoila .num_controls = ARRAY_SIZE(fsl_micfil_snd_controls), 451*47a70e6fSCosmin Samoila 452*47a70e6fSCosmin Samoila }; 453*47a70e6fSCosmin Samoila 454*47a70e6fSCosmin Samoila /* REGMAP */ 455*47a70e6fSCosmin Samoila static const struct reg_default fsl_micfil_reg_defaults[] = { 456*47a70e6fSCosmin Samoila {REG_MICFIL_CTRL1, 0x00000000}, 457*47a70e6fSCosmin Samoila {REG_MICFIL_CTRL2, 0x00000000}, 458*47a70e6fSCosmin Samoila {REG_MICFIL_STAT, 0x00000000}, 459*47a70e6fSCosmin Samoila {REG_MICFIL_FIFO_CTRL, 0x00000007}, 460*47a70e6fSCosmin Samoila {REG_MICFIL_FIFO_STAT, 0x00000000}, 461*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH0, 0x00000000}, 462*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH1, 0x00000000}, 463*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH2, 0x00000000}, 464*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH3, 0x00000000}, 465*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH4, 0x00000000}, 466*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH5, 0x00000000}, 467*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH6, 0x00000000}, 468*47a70e6fSCosmin Samoila {REG_MICFIL_DATACH7, 0x00000000}, 469*47a70e6fSCosmin Samoila {REG_MICFIL_DC_CTRL, 0x00000000}, 470*47a70e6fSCosmin Samoila {REG_MICFIL_OUT_CTRL, 0x00000000}, 471*47a70e6fSCosmin Samoila {REG_MICFIL_OUT_STAT, 0x00000000}, 472*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL1, 0x00000000}, 473*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_CTRL2, 0x000A0000}, 474*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_STAT, 0x00000000}, 475*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_SCONFIG, 0x00000000}, 476*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NCONFIG, 0x80000000}, 477*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_NDATA, 0x00000000}, 478*47a70e6fSCosmin Samoila {REG_MICFIL_VAD0_ZCD, 0x00000004}, 479*47a70e6fSCosmin Samoila }; 480*47a70e6fSCosmin Samoila 481*47a70e6fSCosmin Samoila static bool fsl_micfil_readable_reg(struct device *dev, unsigned int reg) 482*47a70e6fSCosmin Samoila { 483*47a70e6fSCosmin Samoila switch (reg) { 484*47a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 485*47a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 486*47a70e6fSCosmin Samoila case REG_MICFIL_STAT: 487*47a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 488*47a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: 489*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 490*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 491*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 492*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 493*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 494*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 495*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 496*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 497*47a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 498*47a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 499*47a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: 500*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 501*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 502*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 503*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 504*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 505*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 506*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 507*47a70e6fSCosmin Samoila return true; 508*47a70e6fSCosmin Samoila default: 509*47a70e6fSCosmin Samoila return false; 510*47a70e6fSCosmin Samoila } 511*47a70e6fSCosmin Samoila } 512*47a70e6fSCosmin Samoila 513*47a70e6fSCosmin Samoila static bool fsl_micfil_writeable_reg(struct device *dev, unsigned int reg) 514*47a70e6fSCosmin Samoila { 515*47a70e6fSCosmin Samoila switch (reg) { 516*47a70e6fSCosmin Samoila case REG_MICFIL_CTRL1: 517*47a70e6fSCosmin Samoila case REG_MICFIL_CTRL2: 518*47a70e6fSCosmin Samoila case REG_MICFIL_STAT: /* Write 1 to Clear */ 519*47a70e6fSCosmin Samoila case REG_MICFIL_FIFO_CTRL: 520*47a70e6fSCosmin Samoila case REG_MICFIL_FIFO_STAT: /* Write 1 to Clear */ 521*47a70e6fSCosmin Samoila case REG_MICFIL_DC_CTRL: 522*47a70e6fSCosmin Samoila case REG_MICFIL_OUT_CTRL: 523*47a70e6fSCosmin Samoila case REG_MICFIL_OUT_STAT: /* Write 1 to Clear */ 524*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL1: 525*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_CTRL2: 526*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: /* Write 1 to Clear */ 527*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_SCONFIG: 528*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NCONFIG: 529*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_ZCD: 530*47a70e6fSCosmin Samoila return true; 531*47a70e6fSCosmin Samoila default: 532*47a70e6fSCosmin Samoila return false; 533*47a70e6fSCosmin Samoila } 534*47a70e6fSCosmin Samoila } 535*47a70e6fSCosmin Samoila 536*47a70e6fSCosmin Samoila static bool fsl_micfil_volatile_reg(struct device *dev, unsigned int reg) 537*47a70e6fSCosmin Samoila { 538*47a70e6fSCosmin Samoila switch (reg) { 539*47a70e6fSCosmin Samoila case REG_MICFIL_STAT: 540*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH0: 541*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH1: 542*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH2: 543*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH3: 544*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH4: 545*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH5: 546*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH6: 547*47a70e6fSCosmin Samoila case REG_MICFIL_DATACH7: 548*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_STAT: 549*47a70e6fSCosmin Samoila case REG_MICFIL_VAD0_NDATA: 550*47a70e6fSCosmin Samoila return true; 551*47a70e6fSCosmin Samoila default: 552*47a70e6fSCosmin Samoila return false; 553*47a70e6fSCosmin Samoila } 554*47a70e6fSCosmin Samoila } 555*47a70e6fSCosmin Samoila 556*47a70e6fSCosmin Samoila static const struct regmap_config fsl_micfil_regmap_config = { 557*47a70e6fSCosmin Samoila .reg_bits = 32, 558*47a70e6fSCosmin Samoila .reg_stride = 4, 559*47a70e6fSCosmin Samoila .val_bits = 32, 560*47a70e6fSCosmin Samoila 561*47a70e6fSCosmin Samoila .max_register = REG_MICFIL_VAD0_ZCD, 562*47a70e6fSCosmin Samoila .reg_defaults = fsl_micfil_reg_defaults, 563*47a70e6fSCosmin Samoila .num_reg_defaults = ARRAY_SIZE(fsl_micfil_reg_defaults), 564*47a70e6fSCosmin Samoila .readable_reg = fsl_micfil_readable_reg, 565*47a70e6fSCosmin Samoila .volatile_reg = fsl_micfil_volatile_reg, 566*47a70e6fSCosmin Samoila .writeable_reg = fsl_micfil_writeable_reg, 567*47a70e6fSCosmin Samoila .cache_type = REGCACHE_RBTREE, 568*47a70e6fSCosmin Samoila }; 569*47a70e6fSCosmin Samoila 570*47a70e6fSCosmin Samoila /* END OF REGMAP */ 571*47a70e6fSCosmin Samoila 572*47a70e6fSCosmin Samoila static irqreturn_t micfil_isr(int irq, void *devid) 573*47a70e6fSCosmin Samoila { 574*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 575*47a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 576*47a70e6fSCosmin Samoila u32 stat_reg; 577*47a70e6fSCosmin Samoila u32 fifo_stat_reg; 578*47a70e6fSCosmin Samoila u32 ctrl1_reg; 579*47a70e6fSCosmin Samoila bool dma_enabled; 580*47a70e6fSCosmin Samoila int i; 581*47a70e6fSCosmin Samoila 582*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 583*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_CTRL1, &ctrl1_reg); 584*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_FIFO_STAT, &fifo_stat_reg); 585*47a70e6fSCosmin Samoila 586*47a70e6fSCosmin Samoila dma_enabled = MICFIL_DMA_ENABLED(ctrl1_reg); 587*47a70e6fSCosmin Samoila 588*47a70e6fSCosmin Samoila /* Channel 0-7 Output Data Flags */ 589*47a70e6fSCosmin Samoila for (i = 0; i < MICFIL_OUTPUT_CHANNELS; i++) { 590*47a70e6fSCosmin Samoila if (stat_reg & MICFIL_STAT_CHXF_MASK(i)) 591*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 592*47a70e6fSCosmin Samoila "Data available in Data Channel %d\n", i); 593*47a70e6fSCosmin Samoila /* if DMA is not enabled, field must be written with 1 594*47a70e6fSCosmin Samoila * to clear 595*47a70e6fSCosmin Samoila */ 596*47a70e6fSCosmin Samoila if (!dma_enabled) 597*47a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, 598*47a70e6fSCosmin Samoila REG_MICFIL_STAT, 599*47a70e6fSCosmin Samoila MICFIL_STAT_CHXF_MASK(i), 600*47a70e6fSCosmin Samoila 1); 601*47a70e6fSCosmin Samoila } 602*47a70e6fSCosmin Samoila 603*47a70e6fSCosmin Samoila for (i = 0; i < MICFIL_FIFO_NUM; i++) { 604*47a70e6fSCosmin Samoila if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_OVER_MASK(i)) 605*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 606*47a70e6fSCosmin Samoila "FIFO Overflow Exception flag for channel %d\n", 607*47a70e6fSCosmin Samoila i); 608*47a70e6fSCosmin Samoila 609*47a70e6fSCosmin Samoila if (fifo_stat_reg & MICFIL_FIFO_STAT_FIFOX_UNDER_MASK(i)) 610*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, 611*47a70e6fSCosmin Samoila "FIFO Underflow Exception flag for channel %d\n", 612*47a70e6fSCosmin Samoila i); 613*47a70e6fSCosmin Samoila } 614*47a70e6fSCosmin Samoila 615*47a70e6fSCosmin Samoila return IRQ_HANDLED; 616*47a70e6fSCosmin Samoila } 617*47a70e6fSCosmin Samoila 618*47a70e6fSCosmin Samoila static irqreturn_t micfil_err_isr(int irq, void *devid) 619*47a70e6fSCosmin Samoila { 620*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = (struct fsl_micfil *)devid; 621*47a70e6fSCosmin Samoila struct platform_device *pdev = micfil->pdev; 622*47a70e6fSCosmin Samoila u32 stat_reg; 623*47a70e6fSCosmin Samoila 624*47a70e6fSCosmin Samoila regmap_read(micfil->regmap, REG_MICFIL_STAT, &stat_reg); 625*47a70e6fSCosmin Samoila 626*47a70e6fSCosmin Samoila if (stat_reg & MICFIL_STAT_BSY_FIL_MASK) 627*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: Decimation Filter is running\n"); 628*47a70e6fSCosmin Samoila 629*47a70e6fSCosmin Samoila if (stat_reg & MICFIL_STAT_FIR_RDY_MASK) 630*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: FIR Filter Data ready\n"); 631*47a70e6fSCosmin Samoila 632*47a70e6fSCosmin Samoila if (stat_reg & MICFIL_STAT_LOWFREQF_MASK) { 633*47a70e6fSCosmin Samoila dev_dbg(&pdev->dev, "isr: ipg_clk_app is too low\n"); 634*47a70e6fSCosmin Samoila regmap_write_bits(micfil->regmap, REG_MICFIL_STAT, 635*47a70e6fSCosmin Samoila MICFIL_STAT_LOWFREQF_MASK, 1); 636*47a70e6fSCosmin Samoila } 637*47a70e6fSCosmin Samoila 638*47a70e6fSCosmin Samoila return IRQ_HANDLED; 639*47a70e6fSCosmin Samoila } 640*47a70e6fSCosmin Samoila 641*47a70e6fSCosmin Samoila static int fsl_micfil_probe(struct platform_device *pdev) 642*47a70e6fSCosmin Samoila { 643*47a70e6fSCosmin Samoila struct device_node *np = pdev->dev.of_node; 644*47a70e6fSCosmin Samoila const struct of_device_id *of_id; 645*47a70e6fSCosmin Samoila struct fsl_micfil *micfil; 646*47a70e6fSCosmin Samoila struct resource *res; 647*47a70e6fSCosmin Samoila void __iomem *regs; 648*47a70e6fSCosmin Samoila int ret, i; 649*47a70e6fSCosmin Samoila unsigned long irqflag = 0; 650*47a70e6fSCosmin Samoila 651*47a70e6fSCosmin Samoila micfil = devm_kzalloc(&pdev->dev, sizeof(*micfil), GFP_KERNEL); 652*47a70e6fSCosmin Samoila if (!micfil) 653*47a70e6fSCosmin Samoila return -ENOMEM; 654*47a70e6fSCosmin Samoila 655*47a70e6fSCosmin Samoila micfil->pdev = pdev; 656*47a70e6fSCosmin Samoila strncpy(micfil->name, np->name, sizeof(micfil->name) - 1); 657*47a70e6fSCosmin Samoila 658*47a70e6fSCosmin Samoila of_id = of_match_device(fsl_micfil_dt_ids, &pdev->dev); 659*47a70e6fSCosmin Samoila if (!of_id || !of_id->data) 660*47a70e6fSCosmin Samoila return -EINVAL; 661*47a70e6fSCosmin Samoila 662*47a70e6fSCosmin Samoila micfil->soc = of_id->data; 663*47a70e6fSCosmin Samoila 664*47a70e6fSCosmin Samoila /* ipg_clk is used to control the registers 665*47a70e6fSCosmin Samoila * ipg_clk_app is used to operate the filter 666*47a70e6fSCosmin Samoila */ 667*47a70e6fSCosmin Samoila micfil->mclk = devm_clk_get(&pdev->dev, "ipg_clk_app"); 668*47a70e6fSCosmin Samoila if (IS_ERR(micfil->mclk)) { 669*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to get core clock: %ld\n", 670*47a70e6fSCosmin Samoila PTR_ERR(micfil->mclk)); 671*47a70e6fSCosmin Samoila return PTR_ERR(micfil->mclk); 672*47a70e6fSCosmin Samoila } 673*47a70e6fSCosmin Samoila 674*47a70e6fSCosmin Samoila /* init regmap */ 675*47a70e6fSCosmin Samoila res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 676*47a70e6fSCosmin Samoila regs = devm_ioremap_resource(&pdev->dev, res); 677*47a70e6fSCosmin Samoila if (IS_ERR(regs)) 678*47a70e6fSCosmin Samoila return PTR_ERR(regs); 679*47a70e6fSCosmin Samoila 680*47a70e6fSCosmin Samoila micfil->regmap = devm_regmap_init_mmio_clk(&pdev->dev, 681*47a70e6fSCosmin Samoila "ipg_clk", 682*47a70e6fSCosmin Samoila regs, 683*47a70e6fSCosmin Samoila &fsl_micfil_regmap_config); 684*47a70e6fSCosmin Samoila if (IS_ERR(micfil->regmap)) { 685*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to init MICFIL regmap: %ld\n", 686*47a70e6fSCosmin Samoila PTR_ERR(micfil->regmap)); 687*47a70e6fSCosmin Samoila return PTR_ERR(micfil->regmap); 688*47a70e6fSCosmin Samoila } 689*47a70e6fSCosmin Samoila 690*47a70e6fSCosmin Samoila /* dataline mask for RX */ 691*47a70e6fSCosmin Samoila ret = of_property_read_u32_index(np, 692*47a70e6fSCosmin Samoila "fsl,dataline", 693*47a70e6fSCosmin Samoila 0, 694*47a70e6fSCosmin Samoila &micfil->dataline); 695*47a70e6fSCosmin Samoila if (ret) 696*47a70e6fSCosmin Samoila micfil->dataline = 1; 697*47a70e6fSCosmin Samoila 698*47a70e6fSCosmin Samoila if (micfil->dataline & ~micfil->soc->dataline) { 699*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "dataline setting error, Mask is 0x%X\n", 700*47a70e6fSCosmin Samoila micfil->soc->dataline); 701*47a70e6fSCosmin Samoila return -EINVAL; 702*47a70e6fSCosmin Samoila } 703*47a70e6fSCosmin Samoila 704*47a70e6fSCosmin Samoila /* get IRQs */ 705*47a70e6fSCosmin Samoila for (i = 0; i < MICFIL_IRQ_LINES; i++) { 706*47a70e6fSCosmin Samoila micfil->irq[i] = platform_get_irq(pdev, i); 707*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "GET IRQ: %d\n", micfil->irq[i]); 708*47a70e6fSCosmin Samoila if (micfil->irq[i] < 0) { 709*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "no irq for node %s\n", pdev->name); 710*47a70e6fSCosmin Samoila return micfil->irq[i]; 711*47a70e6fSCosmin Samoila } 712*47a70e6fSCosmin Samoila } 713*47a70e6fSCosmin Samoila 714*47a70e6fSCosmin Samoila if (of_property_read_bool(np, "fsl,shared-interrupt")) 715*47a70e6fSCosmin Samoila irqflag = IRQF_SHARED; 716*47a70e6fSCosmin Samoila 717*47a70e6fSCosmin Samoila /* Digital Microphone interface interrupt - IRQ 109 */ 718*47a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[0], 719*47a70e6fSCosmin Samoila micfil_isr, irqflag, 720*47a70e6fSCosmin Samoila micfil->name, micfil); 721*47a70e6fSCosmin Samoila if (ret) { 722*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface irq %u\n", 723*47a70e6fSCosmin Samoila micfil->irq[0]); 724*47a70e6fSCosmin Samoila return ret; 725*47a70e6fSCosmin Samoila } 726*47a70e6fSCosmin Samoila 727*47a70e6fSCosmin Samoila /* Digital Microphone interface error interrupt - IRQ 110 */ 728*47a70e6fSCosmin Samoila ret = devm_request_irq(&pdev->dev, micfil->irq[1], 729*47a70e6fSCosmin Samoila micfil_err_isr, irqflag, 730*47a70e6fSCosmin Samoila micfil->name, micfil); 731*47a70e6fSCosmin Samoila if (ret) { 732*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to claim mic interface error irq %u\n", 733*47a70e6fSCosmin Samoila micfil->irq[1]); 734*47a70e6fSCosmin Samoila return ret; 735*47a70e6fSCosmin Samoila } 736*47a70e6fSCosmin Samoila 737*47a70e6fSCosmin Samoila micfil->dma_params_rx.chan_name = "rx"; 738*47a70e6fSCosmin Samoila micfil->dma_params_rx.addr = res->start + REG_MICFIL_DATACH0; 739*47a70e6fSCosmin Samoila micfil->dma_params_rx.maxburst = MICFIL_DMA_MAXBURST_RX; 740*47a70e6fSCosmin Samoila 741*47a70e6fSCosmin Samoila 742*47a70e6fSCosmin Samoila platform_set_drvdata(pdev, micfil); 743*47a70e6fSCosmin Samoila 744*47a70e6fSCosmin Samoila pm_runtime_enable(&pdev->dev); 745*47a70e6fSCosmin Samoila 746*47a70e6fSCosmin Samoila ret = devm_snd_soc_register_component(&pdev->dev, &fsl_micfil_component, 747*47a70e6fSCosmin Samoila &fsl_micfil_dai, 1); 748*47a70e6fSCosmin Samoila if (ret) { 749*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to register component %s\n", 750*47a70e6fSCosmin Samoila fsl_micfil_component.name); 751*47a70e6fSCosmin Samoila return ret; 752*47a70e6fSCosmin Samoila } 753*47a70e6fSCosmin Samoila 754*47a70e6fSCosmin Samoila ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0); 755*47a70e6fSCosmin Samoila if (ret) 756*47a70e6fSCosmin Samoila dev_err(&pdev->dev, "failed to pcm register\n"); 757*47a70e6fSCosmin Samoila 758*47a70e6fSCosmin Samoila return ret; 759*47a70e6fSCosmin Samoila } 760*47a70e6fSCosmin Samoila 761*47a70e6fSCosmin Samoila #ifdef CONFIG_PM 762*47a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_suspend(struct device *dev) 763*47a70e6fSCosmin Samoila { 764*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 765*47a70e6fSCosmin Samoila 766*47a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, true); 767*47a70e6fSCosmin Samoila 768*47a70e6fSCosmin Samoila clk_disable_unprepare(micfil->mclk); 769*47a70e6fSCosmin Samoila 770*47a70e6fSCosmin Samoila return 0; 771*47a70e6fSCosmin Samoila } 772*47a70e6fSCosmin Samoila 773*47a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_runtime_resume(struct device *dev) 774*47a70e6fSCosmin Samoila { 775*47a70e6fSCosmin Samoila struct fsl_micfil *micfil = dev_get_drvdata(dev); 776*47a70e6fSCosmin Samoila int ret; 777*47a70e6fSCosmin Samoila 778*47a70e6fSCosmin Samoila ret = clk_prepare_enable(micfil->mclk); 779*47a70e6fSCosmin Samoila if (ret < 0) 780*47a70e6fSCosmin Samoila return ret; 781*47a70e6fSCosmin Samoila 782*47a70e6fSCosmin Samoila regcache_cache_only(micfil->regmap, false); 783*47a70e6fSCosmin Samoila regcache_mark_dirty(micfil->regmap); 784*47a70e6fSCosmin Samoila regcache_sync(micfil->regmap); 785*47a70e6fSCosmin Samoila 786*47a70e6fSCosmin Samoila return 0; 787*47a70e6fSCosmin Samoila } 788*47a70e6fSCosmin Samoila #endif /* CONFIG_PM*/ 789*47a70e6fSCosmin Samoila 790*47a70e6fSCosmin Samoila #ifdef CONFIG_PM_SLEEP 791*47a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_suspend(struct device *dev) 792*47a70e6fSCosmin Samoila { 793*47a70e6fSCosmin Samoila pm_runtime_force_suspend(dev); 794*47a70e6fSCosmin Samoila 795*47a70e6fSCosmin Samoila return 0; 796*47a70e6fSCosmin Samoila } 797*47a70e6fSCosmin Samoila 798*47a70e6fSCosmin Samoila static int __maybe_unused fsl_micfil_resume(struct device *dev) 799*47a70e6fSCosmin Samoila { 800*47a70e6fSCosmin Samoila pm_runtime_force_resume(dev); 801*47a70e6fSCosmin Samoila 802*47a70e6fSCosmin Samoila return 0; 803*47a70e6fSCosmin Samoila } 804*47a70e6fSCosmin Samoila #endif /* CONFIG_PM_SLEEP */ 805*47a70e6fSCosmin Samoila 806*47a70e6fSCosmin Samoila static const struct dev_pm_ops fsl_micfil_pm_ops = { 807*47a70e6fSCosmin Samoila SET_RUNTIME_PM_OPS(fsl_micfil_runtime_suspend, 808*47a70e6fSCosmin Samoila fsl_micfil_runtime_resume, 809*47a70e6fSCosmin Samoila NULL) 810*47a70e6fSCosmin Samoila SET_SYSTEM_SLEEP_PM_OPS(fsl_micfil_suspend, 811*47a70e6fSCosmin Samoila fsl_micfil_resume) 812*47a70e6fSCosmin Samoila }; 813*47a70e6fSCosmin Samoila 814*47a70e6fSCosmin Samoila static struct platform_driver fsl_micfil_driver = { 815*47a70e6fSCosmin Samoila .probe = fsl_micfil_probe, 816*47a70e6fSCosmin Samoila .driver = { 817*47a70e6fSCosmin Samoila .name = "fsl-micfil-dai", 818*47a70e6fSCosmin Samoila .pm = &fsl_micfil_pm_ops, 819*47a70e6fSCosmin Samoila .of_match_table = fsl_micfil_dt_ids, 820*47a70e6fSCosmin Samoila }, 821*47a70e6fSCosmin Samoila }; 822*47a70e6fSCosmin Samoila module_platform_driver(fsl_micfil_driver); 823*47a70e6fSCosmin Samoila 824*47a70e6fSCosmin Samoila MODULE_AUTHOR("Cosmin-Gabriel Samoila <cosmin.samoila@nxp.com>"); 825*47a70e6fSCosmin Samoila MODULE_DESCRIPTION("NXP PDM Microphone Interface (MICFIL) driver"); 826*47a70e6fSCosmin Samoila MODULE_LICENSE("GPL v2"); 827