xref: /openbmc/linux/sound/soc/fsl/fsl_esai.c (revision c656941df9bc80f7ec65b92ca73c42f8b0b62628)
143d24e76SNicolin Chen /*
243d24e76SNicolin Chen  * Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
343d24e76SNicolin Chen  *
443d24e76SNicolin Chen  * Copyright (C) 2014 Freescale Semiconductor, Inc.
543d24e76SNicolin Chen  *
643d24e76SNicolin Chen  * This file is licensed under the terms of the GNU General Public License
743d24e76SNicolin Chen  * version 2. This program is licensed "as is" without any warranty of any
843d24e76SNicolin Chen  * kind, whether express or implied.
943d24e76SNicolin Chen  */
1043d24e76SNicolin Chen 
1143d24e76SNicolin Chen #include <linux/clk.h>
1243d24e76SNicolin Chen #include <linux/dmaengine.h>
1343d24e76SNicolin Chen #include <linux/module.h>
1443d24e76SNicolin Chen #include <linux/of_irq.h>
1543d24e76SNicolin Chen #include <linux/of_platform.h>
1643d24e76SNicolin Chen #include <sound/dmaengine_pcm.h>
1743d24e76SNicolin Chen #include <sound/pcm_params.h>
1843d24e76SNicolin Chen 
1943d24e76SNicolin Chen #include "fsl_esai.h"
2043d24e76SNicolin Chen #include "imx-pcm.h"
2143d24e76SNicolin Chen 
2243d24e76SNicolin Chen #define FSL_ESAI_FORMATS	(SNDRV_PCM_FMTBIT_S8 | \
2343d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S16_LE | \
2443d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S20_3LE | \
2543d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S24_LE)
2643d24e76SNicolin Chen 
2743d24e76SNicolin Chen /**
2843d24e76SNicolin Chen  * fsl_esai: ESAI private data
2943d24e76SNicolin Chen  *
3043d24e76SNicolin Chen  * @dma_params_rx: DMA parameters for receive channel
3143d24e76SNicolin Chen  * @dma_params_tx: DMA parameters for transmit channel
3243d24e76SNicolin Chen  * @pdev: platform device pointer
3343d24e76SNicolin Chen  * @regmap: regmap handler
3443d24e76SNicolin Chen  * @coreclk: clock source to access register
3543d24e76SNicolin Chen  * @extalclk: esai clock source to derive HCK, SCK and FS
3643d24e76SNicolin Chen  * @fsysclk: system clock source to derive HCK, SCK and FS
37a2a4d604SShengjiu Wang  * @spbaclk: SPBA clock (optional, depending on SoC design)
3843d24e76SNicolin Chen  * @fifo_depth: depth of tx/rx FIFO
3943d24e76SNicolin Chen  * @slot_width: width of each DAI slot
40de0d712aSShengjiu Wang  * @slots: number of slots
4143d24e76SNicolin Chen  * @hck_rate: clock rate of desired HCKx clock
42f975ca46SNicolin Chen  * @sck_rate: clock rate of desired SCKx clock
43f975ca46SNicolin Chen  * @hck_dir: the direction of HCKx pads
4443d24e76SNicolin Chen  * @sck_div: if using PSR/PM dividers for SCKx clock
4543d24e76SNicolin Chen  * @slave_mode: if fully using DAI slave mode
4643d24e76SNicolin Chen  * @synchronous: if using tx/rx synchronous mode
4743d24e76SNicolin Chen  * @name: driver name
4843d24e76SNicolin Chen  */
4943d24e76SNicolin Chen struct fsl_esai {
5043d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_rx;
5143d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_tx;
5243d24e76SNicolin Chen 	struct platform_device *pdev;
5343d24e76SNicolin Chen 	struct regmap *regmap;
5443d24e76SNicolin Chen 	struct clk *coreclk;
5543d24e76SNicolin Chen 	struct clk *extalclk;
5643d24e76SNicolin Chen 	struct clk *fsysclk;
57a2a4d604SShengjiu Wang 	struct clk *spbaclk;
5843d24e76SNicolin Chen 	u32 fifo_depth;
5943d24e76SNicolin Chen 	u32 slot_width;
60de0d712aSShengjiu Wang 	u32 slots;
6143d24e76SNicolin Chen 	u32 hck_rate[2];
62f975ca46SNicolin Chen 	u32 sck_rate[2];
63f975ca46SNicolin Chen 	bool hck_dir[2];
6443d24e76SNicolin Chen 	bool sck_div[2];
6543d24e76SNicolin Chen 	bool slave_mode;
6643d24e76SNicolin Chen 	bool synchronous;
6743d24e76SNicolin Chen 	char name[32];
6843d24e76SNicolin Chen };
6943d24e76SNicolin Chen 
7043d24e76SNicolin Chen static irqreturn_t esai_isr(int irq, void *devid)
7143d24e76SNicolin Chen {
7243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
7343d24e76SNicolin Chen 	struct platform_device *pdev = esai_priv->pdev;
7443d24e76SNicolin Chen 	u32 esr;
7543d24e76SNicolin Chen 
7643d24e76SNicolin Chen 	regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
7743d24e76SNicolin Chen 
7843d24e76SNicolin Chen 	if (esr & ESAI_ESR_TINIT_MASK)
793bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission Initialized\n");
8043d24e76SNicolin Chen 
8143d24e76SNicolin Chen 	if (esr & ESAI_ESR_RFF_MASK)
8243d24e76SNicolin Chen 		dev_warn(&pdev->dev, "isr: Receiving overrun\n");
8343d24e76SNicolin Chen 
8443d24e76SNicolin Chen 	if (esr & ESAI_ESR_TFE_MASK)
853bcc8656SColin Ian King 		dev_warn(&pdev->dev, "isr: Transmission underrun\n");
8643d24e76SNicolin Chen 
8743d24e76SNicolin Chen 	if (esr & ESAI_ESR_TLS_MASK)
8843d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
8943d24e76SNicolin Chen 
9043d24e76SNicolin Chen 	if (esr & ESAI_ESR_TDE_MASK)
913bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission data exception\n");
9243d24e76SNicolin Chen 
9343d24e76SNicolin Chen 	if (esr & ESAI_ESR_TED_MASK)
9443d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
9543d24e76SNicolin Chen 
9643d24e76SNicolin Chen 	if (esr & ESAI_ESR_TD_MASK)
9743d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting data\n");
9843d24e76SNicolin Chen 
9943d24e76SNicolin Chen 	if (esr & ESAI_ESR_RLS_MASK)
10043d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
10143d24e76SNicolin Chen 
10243d24e76SNicolin Chen 	if (esr & ESAI_ESR_RDE_MASK)
10343d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
10443d24e76SNicolin Chen 
10543d24e76SNicolin Chen 	if (esr & ESAI_ESR_RED_MASK)
10643d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
10743d24e76SNicolin Chen 
10843d24e76SNicolin Chen 	if (esr & ESAI_ESR_RD_MASK)
10943d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data\n");
11043d24e76SNicolin Chen 
11143d24e76SNicolin Chen 	return IRQ_HANDLED;
11243d24e76SNicolin Chen }
11343d24e76SNicolin Chen 
11443d24e76SNicolin Chen /**
11543d24e76SNicolin Chen  * This function is used to calculate the divisors of psr, pm, fp and it is
11643d24e76SNicolin Chen  * supposed to be called in set_dai_sysclk() and set_bclk().
11743d24e76SNicolin Chen  *
11843d24e76SNicolin Chen  * @ratio: desired overall ratio for the paticipating dividers
11943d24e76SNicolin Chen  * @usefp: for HCK setting, there is no need to set fp divider
12043d24e76SNicolin Chen  * @fp: bypass other dividers by setting fp directly if fp != 0
12143d24e76SNicolin Chen  * @tx: current setting is for playback or capture
12243d24e76SNicolin Chen  */
12343d24e76SNicolin Chen static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
12443d24e76SNicolin Chen 				bool usefp, u32 fp)
12543d24e76SNicolin Chen {
12643d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
12743d24e76SNicolin Chen 	u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
12843d24e76SNicolin Chen 
12943d24e76SNicolin Chen 	maxfp = usefp ? 16 : 1;
13043d24e76SNicolin Chen 
13143d24e76SNicolin Chen 	if (usefp && fp)
13243d24e76SNicolin Chen 		goto out_fp;
13343d24e76SNicolin Chen 
13443d24e76SNicolin Chen 	if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
13543d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
13643d24e76SNicolin Chen 				2 * 8 * 256 * maxfp);
13743d24e76SNicolin Chen 		return -EINVAL;
13843d24e76SNicolin Chen 	} else if (ratio % 2) {
13943d24e76SNicolin Chen 		dev_err(dai->dev, "the raio must be even if using upper divider\n");
14043d24e76SNicolin Chen 		return -EINVAL;
14143d24e76SNicolin Chen 	}
14243d24e76SNicolin Chen 
14343d24e76SNicolin Chen 	ratio /= 2;
14443d24e76SNicolin Chen 
14543d24e76SNicolin Chen 	psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
14643d24e76SNicolin Chen 
147*c656941dSNicolin Chen 	/* Do not loop-search if PM (1 ~ 256) alone can serve the ratio */
148*c656941dSNicolin Chen 	if (ratio <= 256) {
149*c656941dSNicolin Chen 		pm = ratio;
150*c656941dSNicolin Chen 		fp = 1;
151*c656941dSNicolin Chen 		goto out;
152*c656941dSNicolin Chen 	}
153*c656941dSNicolin Chen 
15443d24e76SNicolin Chen 	/* Set the max fluctuation -- 0.1% of the max devisor */
15543d24e76SNicolin Chen 	savesub = (psr ? 1 : 8)  * 256 * maxfp / 1000;
15643d24e76SNicolin Chen 
15743d24e76SNicolin Chen 	/* Find the best value for PM */
15843d24e76SNicolin Chen 	for (i = 1; i <= 256; i++) {
15943d24e76SNicolin Chen 		for (j = 1; j <= maxfp; j++) {
16043d24e76SNicolin Chen 			/* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
16143d24e76SNicolin Chen 			prod = (psr ? 1 : 8) * i * j;
16243d24e76SNicolin Chen 
16343d24e76SNicolin Chen 			if (prod == ratio)
16443d24e76SNicolin Chen 				sub = 0;
16543d24e76SNicolin Chen 			else if (prod / ratio == 1)
16643d24e76SNicolin Chen 				sub = prod - ratio;
16743d24e76SNicolin Chen 			else if (ratio / prod == 1)
16843d24e76SNicolin Chen 				sub = ratio - prod;
16943d24e76SNicolin Chen 			else
17043d24e76SNicolin Chen 				continue;
17143d24e76SNicolin Chen 
17243d24e76SNicolin Chen 			/* Calculate the fraction */
17343d24e76SNicolin Chen 			sub = sub * 1000 / ratio;
17443d24e76SNicolin Chen 			if (sub < savesub) {
17543d24e76SNicolin Chen 				savesub = sub;
17643d24e76SNicolin Chen 				pm = i;
17743d24e76SNicolin Chen 				fp = j;
17843d24e76SNicolin Chen 			}
17943d24e76SNicolin Chen 
18043d24e76SNicolin Chen 			/* We are lucky */
18143d24e76SNicolin Chen 			if (savesub == 0)
18243d24e76SNicolin Chen 				goto out;
18343d24e76SNicolin Chen 		}
18443d24e76SNicolin Chen 	}
18543d24e76SNicolin Chen 
18643d24e76SNicolin Chen 	if (pm == 999) {
18743d24e76SNicolin Chen 		dev_err(dai->dev, "failed to calculate proper divisors\n");
18843d24e76SNicolin Chen 		return -EINVAL;
18943d24e76SNicolin Chen 	}
19043d24e76SNicolin Chen 
19143d24e76SNicolin Chen out:
19243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
19343d24e76SNicolin Chen 			   ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
19443d24e76SNicolin Chen 			   psr | ESAI_xCCR_xPM(pm));
19543d24e76SNicolin Chen 
19643d24e76SNicolin Chen out_fp:
19743d24e76SNicolin Chen 	/* Bypass fp if not being required */
19843d24e76SNicolin Chen 	if (maxfp <= 1)
19943d24e76SNicolin Chen 		return 0;
20043d24e76SNicolin Chen 
20143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
20243d24e76SNicolin Chen 			   ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
20343d24e76SNicolin Chen 
20443d24e76SNicolin Chen 	return 0;
20543d24e76SNicolin Chen }
20643d24e76SNicolin Chen 
20743d24e76SNicolin Chen /**
20843d24e76SNicolin Chen  * This function mainly configures the clock frequency of MCLK (HCKT/HCKR)
20943d24e76SNicolin Chen  *
21043d24e76SNicolin Chen  * @Parameters:
21143d24e76SNicolin Chen  * clk_id: The clock source of HCKT/HCKR
21243d24e76SNicolin Chen  *	  (Input from outside; output from inside, FSYS or EXTAL)
21343d24e76SNicolin Chen  * freq: The required clock rate of HCKT/HCKR
21443d24e76SNicolin Chen  * dir: The clock direction of HCKT/HCKR
21543d24e76SNicolin Chen  *
21643d24e76SNicolin Chen  * Note: If the direction is input, we do not care about clk_id.
21743d24e76SNicolin Chen  */
21843d24e76SNicolin Chen static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
21943d24e76SNicolin Chen 				   unsigned int freq, int dir)
22043d24e76SNicolin Chen {
22143d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
22243d24e76SNicolin Chen 	struct clk *clksrc = esai_priv->extalclk;
22343d24e76SNicolin Chen 	bool tx = clk_id <= ESAI_HCKT_EXTAL;
22443d24e76SNicolin Chen 	bool in = dir == SND_SOC_CLOCK_IN;
2253e185238SXiubo Li 	u32 ratio, ecr = 0;
22643d24e76SNicolin Chen 	unsigned long clk_rate;
2273e185238SXiubo Li 	int ret;
22843d24e76SNicolin Chen 
229f975ca46SNicolin Chen 	/* Bypass divider settings if the requirement doesn't change */
230f975ca46SNicolin Chen 	if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
231f975ca46SNicolin Chen 		return 0;
23243d24e76SNicolin Chen 
23343d24e76SNicolin Chen 	/* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
23443d24e76SNicolin Chen 	esai_priv->sck_div[tx] = true;
23543d24e76SNicolin Chen 
23643d24e76SNicolin Chen 	/* Set the direction of HCKT/HCKR pins */
23743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
23843d24e76SNicolin Chen 			   ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
23943d24e76SNicolin Chen 
24043d24e76SNicolin Chen 	if (in)
24143d24e76SNicolin Chen 		goto out;
24243d24e76SNicolin Chen 
24343d24e76SNicolin Chen 	switch (clk_id) {
24443d24e76SNicolin Chen 	case ESAI_HCKT_FSYS:
24543d24e76SNicolin Chen 	case ESAI_HCKR_FSYS:
24643d24e76SNicolin Chen 		clksrc = esai_priv->fsysclk;
24743d24e76SNicolin Chen 		break;
24843d24e76SNicolin Chen 	case ESAI_HCKT_EXTAL:
24943d24e76SNicolin Chen 		ecr |= ESAI_ECR_ETI;
25043d24e76SNicolin Chen 	case ESAI_HCKR_EXTAL:
25143d24e76SNicolin Chen 		ecr |= ESAI_ECR_ERI;
25243d24e76SNicolin Chen 		break;
25343d24e76SNicolin Chen 	default:
25443d24e76SNicolin Chen 		return -EINVAL;
25543d24e76SNicolin Chen 	}
25643d24e76SNicolin Chen 
25743d24e76SNicolin Chen 	if (IS_ERR(clksrc)) {
25843d24e76SNicolin Chen 		dev_err(dai->dev, "no assigned %s clock\n",
25943d24e76SNicolin Chen 				clk_id % 2 ? "extal" : "fsys");
26043d24e76SNicolin Chen 		return PTR_ERR(clksrc);
26143d24e76SNicolin Chen 	}
26243d24e76SNicolin Chen 	clk_rate = clk_get_rate(clksrc);
26343d24e76SNicolin Chen 
26443d24e76SNicolin Chen 	ratio = clk_rate / freq;
26543d24e76SNicolin Chen 	if (ratio * freq > clk_rate)
26643d24e76SNicolin Chen 		ret = ratio * freq - clk_rate;
26743d24e76SNicolin Chen 	else if (ratio * freq < clk_rate)
26843d24e76SNicolin Chen 		ret = clk_rate - ratio * freq;
26943d24e76SNicolin Chen 	else
27043d24e76SNicolin Chen 		ret = 0;
27143d24e76SNicolin Chen 
27243d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
27343d24e76SNicolin Chen 	if (ret != 0 && clk_rate / ret < 1000) {
27443d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
27543d24e76SNicolin Chen 				tx ? 'T' : 'R');
27643d24e76SNicolin Chen 		return -EINVAL;
27743d24e76SNicolin Chen 	}
27843d24e76SNicolin Chen 
27957ebbcafSNicolin Chen 	/* Only EXTAL source can be output directly without using PSR and PM */
28057ebbcafSNicolin Chen 	if (ratio == 1 && clksrc == esai_priv->extalclk) {
28143d24e76SNicolin Chen 		/* Bypass all the dividers if not being needed */
28243d24e76SNicolin Chen 		ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
28343d24e76SNicolin Chen 		goto out;
28457ebbcafSNicolin Chen 	} else if (ratio < 2) {
28557ebbcafSNicolin Chen 		/* The ratio should be no less than 2 if using other sources */
28657ebbcafSNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
28757ebbcafSNicolin Chen 				tx ? 'T' : 'R');
28857ebbcafSNicolin Chen 		return -EINVAL;
28943d24e76SNicolin Chen 	}
29043d24e76SNicolin Chen 
29143d24e76SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
29243d24e76SNicolin Chen 	if (ret)
29343d24e76SNicolin Chen 		return ret;
29443d24e76SNicolin Chen 
29543d24e76SNicolin Chen 	esai_priv->sck_div[tx] = false;
29643d24e76SNicolin Chen 
29743d24e76SNicolin Chen out:
298f975ca46SNicolin Chen 	esai_priv->hck_dir[tx] = dir;
29943d24e76SNicolin Chen 	esai_priv->hck_rate[tx] = freq;
30043d24e76SNicolin Chen 
30143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
30243d24e76SNicolin Chen 			   tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
30343d24e76SNicolin Chen 			   ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
30443d24e76SNicolin Chen 
30543d24e76SNicolin Chen 	return 0;
30643d24e76SNicolin Chen }
30743d24e76SNicolin Chen 
30843d24e76SNicolin Chen /**
30943d24e76SNicolin Chen  * This function configures the related dividers according to the bclk rate
31043d24e76SNicolin Chen  */
31143d24e76SNicolin Chen static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
31243d24e76SNicolin Chen {
31343d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
31443d24e76SNicolin Chen 	u32 hck_rate = esai_priv->hck_rate[tx];
31543d24e76SNicolin Chen 	u32 sub, ratio = hck_rate / freq;
316f975ca46SNicolin Chen 	int ret;
31743d24e76SNicolin Chen 
318f975ca46SNicolin Chen 	/* Don't apply for fully slave mode or unchanged bclk */
319f975ca46SNicolin Chen 	if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
32043d24e76SNicolin Chen 		return 0;
32143d24e76SNicolin Chen 
32243d24e76SNicolin Chen 	if (ratio * freq > hck_rate)
32343d24e76SNicolin Chen 		sub = ratio * freq - hck_rate;
32443d24e76SNicolin Chen 	else if (ratio * freq < hck_rate)
32543d24e76SNicolin Chen 		sub = hck_rate - ratio * freq;
32643d24e76SNicolin Chen 	else
32743d24e76SNicolin Chen 		sub = 0;
32843d24e76SNicolin Chen 
32943d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
33043d24e76SNicolin Chen 	if (sub != 0 && hck_rate / sub < 1000) {
33143d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required SCK%c rate\n",
33243d24e76SNicolin Chen 				tx ? 'T' : 'R');
33343d24e76SNicolin Chen 		return -EINVAL;
33443d24e76SNicolin Chen 	}
33543d24e76SNicolin Chen 
33689e47f62SNicolin Chen 	/* The ratio should be contented by FP alone if bypassing PM and PSR */
33789e47f62SNicolin Chen 	if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
33843d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
33943d24e76SNicolin Chen 		return -EINVAL;
34043d24e76SNicolin Chen 	}
34143d24e76SNicolin Chen 
342f975ca46SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
34343d24e76SNicolin Chen 			esai_priv->sck_div[tx] ? 0 : ratio);
344f975ca46SNicolin Chen 	if (ret)
345f975ca46SNicolin Chen 		return ret;
346f975ca46SNicolin Chen 
347f975ca46SNicolin Chen 	/* Save current bclk rate */
348f975ca46SNicolin Chen 	esai_priv->sck_rate[tx] = freq;
349f975ca46SNicolin Chen 
350f975ca46SNicolin Chen 	return 0;
35143d24e76SNicolin Chen }
35243d24e76SNicolin Chen 
35343d24e76SNicolin Chen static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
35443d24e76SNicolin Chen 				     u32 rx_mask, int slots, int slot_width)
35543d24e76SNicolin Chen {
35643d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
35743d24e76SNicolin Chen 
35843d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
35943d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
36043d24e76SNicolin Chen 
36143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMA,
36243d24e76SNicolin Chen 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(tx_mask));
36343d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMB,
364236014acSXiubo Li 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(tx_mask));
36543d24e76SNicolin Chen 
36643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
36743d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
36843d24e76SNicolin Chen 
36943d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMA,
37043d24e76SNicolin Chen 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(rx_mask));
37143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMB,
372236014acSXiubo Li 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(rx_mask));
37343d24e76SNicolin Chen 
37443d24e76SNicolin Chen 	esai_priv->slot_width = slot_width;
375de0d712aSShengjiu Wang 	esai_priv->slots = slots;
37643d24e76SNicolin Chen 
37743d24e76SNicolin Chen 	return 0;
37843d24e76SNicolin Chen }
37943d24e76SNicolin Chen 
38043d24e76SNicolin Chen static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
38143d24e76SNicolin Chen {
38243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
38343d24e76SNicolin Chen 	u32 xcr = 0, xccr = 0, mask;
38443d24e76SNicolin Chen 
38543d24e76SNicolin Chen 	/* DAI mode */
38643d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
38743d24e76SNicolin Chen 	case SND_SOC_DAIFMT_I2S:
38843d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame low, 1clk before data */
38943d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSR;
39043d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
39143d24e76SNicolin Chen 		break;
39243d24e76SNicolin Chen 	case SND_SOC_DAIFMT_LEFT_J:
39343d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
39443d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
39543d24e76SNicolin Chen 		break;
39643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_RIGHT_J:
39743d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, right aligned */
39843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCR_xWA;
39943d24e76SNicolin Chen 		break;
40043d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_A:
40143d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, 1clk before data */
40243d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
40343d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
40443d24e76SNicolin Chen 		break;
40543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_B:
40643d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
40743d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL;
40843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
40943d24e76SNicolin Chen 		break;
41043d24e76SNicolin Chen 	default:
41143d24e76SNicolin Chen 		return -EINVAL;
41243d24e76SNicolin Chen 	}
41343d24e76SNicolin Chen 
41443d24e76SNicolin Chen 	/* DAI clock inversion */
41543d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
41643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_NF:
41743d24e76SNicolin Chen 		/* Nothing to do for both normal cases */
41843d24e76SNicolin Chen 		break;
41943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_NF:
42043d24e76SNicolin Chen 		/* Invert bit clock */
42143d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
42243d24e76SNicolin Chen 		break;
42343d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_IF:
42443d24e76SNicolin Chen 		/* Invert frame clock */
42543d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xFSP;
42643d24e76SNicolin Chen 		break;
42743d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_IF:
42843d24e76SNicolin Chen 		/* Invert both clocks */
42943d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
43043d24e76SNicolin Chen 		break;
43143d24e76SNicolin Chen 	default:
43243d24e76SNicolin Chen 		return -EINVAL;
43343d24e76SNicolin Chen 	}
43443d24e76SNicolin Chen 
43543d24e76SNicolin Chen 	esai_priv->slave_mode = false;
43643d24e76SNicolin Chen 
43743d24e76SNicolin Chen 	/* DAI clock master masks */
43843d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
43943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFM:
44043d24e76SNicolin Chen 		esai_priv->slave_mode = true;
44143d24e76SNicolin Chen 		break;
44243d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFM:
44343d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKD;
44443d24e76SNicolin Chen 		break;
44543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFS:
44643d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD;
44743d24e76SNicolin Chen 		break;
44843d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFS:
44943d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
45043d24e76SNicolin Chen 		break;
45143d24e76SNicolin Chen 	default:
45243d24e76SNicolin Chen 		return -EINVAL;
45343d24e76SNicolin Chen 	}
45443d24e76SNicolin Chen 
45543d24e76SNicolin Chen 	mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR;
45643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
45743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
45843d24e76SNicolin Chen 
45943d24e76SNicolin Chen 	mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
46043d24e76SNicolin Chen 		ESAI_xCCR_xFSD | ESAI_xCCR_xCKD | ESAI_xCR_xWA;
46143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
46243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
46343d24e76SNicolin Chen 
46443d24e76SNicolin Chen 	return 0;
46543d24e76SNicolin Chen }
46643d24e76SNicolin Chen 
46743d24e76SNicolin Chen static int fsl_esai_startup(struct snd_pcm_substream *substream,
46843d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
46943d24e76SNicolin Chen {
47043d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
4713e185238SXiubo Li 	int ret;
47243d24e76SNicolin Chen 
47343d24e76SNicolin Chen 	/*
47443d24e76SNicolin Chen 	 * Some platforms might use the same bit to gate all three or two of
47543d24e76SNicolin Chen 	 * clocks, so keep all clocks open/close at the same time for safety
47643d24e76SNicolin Chen 	 */
47733529ec9SFabio Estevam 	ret = clk_prepare_enable(esai_priv->coreclk);
47833529ec9SFabio Estevam 	if (ret)
47933529ec9SFabio Estevam 		return ret;
480a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk)) {
481a2a4d604SShengjiu Wang 		ret = clk_prepare_enable(esai_priv->spbaclk);
482a2a4d604SShengjiu Wang 		if (ret)
483a2a4d604SShengjiu Wang 			goto err_spbaclk;
484a2a4d604SShengjiu Wang 	}
48533529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->extalclk)) {
48633529ec9SFabio Estevam 		ret = clk_prepare_enable(esai_priv->extalclk);
48733529ec9SFabio Estevam 		if (ret)
48833529ec9SFabio Estevam 			goto err_extalck;
48933529ec9SFabio Estevam 	}
49033529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->fsysclk)) {
49133529ec9SFabio Estevam 		ret = clk_prepare_enable(esai_priv->fsysclk);
49233529ec9SFabio Estevam 		if (ret)
49333529ec9SFabio Estevam 			goto err_fsysclk;
49433529ec9SFabio Estevam 	}
49543d24e76SNicolin Chen 
49643d24e76SNicolin Chen 	if (!dai->active) {
49743d24e76SNicolin Chen 		/* Set synchronous mode */
49843d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
49943d24e76SNicolin Chen 				   ESAI_SAICR_SYNC, esai_priv->synchronous ?
50043d24e76SNicolin Chen 				   ESAI_SAICR_SYNC : 0);
50143d24e76SNicolin Chen 
50243d24e76SNicolin Chen 		/* Set a default slot number -- 2 */
50343d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
50443d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
50543d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
50643d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
50743d24e76SNicolin Chen 	}
50843d24e76SNicolin Chen 
50943d24e76SNicolin Chen 	return 0;
51033529ec9SFabio Estevam 
51133529ec9SFabio Estevam err_fsysclk:
51233529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->extalclk))
51333529ec9SFabio Estevam 		clk_disable_unprepare(esai_priv->extalclk);
51433529ec9SFabio Estevam err_extalck:
515a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk))
516a2a4d604SShengjiu Wang 		clk_disable_unprepare(esai_priv->spbaclk);
517a2a4d604SShengjiu Wang err_spbaclk:
51833529ec9SFabio Estevam 	clk_disable_unprepare(esai_priv->coreclk);
51933529ec9SFabio Estevam 
52033529ec9SFabio Estevam 	return ret;
52143d24e76SNicolin Chen }
52243d24e76SNicolin Chen 
52343d24e76SNicolin Chen static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
52443d24e76SNicolin Chen 			      struct snd_pcm_hw_params *params,
52543d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
52643d24e76SNicolin Chen {
52743d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
52843d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
5294ca73043SZidan Wang 	u32 width = params_width(params);
53043d24e76SNicolin Chen 	u32 channels = params_channels(params);
531de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
53286ea522bSNicolin Chen 	u32 slot_width = width;
5333e185238SXiubo Li 	u32 bclk, mask, val;
5343e185238SXiubo Li 	int ret;
53543d24e76SNicolin Chen 
536d8ffcf71SGeert Uytterhoeven 	/* Override slot_width if being specifically set */
53786ea522bSNicolin Chen 	if (esai_priv->slot_width)
53886ea522bSNicolin Chen 		slot_width = esai_priv->slot_width;
53986ea522bSNicolin Chen 
54086ea522bSNicolin Chen 	bclk = params_rate(params) * slot_width * esai_priv->slots;
54143d24e76SNicolin Chen 
54243d24e76SNicolin Chen 	ret = fsl_esai_set_bclk(dai, tx, bclk);
54343d24e76SNicolin Chen 	if (ret)
54443d24e76SNicolin Chen 		return ret;
54543d24e76SNicolin Chen 
54643d24e76SNicolin Chen 	/* Use Normal mode to support monaural audio */
54743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
54843d24e76SNicolin Chen 			   ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
54943d24e76SNicolin Chen 			   ESAI_xCR_xMOD_NETWORK : 0);
55043d24e76SNicolin Chen 
55143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
55243d24e76SNicolin Chen 			   ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
55343d24e76SNicolin Chen 
55443d24e76SNicolin Chen 	mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
55543d24e76SNicolin Chen 	      (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
55643d24e76SNicolin Chen 	val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
557de0d712aSShengjiu Wang 	     (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
55843d24e76SNicolin Chen 
55943d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
56043d24e76SNicolin Chen 
56143d24e76SNicolin Chen 	mask = ESAI_xCR_xSWS_MASK | (tx ? ESAI_xCR_PADC : 0);
56286ea522bSNicolin Chen 	val = ESAI_xCR_xSWS(slot_width, width) | (tx ? ESAI_xCR_PADC : 0);
56343d24e76SNicolin Chen 
56443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
56543d24e76SNicolin Chen 
5664f8210f6SNicolin Chen 	/* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
5674f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
5684f8210f6SNicolin Chen 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
5694f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
5704f8210f6SNicolin Chen 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
57143d24e76SNicolin Chen 	return 0;
57243d24e76SNicolin Chen }
57343d24e76SNicolin Chen 
57443d24e76SNicolin Chen static void fsl_esai_shutdown(struct snd_pcm_substream *substream,
57543d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
57643d24e76SNicolin Chen {
57743d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
57843d24e76SNicolin Chen 
57943d24e76SNicolin Chen 	if (!IS_ERR(esai_priv->fsysclk))
58043d24e76SNicolin Chen 		clk_disable_unprepare(esai_priv->fsysclk);
58143d24e76SNicolin Chen 	if (!IS_ERR(esai_priv->extalclk))
58243d24e76SNicolin Chen 		clk_disable_unprepare(esai_priv->extalclk);
583a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk))
584a2a4d604SShengjiu Wang 		clk_disable_unprepare(esai_priv->spbaclk);
58543d24e76SNicolin Chen 	clk_disable_unprepare(esai_priv->coreclk);
58643d24e76SNicolin Chen }
58743d24e76SNicolin Chen 
58843d24e76SNicolin Chen static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
58943d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
59043d24e76SNicolin Chen {
59143d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
59243d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
59343d24e76SNicolin Chen 	u8 i, channels = substream->runtime->channels;
594de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
59543d24e76SNicolin Chen 
59643d24e76SNicolin Chen 	switch (cmd) {
59743d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_START:
59843d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_RESUME:
59943d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
60043d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
60143d24e76SNicolin Chen 				   ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
60243d24e76SNicolin Chen 
60343d24e76SNicolin Chen 		/* Write initial words reqiured by ESAI as normal procedure */
60443d24e76SNicolin Chen 		for (i = 0; tx && i < channels; i++)
60543d24e76SNicolin Chen 			regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
60643d24e76SNicolin Chen 
60743d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
60843d24e76SNicolin Chen 				   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
609de0d712aSShengjiu Wang 				   tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
61043d24e76SNicolin Chen 		break;
61143d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_SUSPEND:
61243d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_STOP:
61343d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
61443d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
61543d24e76SNicolin Chen 				   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
61643d24e76SNicolin Chen 
61743d24e76SNicolin Chen 		/* Disable and reset FIFO */
61843d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
61943d24e76SNicolin Chen 				   ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
62043d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
62143d24e76SNicolin Chen 				   ESAI_xFCR_xFR, 0);
62243d24e76SNicolin Chen 		break;
62343d24e76SNicolin Chen 	default:
62443d24e76SNicolin Chen 		return -EINVAL;
62543d24e76SNicolin Chen 	}
62643d24e76SNicolin Chen 
62743d24e76SNicolin Chen 	return 0;
62843d24e76SNicolin Chen }
62943d24e76SNicolin Chen 
6305d29e95eSGustavo A. R. Silva static const struct snd_soc_dai_ops fsl_esai_dai_ops = {
63143d24e76SNicolin Chen 	.startup = fsl_esai_startup,
63243d24e76SNicolin Chen 	.shutdown = fsl_esai_shutdown,
63343d24e76SNicolin Chen 	.trigger = fsl_esai_trigger,
63443d24e76SNicolin Chen 	.hw_params = fsl_esai_hw_params,
63543d24e76SNicolin Chen 	.set_sysclk = fsl_esai_set_dai_sysclk,
63643d24e76SNicolin Chen 	.set_fmt = fsl_esai_set_dai_fmt,
63743d24e76SNicolin Chen 	.set_tdm_slot = fsl_esai_set_dai_tdm_slot,
63843d24e76SNicolin Chen };
63943d24e76SNicolin Chen 
64043d24e76SNicolin Chen static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
64143d24e76SNicolin Chen {
64243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
64343d24e76SNicolin Chen 
64443d24e76SNicolin Chen 	snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
64543d24e76SNicolin Chen 				  &esai_priv->dma_params_rx);
64643d24e76SNicolin Chen 
64743d24e76SNicolin Chen 	return 0;
64843d24e76SNicolin Chen }
64943d24e76SNicolin Chen 
65043d24e76SNicolin Chen static struct snd_soc_dai_driver fsl_esai_dai = {
65143d24e76SNicolin Chen 	.probe = fsl_esai_dai_probe,
65243d24e76SNicolin Chen 	.playback = {
65374ccb27cSNicolin Chen 		.stream_name = "CPU-Playback",
65443d24e76SNicolin Chen 		.channels_min = 1,
65543d24e76SNicolin Chen 		.channels_max = 12,
656f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
65743d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
65843d24e76SNicolin Chen 	},
65943d24e76SNicolin Chen 	.capture = {
66074ccb27cSNicolin Chen 		.stream_name = "CPU-Capture",
66143d24e76SNicolin Chen 		.channels_min = 1,
66243d24e76SNicolin Chen 		.channels_max = 8,
663f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
66443d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
66543d24e76SNicolin Chen 	},
66643d24e76SNicolin Chen 	.ops = &fsl_esai_dai_ops,
66743d24e76SNicolin Chen };
66843d24e76SNicolin Chen 
66943d24e76SNicolin Chen static const struct snd_soc_component_driver fsl_esai_component = {
67043d24e76SNicolin Chen 	.name		= "fsl-esai",
67143d24e76SNicolin Chen };
67243d24e76SNicolin Chen 
673c64c6076SZidan Wang static const struct reg_default fsl_esai_reg_defaults[] = {
6748973112aSZidan Wang 	{REG_ESAI_ETDR,	 0x00000000},
6758973112aSZidan Wang 	{REG_ESAI_ECR,	 0x00000000},
6768973112aSZidan Wang 	{REG_ESAI_TFCR,	 0x00000000},
6778973112aSZidan Wang 	{REG_ESAI_RFCR,	 0x00000000},
6788973112aSZidan Wang 	{REG_ESAI_TX0,	 0x00000000},
6798973112aSZidan Wang 	{REG_ESAI_TX1,	 0x00000000},
6808973112aSZidan Wang 	{REG_ESAI_TX2,	 0x00000000},
6818973112aSZidan Wang 	{REG_ESAI_TX3,	 0x00000000},
6828973112aSZidan Wang 	{REG_ESAI_TX4,	 0x00000000},
6838973112aSZidan Wang 	{REG_ESAI_TX5,	 0x00000000},
6848973112aSZidan Wang 	{REG_ESAI_TSR,	 0x00000000},
6858973112aSZidan Wang 	{REG_ESAI_SAICR, 0x00000000},
6868973112aSZidan Wang 	{REG_ESAI_TCR,	 0x00000000},
6878973112aSZidan Wang 	{REG_ESAI_TCCR,	 0x00000000},
6888973112aSZidan Wang 	{REG_ESAI_RCR,	 0x00000000},
6898973112aSZidan Wang 	{REG_ESAI_RCCR,	 0x00000000},
6908973112aSZidan Wang 	{REG_ESAI_TSMA,  0x0000ffff},
6918973112aSZidan Wang 	{REG_ESAI_TSMB,  0x0000ffff},
6928973112aSZidan Wang 	{REG_ESAI_RSMA,  0x0000ffff},
6938973112aSZidan Wang 	{REG_ESAI_RSMB,  0x0000ffff},
6948973112aSZidan Wang 	{REG_ESAI_PRRC,  0x00000000},
6958973112aSZidan Wang 	{REG_ESAI_PCRC,  0x00000000},
696c64c6076SZidan Wang };
697c64c6076SZidan Wang 
69843d24e76SNicolin Chen static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
69943d24e76SNicolin Chen {
70043d24e76SNicolin Chen 	switch (reg) {
70143d24e76SNicolin Chen 	case REG_ESAI_ERDR:
70243d24e76SNicolin Chen 	case REG_ESAI_ECR:
70343d24e76SNicolin Chen 	case REG_ESAI_ESR:
70443d24e76SNicolin Chen 	case REG_ESAI_TFCR:
70543d24e76SNicolin Chen 	case REG_ESAI_TFSR:
70643d24e76SNicolin Chen 	case REG_ESAI_RFCR:
70743d24e76SNicolin Chen 	case REG_ESAI_RFSR:
70843d24e76SNicolin Chen 	case REG_ESAI_RX0:
70943d24e76SNicolin Chen 	case REG_ESAI_RX1:
71043d24e76SNicolin Chen 	case REG_ESAI_RX2:
71143d24e76SNicolin Chen 	case REG_ESAI_RX3:
71243d24e76SNicolin Chen 	case REG_ESAI_SAISR:
71343d24e76SNicolin Chen 	case REG_ESAI_SAICR:
71443d24e76SNicolin Chen 	case REG_ESAI_TCR:
71543d24e76SNicolin Chen 	case REG_ESAI_TCCR:
71643d24e76SNicolin Chen 	case REG_ESAI_RCR:
71743d24e76SNicolin Chen 	case REG_ESAI_RCCR:
71843d24e76SNicolin Chen 	case REG_ESAI_TSMA:
71943d24e76SNicolin Chen 	case REG_ESAI_TSMB:
72043d24e76SNicolin Chen 	case REG_ESAI_RSMA:
72143d24e76SNicolin Chen 	case REG_ESAI_RSMB:
72243d24e76SNicolin Chen 	case REG_ESAI_PRRC:
72343d24e76SNicolin Chen 	case REG_ESAI_PCRC:
72443d24e76SNicolin Chen 		return true;
72543d24e76SNicolin Chen 	default:
72643d24e76SNicolin Chen 		return false;
72743d24e76SNicolin Chen 	}
72843d24e76SNicolin Chen }
72943d24e76SNicolin Chen 
730c64c6076SZidan Wang static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg)
731c64c6076SZidan Wang {
732c64c6076SZidan Wang 	switch (reg) {
733c64c6076SZidan Wang 	case REG_ESAI_ERDR:
734c64c6076SZidan Wang 	case REG_ESAI_ESR:
735c64c6076SZidan Wang 	case REG_ESAI_TFSR:
736c64c6076SZidan Wang 	case REG_ESAI_RFSR:
737c64c6076SZidan Wang 	case REG_ESAI_RX0:
738c64c6076SZidan Wang 	case REG_ESAI_RX1:
739c64c6076SZidan Wang 	case REG_ESAI_RX2:
740c64c6076SZidan Wang 	case REG_ESAI_RX3:
741c64c6076SZidan Wang 	case REG_ESAI_SAISR:
742c64c6076SZidan Wang 		return true;
743c64c6076SZidan Wang 	default:
744c64c6076SZidan Wang 		return false;
745c64c6076SZidan Wang 	}
746c64c6076SZidan Wang }
747c64c6076SZidan Wang 
74843d24e76SNicolin Chen static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
74943d24e76SNicolin Chen {
75043d24e76SNicolin Chen 	switch (reg) {
75143d24e76SNicolin Chen 	case REG_ESAI_ETDR:
75243d24e76SNicolin Chen 	case REG_ESAI_ECR:
75343d24e76SNicolin Chen 	case REG_ESAI_TFCR:
75443d24e76SNicolin Chen 	case REG_ESAI_RFCR:
75543d24e76SNicolin Chen 	case REG_ESAI_TX0:
75643d24e76SNicolin Chen 	case REG_ESAI_TX1:
75743d24e76SNicolin Chen 	case REG_ESAI_TX2:
75843d24e76SNicolin Chen 	case REG_ESAI_TX3:
75943d24e76SNicolin Chen 	case REG_ESAI_TX4:
76043d24e76SNicolin Chen 	case REG_ESAI_TX5:
76143d24e76SNicolin Chen 	case REG_ESAI_TSR:
76243d24e76SNicolin Chen 	case REG_ESAI_SAICR:
76343d24e76SNicolin Chen 	case REG_ESAI_TCR:
76443d24e76SNicolin Chen 	case REG_ESAI_TCCR:
76543d24e76SNicolin Chen 	case REG_ESAI_RCR:
76643d24e76SNicolin Chen 	case REG_ESAI_RCCR:
76743d24e76SNicolin Chen 	case REG_ESAI_TSMA:
76843d24e76SNicolin Chen 	case REG_ESAI_TSMB:
76943d24e76SNicolin Chen 	case REG_ESAI_RSMA:
77043d24e76SNicolin Chen 	case REG_ESAI_RSMB:
77143d24e76SNicolin Chen 	case REG_ESAI_PRRC:
77243d24e76SNicolin Chen 	case REG_ESAI_PCRC:
77343d24e76SNicolin Chen 		return true;
77443d24e76SNicolin Chen 	default:
77543d24e76SNicolin Chen 		return false;
77643d24e76SNicolin Chen 	}
77743d24e76SNicolin Chen }
77843d24e76SNicolin Chen 
77992bd0334SXiubo Li static const struct regmap_config fsl_esai_regmap_config = {
78043d24e76SNicolin Chen 	.reg_bits = 32,
78143d24e76SNicolin Chen 	.reg_stride = 4,
78243d24e76SNicolin Chen 	.val_bits = 32,
78343d24e76SNicolin Chen 
78443d24e76SNicolin Chen 	.max_register = REG_ESAI_PCRC,
785c64c6076SZidan Wang 	.reg_defaults = fsl_esai_reg_defaults,
786c64c6076SZidan Wang 	.num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults),
78743d24e76SNicolin Chen 	.readable_reg = fsl_esai_readable_reg,
788c64c6076SZidan Wang 	.volatile_reg = fsl_esai_volatile_reg,
78943d24e76SNicolin Chen 	.writeable_reg = fsl_esai_writeable_reg,
7900effb865SMarek Vasut 	.cache_type = REGCACHE_FLAT,
79143d24e76SNicolin Chen };
79243d24e76SNicolin Chen 
79343d24e76SNicolin Chen static int fsl_esai_probe(struct platform_device *pdev)
79443d24e76SNicolin Chen {
79543d24e76SNicolin Chen 	struct device_node *np = pdev->dev.of_node;
79643d24e76SNicolin Chen 	struct fsl_esai *esai_priv;
79743d24e76SNicolin Chen 	struct resource *res;
7980600b3e1SFabio Estevam 	const __be32 *iprop;
79943d24e76SNicolin Chen 	void __iomem *regs;
80043d24e76SNicolin Chen 	int irq, ret;
80143d24e76SNicolin Chen 
80243d24e76SNicolin Chen 	esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
80343d24e76SNicolin Chen 	if (!esai_priv)
80443d24e76SNicolin Chen 		return -ENOMEM;
80543d24e76SNicolin Chen 
80643d24e76SNicolin Chen 	esai_priv->pdev = pdev;
8076aa256b6SDaniel Mack 	strncpy(esai_priv->name, np->name, sizeof(esai_priv->name) - 1);
80843d24e76SNicolin Chen 
80943d24e76SNicolin Chen 	/* Get the addresses and IRQ */
81043d24e76SNicolin Chen 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
81143d24e76SNicolin Chen 	regs = devm_ioremap_resource(&pdev->dev, res);
81243d24e76SNicolin Chen 	if (IS_ERR(regs))
81343d24e76SNicolin Chen 		return PTR_ERR(regs);
81443d24e76SNicolin Chen 
81543d24e76SNicolin Chen 	esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
81643d24e76SNicolin Chen 			"core", regs, &fsl_esai_regmap_config);
81743d24e76SNicolin Chen 	if (IS_ERR(esai_priv->regmap)) {
81843d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init regmap: %ld\n",
81943d24e76SNicolin Chen 				PTR_ERR(esai_priv->regmap));
82043d24e76SNicolin Chen 		return PTR_ERR(esai_priv->regmap);
82143d24e76SNicolin Chen 	}
82243d24e76SNicolin Chen 
82343d24e76SNicolin Chen 	esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
82443d24e76SNicolin Chen 	if (IS_ERR(esai_priv->coreclk)) {
82543d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
82643d24e76SNicolin Chen 				PTR_ERR(esai_priv->coreclk));
82743d24e76SNicolin Chen 		return PTR_ERR(esai_priv->coreclk);
82843d24e76SNicolin Chen 	}
82943d24e76SNicolin Chen 
83043d24e76SNicolin Chen 	esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
83143d24e76SNicolin Chen 	if (IS_ERR(esai_priv->extalclk))
83243d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
83343d24e76SNicolin Chen 				PTR_ERR(esai_priv->extalclk));
83443d24e76SNicolin Chen 
83543d24e76SNicolin Chen 	esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
83643d24e76SNicolin Chen 	if (IS_ERR(esai_priv->fsysclk))
83743d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
83843d24e76SNicolin Chen 				PTR_ERR(esai_priv->fsysclk));
83943d24e76SNicolin Chen 
840a2a4d604SShengjiu Wang 	esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
841a2a4d604SShengjiu Wang 	if (IS_ERR(esai_priv->spbaclk))
842a2a4d604SShengjiu Wang 		dev_warn(&pdev->dev, "failed to get spba clock: %ld\n",
843a2a4d604SShengjiu Wang 				PTR_ERR(esai_priv->spbaclk));
844a2a4d604SShengjiu Wang 
84543d24e76SNicolin Chen 	irq = platform_get_irq(pdev, 0);
84643d24e76SNicolin Chen 	if (irq < 0) {
847da2d4524SFabio Estevam 		dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
84843d24e76SNicolin Chen 		return irq;
84943d24e76SNicolin Chen 	}
85043d24e76SNicolin Chen 
85143d24e76SNicolin Chen 	ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0,
85243d24e76SNicolin Chen 			       esai_priv->name, esai_priv);
85343d24e76SNicolin Chen 	if (ret) {
85443d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
85543d24e76SNicolin Chen 		return ret;
85643d24e76SNicolin Chen 	}
85743d24e76SNicolin Chen 
858de0d712aSShengjiu Wang 	/* Set a default slot number */
859de0d712aSShengjiu Wang 	esai_priv->slots = 2;
860de0d712aSShengjiu Wang 
86143d24e76SNicolin Chen 	/* Set a default master/slave state */
86243d24e76SNicolin Chen 	esai_priv->slave_mode = true;
86343d24e76SNicolin Chen 
86443d24e76SNicolin Chen 	/* Determine the FIFO depth */
86543d24e76SNicolin Chen 	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
86643d24e76SNicolin Chen 	if (iprop)
86743d24e76SNicolin Chen 		esai_priv->fifo_depth = be32_to_cpup(iprop);
86843d24e76SNicolin Chen 	else
86943d24e76SNicolin Chen 		esai_priv->fifo_depth = 64;
87043d24e76SNicolin Chen 
87143d24e76SNicolin Chen 	esai_priv->dma_params_tx.maxburst = 16;
87243d24e76SNicolin Chen 	esai_priv->dma_params_rx.maxburst = 16;
87343d24e76SNicolin Chen 	esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
87443d24e76SNicolin Chen 	esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
87543d24e76SNicolin Chen 
87643d24e76SNicolin Chen 	esai_priv->synchronous =
87743d24e76SNicolin Chen 		of_property_read_bool(np, "fsl,esai-synchronous");
87843d24e76SNicolin Chen 
87943d24e76SNicolin Chen 	/* Implement full symmetry for synchronous mode */
88043d24e76SNicolin Chen 	if (esai_priv->synchronous) {
88143d24e76SNicolin Chen 		fsl_esai_dai.symmetric_rates = 1;
88243d24e76SNicolin Chen 		fsl_esai_dai.symmetric_channels = 1;
88343d24e76SNicolin Chen 		fsl_esai_dai.symmetric_samplebits = 1;
88443d24e76SNicolin Chen 	}
88543d24e76SNicolin Chen 
88643d24e76SNicolin Chen 	dev_set_drvdata(&pdev->dev, esai_priv);
88743d24e76SNicolin Chen 
88843d24e76SNicolin Chen 	/* Reset ESAI unit */
88943d24e76SNicolin Chen 	ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ERST);
89043d24e76SNicolin Chen 	if (ret) {
89143d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
89243d24e76SNicolin Chen 		return ret;
89343d24e76SNicolin Chen 	}
89443d24e76SNicolin Chen 
89543d24e76SNicolin Chen 	/*
89643d24e76SNicolin Chen 	 * We need to enable ESAI so as to access some of its registers.
89743d24e76SNicolin Chen 	 * Otherwise, we would fail to dump regmap from user space.
89843d24e76SNicolin Chen 	 */
89943d24e76SNicolin Chen 	ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ESAIEN);
90043d24e76SNicolin Chen 	if (ret) {
90143d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
90243d24e76SNicolin Chen 		return ret;
90343d24e76SNicolin Chen 	}
90443d24e76SNicolin Chen 
90543d24e76SNicolin Chen 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
90643d24e76SNicolin Chen 					      &fsl_esai_dai, 1);
90743d24e76SNicolin Chen 	if (ret) {
90843d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
90943d24e76SNicolin Chen 		return ret;
91043d24e76SNicolin Chen 	}
91143d24e76SNicolin Chen 
9120d69e0ddSShengjiu Wang 	ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE);
91343d24e76SNicolin Chen 	if (ret)
91443d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
91543d24e76SNicolin Chen 
91643d24e76SNicolin Chen 	return ret;
91743d24e76SNicolin Chen }
91843d24e76SNicolin Chen 
91943d24e76SNicolin Chen static const struct of_device_id fsl_esai_dt_ids[] = {
92043d24e76SNicolin Chen 	{ .compatible = "fsl,imx35-esai", },
921b21cc2f5SXiubo Li 	{ .compatible = "fsl,vf610-esai", },
92243d24e76SNicolin Chen 	{}
92343d24e76SNicolin Chen };
92443d24e76SNicolin Chen MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
92543d24e76SNicolin Chen 
926739146b6SNicolin Chen #ifdef CONFIG_PM_SLEEP
927c64c6076SZidan Wang static int fsl_esai_suspend(struct device *dev)
928c64c6076SZidan Wang {
929c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
930c64c6076SZidan Wang 
931c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, true);
932c64c6076SZidan Wang 	regcache_mark_dirty(esai->regmap);
933c64c6076SZidan Wang 
934c64c6076SZidan Wang 	return 0;
935c64c6076SZidan Wang }
936c64c6076SZidan Wang 
937c64c6076SZidan Wang static int fsl_esai_resume(struct device *dev)
938c64c6076SZidan Wang {
939c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
940c64c6076SZidan Wang 	int ret;
941c64c6076SZidan Wang 
942c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, false);
943c64c6076SZidan Wang 
944c64c6076SZidan Wang 	/* FIFO reset for safety */
945c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_TFCR,
946c64c6076SZidan Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
947c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_RFCR,
948c64c6076SZidan Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
949c64c6076SZidan Wang 
950c64c6076SZidan Wang 	ret = regcache_sync(esai->regmap);
951c64c6076SZidan Wang 	if (ret)
952c64c6076SZidan Wang 		return ret;
953c64c6076SZidan Wang 
954c64c6076SZidan Wang 	/* FIFO reset done */
955c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0);
956c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0);
957c64c6076SZidan Wang 
958c64c6076SZidan Wang 	return 0;
959c64c6076SZidan Wang }
960c64c6076SZidan Wang #endif /* CONFIG_PM_SLEEP */
961c64c6076SZidan Wang 
962c64c6076SZidan Wang static const struct dev_pm_ops fsl_esai_pm_ops = {
963c64c6076SZidan Wang 	SET_SYSTEM_SLEEP_PM_OPS(fsl_esai_suspend, fsl_esai_resume)
964c64c6076SZidan Wang };
965c64c6076SZidan Wang 
96643d24e76SNicolin Chen static struct platform_driver fsl_esai_driver = {
96743d24e76SNicolin Chen 	.probe = fsl_esai_probe,
96843d24e76SNicolin Chen 	.driver = {
96943d24e76SNicolin Chen 		.name = "fsl-esai-dai",
970c64c6076SZidan Wang 		.pm = &fsl_esai_pm_ops,
97143d24e76SNicolin Chen 		.of_match_table = fsl_esai_dt_ids,
97243d24e76SNicolin Chen 	},
97343d24e76SNicolin Chen };
97443d24e76SNicolin Chen 
97543d24e76SNicolin Chen module_platform_driver(fsl_esai_driver);
97643d24e76SNicolin Chen 
97743d24e76SNicolin Chen MODULE_AUTHOR("Freescale Semiconductor, Inc.");
97843d24e76SNicolin Chen MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
97943d24e76SNicolin Chen MODULE_LICENSE("GPL v2");
98043d24e76SNicolin Chen MODULE_ALIAS("platform:fsl-esai-dai");
981