13b5af9f1SFabio Estevam // SPDX-License-Identifier: GPL-2.0 23b5af9f1SFabio Estevam // 33b5af9f1SFabio Estevam // Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver 43b5af9f1SFabio Estevam // 53b5af9f1SFabio Estevam // Copyright (C) 2014 Freescale Semiconductor, Inc. 643d24e76SNicolin Chen 743d24e76SNicolin Chen #include <linux/clk.h> 843d24e76SNicolin Chen #include <linux/dmaengine.h> 943d24e76SNicolin Chen #include <linux/module.h> 1043d24e76SNicolin Chen #include <linux/of_irq.h> 1143d24e76SNicolin Chen #include <linux/of_platform.h> 12*b2d337d8SS.j. Wang #include <linux/pm_runtime.h> 1343d24e76SNicolin Chen #include <sound/dmaengine_pcm.h> 1443d24e76SNicolin Chen #include <sound/pcm_params.h> 1543d24e76SNicolin Chen 1643d24e76SNicolin Chen #include "fsl_esai.h" 1743d24e76SNicolin Chen #include "imx-pcm.h" 1843d24e76SNicolin Chen 1943d24e76SNicolin Chen #define FSL_ESAI_FORMATS (SNDRV_PCM_FMTBIT_S8 | \ 2043d24e76SNicolin Chen SNDRV_PCM_FMTBIT_S16_LE | \ 2143d24e76SNicolin Chen SNDRV_PCM_FMTBIT_S20_3LE | \ 2243d24e76SNicolin Chen SNDRV_PCM_FMTBIT_S24_LE) 2343d24e76SNicolin Chen 2443d24e76SNicolin Chen /** 2543d24e76SNicolin Chen * fsl_esai: ESAI private data 2643d24e76SNicolin Chen * 2743d24e76SNicolin Chen * @dma_params_rx: DMA parameters for receive channel 2843d24e76SNicolin Chen * @dma_params_tx: DMA parameters for transmit channel 2943d24e76SNicolin Chen * @pdev: platform device pointer 3043d24e76SNicolin Chen * @regmap: regmap handler 3143d24e76SNicolin Chen * @coreclk: clock source to access register 3243d24e76SNicolin Chen * @extalclk: esai clock source to derive HCK, SCK and FS 3343d24e76SNicolin Chen * @fsysclk: system clock source to derive HCK, SCK and FS 34a2a4d604SShengjiu Wang * @spbaclk: SPBA clock (optional, depending on SoC design) 3543d24e76SNicolin Chen * @fifo_depth: depth of tx/rx FIFO 3643d24e76SNicolin Chen * @slot_width: width of each DAI slot 37de0d712aSShengjiu Wang * @slots: number of slots 3843d24e76SNicolin Chen * @hck_rate: clock rate of desired HCKx clock 39f975ca46SNicolin Chen * @sck_rate: clock rate of desired SCKx clock 40f975ca46SNicolin Chen * @hck_dir: the direction of HCKx pads 4143d24e76SNicolin Chen * @sck_div: if using PSR/PM dividers for SCKx clock 4243d24e76SNicolin Chen * @slave_mode: if fully using DAI slave mode 4343d24e76SNicolin Chen * @synchronous: if using tx/rx synchronous mode 4443d24e76SNicolin Chen * @name: driver name 4543d24e76SNicolin Chen */ 4643d24e76SNicolin Chen struct fsl_esai { 4743d24e76SNicolin Chen struct snd_dmaengine_dai_dma_data dma_params_rx; 4843d24e76SNicolin Chen struct snd_dmaengine_dai_dma_data dma_params_tx; 4943d24e76SNicolin Chen struct platform_device *pdev; 5043d24e76SNicolin Chen struct regmap *regmap; 5143d24e76SNicolin Chen struct clk *coreclk; 5243d24e76SNicolin Chen struct clk *extalclk; 5343d24e76SNicolin Chen struct clk *fsysclk; 54a2a4d604SShengjiu Wang struct clk *spbaclk; 5543d24e76SNicolin Chen u32 fifo_depth; 5643d24e76SNicolin Chen u32 slot_width; 57de0d712aSShengjiu Wang u32 slots; 580ff4e8c6SS.j. Wang u32 tx_mask; 590ff4e8c6SS.j. Wang u32 rx_mask; 6043d24e76SNicolin Chen u32 hck_rate[2]; 61f975ca46SNicolin Chen u32 sck_rate[2]; 62f975ca46SNicolin Chen bool hck_dir[2]; 6343d24e76SNicolin Chen bool sck_div[2]; 6443d24e76SNicolin Chen bool slave_mode; 6543d24e76SNicolin Chen bool synchronous; 6643d24e76SNicolin Chen char name[32]; 6743d24e76SNicolin Chen }; 6843d24e76SNicolin Chen 6943d24e76SNicolin Chen static irqreturn_t esai_isr(int irq, void *devid) 7043d24e76SNicolin Chen { 7143d24e76SNicolin Chen struct fsl_esai *esai_priv = (struct fsl_esai *)devid; 7243d24e76SNicolin Chen struct platform_device *pdev = esai_priv->pdev; 7343d24e76SNicolin Chen u32 esr; 7443d24e76SNicolin Chen 7543d24e76SNicolin Chen regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr); 7643d24e76SNicolin Chen 7743d24e76SNicolin Chen if (esr & ESAI_ESR_TINIT_MASK) 783bcc8656SColin Ian King dev_dbg(&pdev->dev, "isr: Transmission Initialized\n"); 7943d24e76SNicolin Chen 8043d24e76SNicolin Chen if (esr & ESAI_ESR_RFF_MASK) 8143d24e76SNicolin Chen dev_warn(&pdev->dev, "isr: Receiving overrun\n"); 8243d24e76SNicolin Chen 8343d24e76SNicolin Chen if (esr & ESAI_ESR_TFE_MASK) 843bcc8656SColin Ian King dev_warn(&pdev->dev, "isr: Transmission underrun\n"); 8543d24e76SNicolin Chen 8643d24e76SNicolin Chen if (esr & ESAI_ESR_TLS_MASK) 8743d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n"); 8843d24e76SNicolin Chen 8943d24e76SNicolin Chen if (esr & ESAI_ESR_TDE_MASK) 903bcc8656SColin Ian King dev_dbg(&pdev->dev, "isr: Transmission data exception\n"); 9143d24e76SNicolin Chen 9243d24e76SNicolin Chen if (esr & ESAI_ESR_TED_MASK) 9343d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Transmitting even slots\n"); 9443d24e76SNicolin Chen 9543d24e76SNicolin Chen if (esr & ESAI_ESR_TD_MASK) 9643d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Transmitting data\n"); 9743d24e76SNicolin Chen 9843d24e76SNicolin Chen if (esr & ESAI_ESR_RLS_MASK) 9943d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Just received the last slot\n"); 10043d24e76SNicolin Chen 10143d24e76SNicolin Chen if (esr & ESAI_ESR_RDE_MASK) 10243d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Receiving data exception\n"); 10343d24e76SNicolin Chen 10443d24e76SNicolin Chen if (esr & ESAI_ESR_RED_MASK) 10543d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Receiving even slots\n"); 10643d24e76SNicolin Chen 10743d24e76SNicolin Chen if (esr & ESAI_ESR_RD_MASK) 10843d24e76SNicolin Chen dev_dbg(&pdev->dev, "isr: Receiving data\n"); 10943d24e76SNicolin Chen 11043d24e76SNicolin Chen return IRQ_HANDLED; 11143d24e76SNicolin Chen } 11243d24e76SNicolin Chen 11343d24e76SNicolin Chen /** 11443d24e76SNicolin Chen * This function is used to calculate the divisors of psr, pm, fp and it is 11543d24e76SNicolin Chen * supposed to be called in set_dai_sysclk() and set_bclk(). 11643d24e76SNicolin Chen * 11743d24e76SNicolin Chen * @ratio: desired overall ratio for the paticipating dividers 11843d24e76SNicolin Chen * @usefp: for HCK setting, there is no need to set fp divider 11943d24e76SNicolin Chen * @fp: bypass other dividers by setting fp directly if fp != 0 12043d24e76SNicolin Chen * @tx: current setting is for playback or capture 12143d24e76SNicolin Chen */ 12243d24e76SNicolin Chen static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio, 12343d24e76SNicolin Chen bool usefp, u32 fp) 12443d24e76SNicolin Chen { 12543d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 12643d24e76SNicolin Chen u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j; 12743d24e76SNicolin Chen 12843d24e76SNicolin Chen maxfp = usefp ? 16 : 1; 12943d24e76SNicolin Chen 13043d24e76SNicolin Chen if (usefp && fp) 13143d24e76SNicolin Chen goto out_fp; 13243d24e76SNicolin Chen 13343d24e76SNicolin Chen if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) { 13443d24e76SNicolin Chen dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n", 13543d24e76SNicolin Chen 2 * 8 * 256 * maxfp); 13643d24e76SNicolin Chen return -EINVAL; 13743d24e76SNicolin Chen } else if (ratio % 2) { 13843d24e76SNicolin Chen dev_err(dai->dev, "the raio must be even if using upper divider\n"); 13943d24e76SNicolin Chen return -EINVAL; 14043d24e76SNicolin Chen } 14143d24e76SNicolin Chen 14243d24e76SNicolin Chen ratio /= 2; 14343d24e76SNicolin Chen 14443d24e76SNicolin Chen psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8; 14543d24e76SNicolin Chen 146c656941dSNicolin Chen /* Do not loop-search if PM (1 ~ 256) alone can serve the ratio */ 147c656941dSNicolin Chen if (ratio <= 256) { 148c656941dSNicolin Chen pm = ratio; 149c656941dSNicolin Chen fp = 1; 150c656941dSNicolin Chen goto out; 151c656941dSNicolin Chen } 152c656941dSNicolin Chen 15343d24e76SNicolin Chen /* Set the max fluctuation -- 0.1% of the max devisor */ 15443d24e76SNicolin Chen savesub = (psr ? 1 : 8) * 256 * maxfp / 1000; 15543d24e76SNicolin Chen 15643d24e76SNicolin Chen /* Find the best value for PM */ 15743d24e76SNicolin Chen for (i = 1; i <= 256; i++) { 15843d24e76SNicolin Chen for (j = 1; j <= maxfp; j++) { 15943d24e76SNicolin Chen /* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */ 16043d24e76SNicolin Chen prod = (psr ? 1 : 8) * i * j; 16143d24e76SNicolin Chen 16243d24e76SNicolin Chen if (prod == ratio) 16343d24e76SNicolin Chen sub = 0; 16443d24e76SNicolin Chen else if (prod / ratio == 1) 16543d24e76SNicolin Chen sub = prod - ratio; 16643d24e76SNicolin Chen else if (ratio / prod == 1) 16743d24e76SNicolin Chen sub = ratio - prod; 16843d24e76SNicolin Chen else 16943d24e76SNicolin Chen continue; 17043d24e76SNicolin Chen 17143d24e76SNicolin Chen /* Calculate the fraction */ 17243d24e76SNicolin Chen sub = sub * 1000 / ratio; 17343d24e76SNicolin Chen if (sub < savesub) { 17443d24e76SNicolin Chen savesub = sub; 17543d24e76SNicolin Chen pm = i; 17643d24e76SNicolin Chen fp = j; 17743d24e76SNicolin Chen } 17843d24e76SNicolin Chen 17943d24e76SNicolin Chen /* We are lucky */ 18043d24e76SNicolin Chen if (savesub == 0) 18143d24e76SNicolin Chen goto out; 18243d24e76SNicolin Chen } 18343d24e76SNicolin Chen } 18443d24e76SNicolin Chen 18543d24e76SNicolin Chen if (pm == 999) { 18643d24e76SNicolin Chen dev_err(dai->dev, "failed to calculate proper divisors\n"); 18743d24e76SNicolin Chen return -EINVAL; 18843d24e76SNicolin Chen } 18943d24e76SNicolin Chen 19043d24e76SNicolin Chen out: 19143d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx), 19243d24e76SNicolin Chen ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK, 19343d24e76SNicolin Chen psr | ESAI_xCCR_xPM(pm)); 19443d24e76SNicolin Chen 19543d24e76SNicolin Chen out_fp: 19643d24e76SNicolin Chen /* Bypass fp if not being required */ 19743d24e76SNicolin Chen if (maxfp <= 1) 19843d24e76SNicolin Chen return 0; 19943d24e76SNicolin Chen 20043d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx), 20143d24e76SNicolin Chen ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp)); 20243d24e76SNicolin Chen 20343d24e76SNicolin Chen return 0; 20443d24e76SNicolin Chen } 20543d24e76SNicolin Chen 20643d24e76SNicolin Chen /** 20743d24e76SNicolin Chen * This function mainly configures the clock frequency of MCLK (HCKT/HCKR) 20843d24e76SNicolin Chen * 20943d24e76SNicolin Chen * @Parameters: 21043d24e76SNicolin Chen * clk_id: The clock source of HCKT/HCKR 21143d24e76SNicolin Chen * (Input from outside; output from inside, FSYS or EXTAL) 21243d24e76SNicolin Chen * freq: The required clock rate of HCKT/HCKR 21343d24e76SNicolin Chen * dir: The clock direction of HCKT/HCKR 21443d24e76SNicolin Chen * 21543d24e76SNicolin Chen * Note: If the direction is input, we do not care about clk_id. 21643d24e76SNicolin Chen */ 21743d24e76SNicolin Chen static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id, 21843d24e76SNicolin Chen unsigned int freq, int dir) 21943d24e76SNicolin Chen { 22043d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 22143d24e76SNicolin Chen struct clk *clksrc = esai_priv->extalclk; 2221997ee89SS.j. Wang bool tx = (clk_id <= ESAI_HCKT_EXTAL || esai_priv->synchronous); 22343d24e76SNicolin Chen bool in = dir == SND_SOC_CLOCK_IN; 2243e185238SXiubo Li u32 ratio, ecr = 0; 22543d24e76SNicolin Chen unsigned long clk_rate; 2263e185238SXiubo Li int ret; 22743d24e76SNicolin Chen 2288a2278b7SNicolin Chen if (freq == 0) { 2298a2278b7SNicolin Chen dev_err(dai->dev, "%sput freq of HCK%c should not be 0Hz\n", 2308a2278b7SNicolin Chen in ? "in" : "out", tx ? 'T' : 'R'); 2318a2278b7SNicolin Chen return -EINVAL; 2328a2278b7SNicolin Chen } 2338a2278b7SNicolin Chen 234f975ca46SNicolin Chen /* Bypass divider settings if the requirement doesn't change */ 235f975ca46SNicolin Chen if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx]) 236f975ca46SNicolin Chen return 0; 23743d24e76SNicolin Chen 23843d24e76SNicolin Chen /* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */ 23943d24e76SNicolin Chen esai_priv->sck_div[tx] = true; 24043d24e76SNicolin Chen 24143d24e76SNicolin Chen /* Set the direction of HCKT/HCKR pins */ 24243d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx), 24343d24e76SNicolin Chen ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD); 24443d24e76SNicolin Chen 24543d24e76SNicolin Chen if (in) 24643d24e76SNicolin Chen goto out; 24743d24e76SNicolin Chen 24843d24e76SNicolin Chen switch (clk_id) { 24943d24e76SNicolin Chen case ESAI_HCKT_FSYS: 25043d24e76SNicolin Chen case ESAI_HCKR_FSYS: 25143d24e76SNicolin Chen clksrc = esai_priv->fsysclk; 25243d24e76SNicolin Chen break; 25343d24e76SNicolin Chen case ESAI_HCKT_EXTAL: 25443d24e76SNicolin Chen ecr |= ESAI_ECR_ETI; 255903c220bSS.j. Wang break; 25643d24e76SNicolin Chen case ESAI_HCKR_EXTAL: 2571997ee89SS.j. Wang ecr |= esai_priv->synchronous ? ESAI_ECR_ETI : ESAI_ECR_ERI; 25843d24e76SNicolin Chen break; 25943d24e76SNicolin Chen default: 26043d24e76SNicolin Chen return -EINVAL; 26143d24e76SNicolin Chen } 26243d24e76SNicolin Chen 26343d24e76SNicolin Chen if (IS_ERR(clksrc)) { 26443d24e76SNicolin Chen dev_err(dai->dev, "no assigned %s clock\n", 26543d24e76SNicolin Chen clk_id % 2 ? "extal" : "fsys"); 26643d24e76SNicolin Chen return PTR_ERR(clksrc); 26743d24e76SNicolin Chen } 26843d24e76SNicolin Chen clk_rate = clk_get_rate(clksrc); 26943d24e76SNicolin Chen 27043d24e76SNicolin Chen ratio = clk_rate / freq; 27143d24e76SNicolin Chen if (ratio * freq > clk_rate) 27243d24e76SNicolin Chen ret = ratio * freq - clk_rate; 27343d24e76SNicolin Chen else if (ratio * freq < clk_rate) 27443d24e76SNicolin Chen ret = clk_rate - ratio * freq; 27543d24e76SNicolin Chen else 27643d24e76SNicolin Chen ret = 0; 27743d24e76SNicolin Chen 27843d24e76SNicolin Chen /* Block if clock source can not be divided into the required rate */ 27943d24e76SNicolin Chen if (ret != 0 && clk_rate / ret < 1000) { 28043d24e76SNicolin Chen dev_err(dai->dev, "failed to derive required HCK%c rate\n", 28143d24e76SNicolin Chen tx ? 'T' : 'R'); 28243d24e76SNicolin Chen return -EINVAL; 28343d24e76SNicolin Chen } 28443d24e76SNicolin Chen 28557ebbcafSNicolin Chen /* Only EXTAL source can be output directly without using PSR and PM */ 28657ebbcafSNicolin Chen if (ratio == 1 && clksrc == esai_priv->extalclk) { 28743d24e76SNicolin Chen /* Bypass all the dividers if not being needed */ 28843d24e76SNicolin Chen ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO; 28943d24e76SNicolin Chen goto out; 29057ebbcafSNicolin Chen } else if (ratio < 2) { 29157ebbcafSNicolin Chen /* The ratio should be no less than 2 if using other sources */ 29257ebbcafSNicolin Chen dev_err(dai->dev, "failed to derive required HCK%c rate\n", 29357ebbcafSNicolin Chen tx ? 'T' : 'R'); 29457ebbcafSNicolin Chen return -EINVAL; 29543d24e76SNicolin Chen } 29643d24e76SNicolin Chen 29743d24e76SNicolin Chen ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0); 29843d24e76SNicolin Chen if (ret) 29943d24e76SNicolin Chen return ret; 30043d24e76SNicolin Chen 30143d24e76SNicolin Chen esai_priv->sck_div[tx] = false; 30243d24e76SNicolin Chen 30343d24e76SNicolin Chen out: 304f975ca46SNicolin Chen esai_priv->hck_dir[tx] = dir; 30543d24e76SNicolin Chen esai_priv->hck_rate[tx] = freq; 30643d24e76SNicolin Chen 30743d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR, 30843d24e76SNicolin Chen tx ? ESAI_ECR_ETI | ESAI_ECR_ETO : 30943d24e76SNicolin Chen ESAI_ECR_ERI | ESAI_ECR_ERO, ecr); 31043d24e76SNicolin Chen 31143d24e76SNicolin Chen return 0; 31243d24e76SNicolin Chen } 31343d24e76SNicolin Chen 31443d24e76SNicolin Chen /** 31543d24e76SNicolin Chen * This function configures the related dividers according to the bclk rate 31643d24e76SNicolin Chen */ 31743d24e76SNicolin Chen static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq) 31843d24e76SNicolin Chen { 31943d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 32043d24e76SNicolin Chen u32 hck_rate = esai_priv->hck_rate[tx]; 32143d24e76SNicolin Chen u32 sub, ratio = hck_rate / freq; 322f975ca46SNicolin Chen int ret; 32343d24e76SNicolin Chen 324f975ca46SNicolin Chen /* Don't apply for fully slave mode or unchanged bclk */ 325f975ca46SNicolin Chen if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq) 32643d24e76SNicolin Chen return 0; 32743d24e76SNicolin Chen 32843d24e76SNicolin Chen if (ratio * freq > hck_rate) 32943d24e76SNicolin Chen sub = ratio * freq - hck_rate; 33043d24e76SNicolin Chen else if (ratio * freq < hck_rate) 33143d24e76SNicolin Chen sub = hck_rate - ratio * freq; 33243d24e76SNicolin Chen else 33343d24e76SNicolin Chen sub = 0; 33443d24e76SNicolin Chen 33543d24e76SNicolin Chen /* Block if clock source can not be divided into the required rate */ 33643d24e76SNicolin Chen if (sub != 0 && hck_rate / sub < 1000) { 33743d24e76SNicolin Chen dev_err(dai->dev, "failed to derive required SCK%c rate\n", 33843d24e76SNicolin Chen tx ? 'T' : 'R'); 33943d24e76SNicolin Chen return -EINVAL; 34043d24e76SNicolin Chen } 34143d24e76SNicolin Chen 34289e47f62SNicolin Chen /* The ratio should be contented by FP alone if bypassing PM and PSR */ 34389e47f62SNicolin Chen if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) { 34443d24e76SNicolin Chen dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n"); 34543d24e76SNicolin Chen return -EINVAL; 34643d24e76SNicolin Chen } 34743d24e76SNicolin Chen 348f975ca46SNicolin Chen ret = fsl_esai_divisor_cal(dai, tx, ratio, true, 34943d24e76SNicolin Chen esai_priv->sck_div[tx] ? 0 : ratio); 350f975ca46SNicolin Chen if (ret) 351f975ca46SNicolin Chen return ret; 352f975ca46SNicolin Chen 353f975ca46SNicolin Chen /* Save current bclk rate */ 354f975ca46SNicolin Chen esai_priv->sck_rate[tx] = freq; 355f975ca46SNicolin Chen 356f975ca46SNicolin Chen return 0; 35743d24e76SNicolin Chen } 35843d24e76SNicolin Chen 35943d24e76SNicolin Chen static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask, 36043d24e76SNicolin Chen u32 rx_mask, int slots, int slot_width) 36143d24e76SNicolin Chen { 36243d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 36343d24e76SNicolin Chen 36443d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, 36543d24e76SNicolin Chen ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots)); 36643d24e76SNicolin Chen 36743d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, 36843d24e76SNicolin Chen ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots)); 36943d24e76SNicolin Chen 37043d24e76SNicolin Chen esai_priv->slot_width = slot_width; 371de0d712aSShengjiu Wang esai_priv->slots = slots; 3720ff4e8c6SS.j. Wang esai_priv->tx_mask = tx_mask; 3730ff4e8c6SS.j. Wang esai_priv->rx_mask = rx_mask; 37443d24e76SNicolin Chen 37543d24e76SNicolin Chen return 0; 37643d24e76SNicolin Chen } 37743d24e76SNicolin Chen 37843d24e76SNicolin Chen static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt) 37943d24e76SNicolin Chen { 38043d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 38143d24e76SNicolin Chen u32 xcr = 0, xccr = 0, mask; 38243d24e76SNicolin Chen 38343d24e76SNicolin Chen /* DAI mode */ 38443d24e76SNicolin Chen switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 38543d24e76SNicolin Chen case SND_SOC_DAIFMT_I2S: 38643d24e76SNicolin Chen /* Data on rising edge of bclk, frame low, 1clk before data */ 38743d24e76SNicolin Chen xcr |= ESAI_xCR_xFSR; 38843d24e76SNicolin Chen xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 38943d24e76SNicolin Chen break; 39043d24e76SNicolin Chen case SND_SOC_DAIFMT_LEFT_J: 39143d24e76SNicolin Chen /* Data on rising edge of bclk, frame high */ 39243d24e76SNicolin Chen xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 39343d24e76SNicolin Chen break; 39443d24e76SNicolin Chen case SND_SOC_DAIFMT_RIGHT_J: 39543d24e76SNicolin Chen /* Data on rising edge of bclk, frame high, right aligned */ 396cc29ea00SS.j. Wang xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 397cc29ea00SS.j. Wang xcr |= ESAI_xCR_xWA; 39843d24e76SNicolin Chen break; 39943d24e76SNicolin Chen case SND_SOC_DAIFMT_DSP_A: 40043d24e76SNicolin Chen /* Data on rising edge of bclk, frame high, 1clk before data */ 40143d24e76SNicolin Chen xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR; 40243d24e76SNicolin Chen xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 40343d24e76SNicolin Chen break; 40443d24e76SNicolin Chen case SND_SOC_DAIFMT_DSP_B: 40543d24e76SNicolin Chen /* Data on rising edge of bclk, frame high */ 40643d24e76SNicolin Chen xcr |= ESAI_xCR_xFSL; 40743d24e76SNicolin Chen xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 40843d24e76SNicolin Chen break; 40943d24e76SNicolin Chen default: 41043d24e76SNicolin Chen return -EINVAL; 41143d24e76SNicolin Chen } 41243d24e76SNicolin Chen 41343d24e76SNicolin Chen /* DAI clock inversion */ 41443d24e76SNicolin Chen switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 41543d24e76SNicolin Chen case SND_SOC_DAIFMT_NB_NF: 41643d24e76SNicolin Chen /* Nothing to do for both normal cases */ 41743d24e76SNicolin Chen break; 41843d24e76SNicolin Chen case SND_SOC_DAIFMT_IB_NF: 41943d24e76SNicolin Chen /* Invert bit clock */ 42043d24e76SNicolin Chen xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP; 42143d24e76SNicolin Chen break; 42243d24e76SNicolin Chen case SND_SOC_DAIFMT_NB_IF: 42343d24e76SNicolin Chen /* Invert frame clock */ 42443d24e76SNicolin Chen xccr ^= ESAI_xCCR_xFSP; 42543d24e76SNicolin Chen break; 42643d24e76SNicolin Chen case SND_SOC_DAIFMT_IB_IF: 42743d24e76SNicolin Chen /* Invert both clocks */ 42843d24e76SNicolin Chen xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP; 42943d24e76SNicolin Chen break; 43043d24e76SNicolin Chen default: 43143d24e76SNicolin Chen return -EINVAL; 43243d24e76SNicolin Chen } 43343d24e76SNicolin Chen 43443d24e76SNicolin Chen esai_priv->slave_mode = false; 43543d24e76SNicolin Chen 43643d24e76SNicolin Chen /* DAI clock master masks */ 43743d24e76SNicolin Chen switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 43843d24e76SNicolin Chen case SND_SOC_DAIFMT_CBM_CFM: 43943d24e76SNicolin Chen esai_priv->slave_mode = true; 44043d24e76SNicolin Chen break; 44143d24e76SNicolin Chen case SND_SOC_DAIFMT_CBS_CFM: 44243d24e76SNicolin Chen xccr |= ESAI_xCCR_xCKD; 44343d24e76SNicolin Chen break; 44443d24e76SNicolin Chen case SND_SOC_DAIFMT_CBM_CFS: 44543d24e76SNicolin Chen xccr |= ESAI_xCCR_xFSD; 44643d24e76SNicolin Chen break; 44743d24e76SNicolin Chen case SND_SOC_DAIFMT_CBS_CFS: 44843d24e76SNicolin Chen xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD; 44943d24e76SNicolin Chen break; 45043d24e76SNicolin Chen default: 45143d24e76SNicolin Chen return -EINVAL; 45243d24e76SNicolin Chen } 45343d24e76SNicolin Chen 454cc29ea00SS.j. Wang mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR | ESAI_xCR_xWA; 45543d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr); 45643d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr); 45743d24e76SNicolin Chen 45843d24e76SNicolin Chen mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP | 459cc29ea00SS.j. Wang ESAI_xCCR_xFSD | ESAI_xCCR_xCKD; 46043d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr); 46143d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr); 46243d24e76SNicolin Chen 46343d24e76SNicolin Chen return 0; 46443d24e76SNicolin Chen } 46543d24e76SNicolin Chen 46643d24e76SNicolin Chen static int fsl_esai_startup(struct snd_pcm_substream *substream, 46743d24e76SNicolin Chen struct snd_soc_dai *dai) 46843d24e76SNicolin Chen { 46943d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 47043d24e76SNicolin Chen 47143d24e76SNicolin Chen if (!dai->active) { 47243d24e76SNicolin Chen /* Set synchronous mode */ 47343d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR, 47443d24e76SNicolin Chen ESAI_SAICR_SYNC, esai_priv->synchronous ? 47543d24e76SNicolin Chen ESAI_SAICR_SYNC : 0); 47643d24e76SNicolin Chen 47743d24e76SNicolin Chen /* Set a default slot number -- 2 */ 47843d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, 47943d24e76SNicolin Chen ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2)); 48043d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, 48143d24e76SNicolin Chen ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2)); 48243d24e76SNicolin Chen } 48343d24e76SNicolin Chen 48443d24e76SNicolin Chen return 0; 48533529ec9SFabio Estevam 48643d24e76SNicolin Chen } 48743d24e76SNicolin Chen 48843d24e76SNicolin Chen static int fsl_esai_hw_params(struct snd_pcm_substream *substream, 48943d24e76SNicolin Chen struct snd_pcm_hw_params *params, 49043d24e76SNicolin Chen struct snd_soc_dai *dai) 49143d24e76SNicolin Chen { 49243d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 49343d24e76SNicolin Chen bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 4944ca73043SZidan Wang u32 width = params_width(params); 49543d24e76SNicolin Chen u32 channels = params_channels(params); 496de0d712aSShengjiu Wang u32 pins = DIV_ROUND_UP(channels, esai_priv->slots); 49786ea522bSNicolin Chen u32 slot_width = width; 4983e185238SXiubo Li u32 bclk, mask, val; 4993e185238SXiubo Li int ret; 50043d24e76SNicolin Chen 501d8ffcf71SGeert Uytterhoeven /* Override slot_width if being specifically set */ 50286ea522bSNicolin Chen if (esai_priv->slot_width) 50386ea522bSNicolin Chen slot_width = esai_priv->slot_width; 50486ea522bSNicolin Chen 50586ea522bSNicolin Chen bclk = params_rate(params) * slot_width * esai_priv->slots; 50643d24e76SNicolin Chen 5071997ee89SS.j. Wang ret = fsl_esai_set_bclk(dai, esai_priv->synchronous || tx, bclk); 50843d24e76SNicolin Chen if (ret) 50943d24e76SNicolin Chen return ret; 51043d24e76SNicolin Chen 5111997ee89SS.j. Wang mask = ESAI_xCR_xSWS_MASK; 5121997ee89SS.j. Wang val = ESAI_xCR_xSWS(slot_width, width); 5131997ee89SS.j. Wang 5141997ee89SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val); 5151997ee89SS.j. Wang /* Recording in synchronous mode needs to set TCR also */ 5161997ee89SS.j. Wang if (!tx && esai_priv->synchronous) 5171997ee89SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, val); 5181997ee89SS.j. Wang 51943d24e76SNicolin Chen /* Use Normal mode to support monaural audio */ 52043d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), 52143d24e76SNicolin Chen ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ? 52243d24e76SNicolin Chen ESAI_xCR_xMOD_NETWORK : 0); 52343d24e76SNicolin Chen 52443d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), 52543d24e76SNicolin Chen ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR); 52643d24e76SNicolin Chen 52743d24e76SNicolin Chen mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK | 52843d24e76SNicolin Chen (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK); 52943d24e76SNicolin Chen val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) | 530de0d712aSShengjiu Wang (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins)); 53143d24e76SNicolin Chen 53243d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val); 53343d24e76SNicolin Chen 5341997ee89SS.j. Wang if (tx) 5351997ee89SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, 5361997ee89SS.j. Wang ESAI_xCR_PADC, ESAI_xCR_PADC); 53743d24e76SNicolin Chen 5384f8210f6SNicolin Chen /* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */ 5394f8210f6SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC, 5404f8210f6SNicolin Chen ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO)); 5414f8210f6SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC, 5424f8210f6SNicolin Chen ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO)); 54343d24e76SNicolin Chen return 0; 54443d24e76SNicolin Chen } 54543d24e76SNicolin Chen 54643d24e76SNicolin Chen static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd, 54743d24e76SNicolin Chen struct snd_soc_dai *dai) 54843d24e76SNicolin Chen { 54943d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 55043d24e76SNicolin Chen bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; 55143d24e76SNicolin Chen u8 i, channels = substream->runtime->channels; 552de0d712aSShengjiu Wang u32 pins = DIV_ROUND_UP(channels, esai_priv->slots); 5530ff4e8c6SS.j. Wang u32 mask; 55443d24e76SNicolin Chen 55543d24e76SNicolin Chen switch (cmd) { 55643d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_START: 55743d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_RESUME: 55843d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: 55943d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), 56043d24e76SNicolin Chen ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN); 56143d24e76SNicolin Chen 56243d24e76SNicolin Chen /* Write initial words reqiured by ESAI as normal procedure */ 56343d24e76SNicolin Chen for (i = 0; tx && i < channels; i++) 56443d24e76SNicolin Chen regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0); 56543d24e76SNicolin Chen 5660ff4e8c6SS.j. Wang /* 5670ff4e8c6SS.j. Wang * When set the TE/RE in the end of enablement flow, there 5680ff4e8c6SS.j. Wang * will be channel swap issue for multi data line case. 5690ff4e8c6SS.j. Wang * In order to workaround this issue, we switch the bit 5700ff4e8c6SS.j. Wang * enablement sequence to below sequence 5710ff4e8c6SS.j. Wang * 1) clear the xSMB & xSMA: which is done in probe and 5720ff4e8c6SS.j. Wang * stop state. 5730ff4e8c6SS.j. Wang * 2) set TE/RE 5740ff4e8c6SS.j. Wang * 3) set xSMB 5750ff4e8c6SS.j. Wang * 4) set xSMA: xSMA is the last one in this flow, which 5760ff4e8c6SS.j. Wang * will trigger esai to start. 5770ff4e8c6SS.j. Wang */ 57843d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), 57943d24e76SNicolin Chen tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 580de0d712aSShengjiu Wang tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins)); 5810ff4e8c6SS.j. Wang mask = tx ? esai_priv->tx_mask : esai_priv->rx_mask; 5820ff4e8c6SS.j. Wang 5830ff4e8c6SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx), 5840ff4e8c6SS.j. Wang ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(mask)); 5850ff4e8c6SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx), 5860ff4e8c6SS.j. Wang ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(mask)); 5870ff4e8c6SS.j. Wang 58843d24e76SNicolin Chen break; 58943d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_SUSPEND: 59043d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_STOP: 59143d24e76SNicolin Chen case SNDRV_PCM_TRIGGER_PAUSE_PUSH: 59243d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), 59343d24e76SNicolin Chen tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0); 5940ff4e8c6SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx), 5950ff4e8c6SS.j. Wang ESAI_xSMA_xS_MASK, 0); 5960ff4e8c6SS.j. Wang regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx), 5970ff4e8c6SS.j. Wang ESAI_xSMB_xS_MASK, 0); 59843d24e76SNicolin Chen 59943d24e76SNicolin Chen /* Disable and reset FIFO */ 60043d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), 60143d24e76SNicolin Chen ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR); 60243d24e76SNicolin Chen regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), 60343d24e76SNicolin Chen ESAI_xFCR_xFR, 0); 60443d24e76SNicolin Chen break; 60543d24e76SNicolin Chen default: 60643d24e76SNicolin Chen return -EINVAL; 60743d24e76SNicolin Chen } 60843d24e76SNicolin Chen 60943d24e76SNicolin Chen return 0; 61043d24e76SNicolin Chen } 61143d24e76SNicolin Chen 6125d29e95eSGustavo A. R. Silva static const struct snd_soc_dai_ops fsl_esai_dai_ops = { 61343d24e76SNicolin Chen .startup = fsl_esai_startup, 61443d24e76SNicolin Chen .trigger = fsl_esai_trigger, 61543d24e76SNicolin Chen .hw_params = fsl_esai_hw_params, 61643d24e76SNicolin Chen .set_sysclk = fsl_esai_set_dai_sysclk, 61743d24e76SNicolin Chen .set_fmt = fsl_esai_set_dai_fmt, 61843d24e76SNicolin Chen .set_tdm_slot = fsl_esai_set_dai_tdm_slot, 61943d24e76SNicolin Chen }; 62043d24e76SNicolin Chen 62143d24e76SNicolin Chen static int fsl_esai_dai_probe(struct snd_soc_dai *dai) 62243d24e76SNicolin Chen { 62343d24e76SNicolin Chen struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai); 62443d24e76SNicolin Chen 62543d24e76SNicolin Chen snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx, 62643d24e76SNicolin Chen &esai_priv->dma_params_rx); 62743d24e76SNicolin Chen 62843d24e76SNicolin Chen return 0; 62943d24e76SNicolin Chen } 63043d24e76SNicolin Chen 63143d24e76SNicolin Chen static struct snd_soc_dai_driver fsl_esai_dai = { 63243d24e76SNicolin Chen .probe = fsl_esai_dai_probe, 63343d24e76SNicolin Chen .playback = { 63474ccb27cSNicolin Chen .stream_name = "CPU-Playback", 63543d24e76SNicolin Chen .channels_min = 1, 63643d24e76SNicolin Chen .channels_max = 12, 637f2a3ee01SFabio Estevam .rates = SNDRV_PCM_RATE_8000_192000, 63843d24e76SNicolin Chen .formats = FSL_ESAI_FORMATS, 63943d24e76SNicolin Chen }, 64043d24e76SNicolin Chen .capture = { 64174ccb27cSNicolin Chen .stream_name = "CPU-Capture", 64243d24e76SNicolin Chen .channels_min = 1, 64343d24e76SNicolin Chen .channels_max = 8, 644f2a3ee01SFabio Estevam .rates = SNDRV_PCM_RATE_8000_192000, 64543d24e76SNicolin Chen .formats = FSL_ESAI_FORMATS, 64643d24e76SNicolin Chen }, 64743d24e76SNicolin Chen .ops = &fsl_esai_dai_ops, 64843d24e76SNicolin Chen }; 64943d24e76SNicolin Chen 65043d24e76SNicolin Chen static const struct snd_soc_component_driver fsl_esai_component = { 65143d24e76SNicolin Chen .name = "fsl-esai", 65243d24e76SNicolin Chen }; 65343d24e76SNicolin Chen 654c64c6076SZidan Wang static const struct reg_default fsl_esai_reg_defaults[] = { 6558973112aSZidan Wang {REG_ESAI_ETDR, 0x00000000}, 6568973112aSZidan Wang {REG_ESAI_ECR, 0x00000000}, 6578973112aSZidan Wang {REG_ESAI_TFCR, 0x00000000}, 6588973112aSZidan Wang {REG_ESAI_RFCR, 0x00000000}, 6598973112aSZidan Wang {REG_ESAI_TX0, 0x00000000}, 6608973112aSZidan Wang {REG_ESAI_TX1, 0x00000000}, 6618973112aSZidan Wang {REG_ESAI_TX2, 0x00000000}, 6628973112aSZidan Wang {REG_ESAI_TX3, 0x00000000}, 6638973112aSZidan Wang {REG_ESAI_TX4, 0x00000000}, 6648973112aSZidan Wang {REG_ESAI_TX5, 0x00000000}, 6658973112aSZidan Wang {REG_ESAI_TSR, 0x00000000}, 6668973112aSZidan Wang {REG_ESAI_SAICR, 0x00000000}, 6678973112aSZidan Wang {REG_ESAI_TCR, 0x00000000}, 6688973112aSZidan Wang {REG_ESAI_TCCR, 0x00000000}, 6698973112aSZidan Wang {REG_ESAI_RCR, 0x00000000}, 6708973112aSZidan Wang {REG_ESAI_RCCR, 0x00000000}, 6718973112aSZidan Wang {REG_ESAI_TSMA, 0x0000ffff}, 6728973112aSZidan Wang {REG_ESAI_TSMB, 0x0000ffff}, 6738973112aSZidan Wang {REG_ESAI_RSMA, 0x0000ffff}, 6748973112aSZidan Wang {REG_ESAI_RSMB, 0x0000ffff}, 6758973112aSZidan Wang {REG_ESAI_PRRC, 0x00000000}, 6768973112aSZidan Wang {REG_ESAI_PCRC, 0x00000000}, 677c64c6076SZidan Wang }; 678c64c6076SZidan Wang 67943d24e76SNicolin Chen static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg) 68043d24e76SNicolin Chen { 68143d24e76SNicolin Chen switch (reg) { 68243d24e76SNicolin Chen case REG_ESAI_ERDR: 68343d24e76SNicolin Chen case REG_ESAI_ECR: 68443d24e76SNicolin Chen case REG_ESAI_ESR: 68543d24e76SNicolin Chen case REG_ESAI_TFCR: 68643d24e76SNicolin Chen case REG_ESAI_TFSR: 68743d24e76SNicolin Chen case REG_ESAI_RFCR: 68843d24e76SNicolin Chen case REG_ESAI_RFSR: 68943d24e76SNicolin Chen case REG_ESAI_RX0: 69043d24e76SNicolin Chen case REG_ESAI_RX1: 69143d24e76SNicolin Chen case REG_ESAI_RX2: 69243d24e76SNicolin Chen case REG_ESAI_RX3: 69343d24e76SNicolin Chen case REG_ESAI_SAISR: 69443d24e76SNicolin Chen case REG_ESAI_SAICR: 69543d24e76SNicolin Chen case REG_ESAI_TCR: 69643d24e76SNicolin Chen case REG_ESAI_TCCR: 69743d24e76SNicolin Chen case REG_ESAI_RCR: 69843d24e76SNicolin Chen case REG_ESAI_RCCR: 69943d24e76SNicolin Chen case REG_ESAI_TSMA: 70043d24e76SNicolin Chen case REG_ESAI_TSMB: 70143d24e76SNicolin Chen case REG_ESAI_RSMA: 70243d24e76SNicolin Chen case REG_ESAI_RSMB: 70343d24e76SNicolin Chen case REG_ESAI_PRRC: 70443d24e76SNicolin Chen case REG_ESAI_PCRC: 70543d24e76SNicolin Chen return true; 70643d24e76SNicolin Chen default: 70743d24e76SNicolin Chen return false; 70843d24e76SNicolin Chen } 70943d24e76SNicolin Chen } 71043d24e76SNicolin Chen 711c64c6076SZidan Wang static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg) 712c64c6076SZidan Wang { 713c64c6076SZidan Wang switch (reg) { 714c64c6076SZidan Wang case REG_ESAI_ERDR: 715c64c6076SZidan Wang case REG_ESAI_ESR: 716c64c6076SZidan Wang case REG_ESAI_TFSR: 717c64c6076SZidan Wang case REG_ESAI_RFSR: 718c64c6076SZidan Wang case REG_ESAI_RX0: 719c64c6076SZidan Wang case REG_ESAI_RX1: 720c64c6076SZidan Wang case REG_ESAI_RX2: 721c64c6076SZidan Wang case REG_ESAI_RX3: 722c64c6076SZidan Wang case REG_ESAI_SAISR: 723c64c6076SZidan Wang return true; 724c64c6076SZidan Wang default: 725c64c6076SZidan Wang return false; 726c64c6076SZidan Wang } 727c64c6076SZidan Wang } 728c64c6076SZidan Wang 72943d24e76SNicolin Chen static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg) 73043d24e76SNicolin Chen { 73143d24e76SNicolin Chen switch (reg) { 73243d24e76SNicolin Chen case REG_ESAI_ETDR: 73343d24e76SNicolin Chen case REG_ESAI_ECR: 73443d24e76SNicolin Chen case REG_ESAI_TFCR: 73543d24e76SNicolin Chen case REG_ESAI_RFCR: 73643d24e76SNicolin Chen case REG_ESAI_TX0: 73743d24e76SNicolin Chen case REG_ESAI_TX1: 73843d24e76SNicolin Chen case REG_ESAI_TX2: 73943d24e76SNicolin Chen case REG_ESAI_TX3: 74043d24e76SNicolin Chen case REG_ESAI_TX4: 74143d24e76SNicolin Chen case REG_ESAI_TX5: 74243d24e76SNicolin Chen case REG_ESAI_TSR: 74343d24e76SNicolin Chen case REG_ESAI_SAICR: 74443d24e76SNicolin Chen case REG_ESAI_TCR: 74543d24e76SNicolin Chen case REG_ESAI_TCCR: 74643d24e76SNicolin Chen case REG_ESAI_RCR: 74743d24e76SNicolin Chen case REG_ESAI_RCCR: 74843d24e76SNicolin Chen case REG_ESAI_TSMA: 74943d24e76SNicolin Chen case REG_ESAI_TSMB: 75043d24e76SNicolin Chen case REG_ESAI_RSMA: 75143d24e76SNicolin Chen case REG_ESAI_RSMB: 75243d24e76SNicolin Chen case REG_ESAI_PRRC: 75343d24e76SNicolin Chen case REG_ESAI_PCRC: 75443d24e76SNicolin Chen return true; 75543d24e76SNicolin Chen default: 75643d24e76SNicolin Chen return false; 75743d24e76SNicolin Chen } 75843d24e76SNicolin Chen } 75943d24e76SNicolin Chen 76092bd0334SXiubo Li static const struct regmap_config fsl_esai_regmap_config = { 76143d24e76SNicolin Chen .reg_bits = 32, 76243d24e76SNicolin Chen .reg_stride = 4, 76343d24e76SNicolin Chen .val_bits = 32, 76443d24e76SNicolin Chen 76543d24e76SNicolin Chen .max_register = REG_ESAI_PCRC, 766c64c6076SZidan Wang .reg_defaults = fsl_esai_reg_defaults, 767c64c6076SZidan Wang .num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults), 76843d24e76SNicolin Chen .readable_reg = fsl_esai_readable_reg, 769c64c6076SZidan Wang .volatile_reg = fsl_esai_volatile_reg, 77043d24e76SNicolin Chen .writeable_reg = fsl_esai_writeable_reg, 7710effb865SMarek Vasut .cache_type = REGCACHE_FLAT, 77243d24e76SNicolin Chen }; 77343d24e76SNicolin Chen 77443d24e76SNicolin Chen static int fsl_esai_probe(struct platform_device *pdev) 77543d24e76SNicolin Chen { 77643d24e76SNicolin Chen struct device_node *np = pdev->dev.of_node; 77743d24e76SNicolin Chen struct fsl_esai *esai_priv; 77843d24e76SNicolin Chen struct resource *res; 7790600b3e1SFabio Estevam const __be32 *iprop; 78043d24e76SNicolin Chen void __iomem *regs; 78143d24e76SNicolin Chen int irq, ret; 78243d24e76SNicolin Chen 78343d24e76SNicolin Chen esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL); 78443d24e76SNicolin Chen if (!esai_priv) 78543d24e76SNicolin Chen return -ENOMEM; 78643d24e76SNicolin Chen 78743d24e76SNicolin Chen esai_priv->pdev = pdev; 7885d585e1eSRob Herring snprintf(esai_priv->name, sizeof(esai_priv->name), "%pOFn", np); 78943d24e76SNicolin Chen 79043d24e76SNicolin Chen /* Get the addresses and IRQ */ 79143d24e76SNicolin Chen res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 79243d24e76SNicolin Chen regs = devm_ioremap_resource(&pdev->dev, res); 79343d24e76SNicolin Chen if (IS_ERR(regs)) 79443d24e76SNicolin Chen return PTR_ERR(regs); 79543d24e76SNicolin Chen 79643d24e76SNicolin Chen esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev, 79743d24e76SNicolin Chen "core", regs, &fsl_esai_regmap_config); 79843d24e76SNicolin Chen if (IS_ERR(esai_priv->regmap)) { 79943d24e76SNicolin Chen dev_err(&pdev->dev, "failed to init regmap: %ld\n", 80043d24e76SNicolin Chen PTR_ERR(esai_priv->regmap)); 80143d24e76SNicolin Chen return PTR_ERR(esai_priv->regmap); 80243d24e76SNicolin Chen } 80343d24e76SNicolin Chen 80443d24e76SNicolin Chen esai_priv->coreclk = devm_clk_get(&pdev->dev, "core"); 80543d24e76SNicolin Chen if (IS_ERR(esai_priv->coreclk)) { 80643d24e76SNicolin Chen dev_err(&pdev->dev, "failed to get core clock: %ld\n", 80743d24e76SNicolin Chen PTR_ERR(esai_priv->coreclk)); 80843d24e76SNicolin Chen return PTR_ERR(esai_priv->coreclk); 80943d24e76SNicolin Chen } 81043d24e76SNicolin Chen 81143d24e76SNicolin Chen esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal"); 81243d24e76SNicolin Chen if (IS_ERR(esai_priv->extalclk)) 81343d24e76SNicolin Chen dev_warn(&pdev->dev, "failed to get extal clock: %ld\n", 81443d24e76SNicolin Chen PTR_ERR(esai_priv->extalclk)); 81543d24e76SNicolin Chen 81643d24e76SNicolin Chen esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys"); 81743d24e76SNicolin Chen if (IS_ERR(esai_priv->fsysclk)) 81843d24e76SNicolin Chen dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n", 81943d24e76SNicolin Chen PTR_ERR(esai_priv->fsysclk)); 82043d24e76SNicolin Chen 821a2a4d604SShengjiu Wang esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba"); 822a2a4d604SShengjiu Wang if (IS_ERR(esai_priv->spbaclk)) 823a2a4d604SShengjiu Wang dev_warn(&pdev->dev, "failed to get spba clock: %ld\n", 824a2a4d604SShengjiu Wang PTR_ERR(esai_priv->spbaclk)); 825a2a4d604SShengjiu Wang 82643d24e76SNicolin Chen irq = platform_get_irq(pdev, 0); 82743d24e76SNicolin Chen if (irq < 0) { 828da2d4524SFabio Estevam dev_err(&pdev->dev, "no irq for node %s\n", pdev->name); 82943d24e76SNicolin Chen return irq; 83043d24e76SNicolin Chen } 83143d24e76SNicolin Chen 83243d24e76SNicolin Chen ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0, 83343d24e76SNicolin Chen esai_priv->name, esai_priv); 83443d24e76SNicolin Chen if (ret) { 83543d24e76SNicolin Chen dev_err(&pdev->dev, "failed to claim irq %u\n", irq); 83643d24e76SNicolin Chen return ret; 83743d24e76SNicolin Chen } 83843d24e76SNicolin Chen 839de0d712aSShengjiu Wang /* Set a default slot number */ 840de0d712aSShengjiu Wang esai_priv->slots = 2; 841de0d712aSShengjiu Wang 84243d24e76SNicolin Chen /* Set a default master/slave state */ 84343d24e76SNicolin Chen esai_priv->slave_mode = true; 84443d24e76SNicolin Chen 84543d24e76SNicolin Chen /* Determine the FIFO depth */ 84643d24e76SNicolin Chen iprop = of_get_property(np, "fsl,fifo-depth", NULL); 84743d24e76SNicolin Chen if (iprop) 84843d24e76SNicolin Chen esai_priv->fifo_depth = be32_to_cpup(iprop); 84943d24e76SNicolin Chen else 85043d24e76SNicolin Chen esai_priv->fifo_depth = 64; 85143d24e76SNicolin Chen 85243d24e76SNicolin Chen esai_priv->dma_params_tx.maxburst = 16; 85343d24e76SNicolin Chen esai_priv->dma_params_rx.maxburst = 16; 85443d24e76SNicolin Chen esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR; 85543d24e76SNicolin Chen esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR; 85643d24e76SNicolin Chen 85743d24e76SNicolin Chen esai_priv->synchronous = 85843d24e76SNicolin Chen of_property_read_bool(np, "fsl,esai-synchronous"); 85943d24e76SNicolin Chen 86043d24e76SNicolin Chen /* Implement full symmetry for synchronous mode */ 86143d24e76SNicolin Chen if (esai_priv->synchronous) { 86243d24e76SNicolin Chen fsl_esai_dai.symmetric_rates = 1; 86343d24e76SNicolin Chen fsl_esai_dai.symmetric_channels = 1; 86443d24e76SNicolin Chen fsl_esai_dai.symmetric_samplebits = 1; 86543d24e76SNicolin Chen } 86643d24e76SNicolin Chen 86743d24e76SNicolin Chen dev_set_drvdata(&pdev->dev, esai_priv); 86843d24e76SNicolin Chen 86943d24e76SNicolin Chen /* Reset ESAI unit */ 87043d24e76SNicolin Chen ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ERST); 87143d24e76SNicolin Chen if (ret) { 87243d24e76SNicolin Chen dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret); 87343d24e76SNicolin Chen return ret; 87443d24e76SNicolin Chen } 87543d24e76SNicolin Chen 87643d24e76SNicolin Chen /* 87743d24e76SNicolin Chen * We need to enable ESAI so as to access some of its registers. 87843d24e76SNicolin Chen * Otherwise, we would fail to dump regmap from user space. 87943d24e76SNicolin Chen */ 88043d24e76SNicolin Chen ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ESAIEN); 88143d24e76SNicolin Chen if (ret) { 88243d24e76SNicolin Chen dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret); 88343d24e76SNicolin Chen return ret; 88443d24e76SNicolin Chen } 88543d24e76SNicolin Chen 8860ff4e8c6SS.j. Wang esai_priv->tx_mask = 0xFFFFFFFF; 8870ff4e8c6SS.j. Wang esai_priv->rx_mask = 0xFFFFFFFF; 8880ff4e8c6SS.j. Wang 8890ff4e8c6SS.j. Wang /* Clear the TSMA, TSMB, RSMA, RSMB */ 8900ff4e8c6SS.j. Wang regmap_write(esai_priv->regmap, REG_ESAI_TSMA, 0); 8910ff4e8c6SS.j. Wang regmap_write(esai_priv->regmap, REG_ESAI_TSMB, 0); 8920ff4e8c6SS.j. Wang regmap_write(esai_priv->regmap, REG_ESAI_RSMA, 0); 8930ff4e8c6SS.j. Wang regmap_write(esai_priv->regmap, REG_ESAI_RSMB, 0); 8940ff4e8c6SS.j. Wang 89543d24e76SNicolin Chen ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component, 89643d24e76SNicolin Chen &fsl_esai_dai, 1); 89743d24e76SNicolin Chen if (ret) { 89843d24e76SNicolin Chen dev_err(&pdev->dev, "failed to register DAI: %d\n", ret); 89943d24e76SNicolin Chen return ret; 90043d24e76SNicolin Chen } 90143d24e76SNicolin Chen 902*b2d337d8SS.j. Wang pm_runtime_enable(&pdev->dev); 903*b2d337d8SS.j. Wang 904*b2d337d8SS.j. Wang regcache_cache_only(esai_priv->regmap, true); 905*b2d337d8SS.j. Wang 9060d69e0ddSShengjiu Wang ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE); 90743d24e76SNicolin Chen if (ret) 90843d24e76SNicolin Chen dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret); 90943d24e76SNicolin Chen 91043d24e76SNicolin Chen return ret; 91143d24e76SNicolin Chen } 91243d24e76SNicolin Chen 913*b2d337d8SS.j. Wang static int fsl_esai_remove(struct platform_device *pdev) 914*b2d337d8SS.j. Wang { 915*b2d337d8SS.j. Wang pm_runtime_disable(&pdev->dev); 916*b2d337d8SS.j. Wang 917*b2d337d8SS.j. Wang return 0; 918*b2d337d8SS.j. Wang } 919*b2d337d8SS.j. Wang 92043d24e76SNicolin Chen static const struct of_device_id fsl_esai_dt_ids[] = { 92143d24e76SNicolin Chen { .compatible = "fsl,imx35-esai", }, 922b21cc2f5SXiubo Li { .compatible = "fsl,vf610-esai", }, 92343d24e76SNicolin Chen {} 92443d24e76SNicolin Chen }; 92543d24e76SNicolin Chen MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids); 92643d24e76SNicolin Chen 927*b2d337d8SS.j. Wang #ifdef CONFIG_PM 928*b2d337d8SS.j. Wang static int fsl_esai_runtime_resume(struct device *dev) 929c64c6076SZidan Wang { 930c64c6076SZidan Wang struct fsl_esai *esai = dev_get_drvdata(dev); 931c64c6076SZidan Wang int ret; 932c64c6076SZidan Wang 933*b2d337d8SS.j. Wang /* 934*b2d337d8SS.j. Wang * Some platforms might use the same bit to gate all three or two of 935*b2d337d8SS.j. Wang * clocks, so keep all clocks open/close at the same time for safety 936*b2d337d8SS.j. Wang */ 937*b2d337d8SS.j. Wang ret = clk_prepare_enable(esai->coreclk); 938*b2d337d8SS.j. Wang if (ret) 939*b2d337d8SS.j. Wang return ret; 940*b2d337d8SS.j. Wang if (!IS_ERR(esai->spbaclk)) { 941*b2d337d8SS.j. Wang ret = clk_prepare_enable(esai->spbaclk); 942*b2d337d8SS.j. Wang if (ret) 943*b2d337d8SS.j. Wang goto err_spbaclk; 944*b2d337d8SS.j. Wang } 945*b2d337d8SS.j. Wang if (!IS_ERR(esai->extalclk)) { 946*b2d337d8SS.j. Wang ret = clk_prepare_enable(esai->extalclk); 947*b2d337d8SS.j. Wang if (ret) 948*b2d337d8SS.j. Wang goto err_extalclk; 949*b2d337d8SS.j. Wang } 950*b2d337d8SS.j. Wang if (!IS_ERR(esai->fsysclk)) { 951*b2d337d8SS.j. Wang ret = clk_prepare_enable(esai->fsysclk); 952*b2d337d8SS.j. Wang if (ret) 953*b2d337d8SS.j. Wang goto err_fsysclk; 954*b2d337d8SS.j. Wang } 955*b2d337d8SS.j. Wang 956c64c6076SZidan Wang regcache_cache_only(esai->regmap, false); 957c64c6076SZidan Wang 958c64c6076SZidan Wang /* FIFO reset for safety */ 959c64c6076SZidan Wang regmap_update_bits(esai->regmap, REG_ESAI_TFCR, 960c64c6076SZidan Wang ESAI_xFCR_xFR, ESAI_xFCR_xFR); 961c64c6076SZidan Wang regmap_update_bits(esai->regmap, REG_ESAI_RFCR, 962c64c6076SZidan Wang ESAI_xFCR_xFR, ESAI_xFCR_xFR); 963c64c6076SZidan Wang 964c64c6076SZidan Wang ret = regcache_sync(esai->regmap); 965c64c6076SZidan Wang if (ret) 966*b2d337d8SS.j. Wang goto err_regcache_sync; 967c64c6076SZidan Wang 968c64c6076SZidan Wang /* FIFO reset done */ 969c64c6076SZidan Wang regmap_update_bits(esai->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0); 970c64c6076SZidan Wang regmap_update_bits(esai->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0); 971c64c6076SZidan Wang 972c64c6076SZidan Wang return 0; 973*b2d337d8SS.j. Wang 974*b2d337d8SS.j. Wang err_regcache_sync: 975*b2d337d8SS.j. Wang if (!IS_ERR(esai->fsysclk)) 976*b2d337d8SS.j. Wang clk_disable_unprepare(esai->fsysclk); 977*b2d337d8SS.j. Wang err_fsysclk: 978*b2d337d8SS.j. Wang if (!IS_ERR(esai->extalclk)) 979*b2d337d8SS.j. Wang clk_disable_unprepare(esai->extalclk); 980*b2d337d8SS.j. Wang err_extalclk: 981*b2d337d8SS.j. Wang if (!IS_ERR(esai->spbaclk)) 982*b2d337d8SS.j. Wang clk_disable_unprepare(esai->spbaclk); 983*b2d337d8SS.j. Wang err_spbaclk: 984*b2d337d8SS.j. Wang clk_disable_unprepare(esai->coreclk); 985*b2d337d8SS.j. Wang 986*b2d337d8SS.j. Wang return ret; 987c64c6076SZidan Wang } 988*b2d337d8SS.j. Wang 989*b2d337d8SS.j. Wang static int fsl_esai_runtime_suspend(struct device *dev) 990*b2d337d8SS.j. Wang { 991*b2d337d8SS.j. Wang struct fsl_esai *esai = dev_get_drvdata(dev); 992*b2d337d8SS.j. Wang 993*b2d337d8SS.j. Wang regcache_cache_only(esai->regmap, true); 994*b2d337d8SS.j. Wang regcache_mark_dirty(esai->regmap); 995*b2d337d8SS.j. Wang 996*b2d337d8SS.j. Wang if (!IS_ERR(esai->fsysclk)) 997*b2d337d8SS.j. Wang clk_disable_unprepare(esai->fsysclk); 998*b2d337d8SS.j. Wang if (!IS_ERR(esai->extalclk)) 999*b2d337d8SS.j. Wang clk_disable_unprepare(esai->extalclk); 1000*b2d337d8SS.j. Wang if (!IS_ERR(esai->spbaclk)) 1001*b2d337d8SS.j. Wang clk_disable_unprepare(esai->spbaclk); 1002*b2d337d8SS.j. Wang clk_disable_unprepare(esai->coreclk); 1003*b2d337d8SS.j. Wang 1004*b2d337d8SS.j. Wang return 0; 1005*b2d337d8SS.j. Wang } 1006*b2d337d8SS.j. Wang #endif /* CONFIG_PM */ 1007c64c6076SZidan Wang 1008c64c6076SZidan Wang static const struct dev_pm_ops fsl_esai_pm_ops = { 1009*b2d337d8SS.j. Wang SET_RUNTIME_PM_OPS(fsl_esai_runtime_suspend, 1010*b2d337d8SS.j. Wang fsl_esai_runtime_resume, 1011*b2d337d8SS.j. Wang NULL) 1012*b2d337d8SS.j. Wang SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 1013*b2d337d8SS.j. Wang pm_runtime_force_resume) 1014c64c6076SZidan Wang }; 1015c64c6076SZidan Wang 101643d24e76SNicolin Chen static struct platform_driver fsl_esai_driver = { 101743d24e76SNicolin Chen .probe = fsl_esai_probe, 1018*b2d337d8SS.j. Wang .remove = fsl_esai_remove, 101943d24e76SNicolin Chen .driver = { 102043d24e76SNicolin Chen .name = "fsl-esai-dai", 1021c64c6076SZidan Wang .pm = &fsl_esai_pm_ops, 102243d24e76SNicolin Chen .of_match_table = fsl_esai_dt_ids, 102343d24e76SNicolin Chen }, 102443d24e76SNicolin Chen }; 102543d24e76SNicolin Chen 102643d24e76SNicolin Chen module_platform_driver(fsl_esai_driver); 102743d24e76SNicolin Chen 102843d24e76SNicolin Chen MODULE_AUTHOR("Freescale Semiconductor, Inc."); 102943d24e76SNicolin Chen MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver"); 103043d24e76SNicolin Chen MODULE_LICENSE("GPL v2"); 103143d24e76SNicolin Chen MODULE_ALIAS("platform:fsl-esai-dai"); 1032