xref: /openbmc/linux/sound/soc/fsl/fsl_esai.c (revision a2a4d6049aa18c0e105d9b53e3236cb50ea5bfa1)
143d24e76SNicolin Chen /*
243d24e76SNicolin Chen  * Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
343d24e76SNicolin Chen  *
443d24e76SNicolin Chen  * Copyright (C) 2014 Freescale Semiconductor, Inc.
543d24e76SNicolin Chen  *
643d24e76SNicolin Chen  * This file is licensed under the terms of the GNU General Public License
743d24e76SNicolin Chen  * version 2. This program is licensed "as is" without any warranty of any
843d24e76SNicolin Chen  * kind, whether express or implied.
943d24e76SNicolin Chen  */
1043d24e76SNicolin Chen 
1143d24e76SNicolin Chen #include <linux/clk.h>
1243d24e76SNicolin Chen #include <linux/dmaengine.h>
1343d24e76SNicolin Chen #include <linux/module.h>
1443d24e76SNicolin Chen #include <linux/of_irq.h>
1543d24e76SNicolin Chen #include <linux/of_platform.h>
1643d24e76SNicolin Chen #include <sound/dmaengine_pcm.h>
1743d24e76SNicolin Chen #include <sound/pcm_params.h>
1843d24e76SNicolin Chen 
1943d24e76SNicolin Chen #include "fsl_esai.h"
2043d24e76SNicolin Chen #include "imx-pcm.h"
2143d24e76SNicolin Chen 
2243d24e76SNicolin Chen #define FSL_ESAI_RATES		SNDRV_PCM_RATE_8000_192000
2343d24e76SNicolin Chen #define FSL_ESAI_FORMATS	(SNDRV_PCM_FMTBIT_S8 | \
2443d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S16_LE | \
2543d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S20_3LE | \
2643d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S24_LE)
2743d24e76SNicolin Chen 
2843d24e76SNicolin Chen /**
2943d24e76SNicolin Chen  * fsl_esai: ESAI private data
3043d24e76SNicolin Chen  *
3143d24e76SNicolin Chen  * @dma_params_rx: DMA parameters for receive channel
3243d24e76SNicolin Chen  * @dma_params_tx: DMA parameters for transmit channel
3343d24e76SNicolin Chen  * @pdev: platform device pointer
3443d24e76SNicolin Chen  * @regmap: regmap handler
3543d24e76SNicolin Chen  * @coreclk: clock source to access register
3643d24e76SNicolin Chen  * @extalclk: esai clock source to derive HCK, SCK and FS
3743d24e76SNicolin Chen  * @fsysclk: system clock source to derive HCK, SCK and FS
38*a2a4d604SShengjiu Wang  * @spbaclk: SPBA clock (optional, depending on SoC design)
3943d24e76SNicolin Chen  * @fifo_depth: depth of tx/rx FIFO
4043d24e76SNicolin Chen  * @slot_width: width of each DAI slot
41de0d712aSShengjiu Wang  * @slots: number of slots
4243d24e76SNicolin Chen  * @hck_rate: clock rate of desired HCKx clock
43f975ca46SNicolin Chen  * @sck_rate: clock rate of desired SCKx clock
44f975ca46SNicolin Chen  * @hck_dir: the direction of HCKx pads
4543d24e76SNicolin Chen  * @sck_div: if using PSR/PM dividers for SCKx clock
4643d24e76SNicolin Chen  * @slave_mode: if fully using DAI slave mode
4743d24e76SNicolin Chen  * @synchronous: if using tx/rx synchronous mode
4843d24e76SNicolin Chen  * @name: driver name
4943d24e76SNicolin Chen  */
5043d24e76SNicolin Chen struct fsl_esai {
5143d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_rx;
5243d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_tx;
5343d24e76SNicolin Chen 	struct platform_device *pdev;
5443d24e76SNicolin Chen 	struct regmap *regmap;
5543d24e76SNicolin Chen 	struct clk *coreclk;
5643d24e76SNicolin Chen 	struct clk *extalclk;
5743d24e76SNicolin Chen 	struct clk *fsysclk;
58*a2a4d604SShengjiu Wang 	struct clk *spbaclk;
5943d24e76SNicolin Chen 	u32 fifo_depth;
6043d24e76SNicolin Chen 	u32 slot_width;
61de0d712aSShengjiu Wang 	u32 slots;
6243d24e76SNicolin Chen 	u32 hck_rate[2];
63f975ca46SNicolin Chen 	u32 sck_rate[2];
64f975ca46SNicolin Chen 	bool hck_dir[2];
6543d24e76SNicolin Chen 	bool sck_div[2];
6643d24e76SNicolin Chen 	bool slave_mode;
6743d24e76SNicolin Chen 	bool synchronous;
6843d24e76SNicolin Chen 	char name[32];
6943d24e76SNicolin Chen };
7043d24e76SNicolin Chen 
7143d24e76SNicolin Chen static irqreturn_t esai_isr(int irq, void *devid)
7243d24e76SNicolin Chen {
7343d24e76SNicolin Chen 	struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
7443d24e76SNicolin Chen 	struct platform_device *pdev = esai_priv->pdev;
7543d24e76SNicolin Chen 	u32 esr;
7643d24e76SNicolin Chen 
7743d24e76SNicolin Chen 	regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
7843d24e76SNicolin Chen 
7943d24e76SNicolin Chen 	if (esr & ESAI_ESR_TINIT_MASK)
8043d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmition Initialized\n");
8143d24e76SNicolin Chen 
8243d24e76SNicolin Chen 	if (esr & ESAI_ESR_RFF_MASK)
8343d24e76SNicolin Chen 		dev_warn(&pdev->dev, "isr: Receiving overrun\n");
8443d24e76SNicolin Chen 
8543d24e76SNicolin Chen 	if (esr & ESAI_ESR_TFE_MASK)
8643d24e76SNicolin Chen 		dev_warn(&pdev->dev, "isr: Transmition underrun\n");
8743d24e76SNicolin Chen 
8843d24e76SNicolin Chen 	if (esr & ESAI_ESR_TLS_MASK)
8943d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
9043d24e76SNicolin Chen 
9143d24e76SNicolin Chen 	if (esr & ESAI_ESR_TDE_MASK)
9243d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmition data exception\n");
9343d24e76SNicolin Chen 
9443d24e76SNicolin Chen 	if (esr & ESAI_ESR_TED_MASK)
9543d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
9643d24e76SNicolin Chen 
9743d24e76SNicolin Chen 	if (esr & ESAI_ESR_TD_MASK)
9843d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting data\n");
9943d24e76SNicolin Chen 
10043d24e76SNicolin Chen 	if (esr & ESAI_ESR_RLS_MASK)
10143d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
10243d24e76SNicolin Chen 
10343d24e76SNicolin Chen 	if (esr & ESAI_ESR_RDE_MASK)
10443d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
10543d24e76SNicolin Chen 
10643d24e76SNicolin Chen 	if (esr & ESAI_ESR_RED_MASK)
10743d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
10843d24e76SNicolin Chen 
10943d24e76SNicolin Chen 	if (esr & ESAI_ESR_RD_MASK)
11043d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data\n");
11143d24e76SNicolin Chen 
11243d24e76SNicolin Chen 	return IRQ_HANDLED;
11343d24e76SNicolin Chen }
11443d24e76SNicolin Chen 
11543d24e76SNicolin Chen /**
11643d24e76SNicolin Chen  * This function is used to calculate the divisors of psr, pm, fp and it is
11743d24e76SNicolin Chen  * supposed to be called in set_dai_sysclk() and set_bclk().
11843d24e76SNicolin Chen  *
11943d24e76SNicolin Chen  * @ratio: desired overall ratio for the paticipating dividers
12043d24e76SNicolin Chen  * @usefp: for HCK setting, there is no need to set fp divider
12143d24e76SNicolin Chen  * @fp: bypass other dividers by setting fp directly if fp != 0
12243d24e76SNicolin Chen  * @tx: current setting is for playback or capture
12343d24e76SNicolin Chen  */
12443d24e76SNicolin Chen static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
12543d24e76SNicolin Chen 				bool usefp, u32 fp)
12643d24e76SNicolin Chen {
12743d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
12843d24e76SNicolin Chen 	u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
12943d24e76SNicolin Chen 
13043d24e76SNicolin Chen 	maxfp = usefp ? 16 : 1;
13143d24e76SNicolin Chen 
13243d24e76SNicolin Chen 	if (usefp && fp)
13343d24e76SNicolin Chen 		goto out_fp;
13443d24e76SNicolin Chen 
13543d24e76SNicolin Chen 	if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
13643d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
13743d24e76SNicolin Chen 				2 * 8 * 256 * maxfp);
13843d24e76SNicolin Chen 		return -EINVAL;
13943d24e76SNicolin Chen 	} else if (ratio % 2) {
14043d24e76SNicolin Chen 		dev_err(dai->dev, "the raio must be even if using upper divider\n");
14143d24e76SNicolin Chen 		return -EINVAL;
14243d24e76SNicolin Chen 	}
14343d24e76SNicolin Chen 
14443d24e76SNicolin Chen 	ratio /= 2;
14543d24e76SNicolin Chen 
14643d24e76SNicolin Chen 	psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
14743d24e76SNicolin Chen 
14843d24e76SNicolin Chen 	/* Set the max fluctuation -- 0.1% of the max devisor */
14943d24e76SNicolin Chen 	savesub = (psr ? 1 : 8)  * 256 * maxfp / 1000;
15043d24e76SNicolin Chen 
15143d24e76SNicolin Chen 	/* Find the best value for PM */
15243d24e76SNicolin Chen 	for (i = 1; i <= 256; i++) {
15343d24e76SNicolin Chen 		for (j = 1; j <= maxfp; j++) {
15443d24e76SNicolin Chen 			/* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
15543d24e76SNicolin Chen 			prod = (psr ? 1 : 8) * i * j;
15643d24e76SNicolin Chen 
15743d24e76SNicolin Chen 			if (prod == ratio)
15843d24e76SNicolin Chen 				sub = 0;
15943d24e76SNicolin Chen 			else if (prod / ratio == 1)
16043d24e76SNicolin Chen 				sub = prod - ratio;
16143d24e76SNicolin Chen 			else if (ratio / prod == 1)
16243d24e76SNicolin Chen 				sub = ratio - prod;
16343d24e76SNicolin Chen 			else
16443d24e76SNicolin Chen 				continue;
16543d24e76SNicolin Chen 
16643d24e76SNicolin Chen 			/* Calculate the fraction */
16743d24e76SNicolin Chen 			sub = sub * 1000 / ratio;
16843d24e76SNicolin Chen 			if (sub < savesub) {
16943d24e76SNicolin Chen 				savesub = sub;
17043d24e76SNicolin Chen 				pm = i;
17143d24e76SNicolin Chen 				fp = j;
17243d24e76SNicolin Chen 			}
17343d24e76SNicolin Chen 
17443d24e76SNicolin Chen 			/* We are lucky */
17543d24e76SNicolin Chen 			if (savesub == 0)
17643d24e76SNicolin Chen 				goto out;
17743d24e76SNicolin Chen 		}
17843d24e76SNicolin Chen 	}
17943d24e76SNicolin Chen 
18043d24e76SNicolin Chen 	if (pm == 999) {
18143d24e76SNicolin Chen 		dev_err(dai->dev, "failed to calculate proper divisors\n");
18243d24e76SNicolin Chen 		return -EINVAL;
18343d24e76SNicolin Chen 	}
18443d24e76SNicolin Chen 
18543d24e76SNicolin Chen out:
18643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
18743d24e76SNicolin Chen 			   ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
18843d24e76SNicolin Chen 			   psr | ESAI_xCCR_xPM(pm));
18943d24e76SNicolin Chen 
19043d24e76SNicolin Chen out_fp:
19143d24e76SNicolin Chen 	/* Bypass fp if not being required */
19243d24e76SNicolin Chen 	if (maxfp <= 1)
19343d24e76SNicolin Chen 		return 0;
19443d24e76SNicolin Chen 
19543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
19643d24e76SNicolin Chen 			   ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
19743d24e76SNicolin Chen 
19843d24e76SNicolin Chen 	return 0;
19943d24e76SNicolin Chen }
20043d24e76SNicolin Chen 
20143d24e76SNicolin Chen /**
20243d24e76SNicolin Chen  * This function mainly configures the clock frequency of MCLK (HCKT/HCKR)
20343d24e76SNicolin Chen  *
20443d24e76SNicolin Chen  * @Parameters:
20543d24e76SNicolin Chen  * clk_id: The clock source of HCKT/HCKR
20643d24e76SNicolin Chen  *	  (Input from outside; output from inside, FSYS or EXTAL)
20743d24e76SNicolin Chen  * freq: The required clock rate of HCKT/HCKR
20843d24e76SNicolin Chen  * dir: The clock direction of HCKT/HCKR
20943d24e76SNicolin Chen  *
21043d24e76SNicolin Chen  * Note: If the direction is input, we do not care about clk_id.
21143d24e76SNicolin Chen  */
21243d24e76SNicolin Chen static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
21343d24e76SNicolin Chen 				   unsigned int freq, int dir)
21443d24e76SNicolin Chen {
21543d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
21643d24e76SNicolin Chen 	struct clk *clksrc = esai_priv->extalclk;
21743d24e76SNicolin Chen 	bool tx = clk_id <= ESAI_HCKT_EXTAL;
21843d24e76SNicolin Chen 	bool in = dir == SND_SOC_CLOCK_IN;
2193e185238SXiubo Li 	u32 ratio, ecr = 0;
22043d24e76SNicolin Chen 	unsigned long clk_rate;
2213e185238SXiubo Li 	int ret;
22243d24e76SNicolin Chen 
223f975ca46SNicolin Chen 	/* Bypass divider settings if the requirement doesn't change */
224f975ca46SNicolin Chen 	if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
225f975ca46SNicolin Chen 		return 0;
22643d24e76SNicolin Chen 
22743d24e76SNicolin Chen 	/* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
22843d24e76SNicolin Chen 	esai_priv->sck_div[tx] = true;
22943d24e76SNicolin Chen 
23043d24e76SNicolin Chen 	/* Set the direction of HCKT/HCKR pins */
23143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
23243d24e76SNicolin Chen 			   ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
23343d24e76SNicolin Chen 
23443d24e76SNicolin Chen 	if (in)
23543d24e76SNicolin Chen 		goto out;
23643d24e76SNicolin Chen 
23743d24e76SNicolin Chen 	switch (clk_id) {
23843d24e76SNicolin Chen 	case ESAI_HCKT_FSYS:
23943d24e76SNicolin Chen 	case ESAI_HCKR_FSYS:
24043d24e76SNicolin Chen 		clksrc = esai_priv->fsysclk;
24143d24e76SNicolin Chen 		break;
24243d24e76SNicolin Chen 	case ESAI_HCKT_EXTAL:
24343d24e76SNicolin Chen 		ecr |= ESAI_ECR_ETI;
24443d24e76SNicolin Chen 	case ESAI_HCKR_EXTAL:
24543d24e76SNicolin Chen 		ecr |= ESAI_ECR_ERI;
24643d24e76SNicolin Chen 		break;
24743d24e76SNicolin Chen 	default:
24843d24e76SNicolin Chen 		return -EINVAL;
24943d24e76SNicolin Chen 	}
25043d24e76SNicolin Chen 
25143d24e76SNicolin Chen 	if (IS_ERR(clksrc)) {
25243d24e76SNicolin Chen 		dev_err(dai->dev, "no assigned %s clock\n",
25343d24e76SNicolin Chen 				clk_id % 2 ? "extal" : "fsys");
25443d24e76SNicolin Chen 		return PTR_ERR(clksrc);
25543d24e76SNicolin Chen 	}
25643d24e76SNicolin Chen 	clk_rate = clk_get_rate(clksrc);
25743d24e76SNicolin Chen 
25843d24e76SNicolin Chen 	ratio = clk_rate / freq;
25943d24e76SNicolin Chen 	if (ratio * freq > clk_rate)
26043d24e76SNicolin Chen 		ret = ratio * freq - clk_rate;
26143d24e76SNicolin Chen 	else if (ratio * freq < clk_rate)
26243d24e76SNicolin Chen 		ret = clk_rate - ratio * freq;
26343d24e76SNicolin Chen 	else
26443d24e76SNicolin Chen 		ret = 0;
26543d24e76SNicolin Chen 
26643d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
26743d24e76SNicolin Chen 	if (ret != 0 && clk_rate / ret < 1000) {
26843d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
26943d24e76SNicolin Chen 				tx ? 'T' : 'R');
27043d24e76SNicolin Chen 		return -EINVAL;
27143d24e76SNicolin Chen 	}
27243d24e76SNicolin Chen 
27357ebbcafSNicolin Chen 	/* Only EXTAL source can be output directly without using PSR and PM */
27457ebbcafSNicolin Chen 	if (ratio == 1 && clksrc == esai_priv->extalclk) {
27543d24e76SNicolin Chen 		/* Bypass all the dividers if not being needed */
27643d24e76SNicolin Chen 		ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
27743d24e76SNicolin Chen 		goto out;
27857ebbcafSNicolin Chen 	} else if (ratio < 2) {
27957ebbcafSNicolin Chen 		/* The ratio should be no less than 2 if using other sources */
28057ebbcafSNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
28157ebbcafSNicolin Chen 				tx ? 'T' : 'R');
28257ebbcafSNicolin Chen 		return -EINVAL;
28343d24e76SNicolin Chen 	}
28443d24e76SNicolin Chen 
28543d24e76SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
28643d24e76SNicolin Chen 	if (ret)
28743d24e76SNicolin Chen 		return ret;
28843d24e76SNicolin Chen 
28943d24e76SNicolin Chen 	esai_priv->sck_div[tx] = false;
29043d24e76SNicolin Chen 
29143d24e76SNicolin Chen out:
292f975ca46SNicolin Chen 	esai_priv->hck_dir[tx] = dir;
29343d24e76SNicolin Chen 	esai_priv->hck_rate[tx] = freq;
29443d24e76SNicolin Chen 
29543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
29643d24e76SNicolin Chen 			   tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
29743d24e76SNicolin Chen 			   ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
29843d24e76SNicolin Chen 
29943d24e76SNicolin Chen 	return 0;
30043d24e76SNicolin Chen }
30143d24e76SNicolin Chen 
30243d24e76SNicolin Chen /**
30343d24e76SNicolin Chen  * This function configures the related dividers according to the bclk rate
30443d24e76SNicolin Chen  */
30543d24e76SNicolin Chen static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
30643d24e76SNicolin Chen {
30743d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
30843d24e76SNicolin Chen 	u32 hck_rate = esai_priv->hck_rate[tx];
30943d24e76SNicolin Chen 	u32 sub, ratio = hck_rate / freq;
310f975ca46SNicolin Chen 	int ret;
31143d24e76SNicolin Chen 
312f975ca46SNicolin Chen 	/* Don't apply for fully slave mode or unchanged bclk */
313f975ca46SNicolin Chen 	if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
31443d24e76SNicolin Chen 		return 0;
31543d24e76SNicolin Chen 
31643d24e76SNicolin Chen 	if (ratio * freq > hck_rate)
31743d24e76SNicolin Chen 		sub = ratio * freq - hck_rate;
31843d24e76SNicolin Chen 	else if (ratio * freq < hck_rate)
31943d24e76SNicolin Chen 		sub = hck_rate - ratio * freq;
32043d24e76SNicolin Chen 	else
32143d24e76SNicolin Chen 		sub = 0;
32243d24e76SNicolin Chen 
32343d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
32443d24e76SNicolin Chen 	if (sub != 0 && hck_rate / sub < 1000) {
32543d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required SCK%c rate\n",
32643d24e76SNicolin Chen 				tx ? 'T' : 'R');
32743d24e76SNicolin Chen 		return -EINVAL;
32843d24e76SNicolin Chen 	}
32943d24e76SNicolin Chen 
33089e47f62SNicolin Chen 	/* The ratio should be contented by FP alone if bypassing PM and PSR */
33189e47f62SNicolin Chen 	if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
33243d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
33343d24e76SNicolin Chen 		return -EINVAL;
33443d24e76SNicolin Chen 	}
33543d24e76SNicolin Chen 
336f975ca46SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
33743d24e76SNicolin Chen 			esai_priv->sck_div[tx] ? 0 : ratio);
338f975ca46SNicolin Chen 	if (ret)
339f975ca46SNicolin Chen 		return ret;
340f975ca46SNicolin Chen 
341f975ca46SNicolin Chen 	/* Save current bclk rate */
342f975ca46SNicolin Chen 	esai_priv->sck_rate[tx] = freq;
343f975ca46SNicolin Chen 
344f975ca46SNicolin Chen 	return 0;
34543d24e76SNicolin Chen }
34643d24e76SNicolin Chen 
34743d24e76SNicolin Chen static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
34843d24e76SNicolin Chen 				     u32 rx_mask, int slots, int slot_width)
34943d24e76SNicolin Chen {
35043d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
35143d24e76SNicolin Chen 
35243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
35343d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
35443d24e76SNicolin Chen 
35543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMA,
35643d24e76SNicolin Chen 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(tx_mask));
35743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TSMB,
358236014acSXiubo Li 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(tx_mask));
35943d24e76SNicolin Chen 
36043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
36143d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
36243d24e76SNicolin Chen 
36343d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMA,
36443d24e76SNicolin Chen 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(rx_mask));
36543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RSMB,
366236014acSXiubo Li 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(rx_mask));
36743d24e76SNicolin Chen 
36843d24e76SNicolin Chen 	esai_priv->slot_width = slot_width;
369de0d712aSShengjiu Wang 	esai_priv->slots = slots;
37043d24e76SNicolin Chen 
37143d24e76SNicolin Chen 	return 0;
37243d24e76SNicolin Chen }
37343d24e76SNicolin Chen 
37443d24e76SNicolin Chen static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
37543d24e76SNicolin Chen {
37643d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
37743d24e76SNicolin Chen 	u32 xcr = 0, xccr = 0, mask;
37843d24e76SNicolin Chen 
37943d24e76SNicolin Chen 	/* DAI mode */
38043d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
38143d24e76SNicolin Chen 	case SND_SOC_DAIFMT_I2S:
38243d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame low, 1clk before data */
38343d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSR;
38443d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
38543d24e76SNicolin Chen 		break;
38643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_LEFT_J:
38743d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
38843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
38943d24e76SNicolin Chen 		break;
39043d24e76SNicolin Chen 	case SND_SOC_DAIFMT_RIGHT_J:
39143d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, right aligned */
39243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCR_xWA;
39343d24e76SNicolin Chen 		break;
39443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_A:
39543d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, 1clk before data */
39643d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
39743d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
39843d24e76SNicolin Chen 		break;
39943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_B:
40043d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
40143d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL;
40243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
40343d24e76SNicolin Chen 		break;
40443d24e76SNicolin Chen 	default:
40543d24e76SNicolin Chen 		return -EINVAL;
40643d24e76SNicolin Chen 	}
40743d24e76SNicolin Chen 
40843d24e76SNicolin Chen 	/* DAI clock inversion */
40943d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
41043d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_NF:
41143d24e76SNicolin Chen 		/* Nothing to do for both normal cases */
41243d24e76SNicolin Chen 		break;
41343d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_NF:
41443d24e76SNicolin Chen 		/* Invert bit clock */
41543d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
41643d24e76SNicolin Chen 		break;
41743d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_IF:
41843d24e76SNicolin Chen 		/* Invert frame clock */
41943d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xFSP;
42043d24e76SNicolin Chen 		break;
42143d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_IF:
42243d24e76SNicolin Chen 		/* Invert both clocks */
42343d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
42443d24e76SNicolin Chen 		break;
42543d24e76SNicolin Chen 	default:
42643d24e76SNicolin Chen 		return -EINVAL;
42743d24e76SNicolin Chen 	}
42843d24e76SNicolin Chen 
42943d24e76SNicolin Chen 	esai_priv->slave_mode = false;
43043d24e76SNicolin Chen 
43143d24e76SNicolin Chen 	/* DAI clock master masks */
43243d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
43343d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFM:
43443d24e76SNicolin Chen 		esai_priv->slave_mode = true;
43543d24e76SNicolin Chen 		break;
43643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFM:
43743d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKD;
43843d24e76SNicolin Chen 		break;
43943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFS:
44043d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD;
44143d24e76SNicolin Chen 		break;
44243d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFS:
44343d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
44443d24e76SNicolin Chen 		break;
44543d24e76SNicolin Chen 	default:
44643d24e76SNicolin Chen 		return -EINVAL;
44743d24e76SNicolin Chen 	}
44843d24e76SNicolin Chen 
44943d24e76SNicolin Chen 	mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR;
45043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
45143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
45243d24e76SNicolin Chen 
45343d24e76SNicolin Chen 	mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
45443d24e76SNicolin Chen 		ESAI_xCCR_xFSD | ESAI_xCCR_xCKD | ESAI_xCR_xWA;
45543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
45643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
45743d24e76SNicolin Chen 
45843d24e76SNicolin Chen 	return 0;
45943d24e76SNicolin Chen }
46043d24e76SNicolin Chen 
46143d24e76SNicolin Chen static int fsl_esai_startup(struct snd_pcm_substream *substream,
46243d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
46343d24e76SNicolin Chen {
46443d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
4653e185238SXiubo Li 	int ret;
46643d24e76SNicolin Chen 
46743d24e76SNicolin Chen 	/*
46843d24e76SNicolin Chen 	 * Some platforms might use the same bit to gate all three or two of
46943d24e76SNicolin Chen 	 * clocks, so keep all clocks open/close at the same time for safety
47043d24e76SNicolin Chen 	 */
47133529ec9SFabio Estevam 	ret = clk_prepare_enable(esai_priv->coreclk);
47233529ec9SFabio Estevam 	if (ret)
47333529ec9SFabio Estevam 		return ret;
474*a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk)) {
475*a2a4d604SShengjiu Wang 		ret = clk_prepare_enable(esai_priv->spbaclk);
476*a2a4d604SShengjiu Wang 		if (ret)
477*a2a4d604SShengjiu Wang 			goto err_spbaclk;
478*a2a4d604SShengjiu Wang 	}
47933529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->extalclk)) {
48033529ec9SFabio Estevam 		ret = clk_prepare_enable(esai_priv->extalclk);
48133529ec9SFabio Estevam 		if (ret)
48233529ec9SFabio Estevam 			goto err_extalck;
48333529ec9SFabio Estevam 	}
48433529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->fsysclk)) {
48533529ec9SFabio Estevam 		ret = clk_prepare_enable(esai_priv->fsysclk);
48633529ec9SFabio Estevam 		if (ret)
48733529ec9SFabio Estevam 			goto err_fsysclk;
48833529ec9SFabio Estevam 	}
48943d24e76SNicolin Chen 
49043d24e76SNicolin Chen 	if (!dai->active) {
49143d24e76SNicolin Chen 		/* Set synchronous mode */
49243d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
49343d24e76SNicolin Chen 				   ESAI_SAICR_SYNC, esai_priv->synchronous ?
49443d24e76SNicolin Chen 				   ESAI_SAICR_SYNC : 0);
49543d24e76SNicolin Chen 
49643d24e76SNicolin Chen 		/* Set a default slot number -- 2 */
49743d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
49843d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
49943d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
50043d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
50143d24e76SNicolin Chen 	}
50243d24e76SNicolin Chen 
50343d24e76SNicolin Chen 	return 0;
50433529ec9SFabio Estevam 
50533529ec9SFabio Estevam err_fsysclk:
50633529ec9SFabio Estevam 	if (!IS_ERR(esai_priv->extalclk))
50733529ec9SFabio Estevam 		clk_disable_unprepare(esai_priv->extalclk);
50833529ec9SFabio Estevam err_extalck:
509*a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk))
510*a2a4d604SShengjiu Wang 		clk_disable_unprepare(esai_priv->spbaclk);
511*a2a4d604SShengjiu Wang err_spbaclk:
51233529ec9SFabio Estevam 	clk_disable_unprepare(esai_priv->coreclk);
51333529ec9SFabio Estevam 
51433529ec9SFabio Estevam 	return ret;
51543d24e76SNicolin Chen }
51643d24e76SNicolin Chen 
51743d24e76SNicolin Chen static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
51843d24e76SNicolin Chen 			      struct snd_pcm_hw_params *params,
51943d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
52043d24e76SNicolin Chen {
52143d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
52243d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
52343d24e76SNicolin Chen 	u32 width = snd_pcm_format_width(params_format(params));
52443d24e76SNicolin Chen 	u32 channels = params_channels(params);
525de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
52686ea522bSNicolin Chen 	u32 slot_width = width;
5273e185238SXiubo Li 	u32 bclk, mask, val;
5283e185238SXiubo Li 	int ret;
52943d24e76SNicolin Chen 
530d8ffcf71SGeert Uytterhoeven 	/* Override slot_width if being specifically set */
53186ea522bSNicolin Chen 	if (esai_priv->slot_width)
53286ea522bSNicolin Chen 		slot_width = esai_priv->slot_width;
53386ea522bSNicolin Chen 
53486ea522bSNicolin Chen 	bclk = params_rate(params) * slot_width * esai_priv->slots;
53543d24e76SNicolin Chen 
53643d24e76SNicolin Chen 	ret = fsl_esai_set_bclk(dai, tx, bclk);
53743d24e76SNicolin Chen 	if (ret)
53843d24e76SNicolin Chen 		return ret;
53943d24e76SNicolin Chen 
54043d24e76SNicolin Chen 	/* Use Normal mode to support monaural audio */
54143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
54243d24e76SNicolin Chen 			   ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
54343d24e76SNicolin Chen 			   ESAI_xCR_xMOD_NETWORK : 0);
54443d24e76SNicolin Chen 
54543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
54643d24e76SNicolin Chen 			   ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
54743d24e76SNicolin Chen 
54843d24e76SNicolin Chen 	mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
54943d24e76SNicolin Chen 	      (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
55043d24e76SNicolin Chen 	val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
551de0d712aSShengjiu Wang 	     (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
55243d24e76SNicolin Chen 
55343d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
55443d24e76SNicolin Chen 
55543d24e76SNicolin Chen 	mask = ESAI_xCR_xSWS_MASK | (tx ? ESAI_xCR_PADC : 0);
55686ea522bSNicolin Chen 	val = ESAI_xCR_xSWS(slot_width, width) | (tx ? ESAI_xCR_PADC : 0);
55743d24e76SNicolin Chen 
55843d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
55943d24e76SNicolin Chen 
5604f8210f6SNicolin Chen 	/* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
5614f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
5624f8210f6SNicolin Chen 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
5634f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
5644f8210f6SNicolin Chen 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
56543d24e76SNicolin Chen 	return 0;
56643d24e76SNicolin Chen }
56743d24e76SNicolin Chen 
56843d24e76SNicolin Chen static void fsl_esai_shutdown(struct snd_pcm_substream *substream,
56943d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
57043d24e76SNicolin Chen {
57143d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
57243d24e76SNicolin Chen 
57343d24e76SNicolin Chen 	if (!IS_ERR(esai_priv->fsysclk))
57443d24e76SNicolin Chen 		clk_disable_unprepare(esai_priv->fsysclk);
57543d24e76SNicolin Chen 	if (!IS_ERR(esai_priv->extalclk))
57643d24e76SNicolin Chen 		clk_disable_unprepare(esai_priv->extalclk);
577*a2a4d604SShengjiu Wang 	if (!IS_ERR(esai_priv->spbaclk))
578*a2a4d604SShengjiu Wang 		clk_disable_unprepare(esai_priv->spbaclk);
57943d24e76SNicolin Chen 	clk_disable_unprepare(esai_priv->coreclk);
58043d24e76SNicolin Chen }
58143d24e76SNicolin Chen 
58243d24e76SNicolin Chen static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
58343d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
58443d24e76SNicolin Chen {
58543d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
58643d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
58743d24e76SNicolin Chen 	u8 i, channels = substream->runtime->channels;
588de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
58943d24e76SNicolin Chen 
59043d24e76SNicolin Chen 	switch (cmd) {
59143d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_START:
59243d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_RESUME:
59343d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
59443d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
59543d24e76SNicolin Chen 				   ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
59643d24e76SNicolin Chen 
59743d24e76SNicolin Chen 		/* Write initial words reqiured by ESAI as normal procedure */
59843d24e76SNicolin Chen 		for (i = 0; tx && i < channels; i++)
59943d24e76SNicolin Chen 			regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
60043d24e76SNicolin Chen 
60143d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
60243d24e76SNicolin Chen 				   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
603de0d712aSShengjiu Wang 				   tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
60443d24e76SNicolin Chen 		break;
60543d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_SUSPEND:
60643d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_STOP:
60743d24e76SNicolin Chen 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
60843d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
60943d24e76SNicolin Chen 				   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
61043d24e76SNicolin Chen 
61143d24e76SNicolin Chen 		/* Disable and reset FIFO */
61243d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
61343d24e76SNicolin Chen 				   ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
61443d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
61543d24e76SNicolin Chen 				   ESAI_xFCR_xFR, 0);
61643d24e76SNicolin Chen 		break;
61743d24e76SNicolin Chen 	default:
61843d24e76SNicolin Chen 		return -EINVAL;
61943d24e76SNicolin Chen 	}
62043d24e76SNicolin Chen 
62143d24e76SNicolin Chen 	return 0;
62243d24e76SNicolin Chen }
62343d24e76SNicolin Chen 
62443d24e76SNicolin Chen static struct snd_soc_dai_ops fsl_esai_dai_ops = {
62543d24e76SNicolin Chen 	.startup = fsl_esai_startup,
62643d24e76SNicolin Chen 	.shutdown = fsl_esai_shutdown,
62743d24e76SNicolin Chen 	.trigger = fsl_esai_trigger,
62843d24e76SNicolin Chen 	.hw_params = fsl_esai_hw_params,
62943d24e76SNicolin Chen 	.set_sysclk = fsl_esai_set_dai_sysclk,
63043d24e76SNicolin Chen 	.set_fmt = fsl_esai_set_dai_fmt,
63143d24e76SNicolin Chen 	.set_tdm_slot = fsl_esai_set_dai_tdm_slot,
63243d24e76SNicolin Chen };
63343d24e76SNicolin Chen 
63443d24e76SNicolin Chen static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
63543d24e76SNicolin Chen {
63643d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
63743d24e76SNicolin Chen 
63843d24e76SNicolin Chen 	snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
63943d24e76SNicolin Chen 				  &esai_priv->dma_params_rx);
64043d24e76SNicolin Chen 
64143d24e76SNicolin Chen 	return 0;
64243d24e76SNicolin Chen }
64343d24e76SNicolin Chen 
64443d24e76SNicolin Chen static struct snd_soc_dai_driver fsl_esai_dai = {
64543d24e76SNicolin Chen 	.probe = fsl_esai_dai_probe,
64643d24e76SNicolin Chen 	.playback = {
64774ccb27cSNicolin Chen 		.stream_name = "CPU-Playback",
64843d24e76SNicolin Chen 		.channels_min = 1,
64943d24e76SNicolin Chen 		.channels_max = 12,
65043d24e76SNicolin Chen 		.rates = FSL_ESAI_RATES,
65143d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
65243d24e76SNicolin Chen 	},
65343d24e76SNicolin Chen 	.capture = {
65474ccb27cSNicolin Chen 		.stream_name = "CPU-Capture",
65543d24e76SNicolin Chen 		.channels_min = 1,
65643d24e76SNicolin Chen 		.channels_max = 8,
65743d24e76SNicolin Chen 		.rates = FSL_ESAI_RATES,
65843d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
65943d24e76SNicolin Chen 	},
66043d24e76SNicolin Chen 	.ops = &fsl_esai_dai_ops,
66143d24e76SNicolin Chen };
66243d24e76SNicolin Chen 
66343d24e76SNicolin Chen static const struct snd_soc_component_driver fsl_esai_component = {
66443d24e76SNicolin Chen 	.name		= "fsl-esai",
66543d24e76SNicolin Chen };
66643d24e76SNicolin Chen 
667c64c6076SZidan Wang static const struct reg_default fsl_esai_reg_defaults[] = {
668c64c6076SZidan Wang 	{0x8,  0x00000000},
669c64c6076SZidan Wang 	{0x10, 0x00000000},
670c64c6076SZidan Wang 	{0x18, 0x00000000},
671c64c6076SZidan Wang 	{0x98, 0x00000000},
672c64c6076SZidan Wang 	{0xd0, 0x00000000},
673c64c6076SZidan Wang 	{0xd4, 0x00000000},
674c64c6076SZidan Wang 	{0xd8, 0x00000000},
675c64c6076SZidan Wang 	{0xdc, 0x00000000},
676c64c6076SZidan Wang 	{0xe0, 0x00000000},
677c64c6076SZidan Wang 	{0xe4, 0x0000ffff},
678c64c6076SZidan Wang 	{0xe8, 0x0000ffff},
679c64c6076SZidan Wang 	{0xec, 0x0000ffff},
680c64c6076SZidan Wang 	{0xf0, 0x0000ffff},
681c64c6076SZidan Wang 	{0xf8, 0x00000000},
682c64c6076SZidan Wang 	{0xfc, 0x00000000},
683c64c6076SZidan Wang };
684c64c6076SZidan Wang 
68543d24e76SNicolin Chen static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
68643d24e76SNicolin Chen {
68743d24e76SNicolin Chen 	switch (reg) {
68843d24e76SNicolin Chen 	case REG_ESAI_ERDR:
68943d24e76SNicolin Chen 	case REG_ESAI_ECR:
69043d24e76SNicolin Chen 	case REG_ESAI_ESR:
69143d24e76SNicolin Chen 	case REG_ESAI_TFCR:
69243d24e76SNicolin Chen 	case REG_ESAI_TFSR:
69343d24e76SNicolin Chen 	case REG_ESAI_RFCR:
69443d24e76SNicolin Chen 	case REG_ESAI_RFSR:
69543d24e76SNicolin Chen 	case REG_ESAI_RX0:
69643d24e76SNicolin Chen 	case REG_ESAI_RX1:
69743d24e76SNicolin Chen 	case REG_ESAI_RX2:
69843d24e76SNicolin Chen 	case REG_ESAI_RX3:
69943d24e76SNicolin Chen 	case REG_ESAI_SAISR:
70043d24e76SNicolin Chen 	case REG_ESAI_SAICR:
70143d24e76SNicolin Chen 	case REG_ESAI_TCR:
70243d24e76SNicolin Chen 	case REG_ESAI_TCCR:
70343d24e76SNicolin Chen 	case REG_ESAI_RCR:
70443d24e76SNicolin Chen 	case REG_ESAI_RCCR:
70543d24e76SNicolin Chen 	case REG_ESAI_TSMA:
70643d24e76SNicolin Chen 	case REG_ESAI_TSMB:
70743d24e76SNicolin Chen 	case REG_ESAI_RSMA:
70843d24e76SNicolin Chen 	case REG_ESAI_RSMB:
70943d24e76SNicolin Chen 	case REG_ESAI_PRRC:
71043d24e76SNicolin Chen 	case REG_ESAI_PCRC:
71143d24e76SNicolin Chen 		return true;
71243d24e76SNicolin Chen 	default:
71343d24e76SNicolin Chen 		return false;
71443d24e76SNicolin Chen 	}
71543d24e76SNicolin Chen }
71643d24e76SNicolin Chen 
717c64c6076SZidan Wang static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg)
718c64c6076SZidan Wang {
719c64c6076SZidan Wang 	switch (reg) {
720c64c6076SZidan Wang 	case REG_ESAI_ETDR:
721c64c6076SZidan Wang 	case REG_ESAI_ERDR:
722c64c6076SZidan Wang 	case REG_ESAI_ESR:
723c64c6076SZidan Wang 	case REG_ESAI_TFSR:
724c64c6076SZidan Wang 	case REG_ESAI_RFSR:
725c64c6076SZidan Wang 	case REG_ESAI_TX0:
726c64c6076SZidan Wang 	case REG_ESAI_TX1:
727c64c6076SZidan Wang 	case REG_ESAI_TX2:
728c64c6076SZidan Wang 	case REG_ESAI_TX3:
729c64c6076SZidan Wang 	case REG_ESAI_TX4:
730c64c6076SZidan Wang 	case REG_ESAI_TX5:
731c64c6076SZidan Wang 	case REG_ESAI_RX0:
732c64c6076SZidan Wang 	case REG_ESAI_RX1:
733c64c6076SZidan Wang 	case REG_ESAI_RX2:
734c64c6076SZidan Wang 	case REG_ESAI_RX3:
735c64c6076SZidan Wang 	case REG_ESAI_SAISR:
736c64c6076SZidan Wang 		return true;
737c64c6076SZidan Wang 	default:
738c64c6076SZidan Wang 		return false;
739c64c6076SZidan Wang 	}
740c64c6076SZidan Wang }
741c64c6076SZidan Wang 
74243d24e76SNicolin Chen static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
74343d24e76SNicolin Chen {
74443d24e76SNicolin Chen 	switch (reg) {
74543d24e76SNicolin Chen 	case REG_ESAI_ETDR:
74643d24e76SNicolin Chen 	case REG_ESAI_ECR:
74743d24e76SNicolin Chen 	case REG_ESAI_TFCR:
74843d24e76SNicolin Chen 	case REG_ESAI_RFCR:
74943d24e76SNicolin Chen 	case REG_ESAI_TX0:
75043d24e76SNicolin Chen 	case REG_ESAI_TX1:
75143d24e76SNicolin Chen 	case REG_ESAI_TX2:
75243d24e76SNicolin Chen 	case REG_ESAI_TX3:
75343d24e76SNicolin Chen 	case REG_ESAI_TX4:
75443d24e76SNicolin Chen 	case REG_ESAI_TX5:
75543d24e76SNicolin Chen 	case REG_ESAI_TSR:
75643d24e76SNicolin Chen 	case REG_ESAI_SAICR:
75743d24e76SNicolin Chen 	case REG_ESAI_TCR:
75843d24e76SNicolin Chen 	case REG_ESAI_TCCR:
75943d24e76SNicolin Chen 	case REG_ESAI_RCR:
76043d24e76SNicolin Chen 	case REG_ESAI_RCCR:
76143d24e76SNicolin Chen 	case REG_ESAI_TSMA:
76243d24e76SNicolin Chen 	case REG_ESAI_TSMB:
76343d24e76SNicolin Chen 	case REG_ESAI_RSMA:
76443d24e76SNicolin Chen 	case REG_ESAI_RSMB:
76543d24e76SNicolin Chen 	case REG_ESAI_PRRC:
76643d24e76SNicolin Chen 	case REG_ESAI_PCRC:
76743d24e76SNicolin Chen 		return true;
76843d24e76SNicolin Chen 	default:
76943d24e76SNicolin Chen 		return false;
77043d24e76SNicolin Chen 	}
77143d24e76SNicolin Chen }
77243d24e76SNicolin Chen 
77392bd0334SXiubo Li static const struct regmap_config fsl_esai_regmap_config = {
77443d24e76SNicolin Chen 	.reg_bits = 32,
77543d24e76SNicolin Chen 	.reg_stride = 4,
77643d24e76SNicolin Chen 	.val_bits = 32,
77743d24e76SNicolin Chen 
77843d24e76SNicolin Chen 	.max_register = REG_ESAI_PCRC,
779c64c6076SZidan Wang 	.reg_defaults = fsl_esai_reg_defaults,
780c64c6076SZidan Wang 	.num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults),
78143d24e76SNicolin Chen 	.readable_reg = fsl_esai_readable_reg,
782c64c6076SZidan Wang 	.volatile_reg = fsl_esai_volatile_reg,
78343d24e76SNicolin Chen 	.writeable_reg = fsl_esai_writeable_reg,
784c64c6076SZidan Wang 	.cache_type = REGCACHE_RBTREE,
78543d24e76SNicolin Chen };
78643d24e76SNicolin Chen 
78743d24e76SNicolin Chen static int fsl_esai_probe(struct platform_device *pdev)
78843d24e76SNicolin Chen {
78943d24e76SNicolin Chen 	struct device_node *np = pdev->dev.of_node;
79043d24e76SNicolin Chen 	struct fsl_esai *esai_priv;
79143d24e76SNicolin Chen 	struct resource *res;
79243d24e76SNicolin Chen 	const uint32_t *iprop;
79343d24e76SNicolin Chen 	void __iomem *regs;
79443d24e76SNicolin Chen 	int irq, ret;
79543d24e76SNicolin Chen 
79643d24e76SNicolin Chen 	esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
79743d24e76SNicolin Chen 	if (!esai_priv)
79843d24e76SNicolin Chen 		return -ENOMEM;
79943d24e76SNicolin Chen 
80043d24e76SNicolin Chen 	esai_priv->pdev = pdev;
8016aa256b6SDaniel Mack 	strncpy(esai_priv->name, np->name, sizeof(esai_priv->name) - 1);
80243d24e76SNicolin Chen 
80343d24e76SNicolin Chen 	/* Get the addresses and IRQ */
80443d24e76SNicolin Chen 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
80543d24e76SNicolin Chen 	regs = devm_ioremap_resource(&pdev->dev, res);
80643d24e76SNicolin Chen 	if (IS_ERR(regs))
80743d24e76SNicolin Chen 		return PTR_ERR(regs);
80843d24e76SNicolin Chen 
80943d24e76SNicolin Chen 	esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
81043d24e76SNicolin Chen 			"core", regs, &fsl_esai_regmap_config);
81143d24e76SNicolin Chen 	if (IS_ERR(esai_priv->regmap)) {
81243d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init regmap: %ld\n",
81343d24e76SNicolin Chen 				PTR_ERR(esai_priv->regmap));
81443d24e76SNicolin Chen 		return PTR_ERR(esai_priv->regmap);
81543d24e76SNicolin Chen 	}
81643d24e76SNicolin Chen 
81743d24e76SNicolin Chen 	esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
81843d24e76SNicolin Chen 	if (IS_ERR(esai_priv->coreclk)) {
81943d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
82043d24e76SNicolin Chen 				PTR_ERR(esai_priv->coreclk));
82143d24e76SNicolin Chen 		return PTR_ERR(esai_priv->coreclk);
82243d24e76SNicolin Chen 	}
82343d24e76SNicolin Chen 
82443d24e76SNicolin Chen 	esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
82543d24e76SNicolin Chen 	if (IS_ERR(esai_priv->extalclk))
82643d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
82743d24e76SNicolin Chen 				PTR_ERR(esai_priv->extalclk));
82843d24e76SNicolin Chen 
82943d24e76SNicolin Chen 	esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
83043d24e76SNicolin Chen 	if (IS_ERR(esai_priv->fsysclk))
83143d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
83243d24e76SNicolin Chen 				PTR_ERR(esai_priv->fsysclk));
83343d24e76SNicolin Chen 
834*a2a4d604SShengjiu Wang 	esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
835*a2a4d604SShengjiu Wang 	if (IS_ERR(esai_priv->spbaclk))
836*a2a4d604SShengjiu Wang 		dev_warn(&pdev->dev, "failed to get spba clock: %ld\n",
837*a2a4d604SShengjiu Wang 				PTR_ERR(esai_priv->spbaclk));
838*a2a4d604SShengjiu Wang 
83943d24e76SNicolin Chen 	irq = platform_get_irq(pdev, 0);
84043d24e76SNicolin Chen 	if (irq < 0) {
841da2d4524SFabio Estevam 		dev_err(&pdev->dev, "no irq for node %s\n", pdev->name);
84243d24e76SNicolin Chen 		return irq;
84343d24e76SNicolin Chen 	}
84443d24e76SNicolin Chen 
84543d24e76SNicolin Chen 	ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0,
84643d24e76SNicolin Chen 			       esai_priv->name, esai_priv);
84743d24e76SNicolin Chen 	if (ret) {
84843d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
84943d24e76SNicolin Chen 		return ret;
85043d24e76SNicolin Chen 	}
85143d24e76SNicolin Chen 
852de0d712aSShengjiu Wang 	/* Set a default slot number */
853de0d712aSShengjiu Wang 	esai_priv->slots = 2;
854de0d712aSShengjiu Wang 
85543d24e76SNicolin Chen 	/* Set a default master/slave state */
85643d24e76SNicolin Chen 	esai_priv->slave_mode = true;
85743d24e76SNicolin Chen 
85843d24e76SNicolin Chen 	/* Determine the FIFO depth */
85943d24e76SNicolin Chen 	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
86043d24e76SNicolin Chen 	if (iprop)
86143d24e76SNicolin Chen 		esai_priv->fifo_depth = be32_to_cpup(iprop);
86243d24e76SNicolin Chen 	else
86343d24e76SNicolin Chen 		esai_priv->fifo_depth = 64;
86443d24e76SNicolin Chen 
86543d24e76SNicolin Chen 	esai_priv->dma_params_tx.maxburst = 16;
86643d24e76SNicolin Chen 	esai_priv->dma_params_rx.maxburst = 16;
86743d24e76SNicolin Chen 	esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
86843d24e76SNicolin Chen 	esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
86943d24e76SNicolin Chen 
87043d24e76SNicolin Chen 	esai_priv->synchronous =
87143d24e76SNicolin Chen 		of_property_read_bool(np, "fsl,esai-synchronous");
87243d24e76SNicolin Chen 
87343d24e76SNicolin Chen 	/* Implement full symmetry for synchronous mode */
87443d24e76SNicolin Chen 	if (esai_priv->synchronous) {
87543d24e76SNicolin Chen 		fsl_esai_dai.symmetric_rates = 1;
87643d24e76SNicolin Chen 		fsl_esai_dai.symmetric_channels = 1;
87743d24e76SNicolin Chen 		fsl_esai_dai.symmetric_samplebits = 1;
87843d24e76SNicolin Chen 	}
87943d24e76SNicolin Chen 
88043d24e76SNicolin Chen 	dev_set_drvdata(&pdev->dev, esai_priv);
88143d24e76SNicolin Chen 
88243d24e76SNicolin Chen 	/* Reset ESAI unit */
88343d24e76SNicolin Chen 	ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ERST);
88443d24e76SNicolin Chen 	if (ret) {
88543d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
88643d24e76SNicolin Chen 		return ret;
88743d24e76SNicolin Chen 	}
88843d24e76SNicolin Chen 
88943d24e76SNicolin Chen 	/*
89043d24e76SNicolin Chen 	 * We need to enable ESAI so as to access some of its registers.
89143d24e76SNicolin Chen 	 * Otherwise, we would fail to dump regmap from user space.
89243d24e76SNicolin Chen 	 */
89343d24e76SNicolin Chen 	ret = regmap_write(esai_priv->regmap, REG_ESAI_ECR, ESAI_ECR_ESAIEN);
89443d24e76SNicolin Chen 	if (ret) {
89543d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
89643d24e76SNicolin Chen 		return ret;
89743d24e76SNicolin Chen 	}
89843d24e76SNicolin Chen 
89943d24e76SNicolin Chen 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
90043d24e76SNicolin Chen 					      &fsl_esai_dai, 1);
90143d24e76SNicolin Chen 	if (ret) {
90243d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
90343d24e76SNicolin Chen 		return ret;
90443d24e76SNicolin Chen 	}
90543d24e76SNicolin Chen 
9060d69e0ddSShengjiu Wang 	ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE);
90743d24e76SNicolin Chen 	if (ret)
90843d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
90943d24e76SNicolin Chen 
91043d24e76SNicolin Chen 	return ret;
91143d24e76SNicolin Chen }
91243d24e76SNicolin Chen 
91343d24e76SNicolin Chen static const struct of_device_id fsl_esai_dt_ids[] = {
91443d24e76SNicolin Chen 	{ .compatible = "fsl,imx35-esai", },
915b21cc2f5SXiubo Li 	{ .compatible = "fsl,vf610-esai", },
91643d24e76SNicolin Chen 	{}
91743d24e76SNicolin Chen };
91843d24e76SNicolin Chen MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
91943d24e76SNicolin Chen 
920739146b6SNicolin Chen #ifdef CONFIG_PM_SLEEP
921c64c6076SZidan Wang static int fsl_esai_suspend(struct device *dev)
922c64c6076SZidan Wang {
923c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
924c64c6076SZidan Wang 
925c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, true);
926c64c6076SZidan Wang 	regcache_mark_dirty(esai->regmap);
927c64c6076SZidan Wang 
928c64c6076SZidan Wang 	return 0;
929c64c6076SZidan Wang }
930c64c6076SZidan Wang 
931c64c6076SZidan Wang static int fsl_esai_resume(struct device *dev)
932c64c6076SZidan Wang {
933c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
934c64c6076SZidan Wang 	int ret;
935c64c6076SZidan Wang 
936c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, false);
937c64c6076SZidan Wang 
938c64c6076SZidan Wang 	/* FIFO reset for safety */
939c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_TFCR,
940c64c6076SZidan Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
941c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_RFCR,
942c64c6076SZidan Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
943c64c6076SZidan Wang 
944c64c6076SZidan Wang 	ret = regcache_sync(esai->regmap);
945c64c6076SZidan Wang 	if (ret)
946c64c6076SZidan Wang 		return ret;
947c64c6076SZidan Wang 
948c64c6076SZidan Wang 	/* FIFO reset done */
949c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0);
950c64c6076SZidan Wang 	regmap_update_bits(esai->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0);
951c64c6076SZidan Wang 
952c64c6076SZidan Wang 	return 0;
953c64c6076SZidan Wang }
954c64c6076SZidan Wang #endif /* CONFIG_PM_SLEEP */
955c64c6076SZidan Wang 
956c64c6076SZidan Wang static const struct dev_pm_ops fsl_esai_pm_ops = {
957c64c6076SZidan Wang 	SET_SYSTEM_SLEEP_PM_OPS(fsl_esai_suspend, fsl_esai_resume)
958c64c6076SZidan Wang };
959c64c6076SZidan Wang 
96043d24e76SNicolin Chen static struct platform_driver fsl_esai_driver = {
96143d24e76SNicolin Chen 	.probe = fsl_esai_probe,
96243d24e76SNicolin Chen 	.driver = {
96343d24e76SNicolin Chen 		.name = "fsl-esai-dai",
964c64c6076SZidan Wang 		.pm = &fsl_esai_pm_ops,
96543d24e76SNicolin Chen 		.of_match_table = fsl_esai_dt_ids,
96643d24e76SNicolin Chen 	},
96743d24e76SNicolin Chen };
96843d24e76SNicolin Chen 
96943d24e76SNicolin Chen module_platform_driver(fsl_esai_driver);
97043d24e76SNicolin Chen 
97143d24e76SNicolin Chen MODULE_AUTHOR("Freescale Semiconductor, Inc.");
97243d24e76SNicolin Chen MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
97343d24e76SNicolin Chen MODULE_LICENSE("GPL v2");
97443d24e76SNicolin Chen MODULE_ALIAS("platform:fsl-esai-dai");
975