xref: /openbmc/linux/sound/soc/fsl/fsl_esai.c (revision 1fecbb71fe0e46b886f84e3b6decca6643c3af6d)
13b5af9f1SFabio Estevam // SPDX-License-Identifier: GPL-2.0
23b5af9f1SFabio Estevam //
33b5af9f1SFabio Estevam // Freescale ESAI ALSA SoC Digital Audio Interface (DAI) driver
43b5af9f1SFabio Estevam //
53b5af9f1SFabio Estevam // Copyright (C) 2014 Freescale Semiconductor, Inc.
643d24e76SNicolin Chen 
743d24e76SNicolin Chen #include <linux/clk.h>
843d24e76SNicolin Chen #include <linux/dmaengine.h>
943d24e76SNicolin Chen #include <linux/module.h>
1043d24e76SNicolin Chen #include <linux/of_irq.h>
1143d24e76SNicolin Chen #include <linux/of_platform.h>
12b2d337d8SS.j. Wang #include <linux/pm_runtime.h>
1343d24e76SNicolin Chen #include <sound/dmaengine_pcm.h>
1443d24e76SNicolin Chen #include <sound/pcm_params.h>
1543d24e76SNicolin Chen 
1643d24e76SNicolin Chen #include "fsl_esai.h"
1743d24e76SNicolin Chen #include "imx-pcm.h"
1843d24e76SNicolin Chen 
1943d24e76SNicolin Chen #define FSL_ESAI_FORMATS	(SNDRV_PCM_FMTBIT_S8 | \
2043d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S16_LE | \
2143d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S20_3LE | \
2243d24e76SNicolin Chen 				SNDRV_PCM_FMTBIT_S24_LE)
2343d24e76SNicolin Chen 
2443d24e76SNicolin Chen /**
2543d24e76SNicolin Chen  * fsl_esai: ESAI private data
2643d24e76SNicolin Chen  *
2743d24e76SNicolin Chen  * @dma_params_rx: DMA parameters for receive channel
2843d24e76SNicolin Chen  * @dma_params_tx: DMA parameters for transmit channel
2943d24e76SNicolin Chen  * @pdev: platform device pointer
3043d24e76SNicolin Chen  * @regmap: regmap handler
3143d24e76SNicolin Chen  * @coreclk: clock source to access register
3243d24e76SNicolin Chen  * @extalclk: esai clock source to derive HCK, SCK and FS
3343d24e76SNicolin Chen  * @fsysclk: system clock source to derive HCK, SCK and FS
34a2a4d604SShengjiu Wang  * @spbaclk: SPBA clock (optional, depending on SoC design)
357ccafa2bSShengjiu Wang  * @task: tasklet to handle the reset operation
3635dac627SShengjiu Wang  * @lock: spin lock between hw_reset() and trigger()
3743d24e76SNicolin Chen  * @fifo_depth: depth of tx/rx FIFO
3843d24e76SNicolin Chen  * @slot_width: width of each DAI slot
39de0d712aSShengjiu Wang  * @slots: number of slots
405be6155bSShengjiu Wang  * @channels: channel num for tx or rx
4143d24e76SNicolin Chen  * @hck_rate: clock rate of desired HCKx clock
42f975ca46SNicolin Chen  * @sck_rate: clock rate of desired SCKx clock
43f975ca46SNicolin Chen  * @hck_dir: the direction of HCKx pads
4443d24e76SNicolin Chen  * @sck_div: if using PSR/PM dividers for SCKx clock
4543d24e76SNicolin Chen  * @slave_mode: if fully using DAI slave mode
4643d24e76SNicolin Chen  * @synchronous: if using tx/rx synchronous mode
477ccafa2bSShengjiu Wang  * @reset_at_xrun: flags for enable reset operaton
4843d24e76SNicolin Chen  * @name: driver name
4943d24e76SNicolin Chen  */
5043d24e76SNicolin Chen struct fsl_esai {
5143d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_rx;
5243d24e76SNicolin Chen 	struct snd_dmaengine_dai_dma_data dma_params_tx;
5343d24e76SNicolin Chen 	struct platform_device *pdev;
5443d24e76SNicolin Chen 	struct regmap *regmap;
5543d24e76SNicolin Chen 	struct clk *coreclk;
5643d24e76SNicolin Chen 	struct clk *extalclk;
5743d24e76SNicolin Chen 	struct clk *fsysclk;
58a2a4d604SShengjiu Wang 	struct clk *spbaclk;
597ccafa2bSShengjiu Wang 	struct tasklet_struct task;
6035dac627SShengjiu Wang 	spinlock_t lock; /* Protect hw_reset and trigger */
6143d24e76SNicolin Chen 	u32 fifo_depth;
6243d24e76SNicolin Chen 	u32 slot_width;
63de0d712aSShengjiu Wang 	u32 slots;
640ff4e8c6SS.j. Wang 	u32 tx_mask;
650ff4e8c6SS.j. Wang 	u32 rx_mask;
665be6155bSShengjiu Wang 	u32 channels[2];
6743d24e76SNicolin Chen 	u32 hck_rate[2];
68f975ca46SNicolin Chen 	u32 sck_rate[2];
69f975ca46SNicolin Chen 	bool hck_dir[2];
7043d24e76SNicolin Chen 	bool sck_div[2];
7143d24e76SNicolin Chen 	bool slave_mode;
7243d24e76SNicolin Chen 	bool synchronous;
737ccafa2bSShengjiu Wang 	bool reset_at_xrun;
7443d24e76SNicolin Chen 	char name[32];
7543d24e76SNicolin Chen };
7643d24e76SNicolin Chen 
7743d24e76SNicolin Chen static irqreturn_t esai_isr(int irq, void *devid)
7843d24e76SNicolin Chen {
7943d24e76SNicolin Chen 	struct fsl_esai *esai_priv = (struct fsl_esai *)devid;
8043d24e76SNicolin Chen 	struct platform_device *pdev = esai_priv->pdev;
8143d24e76SNicolin Chen 	u32 esr;
827ccafa2bSShengjiu Wang 	u32 saisr;
8343d24e76SNicolin Chen 
8443d24e76SNicolin Chen 	regmap_read(esai_priv->regmap, REG_ESAI_ESR, &esr);
857ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_SAISR, &saisr);
867ccafa2bSShengjiu Wang 
877ccafa2bSShengjiu Wang 	if ((saisr & (ESAI_SAISR_TUE | ESAI_SAISR_ROE)) &&
887ccafa2bSShengjiu Wang 	    esai_priv->reset_at_xrun) {
897ccafa2bSShengjiu Wang 		dev_dbg(&pdev->dev, "reset module for xrun\n");
90*1fecbb71SShengjiu Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
91*1fecbb71SShengjiu Wang 				   ESAI_xCR_xEIE_MASK, 0);
92*1fecbb71SShengjiu Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
93*1fecbb71SShengjiu Wang 				   ESAI_xCR_xEIE_MASK, 0);
947ccafa2bSShengjiu Wang 		tasklet_schedule(&esai_priv->task);
957ccafa2bSShengjiu Wang 	}
9643d24e76SNicolin Chen 
9743d24e76SNicolin Chen 	if (esr & ESAI_ESR_TINIT_MASK)
983bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission Initialized\n");
9943d24e76SNicolin Chen 
10043d24e76SNicolin Chen 	if (esr & ESAI_ESR_RFF_MASK)
10143d24e76SNicolin Chen 		dev_warn(&pdev->dev, "isr: Receiving overrun\n");
10243d24e76SNicolin Chen 
10343d24e76SNicolin Chen 	if (esr & ESAI_ESR_TFE_MASK)
1043bcc8656SColin Ian King 		dev_warn(&pdev->dev, "isr: Transmission underrun\n");
10543d24e76SNicolin Chen 
10643d24e76SNicolin Chen 	if (esr & ESAI_ESR_TLS_MASK)
10743d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just transmitted the last slot\n");
10843d24e76SNicolin Chen 
10943d24e76SNicolin Chen 	if (esr & ESAI_ESR_TDE_MASK)
1103bcc8656SColin Ian King 		dev_dbg(&pdev->dev, "isr: Transmission data exception\n");
11143d24e76SNicolin Chen 
11243d24e76SNicolin Chen 	if (esr & ESAI_ESR_TED_MASK)
11343d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting even slots\n");
11443d24e76SNicolin Chen 
11543d24e76SNicolin Chen 	if (esr & ESAI_ESR_TD_MASK)
11643d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Transmitting data\n");
11743d24e76SNicolin Chen 
11843d24e76SNicolin Chen 	if (esr & ESAI_ESR_RLS_MASK)
11943d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Just received the last slot\n");
12043d24e76SNicolin Chen 
12143d24e76SNicolin Chen 	if (esr & ESAI_ESR_RDE_MASK)
12243d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data exception\n");
12343d24e76SNicolin Chen 
12443d24e76SNicolin Chen 	if (esr & ESAI_ESR_RED_MASK)
12543d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving even slots\n");
12643d24e76SNicolin Chen 
12743d24e76SNicolin Chen 	if (esr & ESAI_ESR_RD_MASK)
12843d24e76SNicolin Chen 		dev_dbg(&pdev->dev, "isr: Receiving data\n");
12943d24e76SNicolin Chen 
13043d24e76SNicolin Chen 	return IRQ_HANDLED;
13143d24e76SNicolin Chen }
13243d24e76SNicolin Chen 
13343d24e76SNicolin Chen /**
13443d24e76SNicolin Chen  * This function is used to calculate the divisors of psr, pm, fp and it is
13543d24e76SNicolin Chen  * supposed to be called in set_dai_sysclk() and set_bclk().
13643d24e76SNicolin Chen  *
13743d24e76SNicolin Chen  * @ratio: desired overall ratio for the paticipating dividers
13843d24e76SNicolin Chen  * @usefp: for HCK setting, there is no need to set fp divider
13943d24e76SNicolin Chen  * @fp: bypass other dividers by setting fp directly if fp != 0
14043d24e76SNicolin Chen  * @tx: current setting is for playback or capture
14143d24e76SNicolin Chen  */
14243d24e76SNicolin Chen static int fsl_esai_divisor_cal(struct snd_soc_dai *dai, bool tx, u32 ratio,
14343d24e76SNicolin Chen 				bool usefp, u32 fp)
14443d24e76SNicolin Chen {
14543d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
14643d24e76SNicolin Chen 	u32 psr, pm = 999, maxfp, prod, sub, savesub, i, j;
14743d24e76SNicolin Chen 
14843d24e76SNicolin Chen 	maxfp = usefp ? 16 : 1;
14943d24e76SNicolin Chen 
15043d24e76SNicolin Chen 	if (usefp && fp)
15143d24e76SNicolin Chen 		goto out_fp;
15243d24e76SNicolin Chen 
15343d24e76SNicolin Chen 	if (ratio > 2 * 8 * 256 * maxfp || ratio < 2) {
15443d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (2 ~ %d)\n",
15543d24e76SNicolin Chen 				2 * 8 * 256 * maxfp);
15643d24e76SNicolin Chen 		return -EINVAL;
15743d24e76SNicolin Chen 	} else if (ratio % 2) {
15843d24e76SNicolin Chen 		dev_err(dai->dev, "the raio must be even if using upper divider\n");
15943d24e76SNicolin Chen 		return -EINVAL;
16043d24e76SNicolin Chen 	}
16143d24e76SNicolin Chen 
16243d24e76SNicolin Chen 	ratio /= 2;
16343d24e76SNicolin Chen 
16443d24e76SNicolin Chen 	psr = ratio <= 256 * maxfp ? ESAI_xCCR_xPSR_BYPASS : ESAI_xCCR_xPSR_DIV8;
16543d24e76SNicolin Chen 
166c656941dSNicolin Chen 	/* Do not loop-search if PM (1 ~ 256) alone can serve the ratio */
167c656941dSNicolin Chen 	if (ratio <= 256) {
168c656941dSNicolin Chen 		pm = ratio;
169c656941dSNicolin Chen 		fp = 1;
170c656941dSNicolin Chen 		goto out;
171c656941dSNicolin Chen 	}
172c656941dSNicolin Chen 
17343d24e76SNicolin Chen 	/* Set the max fluctuation -- 0.1% of the max devisor */
17443d24e76SNicolin Chen 	savesub = (psr ? 1 : 8)  * 256 * maxfp / 1000;
17543d24e76SNicolin Chen 
17643d24e76SNicolin Chen 	/* Find the best value for PM */
17743d24e76SNicolin Chen 	for (i = 1; i <= 256; i++) {
17843d24e76SNicolin Chen 		for (j = 1; j <= maxfp; j++) {
17943d24e76SNicolin Chen 			/* PSR (1 or 8) * PM (1 ~ 256) * FP (1 ~ 16) */
18043d24e76SNicolin Chen 			prod = (psr ? 1 : 8) * i * j;
18143d24e76SNicolin Chen 
18243d24e76SNicolin Chen 			if (prod == ratio)
18343d24e76SNicolin Chen 				sub = 0;
18443d24e76SNicolin Chen 			else if (prod / ratio == 1)
18543d24e76SNicolin Chen 				sub = prod - ratio;
18643d24e76SNicolin Chen 			else if (ratio / prod == 1)
18743d24e76SNicolin Chen 				sub = ratio - prod;
18843d24e76SNicolin Chen 			else
18943d24e76SNicolin Chen 				continue;
19043d24e76SNicolin Chen 
19143d24e76SNicolin Chen 			/* Calculate the fraction */
19243d24e76SNicolin Chen 			sub = sub * 1000 / ratio;
19343d24e76SNicolin Chen 			if (sub < savesub) {
19443d24e76SNicolin Chen 				savesub = sub;
19543d24e76SNicolin Chen 				pm = i;
19643d24e76SNicolin Chen 				fp = j;
19743d24e76SNicolin Chen 			}
19843d24e76SNicolin Chen 
19943d24e76SNicolin Chen 			/* We are lucky */
20043d24e76SNicolin Chen 			if (savesub == 0)
20143d24e76SNicolin Chen 				goto out;
20243d24e76SNicolin Chen 		}
20343d24e76SNicolin Chen 	}
20443d24e76SNicolin Chen 
20543d24e76SNicolin Chen 	if (pm == 999) {
20643d24e76SNicolin Chen 		dev_err(dai->dev, "failed to calculate proper divisors\n");
20743d24e76SNicolin Chen 		return -EINVAL;
20843d24e76SNicolin Chen 	}
20943d24e76SNicolin Chen 
21043d24e76SNicolin Chen out:
21143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
21243d24e76SNicolin Chen 			   ESAI_xCCR_xPSR_MASK | ESAI_xCCR_xPM_MASK,
21343d24e76SNicolin Chen 			   psr | ESAI_xCCR_xPM(pm));
21443d24e76SNicolin Chen 
21543d24e76SNicolin Chen out_fp:
21643d24e76SNicolin Chen 	/* Bypass fp if not being required */
21743d24e76SNicolin Chen 	if (maxfp <= 1)
21843d24e76SNicolin Chen 		return 0;
21943d24e76SNicolin Chen 
22043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
22143d24e76SNicolin Chen 			   ESAI_xCCR_xFP_MASK, ESAI_xCCR_xFP(fp));
22243d24e76SNicolin Chen 
22343d24e76SNicolin Chen 	return 0;
22443d24e76SNicolin Chen }
22543d24e76SNicolin Chen 
22643d24e76SNicolin Chen /**
22743d24e76SNicolin Chen  * This function mainly configures the clock frequency of MCLK (HCKT/HCKR)
22843d24e76SNicolin Chen  *
22943d24e76SNicolin Chen  * @Parameters:
23043d24e76SNicolin Chen  * clk_id: The clock source of HCKT/HCKR
23143d24e76SNicolin Chen  *	  (Input from outside; output from inside, FSYS or EXTAL)
23243d24e76SNicolin Chen  * freq: The required clock rate of HCKT/HCKR
23343d24e76SNicolin Chen  * dir: The clock direction of HCKT/HCKR
23443d24e76SNicolin Chen  *
23543d24e76SNicolin Chen  * Note: If the direction is input, we do not care about clk_id.
23643d24e76SNicolin Chen  */
23743d24e76SNicolin Chen static int fsl_esai_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
23843d24e76SNicolin Chen 				   unsigned int freq, int dir)
23943d24e76SNicolin Chen {
24043d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
24143d24e76SNicolin Chen 	struct clk *clksrc = esai_priv->extalclk;
2421997ee89SS.j. Wang 	bool tx = (clk_id <= ESAI_HCKT_EXTAL || esai_priv->synchronous);
24343d24e76SNicolin Chen 	bool in = dir == SND_SOC_CLOCK_IN;
2443e185238SXiubo Li 	u32 ratio, ecr = 0;
24543d24e76SNicolin Chen 	unsigned long clk_rate;
2463e185238SXiubo Li 	int ret;
24743d24e76SNicolin Chen 
2488a2278b7SNicolin Chen 	if (freq == 0) {
2498a2278b7SNicolin Chen 		dev_err(dai->dev, "%sput freq of HCK%c should not be 0Hz\n",
2508a2278b7SNicolin Chen 			in ? "in" : "out", tx ? 'T' : 'R');
2518a2278b7SNicolin Chen 		return -EINVAL;
2528a2278b7SNicolin Chen 	}
2538a2278b7SNicolin Chen 
254f975ca46SNicolin Chen 	/* Bypass divider settings if the requirement doesn't change */
255f975ca46SNicolin Chen 	if (freq == esai_priv->hck_rate[tx] && dir == esai_priv->hck_dir[tx])
256f975ca46SNicolin Chen 		return 0;
25743d24e76SNicolin Chen 
25843d24e76SNicolin Chen 	/* sck_div can be only bypassed if ETO/ERO=0 and SNC_SOC_CLOCK_OUT */
25943d24e76SNicolin Chen 	esai_priv->sck_div[tx] = true;
26043d24e76SNicolin Chen 
26143d24e76SNicolin Chen 	/* Set the direction of HCKT/HCKR pins */
26243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCCR(tx),
26343d24e76SNicolin Chen 			   ESAI_xCCR_xHCKD, in ? 0 : ESAI_xCCR_xHCKD);
26443d24e76SNicolin Chen 
26543d24e76SNicolin Chen 	if (in)
26643d24e76SNicolin Chen 		goto out;
26743d24e76SNicolin Chen 
26843d24e76SNicolin Chen 	switch (clk_id) {
26943d24e76SNicolin Chen 	case ESAI_HCKT_FSYS:
27043d24e76SNicolin Chen 	case ESAI_HCKR_FSYS:
27143d24e76SNicolin Chen 		clksrc = esai_priv->fsysclk;
27243d24e76SNicolin Chen 		break;
27343d24e76SNicolin Chen 	case ESAI_HCKT_EXTAL:
27443d24e76SNicolin Chen 		ecr |= ESAI_ECR_ETI;
275903c220bSS.j. Wang 		break;
27643d24e76SNicolin Chen 	case ESAI_HCKR_EXTAL:
2771997ee89SS.j. Wang 		ecr |= esai_priv->synchronous ? ESAI_ECR_ETI : ESAI_ECR_ERI;
27843d24e76SNicolin Chen 		break;
27943d24e76SNicolin Chen 	default:
28043d24e76SNicolin Chen 		return -EINVAL;
28143d24e76SNicolin Chen 	}
28243d24e76SNicolin Chen 
28343d24e76SNicolin Chen 	if (IS_ERR(clksrc)) {
28443d24e76SNicolin Chen 		dev_err(dai->dev, "no assigned %s clock\n",
28543d24e76SNicolin Chen 				clk_id % 2 ? "extal" : "fsys");
28643d24e76SNicolin Chen 		return PTR_ERR(clksrc);
28743d24e76SNicolin Chen 	}
28843d24e76SNicolin Chen 	clk_rate = clk_get_rate(clksrc);
28943d24e76SNicolin Chen 
29043d24e76SNicolin Chen 	ratio = clk_rate / freq;
29143d24e76SNicolin Chen 	if (ratio * freq > clk_rate)
29243d24e76SNicolin Chen 		ret = ratio * freq - clk_rate;
29343d24e76SNicolin Chen 	else if (ratio * freq < clk_rate)
29443d24e76SNicolin Chen 		ret = clk_rate - ratio * freq;
29543d24e76SNicolin Chen 	else
29643d24e76SNicolin Chen 		ret = 0;
29743d24e76SNicolin Chen 
29843d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
29943d24e76SNicolin Chen 	if (ret != 0 && clk_rate / ret < 1000) {
30043d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
30143d24e76SNicolin Chen 				tx ? 'T' : 'R');
30243d24e76SNicolin Chen 		return -EINVAL;
30343d24e76SNicolin Chen 	}
30443d24e76SNicolin Chen 
30557ebbcafSNicolin Chen 	/* Only EXTAL source can be output directly without using PSR and PM */
30657ebbcafSNicolin Chen 	if (ratio == 1 && clksrc == esai_priv->extalclk) {
30743d24e76SNicolin Chen 		/* Bypass all the dividers if not being needed */
30843d24e76SNicolin Chen 		ecr |= tx ? ESAI_ECR_ETO : ESAI_ECR_ERO;
30943d24e76SNicolin Chen 		goto out;
31057ebbcafSNicolin Chen 	} else if (ratio < 2) {
31157ebbcafSNicolin Chen 		/* The ratio should be no less than 2 if using other sources */
31257ebbcafSNicolin Chen 		dev_err(dai->dev, "failed to derive required HCK%c rate\n",
31357ebbcafSNicolin Chen 				tx ? 'T' : 'R');
31457ebbcafSNicolin Chen 		return -EINVAL;
31543d24e76SNicolin Chen 	}
31643d24e76SNicolin Chen 
31743d24e76SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, false, 0);
31843d24e76SNicolin Chen 	if (ret)
31943d24e76SNicolin Chen 		return ret;
32043d24e76SNicolin Chen 
32143d24e76SNicolin Chen 	esai_priv->sck_div[tx] = false;
32243d24e76SNicolin Chen 
32343d24e76SNicolin Chen out:
324f975ca46SNicolin Chen 	esai_priv->hck_dir[tx] = dir;
32543d24e76SNicolin Chen 	esai_priv->hck_rate[tx] = freq;
32643d24e76SNicolin Chen 
32743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
32843d24e76SNicolin Chen 			   tx ? ESAI_ECR_ETI | ESAI_ECR_ETO :
32943d24e76SNicolin Chen 			   ESAI_ECR_ERI | ESAI_ECR_ERO, ecr);
33043d24e76SNicolin Chen 
33143d24e76SNicolin Chen 	return 0;
33243d24e76SNicolin Chen }
33343d24e76SNicolin Chen 
33443d24e76SNicolin Chen /**
33543d24e76SNicolin Chen  * This function configures the related dividers according to the bclk rate
33643d24e76SNicolin Chen  */
33743d24e76SNicolin Chen static int fsl_esai_set_bclk(struct snd_soc_dai *dai, bool tx, u32 freq)
33843d24e76SNicolin Chen {
33943d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
34043d24e76SNicolin Chen 	u32 hck_rate = esai_priv->hck_rate[tx];
34143d24e76SNicolin Chen 	u32 sub, ratio = hck_rate / freq;
342f975ca46SNicolin Chen 	int ret;
34343d24e76SNicolin Chen 
344f975ca46SNicolin Chen 	/* Don't apply for fully slave mode or unchanged bclk */
345f975ca46SNicolin Chen 	if (esai_priv->slave_mode || esai_priv->sck_rate[tx] == freq)
34643d24e76SNicolin Chen 		return 0;
34743d24e76SNicolin Chen 
34843d24e76SNicolin Chen 	if (ratio * freq > hck_rate)
34943d24e76SNicolin Chen 		sub = ratio * freq - hck_rate;
35043d24e76SNicolin Chen 	else if (ratio * freq < hck_rate)
35143d24e76SNicolin Chen 		sub = hck_rate - ratio * freq;
35243d24e76SNicolin Chen 	else
35343d24e76SNicolin Chen 		sub = 0;
35443d24e76SNicolin Chen 
35543d24e76SNicolin Chen 	/* Block if clock source can not be divided into the required rate */
35643d24e76SNicolin Chen 	if (sub != 0 && hck_rate / sub < 1000) {
35743d24e76SNicolin Chen 		dev_err(dai->dev, "failed to derive required SCK%c rate\n",
35843d24e76SNicolin Chen 				tx ? 'T' : 'R');
35943d24e76SNicolin Chen 		return -EINVAL;
36043d24e76SNicolin Chen 	}
36143d24e76SNicolin Chen 
36289e47f62SNicolin Chen 	/* The ratio should be contented by FP alone if bypassing PM and PSR */
36389e47f62SNicolin Chen 	if (!esai_priv->sck_div[tx] && (ratio > 16 || ratio == 0)) {
36443d24e76SNicolin Chen 		dev_err(dai->dev, "the ratio is out of range (1 ~ 16)\n");
36543d24e76SNicolin Chen 		return -EINVAL;
36643d24e76SNicolin Chen 	}
36743d24e76SNicolin Chen 
368f975ca46SNicolin Chen 	ret = fsl_esai_divisor_cal(dai, tx, ratio, true,
36943d24e76SNicolin Chen 			esai_priv->sck_div[tx] ? 0 : ratio);
370f975ca46SNicolin Chen 	if (ret)
371f975ca46SNicolin Chen 		return ret;
372f975ca46SNicolin Chen 
373f975ca46SNicolin Chen 	/* Save current bclk rate */
374f975ca46SNicolin Chen 	esai_priv->sck_rate[tx] = freq;
375f975ca46SNicolin Chen 
376f975ca46SNicolin Chen 	return 0;
37743d24e76SNicolin Chen }
37843d24e76SNicolin Chen 
37943d24e76SNicolin Chen static int fsl_esai_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
38043d24e76SNicolin Chen 				     u32 rx_mask, int slots, int slot_width)
38143d24e76SNicolin Chen {
38243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
38343d24e76SNicolin Chen 
38443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
38543d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
38643d24e76SNicolin Chen 
38743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
38843d24e76SNicolin Chen 			   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(slots));
38943d24e76SNicolin Chen 
39043d24e76SNicolin Chen 	esai_priv->slot_width = slot_width;
391de0d712aSShengjiu Wang 	esai_priv->slots = slots;
3920ff4e8c6SS.j. Wang 	esai_priv->tx_mask = tx_mask;
3930ff4e8c6SS.j. Wang 	esai_priv->rx_mask = rx_mask;
39443d24e76SNicolin Chen 
39543d24e76SNicolin Chen 	return 0;
39643d24e76SNicolin Chen }
39743d24e76SNicolin Chen 
39843d24e76SNicolin Chen static int fsl_esai_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
39943d24e76SNicolin Chen {
40043d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
40143d24e76SNicolin Chen 	u32 xcr = 0, xccr = 0, mask;
40243d24e76SNicolin Chen 
40343d24e76SNicolin Chen 	/* DAI mode */
40443d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
40543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_I2S:
40643d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame low, 1clk before data */
40743d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSR;
40843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSP | ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
40943d24e76SNicolin Chen 		break;
41043d24e76SNicolin Chen 	case SND_SOC_DAIFMT_LEFT_J:
41143d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
41243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
41343d24e76SNicolin Chen 		break;
41443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_RIGHT_J:
41543d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, right aligned */
416cc29ea00SS.j. Wang 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
417cc29ea00SS.j. Wang 		xcr  |= ESAI_xCR_xWA;
41843d24e76SNicolin Chen 		break;
41943d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_A:
42043d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high, 1clk before data */
42143d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL | ESAI_xCR_xFSR;
42243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
42343d24e76SNicolin Chen 		break;
42443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_DSP_B:
42543d24e76SNicolin Chen 		/* Data on rising edge of bclk, frame high */
42643d24e76SNicolin Chen 		xcr |= ESAI_xCR_xFSL;
42743d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
42843d24e76SNicolin Chen 		break;
42943d24e76SNicolin Chen 	default:
43043d24e76SNicolin Chen 		return -EINVAL;
43143d24e76SNicolin Chen 	}
43243d24e76SNicolin Chen 
43343d24e76SNicolin Chen 	/* DAI clock inversion */
43443d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
43543d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_NF:
43643d24e76SNicolin Chen 		/* Nothing to do for both normal cases */
43743d24e76SNicolin Chen 		break;
43843d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_NF:
43943d24e76SNicolin Chen 		/* Invert bit clock */
44043d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP;
44143d24e76SNicolin Chen 		break;
44243d24e76SNicolin Chen 	case SND_SOC_DAIFMT_NB_IF:
44343d24e76SNicolin Chen 		/* Invert frame clock */
44443d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xFSP;
44543d24e76SNicolin Chen 		break;
44643d24e76SNicolin Chen 	case SND_SOC_DAIFMT_IB_IF:
44743d24e76SNicolin Chen 		/* Invert both clocks */
44843d24e76SNicolin Chen 		xccr ^= ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP;
44943d24e76SNicolin Chen 		break;
45043d24e76SNicolin Chen 	default:
45143d24e76SNicolin Chen 		return -EINVAL;
45243d24e76SNicolin Chen 	}
45343d24e76SNicolin Chen 
45443d24e76SNicolin Chen 	esai_priv->slave_mode = false;
45543d24e76SNicolin Chen 
45643d24e76SNicolin Chen 	/* DAI clock master masks */
45743d24e76SNicolin Chen 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
45843d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFM:
45943d24e76SNicolin Chen 		esai_priv->slave_mode = true;
46043d24e76SNicolin Chen 		break;
46143d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFM:
46243d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xCKD;
46343d24e76SNicolin Chen 		break;
46443d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBM_CFS:
46543d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD;
46643d24e76SNicolin Chen 		break;
46743d24e76SNicolin Chen 	case SND_SOC_DAIFMT_CBS_CFS:
46843d24e76SNicolin Chen 		xccr |= ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
46943d24e76SNicolin Chen 		break;
47043d24e76SNicolin Chen 	default:
47143d24e76SNicolin Chen 		return -EINVAL;
47243d24e76SNicolin Chen 	}
47343d24e76SNicolin Chen 
474cc29ea00SS.j. Wang 	mask = ESAI_xCR_xFSL | ESAI_xCR_xFSR | ESAI_xCR_xWA;
47543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, xcr);
47643d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR, mask, xcr);
47743d24e76SNicolin Chen 
47843d24e76SNicolin Chen 	mask = ESAI_xCCR_xCKP | ESAI_xCCR_xHCKP | ESAI_xCCR_xFSP |
479cc29ea00SS.j. Wang 		ESAI_xCCR_xFSD | ESAI_xCCR_xCKD;
48043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR, mask, xccr);
48143d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR, mask, xccr);
48243d24e76SNicolin Chen 
48343d24e76SNicolin Chen 	return 0;
48443d24e76SNicolin Chen }
48543d24e76SNicolin Chen 
48643d24e76SNicolin Chen static int fsl_esai_startup(struct snd_pcm_substream *substream,
48743d24e76SNicolin Chen 			    struct snd_soc_dai *dai)
48843d24e76SNicolin Chen {
48943d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
49043d24e76SNicolin Chen 
49143d24e76SNicolin Chen 	if (!dai->active) {
49243d24e76SNicolin Chen 		/* Set synchronous mode */
49343d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_SAICR,
49443d24e76SNicolin Chen 				   ESAI_SAICR_SYNC, esai_priv->synchronous ?
49543d24e76SNicolin Chen 				   ESAI_SAICR_SYNC : 0);
49643d24e76SNicolin Chen 
49743d24e76SNicolin Chen 		/* Set a default slot number -- 2 */
49843d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCCR,
49943d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
50043d24e76SNicolin Chen 		regmap_update_bits(esai_priv->regmap, REG_ESAI_RCCR,
50143d24e76SNicolin Chen 				   ESAI_xCCR_xDC_MASK, ESAI_xCCR_xDC(2));
50243d24e76SNicolin Chen 	}
50343d24e76SNicolin Chen 
50443d24e76SNicolin Chen 	return 0;
50533529ec9SFabio Estevam 
50643d24e76SNicolin Chen }
50743d24e76SNicolin Chen 
50843d24e76SNicolin Chen static int fsl_esai_hw_params(struct snd_pcm_substream *substream,
50943d24e76SNicolin Chen 			      struct snd_pcm_hw_params *params,
51043d24e76SNicolin Chen 			      struct snd_soc_dai *dai)
51143d24e76SNicolin Chen {
51243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
51343d24e76SNicolin Chen 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
5144ca73043SZidan Wang 	u32 width = params_width(params);
51543d24e76SNicolin Chen 	u32 channels = params_channels(params);
516de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
51786ea522bSNicolin Chen 	u32 slot_width = width;
5183e185238SXiubo Li 	u32 bclk, mask, val;
5193e185238SXiubo Li 	int ret;
52043d24e76SNicolin Chen 
521d8ffcf71SGeert Uytterhoeven 	/* Override slot_width if being specifically set */
52286ea522bSNicolin Chen 	if (esai_priv->slot_width)
52386ea522bSNicolin Chen 		slot_width = esai_priv->slot_width;
52486ea522bSNicolin Chen 
52586ea522bSNicolin Chen 	bclk = params_rate(params) * slot_width * esai_priv->slots;
52643d24e76SNicolin Chen 
5271997ee89SS.j. Wang 	ret = fsl_esai_set_bclk(dai, esai_priv->synchronous || tx, bclk);
52843d24e76SNicolin Chen 	if (ret)
52943d24e76SNicolin Chen 		return ret;
53043d24e76SNicolin Chen 
5311997ee89SS.j. Wang 	mask = ESAI_xCR_xSWS_MASK;
5321997ee89SS.j. Wang 	val = ESAI_xCR_xSWS(slot_width, width);
5331997ee89SS.j. Wang 
5341997ee89SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx), mask, val);
5351997ee89SS.j. Wang 	/* Recording in synchronous mode needs to set TCR also */
5361997ee89SS.j. Wang 	if (!tx && esai_priv->synchronous)
5371997ee89SS.j. Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR, mask, val);
5381997ee89SS.j. Wang 
53943d24e76SNicolin Chen 	/* Use Normal mode to support monaural audio */
54043d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
54143d24e76SNicolin Chen 			   ESAI_xCR_xMOD_MASK, params_channels(params) > 1 ?
54243d24e76SNicolin Chen 			   ESAI_xCR_xMOD_NETWORK : 0);
54343d24e76SNicolin Chen 
54443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
54543d24e76SNicolin Chen 			   ESAI_xFCR_xFR_MASK, ESAI_xFCR_xFR);
54643d24e76SNicolin Chen 
54743d24e76SNicolin Chen 	mask = ESAI_xFCR_xFR_MASK | ESAI_xFCR_xWA_MASK | ESAI_xFCR_xFWM_MASK |
54843d24e76SNicolin Chen 	      (tx ? ESAI_xFCR_TE_MASK | ESAI_xFCR_TIEN : ESAI_xFCR_RE_MASK);
54943d24e76SNicolin Chen 	val = ESAI_xFCR_xWA(width) | ESAI_xFCR_xFWM(esai_priv->fifo_depth) |
550de0d712aSShengjiu Wang 	     (tx ? ESAI_xFCR_TE(pins) | ESAI_xFCR_TIEN : ESAI_xFCR_RE(pins));
55143d24e76SNicolin Chen 
55243d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx), mask, val);
55343d24e76SNicolin Chen 
5541997ee89SS.j. Wang 	if (tx)
5551997ee89SS.j. Wang 		regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
5561997ee89SS.j. Wang 				ESAI_xCR_PADC, ESAI_xCR_PADC);
55743d24e76SNicolin Chen 
5584f8210f6SNicolin Chen 	/* Remove ESAI personal reset by configuring ESAI_PCRC and ESAI_PRRC */
5594f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
5604f8210f6SNicolin Chen 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
5614f8210f6SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
5624f8210f6SNicolin Chen 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
56343d24e76SNicolin Chen 	return 0;
56443d24e76SNicolin Chen }
56543d24e76SNicolin Chen 
5665be6155bSShengjiu Wang static int fsl_esai_hw_init(struct fsl_esai *esai_priv)
56743d24e76SNicolin Chen {
5685be6155bSShengjiu Wang 	struct platform_device *pdev = esai_priv->pdev;
5695be6155bSShengjiu Wang 	int ret;
5705be6155bSShengjiu Wang 
5715be6155bSShengjiu Wang 	/* Reset ESAI unit */
5725be6155bSShengjiu Wang 	ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
5735be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
5745be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN | ESAI_ECR_ERST);
5755be6155bSShengjiu Wang 	if (ret) {
5765be6155bSShengjiu Wang 		dev_err(&pdev->dev, "failed to reset ESAI: %d\n", ret);
5775be6155bSShengjiu Wang 		return ret;
5785be6155bSShengjiu Wang 	}
5795be6155bSShengjiu Wang 
5805be6155bSShengjiu Wang 	/*
5815be6155bSShengjiu Wang 	 * We need to enable ESAI so as to access some of its registers.
5825be6155bSShengjiu Wang 	 * Otherwise, we would fail to dump regmap from user space.
5835be6155bSShengjiu Wang 	 */
5845be6155bSShengjiu Wang 	ret = regmap_update_bits(esai_priv->regmap, REG_ESAI_ECR,
5855be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN_MASK | ESAI_ECR_ERST_MASK,
5865be6155bSShengjiu Wang 				 ESAI_ECR_ESAIEN);
5875be6155bSShengjiu Wang 	if (ret) {
5885be6155bSShengjiu Wang 		dev_err(&pdev->dev, "failed to enable ESAI: %d\n", ret);
5895be6155bSShengjiu Wang 		return ret;
5905be6155bSShengjiu Wang 	}
5915be6155bSShengjiu Wang 
5925be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
5935be6155bSShengjiu Wang 			   ESAI_PRRC_PDC_MASK, 0);
5945be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
5955be6155bSShengjiu Wang 			   ESAI_PCRC_PC_MASK, 0);
5965be6155bSShengjiu Wang 
5975be6155bSShengjiu Wang 	return 0;
5985be6155bSShengjiu Wang }
5995be6155bSShengjiu Wang 
6005be6155bSShengjiu Wang static int fsl_esai_register_restore(struct fsl_esai *esai_priv)
6015be6155bSShengjiu Wang {
6025be6155bSShengjiu Wang 	int ret;
6035be6155bSShengjiu Wang 
6045be6155bSShengjiu Wang 	/* FIFO reset for safety */
6055be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR,
6065be6155bSShengjiu Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
6075be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR,
6085be6155bSShengjiu Wang 			   ESAI_xFCR_xFR, ESAI_xFCR_xFR);
6095be6155bSShengjiu Wang 
6105be6155bSShengjiu Wang 	regcache_mark_dirty(esai_priv->regmap);
6115be6155bSShengjiu Wang 	ret = regcache_sync(esai_priv->regmap);
6125be6155bSShengjiu Wang 	if (ret)
6135be6155bSShengjiu Wang 		return ret;
6145be6155bSShengjiu Wang 
6155be6155bSShengjiu Wang 	/* FIFO reset done */
6165be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TFCR, ESAI_xFCR_xFR, 0);
6175be6155bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RFCR, ESAI_xFCR_xFR, 0);
6185be6155bSShengjiu Wang 
6195be6155bSShengjiu Wang 	return 0;
6205be6155bSShengjiu Wang }
6215be6155bSShengjiu Wang 
6225be6155bSShengjiu Wang static void fsl_esai_trigger_start(struct fsl_esai *esai_priv, bool tx)
6235be6155bSShengjiu Wang {
6245be6155bSShengjiu Wang 	u8 i, channels = esai_priv->channels[tx];
625de0d712aSShengjiu Wang 	u32 pins = DIV_ROUND_UP(channels, esai_priv->slots);
6260ff4e8c6SS.j. Wang 	u32 mask;
62743d24e76SNicolin Chen 
62843d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
62943d24e76SNicolin Chen 			   ESAI_xFCR_xFEN_MASK, ESAI_xFCR_xFEN);
63043d24e76SNicolin Chen 
63143d24e76SNicolin Chen 	/* Write initial words reqiured by ESAI as normal procedure */
63243d24e76SNicolin Chen 	for (i = 0; tx && i < channels; i++)
63343d24e76SNicolin Chen 		regmap_write(esai_priv->regmap, REG_ESAI_ETDR, 0x0);
63443d24e76SNicolin Chen 
6350ff4e8c6SS.j. Wang 	/*
6360ff4e8c6SS.j. Wang 	 * When set the TE/RE in the end of enablement flow, there
6370ff4e8c6SS.j. Wang 	 * will be channel swap issue for multi data line case.
6380ff4e8c6SS.j. Wang 	 * In order to workaround this issue, we switch the bit
6390ff4e8c6SS.j. Wang 	 * enablement sequence to below sequence
6400ff4e8c6SS.j. Wang 	 * 1) clear the xSMB & xSMA: which is done in probe and
6410ff4e8c6SS.j. Wang 	 *                           stop state.
6420ff4e8c6SS.j. Wang 	 * 2) set TE/RE
6430ff4e8c6SS.j. Wang 	 * 3) set xSMB
6440ff4e8c6SS.j. Wang 	 * 4) set xSMA:  xSMA is the last one in this flow, which
6450ff4e8c6SS.j. Wang 	 *               will trigger esai to start.
6460ff4e8c6SS.j. Wang 	 */
64743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
64843d24e76SNicolin Chen 			   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK,
649de0d712aSShengjiu Wang 			   tx ? ESAI_xCR_TE(pins) : ESAI_xCR_RE(pins));
6500ff4e8c6SS.j. Wang 	mask = tx ? esai_priv->tx_mask : esai_priv->rx_mask;
6510ff4e8c6SS.j. Wang 
6520ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
6530ff4e8c6SS.j. Wang 			   ESAI_xSMB_xS_MASK, ESAI_xSMB_xS(mask));
6540ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
6550ff4e8c6SS.j. Wang 			   ESAI_xSMA_xS_MASK, ESAI_xSMA_xS(mask));
6567ccafa2bSShengjiu Wang 
6577ccafa2bSShengjiu Wang 	/* Enable Exception interrupt */
6587ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
6597ccafa2bSShengjiu Wang 			   ESAI_xCR_xEIE_MASK, ESAI_xCR_xEIE);
6605be6155bSShengjiu Wang }
6610ff4e8c6SS.j. Wang 
6625be6155bSShengjiu Wang static void fsl_esai_trigger_stop(struct fsl_esai *esai_priv, bool tx)
6635be6155bSShengjiu Wang {
66443d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
6657ccafa2bSShengjiu Wang 			   ESAI_xCR_xEIE_MASK, 0);
6667ccafa2bSShengjiu Wang 
6677ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xCR(tx),
66843d24e76SNicolin Chen 			   tx ? ESAI_xCR_TE_MASK : ESAI_xCR_RE_MASK, 0);
6690ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMA(tx),
6700ff4e8c6SS.j. Wang 			   ESAI_xSMA_xS_MASK, 0);
6710ff4e8c6SS.j. Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xSMB(tx),
6720ff4e8c6SS.j. Wang 			   ESAI_xSMB_xS_MASK, 0);
67343d24e76SNicolin Chen 
67443d24e76SNicolin Chen 	/* Disable and reset FIFO */
67543d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
67643d24e76SNicolin Chen 			   ESAI_xFCR_xFR | ESAI_xFCR_xFEN, ESAI_xFCR_xFR);
67743d24e76SNicolin Chen 	regmap_update_bits(esai_priv->regmap, REG_ESAI_xFCR(tx),
67843d24e76SNicolin Chen 			   ESAI_xFCR_xFR, 0);
6795be6155bSShengjiu Wang }
6805be6155bSShengjiu Wang 
6817ccafa2bSShengjiu Wang static void fsl_esai_hw_reset(unsigned long arg)
6827ccafa2bSShengjiu Wang {
6837ccafa2bSShengjiu Wang 	struct fsl_esai *esai_priv = (struct fsl_esai *)arg;
6847ccafa2bSShengjiu Wang 	bool tx = true, rx = false, enabled[2];
68535dac627SShengjiu Wang 	unsigned long lock_flags;
6867ccafa2bSShengjiu Wang 	u32 tfcr, rfcr;
6877ccafa2bSShengjiu Wang 
68835dac627SShengjiu Wang 	spin_lock_irqsave(&esai_priv->lock, lock_flags);
6897ccafa2bSShengjiu Wang 	/* Save the registers */
6907ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_TFCR, &tfcr);
6917ccafa2bSShengjiu Wang 	regmap_read(esai_priv->regmap, REG_ESAI_RFCR, &rfcr);
6927ccafa2bSShengjiu Wang 	enabled[tx] = tfcr & ESAI_xFCR_xFEN;
6937ccafa2bSShengjiu Wang 	enabled[rx] = rfcr & ESAI_xFCR_xFEN;
6947ccafa2bSShengjiu Wang 
6957ccafa2bSShengjiu Wang 	/* Stop the tx & rx */
6967ccafa2bSShengjiu Wang 	fsl_esai_trigger_stop(esai_priv, tx);
6977ccafa2bSShengjiu Wang 	fsl_esai_trigger_stop(esai_priv, rx);
6987ccafa2bSShengjiu Wang 
6997ccafa2bSShengjiu Wang 	/* Reset the esai, and ignore return value */
7007ccafa2bSShengjiu Wang 	fsl_esai_hw_init(esai_priv);
7017ccafa2bSShengjiu Wang 
7027ccafa2bSShengjiu Wang 	/* Enforce ESAI personal resets for both TX and RX */
7037ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
7047ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
7057ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
7067ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, ESAI_xCR_xPR);
7077ccafa2bSShengjiu Wang 
7087ccafa2bSShengjiu Wang 	/* Restore registers by regcache_sync, and ignore return value */
7097ccafa2bSShengjiu Wang 	fsl_esai_register_restore(esai_priv);
7107ccafa2bSShengjiu Wang 
7117ccafa2bSShengjiu Wang 	/* Remove ESAI personal resets by configuring PCRC and PRRC also */
7127ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_TCR,
7137ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, 0);
7147ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_RCR,
7157ccafa2bSShengjiu Wang 			   ESAI_xCR_xPR_MASK, 0);
7167ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PRRC,
7177ccafa2bSShengjiu Wang 			   ESAI_PRRC_PDC_MASK, ESAI_PRRC_PDC(ESAI_GPIO));
7187ccafa2bSShengjiu Wang 	regmap_update_bits(esai_priv->regmap, REG_ESAI_PCRC,
7197ccafa2bSShengjiu Wang 			   ESAI_PCRC_PC_MASK, ESAI_PCRC_PC(ESAI_GPIO));
7207ccafa2bSShengjiu Wang 
7217ccafa2bSShengjiu Wang 	/* Restart tx / rx, if they already enabled */
7227ccafa2bSShengjiu Wang 	if (enabled[tx])
7237ccafa2bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, tx);
7247ccafa2bSShengjiu Wang 	if (enabled[rx])
7257ccafa2bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, rx);
72635dac627SShengjiu Wang 
72735dac627SShengjiu Wang 	spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
7287ccafa2bSShengjiu Wang }
7297ccafa2bSShengjiu Wang 
7305be6155bSShengjiu Wang static int fsl_esai_trigger(struct snd_pcm_substream *substream, int cmd,
7315be6155bSShengjiu Wang 			    struct snd_soc_dai *dai)
7325be6155bSShengjiu Wang {
7335be6155bSShengjiu Wang 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
7345be6155bSShengjiu Wang 	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
73535dac627SShengjiu Wang 	unsigned long lock_flags;
7365be6155bSShengjiu Wang 
7375be6155bSShengjiu Wang 	esai_priv->channels[tx] = substream->runtime->channels;
7385be6155bSShengjiu Wang 
7395be6155bSShengjiu Wang 	switch (cmd) {
7405be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_START:
7415be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_RESUME:
7425be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
74335dac627SShengjiu Wang 		spin_lock_irqsave(&esai_priv->lock, lock_flags);
7445be6155bSShengjiu Wang 		fsl_esai_trigger_start(esai_priv, tx);
74535dac627SShengjiu Wang 		spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
7465be6155bSShengjiu Wang 		break;
7475be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_SUSPEND:
7485be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_STOP:
7495be6155bSShengjiu Wang 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
75035dac627SShengjiu Wang 		spin_lock_irqsave(&esai_priv->lock, lock_flags);
7515be6155bSShengjiu Wang 		fsl_esai_trigger_stop(esai_priv, tx);
75235dac627SShengjiu Wang 		spin_unlock_irqrestore(&esai_priv->lock, lock_flags);
75343d24e76SNicolin Chen 		break;
75443d24e76SNicolin Chen 	default:
75543d24e76SNicolin Chen 		return -EINVAL;
75643d24e76SNicolin Chen 	}
75743d24e76SNicolin Chen 
75843d24e76SNicolin Chen 	return 0;
75943d24e76SNicolin Chen }
76043d24e76SNicolin Chen 
7615d29e95eSGustavo A. R. Silva static const struct snd_soc_dai_ops fsl_esai_dai_ops = {
76243d24e76SNicolin Chen 	.startup = fsl_esai_startup,
76343d24e76SNicolin Chen 	.trigger = fsl_esai_trigger,
76443d24e76SNicolin Chen 	.hw_params = fsl_esai_hw_params,
76543d24e76SNicolin Chen 	.set_sysclk = fsl_esai_set_dai_sysclk,
76643d24e76SNicolin Chen 	.set_fmt = fsl_esai_set_dai_fmt,
76743d24e76SNicolin Chen 	.set_tdm_slot = fsl_esai_set_dai_tdm_slot,
76843d24e76SNicolin Chen };
76943d24e76SNicolin Chen 
77043d24e76SNicolin Chen static int fsl_esai_dai_probe(struct snd_soc_dai *dai)
77143d24e76SNicolin Chen {
77243d24e76SNicolin Chen 	struct fsl_esai *esai_priv = snd_soc_dai_get_drvdata(dai);
77343d24e76SNicolin Chen 
77443d24e76SNicolin Chen 	snd_soc_dai_init_dma_data(dai, &esai_priv->dma_params_tx,
77543d24e76SNicolin Chen 				  &esai_priv->dma_params_rx);
77643d24e76SNicolin Chen 
77743d24e76SNicolin Chen 	return 0;
77843d24e76SNicolin Chen }
77943d24e76SNicolin Chen 
78043d24e76SNicolin Chen static struct snd_soc_dai_driver fsl_esai_dai = {
78143d24e76SNicolin Chen 	.probe = fsl_esai_dai_probe,
78243d24e76SNicolin Chen 	.playback = {
78374ccb27cSNicolin Chen 		.stream_name = "CPU-Playback",
78443d24e76SNicolin Chen 		.channels_min = 1,
78543d24e76SNicolin Chen 		.channels_max = 12,
786f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
78743d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
78843d24e76SNicolin Chen 	},
78943d24e76SNicolin Chen 	.capture = {
79074ccb27cSNicolin Chen 		.stream_name = "CPU-Capture",
79143d24e76SNicolin Chen 		.channels_min = 1,
79243d24e76SNicolin Chen 		.channels_max = 8,
793f2a3ee01SFabio Estevam 		.rates = SNDRV_PCM_RATE_8000_192000,
79443d24e76SNicolin Chen 		.formats = FSL_ESAI_FORMATS,
79543d24e76SNicolin Chen 	},
79643d24e76SNicolin Chen 	.ops = &fsl_esai_dai_ops,
79743d24e76SNicolin Chen };
79843d24e76SNicolin Chen 
79943d24e76SNicolin Chen static const struct snd_soc_component_driver fsl_esai_component = {
80043d24e76SNicolin Chen 	.name		= "fsl-esai",
80143d24e76SNicolin Chen };
80243d24e76SNicolin Chen 
803c64c6076SZidan Wang static const struct reg_default fsl_esai_reg_defaults[] = {
8048973112aSZidan Wang 	{REG_ESAI_ETDR,	 0x00000000},
8058973112aSZidan Wang 	{REG_ESAI_ECR,	 0x00000000},
8068973112aSZidan Wang 	{REG_ESAI_TFCR,	 0x00000000},
8078973112aSZidan Wang 	{REG_ESAI_RFCR,	 0x00000000},
8088973112aSZidan Wang 	{REG_ESAI_TX0,	 0x00000000},
8098973112aSZidan Wang 	{REG_ESAI_TX1,	 0x00000000},
8108973112aSZidan Wang 	{REG_ESAI_TX2,	 0x00000000},
8118973112aSZidan Wang 	{REG_ESAI_TX3,	 0x00000000},
8128973112aSZidan Wang 	{REG_ESAI_TX4,	 0x00000000},
8138973112aSZidan Wang 	{REG_ESAI_TX5,	 0x00000000},
8148973112aSZidan Wang 	{REG_ESAI_TSR,	 0x00000000},
8158973112aSZidan Wang 	{REG_ESAI_SAICR, 0x00000000},
8168973112aSZidan Wang 	{REG_ESAI_TCR,	 0x00000000},
8178973112aSZidan Wang 	{REG_ESAI_TCCR,	 0x00000000},
8188973112aSZidan Wang 	{REG_ESAI_RCR,	 0x00000000},
8198973112aSZidan Wang 	{REG_ESAI_RCCR,	 0x00000000},
8208973112aSZidan Wang 	{REG_ESAI_TSMA,  0x0000ffff},
8218973112aSZidan Wang 	{REG_ESAI_TSMB,  0x0000ffff},
8228973112aSZidan Wang 	{REG_ESAI_RSMA,  0x0000ffff},
8238973112aSZidan Wang 	{REG_ESAI_RSMB,  0x0000ffff},
8248973112aSZidan Wang 	{REG_ESAI_PRRC,  0x00000000},
8258973112aSZidan Wang 	{REG_ESAI_PCRC,  0x00000000},
826c64c6076SZidan Wang };
827c64c6076SZidan Wang 
82843d24e76SNicolin Chen static bool fsl_esai_readable_reg(struct device *dev, unsigned int reg)
82943d24e76SNicolin Chen {
83043d24e76SNicolin Chen 	switch (reg) {
83143d24e76SNicolin Chen 	case REG_ESAI_ERDR:
83243d24e76SNicolin Chen 	case REG_ESAI_ECR:
83343d24e76SNicolin Chen 	case REG_ESAI_ESR:
83443d24e76SNicolin Chen 	case REG_ESAI_TFCR:
83543d24e76SNicolin Chen 	case REG_ESAI_TFSR:
83643d24e76SNicolin Chen 	case REG_ESAI_RFCR:
83743d24e76SNicolin Chen 	case REG_ESAI_RFSR:
83843d24e76SNicolin Chen 	case REG_ESAI_RX0:
83943d24e76SNicolin Chen 	case REG_ESAI_RX1:
84043d24e76SNicolin Chen 	case REG_ESAI_RX2:
84143d24e76SNicolin Chen 	case REG_ESAI_RX3:
84243d24e76SNicolin Chen 	case REG_ESAI_SAISR:
84343d24e76SNicolin Chen 	case REG_ESAI_SAICR:
84443d24e76SNicolin Chen 	case REG_ESAI_TCR:
84543d24e76SNicolin Chen 	case REG_ESAI_TCCR:
84643d24e76SNicolin Chen 	case REG_ESAI_RCR:
84743d24e76SNicolin Chen 	case REG_ESAI_RCCR:
84843d24e76SNicolin Chen 	case REG_ESAI_TSMA:
84943d24e76SNicolin Chen 	case REG_ESAI_TSMB:
85043d24e76SNicolin Chen 	case REG_ESAI_RSMA:
85143d24e76SNicolin Chen 	case REG_ESAI_RSMB:
85243d24e76SNicolin Chen 	case REG_ESAI_PRRC:
85343d24e76SNicolin Chen 	case REG_ESAI_PCRC:
85443d24e76SNicolin Chen 		return true;
85543d24e76SNicolin Chen 	default:
85643d24e76SNicolin Chen 		return false;
85743d24e76SNicolin Chen 	}
85843d24e76SNicolin Chen }
85943d24e76SNicolin Chen 
860c64c6076SZidan Wang static bool fsl_esai_volatile_reg(struct device *dev, unsigned int reg)
861c64c6076SZidan Wang {
862c64c6076SZidan Wang 	switch (reg) {
863c64c6076SZidan Wang 	case REG_ESAI_ERDR:
864c64c6076SZidan Wang 	case REG_ESAI_ESR:
865c64c6076SZidan Wang 	case REG_ESAI_TFSR:
866c64c6076SZidan Wang 	case REG_ESAI_RFSR:
867c64c6076SZidan Wang 	case REG_ESAI_RX0:
868c64c6076SZidan Wang 	case REG_ESAI_RX1:
869c64c6076SZidan Wang 	case REG_ESAI_RX2:
870c64c6076SZidan Wang 	case REG_ESAI_RX3:
871c64c6076SZidan Wang 	case REG_ESAI_SAISR:
872c64c6076SZidan Wang 		return true;
873c64c6076SZidan Wang 	default:
874c64c6076SZidan Wang 		return false;
875c64c6076SZidan Wang 	}
876c64c6076SZidan Wang }
877c64c6076SZidan Wang 
87843d24e76SNicolin Chen static bool fsl_esai_writeable_reg(struct device *dev, unsigned int reg)
87943d24e76SNicolin Chen {
88043d24e76SNicolin Chen 	switch (reg) {
88143d24e76SNicolin Chen 	case REG_ESAI_ETDR:
88243d24e76SNicolin Chen 	case REG_ESAI_ECR:
88343d24e76SNicolin Chen 	case REG_ESAI_TFCR:
88443d24e76SNicolin Chen 	case REG_ESAI_RFCR:
88543d24e76SNicolin Chen 	case REG_ESAI_TX0:
88643d24e76SNicolin Chen 	case REG_ESAI_TX1:
88743d24e76SNicolin Chen 	case REG_ESAI_TX2:
88843d24e76SNicolin Chen 	case REG_ESAI_TX3:
88943d24e76SNicolin Chen 	case REG_ESAI_TX4:
89043d24e76SNicolin Chen 	case REG_ESAI_TX5:
89143d24e76SNicolin Chen 	case REG_ESAI_TSR:
89243d24e76SNicolin Chen 	case REG_ESAI_SAICR:
89343d24e76SNicolin Chen 	case REG_ESAI_TCR:
89443d24e76SNicolin Chen 	case REG_ESAI_TCCR:
89543d24e76SNicolin Chen 	case REG_ESAI_RCR:
89643d24e76SNicolin Chen 	case REG_ESAI_RCCR:
89743d24e76SNicolin Chen 	case REG_ESAI_TSMA:
89843d24e76SNicolin Chen 	case REG_ESAI_TSMB:
89943d24e76SNicolin Chen 	case REG_ESAI_RSMA:
90043d24e76SNicolin Chen 	case REG_ESAI_RSMB:
90143d24e76SNicolin Chen 	case REG_ESAI_PRRC:
90243d24e76SNicolin Chen 	case REG_ESAI_PCRC:
90343d24e76SNicolin Chen 		return true;
90443d24e76SNicolin Chen 	default:
90543d24e76SNicolin Chen 		return false;
90643d24e76SNicolin Chen 	}
90743d24e76SNicolin Chen }
90843d24e76SNicolin Chen 
90992bd0334SXiubo Li static const struct regmap_config fsl_esai_regmap_config = {
91043d24e76SNicolin Chen 	.reg_bits = 32,
91143d24e76SNicolin Chen 	.reg_stride = 4,
91243d24e76SNicolin Chen 	.val_bits = 32,
91343d24e76SNicolin Chen 
91443d24e76SNicolin Chen 	.max_register = REG_ESAI_PCRC,
915c64c6076SZidan Wang 	.reg_defaults = fsl_esai_reg_defaults,
916c64c6076SZidan Wang 	.num_reg_defaults = ARRAY_SIZE(fsl_esai_reg_defaults),
91743d24e76SNicolin Chen 	.readable_reg = fsl_esai_readable_reg,
918c64c6076SZidan Wang 	.volatile_reg = fsl_esai_volatile_reg,
91943d24e76SNicolin Chen 	.writeable_reg = fsl_esai_writeable_reg,
9200effb865SMarek Vasut 	.cache_type = REGCACHE_FLAT,
92143d24e76SNicolin Chen };
92243d24e76SNicolin Chen 
92343d24e76SNicolin Chen static int fsl_esai_probe(struct platform_device *pdev)
92443d24e76SNicolin Chen {
92543d24e76SNicolin Chen 	struct device_node *np = pdev->dev.of_node;
92643d24e76SNicolin Chen 	struct fsl_esai *esai_priv;
92743d24e76SNicolin Chen 	struct resource *res;
9280600b3e1SFabio Estevam 	const __be32 *iprop;
92943d24e76SNicolin Chen 	void __iomem *regs;
93043d24e76SNicolin Chen 	int irq, ret;
93143d24e76SNicolin Chen 
93243d24e76SNicolin Chen 	esai_priv = devm_kzalloc(&pdev->dev, sizeof(*esai_priv), GFP_KERNEL);
93343d24e76SNicolin Chen 	if (!esai_priv)
93443d24e76SNicolin Chen 		return -ENOMEM;
93543d24e76SNicolin Chen 
93643d24e76SNicolin Chen 	esai_priv->pdev = pdev;
9375d585e1eSRob Herring 	snprintf(esai_priv->name, sizeof(esai_priv->name), "%pOFn", np);
93843d24e76SNicolin Chen 
9397ccafa2bSShengjiu Wang 	if (of_device_is_compatible(np, "fsl,vf610-esai") ||
9407ccafa2bSShengjiu Wang 	    of_device_is_compatible(np, "fsl,imx35-esai"))
9417ccafa2bSShengjiu Wang 		esai_priv->reset_at_xrun = true;
9427ccafa2bSShengjiu Wang 
94343d24e76SNicolin Chen 	/* Get the addresses and IRQ */
94443d24e76SNicolin Chen 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
94543d24e76SNicolin Chen 	regs = devm_ioremap_resource(&pdev->dev, res);
94643d24e76SNicolin Chen 	if (IS_ERR(regs))
94743d24e76SNicolin Chen 		return PTR_ERR(regs);
94843d24e76SNicolin Chen 
94943d24e76SNicolin Chen 	esai_priv->regmap = devm_regmap_init_mmio_clk(&pdev->dev,
95043d24e76SNicolin Chen 			"core", regs, &fsl_esai_regmap_config);
95143d24e76SNicolin Chen 	if (IS_ERR(esai_priv->regmap)) {
95243d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init regmap: %ld\n",
95343d24e76SNicolin Chen 				PTR_ERR(esai_priv->regmap));
95443d24e76SNicolin Chen 		return PTR_ERR(esai_priv->regmap);
95543d24e76SNicolin Chen 	}
95643d24e76SNicolin Chen 
95743d24e76SNicolin Chen 	esai_priv->coreclk = devm_clk_get(&pdev->dev, "core");
95843d24e76SNicolin Chen 	if (IS_ERR(esai_priv->coreclk)) {
95943d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to get core clock: %ld\n",
96043d24e76SNicolin Chen 				PTR_ERR(esai_priv->coreclk));
96143d24e76SNicolin Chen 		return PTR_ERR(esai_priv->coreclk);
96243d24e76SNicolin Chen 	}
96343d24e76SNicolin Chen 
96443d24e76SNicolin Chen 	esai_priv->extalclk = devm_clk_get(&pdev->dev, "extal");
96543d24e76SNicolin Chen 	if (IS_ERR(esai_priv->extalclk))
96643d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get extal clock: %ld\n",
96743d24e76SNicolin Chen 				PTR_ERR(esai_priv->extalclk));
96843d24e76SNicolin Chen 
96943d24e76SNicolin Chen 	esai_priv->fsysclk = devm_clk_get(&pdev->dev, "fsys");
97043d24e76SNicolin Chen 	if (IS_ERR(esai_priv->fsysclk))
97143d24e76SNicolin Chen 		dev_warn(&pdev->dev, "failed to get fsys clock: %ld\n",
97243d24e76SNicolin Chen 				PTR_ERR(esai_priv->fsysclk));
97343d24e76SNicolin Chen 
974a2a4d604SShengjiu Wang 	esai_priv->spbaclk = devm_clk_get(&pdev->dev, "spba");
975a2a4d604SShengjiu Wang 	if (IS_ERR(esai_priv->spbaclk))
976a2a4d604SShengjiu Wang 		dev_warn(&pdev->dev, "failed to get spba clock: %ld\n",
977a2a4d604SShengjiu Wang 				PTR_ERR(esai_priv->spbaclk));
978a2a4d604SShengjiu Wang 
97943d24e76SNicolin Chen 	irq = platform_get_irq(pdev, 0);
980cf9441adSStephen Boyd 	if (irq < 0)
98143d24e76SNicolin Chen 		return irq;
98243d24e76SNicolin Chen 
98343d24e76SNicolin Chen 	ret = devm_request_irq(&pdev->dev, irq, esai_isr, 0,
98443d24e76SNicolin Chen 			       esai_priv->name, esai_priv);
98543d24e76SNicolin Chen 	if (ret) {
98643d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to claim irq %u\n", irq);
98743d24e76SNicolin Chen 		return ret;
98843d24e76SNicolin Chen 	}
98943d24e76SNicolin Chen 
990de0d712aSShengjiu Wang 	/* Set a default slot number */
991de0d712aSShengjiu Wang 	esai_priv->slots = 2;
992de0d712aSShengjiu Wang 
99343d24e76SNicolin Chen 	/* Set a default master/slave state */
99443d24e76SNicolin Chen 	esai_priv->slave_mode = true;
99543d24e76SNicolin Chen 
99643d24e76SNicolin Chen 	/* Determine the FIFO depth */
99743d24e76SNicolin Chen 	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
99843d24e76SNicolin Chen 	if (iprop)
99943d24e76SNicolin Chen 		esai_priv->fifo_depth = be32_to_cpup(iprop);
100043d24e76SNicolin Chen 	else
100143d24e76SNicolin Chen 		esai_priv->fifo_depth = 64;
100243d24e76SNicolin Chen 
100343d24e76SNicolin Chen 	esai_priv->dma_params_tx.maxburst = 16;
100443d24e76SNicolin Chen 	esai_priv->dma_params_rx.maxburst = 16;
100543d24e76SNicolin Chen 	esai_priv->dma_params_tx.addr = res->start + REG_ESAI_ETDR;
100643d24e76SNicolin Chen 	esai_priv->dma_params_rx.addr = res->start + REG_ESAI_ERDR;
100743d24e76SNicolin Chen 
100843d24e76SNicolin Chen 	esai_priv->synchronous =
100943d24e76SNicolin Chen 		of_property_read_bool(np, "fsl,esai-synchronous");
101043d24e76SNicolin Chen 
101143d24e76SNicolin Chen 	/* Implement full symmetry for synchronous mode */
101243d24e76SNicolin Chen 	if (esai_priv->synchronous) {
101343d24e76SNicolin Chen 		fsl_esai_dai.symmetric_rates = 1;
101443d24e76SNicolin Chen 		fsl_esai_dai.symmetric_channels = 1;
101543d24e76SNicolin Chen 		fsl_esai_dai.symmetric_samplebits = 1;
101643d24e76SNicolin Chen 	}
101743d24e76SNicolin Chen 
101843d24e76SNicolin Chen 	dev_set_drvdata(&pdev->dev, esai_priv);
101943d24e76SNicolin Chen 
102035dac627SShengjiu Wang 	spin_lock_init(&esai_priv->lock);
10215be6155bSShengjiu Wang 	ret = fsl_esai_hw_init(esai_priv);
10225be6155bSShengjiu Wang 	if (ret)
102343d24e76SNicolin Chen 		return ret;
102443d24e76SNicolin Chen 
10250ff4e8c6SS.j. Wang 	esai_priv->tx_mask = 0xFFFFFFFF;
10260ff4e8c6SS.j. Wang 	esai_priv->rx_mask = 0xFFFFFFFF;
10270ff4e8c6SS.j. Wang 
10280ff4e8c6SS.j. Wang 	/* Clear the TSMA, TSMB, RSMA, RSMB */
10290ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_TSMA, 0);
10300ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_TSMB, 0);
10310ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_RSMA, 0);
10320ff4e8c6SS.j. Wang 	regmap_write(esai_priv->regmap, REG_ESAI_RSMB, 0);
10330ff4e8c6SS.j. Wang 
103443d24e76SNicolin Chen 	ret = devm_snd_soc_register_component(&pdev->dev, &fsl_esai_component,
103543d24e76SNicolin Chen 					      &fsl_esai_dai, 1);
103643d24e76SNicolin Chen 	if (ret) {
103743d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to register DAI: %d\n", ret);
103843d24e76SNicolin Chen 		return ret;
103943d24e76SNicolin Chen 	}
104043d24e76SNicolin Chen 
10417ccafa2bSShengjiu Wang 	tasklet_init(&esai_priv->task, fsl_esai_hw_reset,
10427ccafa2bSShengjiu Wang 		     (unsigned long)esai_priv);
10437ccafa2bSShengjiu Wang 
1044b2d337d8SS.j. Wang 	pm_runtime_enable(&pdev->dev);
1045b2d337d8SS.j. Wang 
1046b2d337d8SS.j. Wang 	regcache_cache_only(esai_priv->regmap, true);
1047b2d337d8SS.j. Wang 
10480d69e0ddSShengjiu Wang 	ret = imx_pcm_dma_init(pdev, IMX_ESAI_DMABUF_SIZE);
104943d24e76SNicolin Chen 	if (ret)
105043d24e76SNicolin Chen 		dev_err(&pdev->dev, "failed to init imx pcm dma: %d\n", ret);
105143d24e76SNicolin Chen 
105243d24e76SNicolin Chen 	return ret;
105343d24e76SNicolin Chen }
105443d24e76SNicolin Chen 
1055b2d337d8SS.j. Wang static int fsl_esai_remove(struct platform_device *pdev)
1056b2d337d8SS.j. Wang {
10577ccafa2bSShengjiu Wang 	struct fsl_esai *esai_priv = platform_get_drvdata(pdev);
10587ccafa2bSShengjiu Wang 
1059b2d337d8SS.j. Wang 	pm_runtime_disable(&pdev->dev);
10607ccafa2bSShengjiu Wang 	tasklet_kill(&esai_priv->task);
1061b2d337d8SS.j. Wang 
1062b2d337d8SS.j. Wang 	return 0;
1063b2d337d8SS.j. Wang }
1064b2d337d8SS.j. Wang 
106543d24e76SNicolin Chen static const struct of_device_id fsl_esai_dt_ids[] = {
106643d24e76SNicolin Chen 	{ .compatible = "fsl,imx35-esai", },
1067b21cc2f5SXiubo Li 	{ .compatible = "fsl,vf610-esai", },
10689c2806c4SShengjiu Wang 	{ .compatible = "fsl,imx6ull-esai", },
106943d24e76SNicolin Chen 	{}
107043d24e76SNicolin Chen };
107143d24e76SNicolin Chen MODULE_DEVICE_TABLE(of, fsl_esai_dt_ids);
107243d24e76SNicolin Chen 
1073b2d337d8SS.j. Wang #ifdef CONFIG_PM
1074b2d337d8SS.j. Wang static int fsl_esai_runtime_resume(struct device *dev)
1075c64c6076SZidan Wang {
1076c64c6076SZidan Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
1077c64c6076SZidan Wang 	int ret;
1078c64c6076SZidan Wang 
1079b2d337d8SS.j. Wang 	/*
1080b2d337d8SS.j. Wang 	 * Some platforms might use the same bit to gate all three or two of
1081b2d337d8SS.j. Wang 	 * clocks, so keep all clocks open/close at the same time for safety
1082b2d337d8SS.j. Wang 	 */
1083b2d337d8SS.j. Wang 	ret = clk_prepare_enable(esai->coreclk);
1084b2d337d8SS.j. Wang 	if (ret)
1085b2d337d8SS.j. Wang 		return ret;
1086b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk)) {
1087b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->spbaclk);
1088b2d337d8SS.j. Wang 		if (ret)
1089b2d337d8SS.j. Wang 			goto err_spbaclk;
1090b2d337d8SS.j. Wang 	}
1091b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk)) {
1092b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->extalclk);
1093b2d337d8SS.j. Wang 		if (ret)
1094b2d337d8SS.j. Wang 			goto err_extalclk;
1095b2d337d8SS.j. Wang 	}
1096b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk)) {
1097b2d337d8SS.j. Wang 		ret = clk_prepare_enable(esai->fsysclk);
1098b2d337d8SS.j. Wang 		if (ret)
1099b2d337d8SS.j. Wang 			goto err_fsysclk;
1100b2d337d8SS.j. Wang 	}
1101b2d337d8SS.j. Wang 
1102c64c6076SZidan Wang 	regcache_cache_only(esai->regmap, false);
1103c64c6076SZidan Wang 
11045be6155bSShengjiu Wang 	ret = fsl_esai_register_restore(esai);
1105c64c6076SZidan Wang 	if (ret)
1106b2d337d8SS.j. Wang 		goto err_regcache_sync;
1107c64c6076SZidan Wang 
1108c64c6076SZidan Wang 	return 0;
1109b2d337d8SS.j. Wang 
1110b2d337d8SS.j. Wang err_regcache_sync:
1111b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk))
1112b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->fsysclk);
1113b2d337d8SS.j. Wang err_fsysclk:
1114b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk))
1115b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->extalclk);
1116b2d337d8SS.j. Wang err_extalclk:
1117b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk))
1118b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->spbaclk);
1119b2d337d8SS.j. Wang err_spbaclk:
1120b2d337d8SS.j. Wang 	clk_disable_unprepare(esai->coreclk);
1121b2d337d8SS.j. Wang 
1122b2d337d8SS.j. Wang 	return ret;
1123c64c6076SZidan Wang }
1124b2d337d8SS.j. Wang 
1125b2d337d8SS.j. Wang static int fsl_esai_runtime_suspend(struct device *dev)
1126b2d337d8SS.j. Wang {
1127b2d337d8SS.j. Wang 	struct fsl_esai *esai = dev_get_drvdata(dev);
1128b2d337d8SS.j. Wang 
1129b2d337d8SS.j. Wang 	regcache_cache_only(esai->regmap, true);
1130b2d337d8SS.j. Wang 
1131b2d337d8SS.j. Wang 	if (!IS_ERR(esai->fsysclk))
1132b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->fsysclk);
1133b2d337d8SS.j. Wang 	if (!IS_ERR(esai->extalclk))
1134b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->extalclk);
1135b2d337d8SS.j. Wang 	if (!IS_ERR(esai->spbaclk))
1136b2d337d8SS.j. Wang 		clk_disable_unprepare(esai->spbaclk);
1137b2d337d8SS.j. Wang 	clk_disable_unprepare(esai->coreclk);
1138b2d337d8SS.j. Wang 
1139b2d337d8SS.j. Wang 	return 0;
1140b2d337d8SS.j. Wang }
1141b2d337d8SS.j. Wang #endif /* CONFIG_PM */
1142c64c6076SZidan Wang 
1143c64c6076SZidan Wang static const struct dev_pm_ops fsl_esai_pm_ops = {
1144b2d337d8SS.j. Wang 	SET_RUNTIME_PM_OPS(fsl_esai_runtime_suspend,
1145b2d337d8SS.j. Wang 			   fsl_esai_runtime_resume,
1146b2d337d8SS.j. Wang 			   NULL)
1147b2d337d8SS.j. Wang 	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
1148b2d337d8SS.j. Wang 				pm_runtime_force_resume)
1149c64c6076SZidan Wang };
1150c64c6076SZidan Wang 
115143d24e76SNicolin Chen static struct platform_driver fsl_esai_driver = {
115243d24e76SNicolin Chen 	.probe = fsl_esai_probe,
1153b2d337d8SS.j. Wang 	.remove = fsl_esai_remove,
115443d24e76SNicolin Chen 	.driver = {
115543d24e76SNicolin Chen 		.name = "fsl-esai-dai",
1156c64c6076SZidan Wang 		.pm = &fsl_esai_pm_ops,
115743d24e76SNicolin Chen 		.of_match_table = fsl_esai_dt_ids,
115843d24e76SNicolin Chen 	},
115943d24e76SNicolin Chen };
116043d24e76SNicolin Chen 
116143d24e76SNicolin Chen module_platform_driver(fsl_esai_driver);
116243d24e76SNicolin Chen 
116343d24e76SNicolin Chen MODULE_AUTHOR("Freescale Semiconductor, Inc.");
116443d24e76SNicolin Chen MODULE_DESCRIPTION("Freescale ESAI CPU DAI driver");
116543d24e76SNicolin Chen MODULE_LICENSE("GPL v2");
116643d24e76SNicolin Chen MODULE_ALIAS("platform:fsl-esai-dai");
1167