xref: /openbmc/linux/sound/soc/fsl/fsl_dma.h (revision c39f2d9db0fd81ea20bb5cce9b3f082ca63753e2)
1*e073564fSAndra Danciu /* SPDX-License-Identifier: GPL-2.0 */
217467f23STimur Tabi /*
317467f23STimur Tabi  * mpc8610-pcm.h - ALSA PCM interface for the Freescale MPC8610 SoC
417467f23STimur Tabi  */
517467f23STimur Tabi 
617467f23STimur Tabi #ifndef _MPC8610_PCM_H
717467f23STimur Tabi #define _MPC8610_PCM_H
817467f23STimur Tabi 
917467f23STimur Tabi struct ccsr_dma {
1017467f23STimur Tabi 	u8 res0[0x100];
1117467f23STimur Tabi 	struct ccsr_dma_channel {
1217467f23STimur Tabi 		__be32 mr;      /* Mode register */
1317467f23STimur Tabi 		__be32 sr;      /* Status register */
1417467f23STimur Tabi 		__be32 eclndar; /* Current link descriptor extended addr reg */
1517467f23STimur Tabi 		__be32 clndar;  /* Current link descriptor address register */
1617467f23STimur Tabi 		__be32 satr;    /* Source attributes register */
1717467f23STimur Tabi 		__be32 sar;     /* Source address register */
1817467f23STimur Tabi 		__be32 datr;    /* Destination attributes register */
1917467f23STimur Tabi 		__be32 dar;     /* Destination address register */
2017467f23STimur Tabi 		__be32 bcr;     /* Byte count register */
2117467f23STimur Tabi 		__be32 enlndar; /* Next link descriptor extended address reg */
2217467f23STimur Tabi 		__be32 nlndar;  /* Next link descriptor address register */
2317467f23STimur Tabi 		u8 res1[4];
2417467f23STimur Tabi 		__be32 eclsdar; /* Current list descriptor extended addr reg */
2517467f23STimur Tabi 		__be32 clsdar;  /* Current list descriptor address register */
2617467f23STimur Tabi 		__be32 enlsdar; /* Next list descriptor extended address reg */
2717467f23STimur Tabi 		__be32 nlsdar;  /* Next list descriptor address register */
2817467f23STimur Tabi 		__be32 ssr;     /* Source stride register */
2917467f23STimur Tabi 		__be32 dsr;     /* Destination stride register */
3017467f23STimur Tabi 		u8 res2[0x38];
3117467f23STimur Tabi 	} channel[4];
3217467f23STimur Tabi 	__be32 dgsr;
3317467f23STimur Tabi };
3417467f23STimur Tabi 
3517467f23STimur Tabi #define CCSR_DMA_MR_BWC_DISABLED	0x0F000000
3617467f23STimur Tabi #define CCSR_DMA_MR_BWC_SHIFT   	24
3717467f23STimur Tabi #define CCSR_DMA_MR_BWC_MASK    	0x0F000000
3817467f23STimur Tabi #define CCSR_DMA_MR_BWC(x) \
3917467f23STimur Tabi 	((ilog2(x) << CCSR_DMA_MR_BWC_SHIFT) & CCSR_DMA_MR_BWC_MASK)
4017467f23STimur Tabi #define CCSR_DMA_MR_EMP_EN      	0x00200000
4117467f23STimur Tabi #define CCSR_DMA_MR_EMS_EN      	0x00040000
4217467f23STimur Tabi #define CCSR_DMA_MR_DAHTS_MASK  	0x00030000
4317467f23STimur Tabi #define CCSR_DMA_MR_DAHTS_1     	0x00000000
4417467f23STimur Tabi #define CCSR_DMA_MR_DAHTS_2     	0x00010000
4517467f23STimur Tabi #define CCSR_DMA_MR_DAHTS_4     	0x00020000
4617467f23STimur Tabi #define CCSR_DMA_MR_DAHTS_8     	0x00030000
4717467f23STimur Tabi #define CCSR_DMA_MR_SAHTS_MASK  	0x0000C000
4817467f23STimur Tabi #define CCSR_DMA_MR_SAHTS_1     	0x00000000
4917467f23STimur Tabi #define CCSR_DMA_MR_SAHTS_2     	0x00004000
5017467f23STimur Tabi #define CCSR_DMA_MR_SAHTS_4     	0x00008000
5117467f23STimur Tabi #define CCSR_DMA_MR_SAHTS_8     	0x0000C000
5217467f23STimur Tabi #define CCSR_DMA_MR_DAHE		0x00002000
5317467f23STimur Tabi #define CCSR_DMA_MR_SAHE		0x00001000
5417467f23STimur Tabi #define CCSR_DMA_MR_SRW 		0x00000400
5517467f23STimur Tabi #define CCSR_DMA_MR_EOSIE       	0x00000200
5617467f23STimur Tabi #define CCSR_DMA_MR_EOLNIE      	0x00000100
5717467f23STimur Tabi #define CCSR_DMA_MR_EOLSIE      	0x00000080
5817467f23STimur Tabi #define CCSR_DMA_MR_EIE 		0x00000040
5917467f23STimur Tabi #define CCSR_DMA_MR_XFE 		0x00000020
6017467f23STimur Tabi #define CCSR_DMA_MR_CDSM_SWSM   	0x00000010
6117467f23STimur Tabi #define CCSR_DMA_MR_CA  		0x00000008
6217467f23STimur Tabi #define CCSR_DMA_MR_CTM 		0x00000004
6317467f23STimur Tabi #define CCSR_DMA_MR_CC  		0x00000002
6417467f23STimur Tabi #define CCSR_DMA_MR_CS  		0x00000001
6517467f23STimur Tabi 
6617467f23STimur Tabi #define CCSR_DMA_SR_TE  		0x00000080
6717467f23STimur Tabi #define CCSR_DMA_SR_CH  		0x00000020
6817467f23STimur Tabi #define CCSR_DMA_SR_PE  		0x00000010
6917467f23STimur Tabi #define CCSR_DMA_SR_EOLNI       	0x00000008
7017467f23STimur Tabi #define CCSR_DMA_SR_CB  		0x00000004
7117467f23STimur Tabi #define CCSR_DMA_SR_EOSI		0x00000002
7217467f23STimur Tabi #define CCSR_DMA_SR_EOLSI       	0x00000001
7317467f23STimur Tabi 
7417467f23STimur Tabi /* ECLNDAR takes bits 32-36 of the CLNDAR register */
CCSR_DMA_ECLNDAR_ADDR(u64 x)7517467f23STimur Tabi static inline u32 CCSR_DMA_ECLNDAR_ADDR(u64 x)
7617467f23STimur Tabi {
7717467f23STimur Tabi 	return (x >> 32) & 0xf;
7817467f23STimur Tabi }
7917467f23STimur Tabi 
8017467f23STimur Tabi #define CCSR_DMA_CLNDAR_ADDR(x) ((x) & 0xFFFFFFFE)
8117467f23STimur Tabi #define CCSR_DMA_CLNDAR_EOSIE   	0x00000008
8217467f23STimur Tabi 
8317467f23STimur Tabi /* SATR and DATR, combined */
8417467f23STimur Tabi #define CCSR_DMA_ATR_PBATMU     	0x20000000
8517467f23STimur Tabi #define CCSR_DMA_ATR_TFLOWLVL_0 	0x00000000
8617467f23STimur Tabi #define CCSR_DMA_ATR_TFLOWLVL_1 	0x06000000
8717467f23STimur Tabi #define CCSR_DMA_ATR_TFLOWLVL_2 	0x08000000
8817467f23STimur Tabi #define CCSR_DMA_ATR_TFLOWLVL_3 	0x0C000000
8917467f23STimur Tabi #define CCSR_DMA_ATR_PCIORDER   	0x02000000
9017467f23STimur Tabi #define CCSR_DMA_ATR_SME		0x01000000
9117467f23STimur Tabi #define CCSR_DMA_ATR_NOSNOOP    	0x00040000
9217467f23STimur Tabi #define CCSR_DMA_ATR_SNOOP      	0x00050000
9317467f23STimur Tabi #define CCSR_DMA_ATR_ESAD_MASK  	0x0000000F
9417467f23STimur Tabi 
9517467f23STimur Tabi /**
9617467f23STimur Tabi  *  List Descriptor for extended chaining mode DMA operations.
9717467f23STimur Tabi  *
9817467f23STimur Tabi  *  The CLSDAR register points to the first (in a linked-list) List
9917467f23STimur Tabi  *  Descriptor.  Each object must be aligned on a 32-byte boundary. Each
10017467f23STimur Tabi  *  list descriptor points to a linked-list of link Descriptors.
10117467f23STimur Tabi  */
10217467f23STimur Tabi struct fsl_dma_list_descriptor {
10317467f23STimur Tabi 	__be64 next;    	/* Address of next list descriptor */
10417467f23STimur Tabi 	__be64 first_link;      /* Address of first link descriptor */
10517467f23STimur Tabi 	__be32 source;  	/* Source stride */
10617467f23STimur Tabi 	__be32 dest;    	/* Destination stride */
10717467f23STimur Tabi 	u8 res[8];      	/* Reserved */
10817467f23STimur Tabi } __attribute__ ((aligned(32), packed));
10917467f23STimur Tabi 
11017467f23STimur Tabi /**
11117467f23STimur Tabi  *  Link Descriptor for basic and extended chaining mode DMA operations.
11217467f23STimur Tabi  *
11317467f23STimur Tabi  *  A Link Descriptor points to a single DMA buffer.  Each link descriptor
11417467f23STimur Tabi  *  must be aligned on a 32-byte boundary.
11517467f23STimur Tabi  */
11617467f23STimur Tabi struct fsl_dma_link_descriptor {
11717467f23STimur Tabi 	__be32 source_attr;     /* Programmed into SATR register */
11817467f23STimur Tabi 	__be32 source_addr;     /* Programmed into SAR register */
11917467f23STimur Tabi 	__be32 dest_attr;       /* Programmed into DATR register */
12017467f23STimur Tabi 	__be32 dest_addr;       /* Programmed into DAR register */
12117467f23STimur Tabi 	__be64 next;    /* Address of next link descriptor */
12217467f23STimur Tabi 	__be32 count;   /* Byte count */
12317467f23STimur Tabi 	u8 res[4];      /* Reserved */
12417467f23STimur Tabi } __attribute__ ((aligned(32), packed));
12517467f23STimur Tabi 
12617467f23STimur Tabi #endif
127