1c9afc183SJose Abreu /*
2c9afc183SJose Abreu * ALSA SoC Synopsys I2S Audio Layer
3c9afc183SJose Abreu *
4c9afc183SJose Abreu * sound/soc/dwc/designware_i2s.c
5c9afc183SJose Abreu *
6c9afc183SJose Abreu * Copyright (C) 2010 ST Microelectronics
7c9afc183SJose Abreu * Rajeev Kumar <rajeevkumar.linux@gmail.com>
8c9afc183SJose Abreu *
9c9afc183SJose Abreu * This file is licensed under the terms of the GNU General Public
10c9afc183SJose Abreu * License version 2. This program is licensed "as is" without any
11c9afc183SJose Abreu * warranty of any kind, whether express or implied.
12c9afc183SJose Abreu */
13c9afc183SJose Abreu
14c9afc183SJose Abreu #include <linux/clk.h>
15c9afc183SJose Abreu #include <linux/device.h>
16c9afc183SJose Abreu #include <linux/init.h>
17c9afc183SJose Abreu #include <linux/io.h>
18c9afc183SJose Abreu #include <linux/interrupt.h>
1952ea7c05SXingyu Wu #include <linux/mfd/syscon.h>
20c9afc183SJose Abreu #include <linux/module.h>
21c00018caSMaxim Kochetkov #include <linux/reset.h>
22c9afc183SJose Abreu #include <linux/slab.h>
23c9afc183SJose Abreu #include <linux/pm_runtime.h>
24c9afc183SJose Abreu #include <sound/designware_i2s.h>
25c9afc183SJose Abreu #include <sound/pcm.h>
26c9afc183SJose Abreu #include <sound/pcm_params.h>
27c9afc183SJose Abreu #include <sound/soc.h>
28c9afc183SJose Abreu #include <sound/dmaengine_pcm.h>
29c9afc183SJose Abreu #include "local.h"
30c9afc183SJose Abreu
i2s_write_reg(void __iomem * io_base,int reg,u32 val)31c9afc183SJose Abreu static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
32c9afc183SJose Abreu {
33c9afc183SJose Abreu writel(val, io_base + reg);
34c9afc183SJose Abreu }
35c9afc183SJose Abreu
i2s_read_reg(void __iomem * io_base,int reg)36c9afc183SJose Abreu static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
37c9afc183SJose Abreu {
38c9afc183SJose Abreu return readl(io_base + reg);
39c9afc183SJose Abreu }
40c9afc183SJose Abreu
i2s_disable_channels(struct dw_i2s_dev * dev,u32 stream)41c9afc183SJose Abreu static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
42c9afc183SJose Abreu {
43c9afc183SJose Abreu u32 i = 0;
44c9afc183SJose Abreu
45c9afc183SJose Abreu if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
46c9afc183SJose Abreu for (i = 0; i < 4; i++)
47c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, TER(i), 0);
48c9afc183SJose Abreu } else {
49c9afc183SJose Abreu for (i = 0; i < 4; i++)
50c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, RER(i), 0);
51c9afc183SJose Abreu }
52c9afc183SJose Abreu }
53c9afc183SJose Abreu
i2s_clear_irqs(struct dw_i2s_dev * dev,u32 stream)54c9afc183SJose Abreu static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
55c9afc183SJose Abreu {
56c9afc183SJose Abreu u32 i = 0;
57c9afc183SJose Abreu
58c9afc183SJose Abreu if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
59c9afc183SJose Abreu for (i = 0; i < 4; i++)
60c9afc183SJose Abreu i2s_read_reg(dev->i2s_base, TOR(i));
61c9afc183SJose Abreu } else {
62c9afc183SJose Abreu for (i = 0; i < 4; i++)
63c9afc183SJose Abreu i2s_read_reg(dev->i2s_base, ROR(i));
64c9afc183SJose Abreu }
65c9afc183SJose Abreu }
66c9afc183SJose Abreu
i2s_disable_irqs(struct dw_i2s_dev * dev,u32 stream,int chan_nr)67c9afc183SJose Abreu static inline void i2s_disable_irqs(struct dw_i2s_dev *dev, u32 stream,
68c9afc183SJose Abreu int chan_nr)
69c9afc183SJose Abreu {
70c9afc183SJose Abreu u32 i, irq;
71c9afc183SJose Abreu
72c9afc183SJose Abreu if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
73c9afc183SJose Abreu for (i = 0; i < (chan_nr / 2); i++) {
74c9afc183SJose Abreu irq = i2s_read_reg(dev->i2s_base, IMR(i));
75c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
76c9afc183SJose Abreu }
77c9afc183SJose Abreu } else {
78c9afc183SJose Abreu for (i = 0; i < (chan_nr / 2); i++) {
79c9afc183SJose Abreu irq = i2s_read_reg(dev->i2s_base, IMR(i));
80c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
81c9afc183SJose Abreu }
82c9afc183SJose Abreu }
83c9afc183SJose Abreu }
84c9afc183SJose Abreu
i2s_enable_irqs(struct dw_i2s_dev * dev,u32 stream,int chan_nr)85c9afc183SJose Abreu static inline void i2s_enable_irqs(struct dw_i2s_dev *dev, u32 stream,
86c9afc183SJose Abreu int chan_nr)
87c9afc183SJose Abreu {
88c9afc183SJose Abreu u32 i, irq;
89c9afc183SJose Abreu
90c9afc183SJose Abreu if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
91c9afc183SJose Abreu for (i = 0; i < (chan_nr / 2); i++) {
92c9afc183SJose Abreu irq = i2s_read_reg(dev->i2s_base, IMR(i));
93c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
94c9afc183SJose Abreu }
95c9afc183SJose Abreu } else {
96c9afc183SJose Abreu for (i = 0; i < (chan_nr / 2); i++) {
97c9afc183SJose Abreu irq = i2s_read_reg(dev->i2s_base, IMR(i));
98c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
99c9afc183SJose Abreu }
100c9afc183SJose Abreu }
101c9afc183SJose Abreu }
102c9afc183SJose Abreu
i2s_irq_handler(int irq,void * dev_id)103c9afc183SJose Abreu static irqreturn_t i2s_irq_handler(int irq, void *dev_id)
104c9afc183SJose Abreu {
105c9afc183SJose Abreu struct dw_i2s_dev *dev = dev_id;
106c9afc183SJose Abreu bool irq_valid = false;
107c9afc183SJose Abreu u32 isr[4];
108c9afc183SJose Abreu int i;
109c9afc183SJose Abreu
110c9afc183SJose Abreu for (i = 0; i < 4; i++)
111c9afc183SJose Abreu isr[i] = i2s_read_reg(dev->i2s_base, ISR(i));
112c9afc183SJose Abreu
113c9afc183SJose Abreu i2s_clear_irqs(dev, SNDRV_PCM_STREAM_PLAYBACK);
114c9afc183SJose Abreu i2s_clear_irqs(dev, SNDRV_PCM_STREAM_CAPTURE);
115c9afc183SJose Abreu
116c9afc183SJose Abreu for (i = 0; i < 4; i++) {
117c9afc183SJose Abreu /*
118c9afc183SJose Abreu * Check if TX fifo is empty. If empty fill FIFO with samples
119c9afc183SJose Abreu * NOTE: Only two channels supported
120c9afc183SJose Abreu */
121c9afc183SJose Abreu if ((isr[i] & ISR_TXFE) && (i == 0) && dev->use_pio) {
122c9afc183SJose Abreu dw_pcm_push_tx(dev);
123c9afc183SJose Abreu irq_valid = true;
124c9afc183SJose Abreu }
125c9afc183SJose Abreu
126c9afc183SJose Abreu /*
127c9afc183SJose Abreu * Data available. Retrieve samples from FIFO
128c9afc183SJose Abreu * NOTE: Only two channels supported
129c9afc183SJose Abreu */
130c9afc183SJose Abreu if ((isr[i] & ISR_RXDA) && (i == 0) && dev->use_pio) {
131c9afc183SJose Abreu dw_pcm_pop_rx(dev);
132c9afc183SJose Abreu irq_valid = true;
133c9afc183SJose Abreu }
134c9afc183SJose Abreu
135c9afc183SJose Abreu /* Error Handling: TX */
136c9afc183SJose Abreu if (isr[i] & ISR_TXFO) {
137ab6ecfbfSMaxim Kochetkov dev_err_ratelimited(dev->dev, "TX overrun (ch_id=%d)\n", i);
138c9afc183SJose Abreu irq_valid = true;
139c9afc183SJose Abreu }
140c9afc183SJose Abreu
141c9afc183SJose Abreu /* Error Handling: TX */
142c9afc183SJose Abreu if (isr[i] & ISR_RXFO) {
143ab6ecfbfSMaxim Kochetkov dev_err_ratelimited(dev->dev, "RX overrun (ch_id=%d)\n", i);
144c9afc183SJose Abreu irq_valid = true;
145c9afc183SJose Abreu }
146c9afc183SJose Abreu }
147c9afc183SJose Abreu
148c9afc183SJose Abreu if (irq_valid)
149c9afc183SJose Abreu return IRQ_HANDLED;
150c9afc183SJose Abreu else
151c9afc183SJose Abreu return IRQ_NONE;
152c9afc183SJose Abreu }
153c9afc183SJose Abreu
i2s_enable_dma(struct dw_i2s_dev * dev,u32 stream)154a42e988bSMaxim Kochetkov static void i2s_enable_dma(struct dw_i2s_dev *dev, u32 stream)
155a42e988bSMaxim Kochetkov {
156a42e988bSMaxim Kochetkov u32 dma_reg = i2s_read_reg(dev->i2s_base, I2S_DMACR);
157a42e988bSMaxim Kochetkov
158a42e988bSMaxim Kochetkov /* Enable DMA handshake for stream */
159a42e988bSMaxim Kochetkov if (stream == SNDRV_PCM_STREAM_PLAYBACK)
160a42e988bSMaxim Kochetkov dma_reg |= I2S_DMAEN_TXBLOCK;
161a42e988bSMaxim Kochetkov else
162a42e988bSMaxim Kochetkov dma_reg |= I2S_DMAEN_RXBLOCK;
163a42e988bSMaxim Kochetkov
164a42e988bSMaxim Kochetkov i2s_write_reg(dev->i2s_base, I2S_DMACR, dma_reg);
165a42e988bSMaxim Kochetkov }
166a42e988bSMaxim Kochetkov
i2s_disable_dma(struct dw_i2s_dev * dev,u32 stream)167a42e988bSMaxim Kochetkov static void i2s_disable_dma(struct dw_i2s_dev *dev, u32 stream)
168a42e988bSMaxim Kochetkov {
169a42e988bSMaxim Kochetkov u32 dma_reg = i2s_read_reg(dev->i2s_base, I2S_DMACR);
170a42e988bSMaxim Kochetkov
171a42e988bSMaxim Kochetkov /* Disable DMA handshake for stream */
172a42e988bSMaxim Kochetkov if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
173a42e988bSMaxim Kochetkov dma_reg &= ~I2S_DMAEN_TXBLOCK;
174a42e988bSMaxim Kochetkov i2s_write_reg(dev->i2s_base, I2S_RTXDMA, 1);
175a42e988bSMaxim Kochetkov } else {
176a42e988bSMaxim Kochetkov dma_reg &= ~I2S_DMAEN_RXBLOCK;
177a42e988bSMaxim Kochetkov i2s_write_reg(dev->i2s_base, I2S_RRXDMA, 1);
178a42e988bSMaxim Kochetkov }
179a42e988bSMaxim Kochetkov i2s_write_reg(dev->i2s_base, I2S_DMACR, dma_reg);
180a42e988bSMaxim Kochetkov }
181a42e988bSMaxim Kochetkov
i2s_start(struct dw_i2s_dev * dev,struct snd_pcm_substream * substream)182c9afc183SJose Abreu static void i2s_start(struct dw_i2s_dev *dev,
183c9afc183SJose Abreu struct snd_pcm_substream *substream)
184c9afc183SJose Abreu {
185c9afc183SJose Abreu struct i2s_clk_config_data *config = &dev->config;
186c9afc183SJose Abreu
187221acc16SMaxim Kochetkov u32 reg = IER_IEN;
188221acc16SMaxim Kochetkov
189221acc16SMaxim Kochetkov if (dev->tdm_slots) {
190221acc16SMaxim Kochetkov reg |= (dev->tdm_slots - 1) << IER_TDM_SLOTS_SHIFT;
191221acc16SMaxim Kochetkov reg |= IER_INTF_TYPE;
192221acc16SMaxim Kochetkov reg |= dev->frame_offset << IER_FRAME_OFF_SHIFT;
193221acc16SMaxim Kochetkov }
194221acc16SMaxim Kochetkov
195221acc16SMaxim Kochetkov i2s_write_reg(dev->i2s_base, IER, reg);
196c9afc183SJose Abreu
197c9afc183SJose Abreu if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
198c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, ITER, 1);
199c9afc183SJose Abreu else
200c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IRER, 1);
201c9afc183SJose Abreu
20252ea7c05SXingyu Wu /* I2S needs to enable IRQ to make a handshake with DMAC on the JH7110 SoC */
20352ea7c05SXingyu Wu if (dev->use_pio || dev->is_jh7110)
204a42e988bSMaxim Kochetkov i2s_enable_irqs(dev, substream->stream, config->chan_nr);
205a42e988bSMaxim Kochetkov else
206a42e988bSMaxim Kochetkov i2s_enable_dma(dev, substream->stream);
207a42e988bSMaxim Kochetkov
208c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, CER, 1);
209c9afc183SJose Abreu }
210c9afc183SJose Abreu
i2s_stop(struct dw_i2s_dev * dev,struct snd_pcm_substream * substream)211c9afc183SJose Abreu static void i2s_stop(struct dw_i2s_dev *dev,
212c9afc183SJose Abreu struct snd_pcm_substream *substream)
213c9afc183SJose Abreu {
214c9afc183SJose Abreu
215c9afc183SJose Abreu i2s_clear_irqs(dev, substream->stream);
216c9afc183SJose Abreu if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
217c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, ITER, 0);
218c9afc183SJose Abreu else
219c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IRER, 0);
220c9afc183SJose Abreu
22152ea7c05SXingyu Wu if (dev->use_pio || dev->is_jh7110)
222c9afc183SJose Abreu i2s_disable_irqs(dev, substream->stream, 8);
223a42e988bSMaxim Kochetkov else
224a42e988bSMaxim Kochetkov i2s_disable_dma(dev, substream->stream);
225c9afc183SJose Abreu
226c9afc183SJose Abreu if (!dev->active) {
227c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, CER, 0);
228c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, IER, 0);
229c9afc183SJose Abreu }
230c9afc183SJose Abreu }
231c9afc183SJose Abreu
dw_i2s_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * cpu_dai)23252ea7c05SXingyu Wu static int dw_i2s_startup(struct snd_pcm_substream *substream,
23352ea7c05SXingyu Wu struct snd_soc_dai *cpu_dai)
23452ea7c05SXingyu Wu {
23552ea7c05SXingyu Wu struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
23652ea7c05SXingyu Wu
23752ea7c05SXingyu Wu if (dev->is_jh7110) {
23852ea7c05SXingyu Wu struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
23952ea7c05SXingyu Wu struct snd_soc_dai_link *dai_link = rtd->dai_link;
24052ea7c05SXingyu Wu
24152ea7c05SXingyu Wu dai_link->trigger_stop = SND_SOC_TRIGGER_ORDER_LDC;
24252ea7c05SXingyu Wu }
24352ea7c05SXingyu Wu
24452ea7c05SXingyu Wu return 0;
24552ea7c05SXingyu Wu }
24652ea7c05SXingyu Wu
dw_i2s_config(struct dw_i2s_dev * dev,int stream)247c9afc183SJose Abreu static void dw_i2s_config(struct dw_i2s_dev *dev, int stream)
248c9afc183SJose Abreu {
249c9afc183SJose Abreu u32 ch_reg;
250c9afc183SJose Abreu struct i2s_clk_config_data *config = &dev->config;
251c9afc183SJose Abreu
252c9afc183SJose Abreu
253c9afc183SJose Abreu i2s_disable_channels(dev, stream);
254c9afc183SJose Abreu
255c9afc183SJose Abreu for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
256c9afc183SJose Abreu if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
257c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, TCR(ch_reg),
258c9afc183SJose Abreu dev->xfer_resolution);
259c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, TFCR(ch_reg),
260c9afc183SJose Abreu dev->fifo_th - 1);
261221acc16SMaxim Kochetkov i2s_write_reg(dev->i2s_base, TER(ch_reg), TER_TXCHEN |
262221acc16SMaxim Kochetkov dev->tdm_mask << TER_TXSLOT_SHIFT);
263c9afc183SJose Abreu } else {
264c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, RCR(ch_reg),
265c9afc183SJose Abreu dev->xfer_resolution);
266c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, RFCR(ch_reg),
267c9afc183SJose Abreu dev->fifo_th - 1);
268221acc16SMaxim Kochetkov i2s_write_reg(dev->i2s_base, RER(ch_reg), RER_RXCHEN |
269221acc16SMaxim Kochetkov dev->tdm_mask << RER_RXSLOT_SHIFT);
270c9afc183SJose Abreu }
271c9afc183SJose Abreu
272c9afc183SJose Abreu }
273c9afc183SJose Abreu }
274c9afc183SJose Abreu
dw_i2s_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)275c9afc183SJose Abreu static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
276c9afc183SJose Abreu struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
277c9afc183SJose Abreu {
278c9afc183SJose Abreu struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
279c9afc183SJose Abreu struct i2s_clk_config_data *config = &dev->config;
280c9afc183SJose Abreu int ret;
281c9afc183SJose Abreu
282c9afc183SJose Abreu switch (params_format(params)) {
283c9afc183SJose Abreu case SNDRV_PCM_FORMAT_S16_LE:
284c9afc183SJose Abreu config->data_width = 16;
285c9afc183SJose Abreu dev->ccr = 0x00;
286c9afc183SJose Abreu dev->xfer_resolution = 0x02;
287c9afc183SJose Abreu break;
288c9afc183SJose Abreu
289c9afc183SJose Abreu case SNDRV_PCM_FORMAT_S24_LE:
290c9afc183SJose Abreu config->data_width = 24;
291c9afc183SJose Abreu dev->ccr = 0x08;
292c9afc183SJose Abreu dev->xfer_resolution = 0x04;
293c9afc183SJose Abreu break;
294c9afc183SJose Abreu
295c9afc183SJose Abreu case SNDRV_PCM_FORMAT_S32_LE:
296c9afc183SJose Abreu config->data_width = 32;
297c9afc183SJose Abreu dev->ccr = 0x10;
298c9afc183SJose Abreu dev->xfer_resolution = 0x05;
299c9afc183SJose Abreu break;
300c9afc183SJose Abreu
301c9afc183SJose Abreu default:
302c9afc183SJose Abreu dev_err(dev->dev, "designware-i2s: unsupported PCM fmt");
303c9afc183SJose Abreu return -EINVAL;
304c9afc183SJose Abreu }
305c9afc183SJose Abreu
306221acc16SMaxim Kochetkov if (dev->tdm_slots)
307221acc16SMaxim Kochetkov config->data_width = 32;
308221acc16SMaxim Kochetkov
309c9afc183SJose Abreu config->chan_nr = params_channels(params);
310c9afc183SJose Abreu
311c9afc183SJose Abreu switch (config->chan_nr) {
312c9afc183SJose Abreu case EIGHT_CHANNEL_SUPPORT:
313c9afc183SJose Abreu case SIX_CHANNEL_SUPPORT:
314c9afc183SJose Abreu case FOUR_CHANNEL_SUPPORT:
315c9afc183SJose Abreu case TWO_CHANNEL_SUPPORT:
316c9afc183SJose Abreu break;
317c9afc183SJose Abreu default:
318c9afc183SJose Abreu dev_err(dev->dev, "channel not supported\n");
319c9afc183SJose Abreu return -EINVAL;
320c9afc183SJose Abreu }
321c9afc183SJose Abreu
322c9afc183SJose Abreu dw_i2s_config(dev, substream->stream);
323c9afc183SJose Abreu
324c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, CCR, dev->ccr);
325c9afc183SJose Abreu
326c9afc183SJose Abreu config->sample_rate = params_rate(params);
327c9afc183SJose Abreu
328c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER) {
329c9afc183SJose Abreu if (dev->i2s_clk_cfg) {
330c9afc183SJose Abreu ret = dev->i2s_clk_cfg(config);
331c9afc183SJose Abreu if (ret < 0) {
332c9afc183SJose Abreu dev_err(dev->dev, "runtime audio clk config fail\n");
333c9afc183SJose Abreu return ret;
334c9afc183SJose Abreu }
335c9afc183SJose Abreu } else {
336c9afc183SJose Abreu u32 bitclk = config->sample_rate *
337c9afc183SJose Abreu config->data_width * 2;
338c9afc183SJose Abreu
339c9afc183SJose Abreu ret = clk_set_rate(dev->clk, bitclk);
340c9afc183SJose Abreu if (ret) {
341c9afc183SJose Abreu dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
342c9afc183SJose Abreu ret);
343c9afc183SJose Abreu return ret;
344c9afc183SJose Abreu }
345c9afc183SJose Abreu }
346c9afc183SJose Abreu }
347c9afc183SJose Abreu return 0;
348c9afc183SJose Abreu }
349c9afc183SJose Abreu
dw_i2s_prepare(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)350c9afc183SJose Abreu static int dw_i2s_prepare(struct snd_pcm_substream *substream,
351c9afc183SJose Abreu struct snd_soc_dai *dai)
352c9afc183SJose Abreu {
353c9afc183SJose Abreu struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
354c9afc183SJose Abreu
355c9afc183SJose Abreu if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
356c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, TXFFR, 1);
357c9afc183SJose Abreu else
358c9afc183SJose Abreu i2s_write_reg(dev->i2s_base, RXFFR, 1);
359c9afc183SJose Abreu
360c9afc183SJose Abreu return 0;
361c9afc183SJose Abreu }
362c9afc183SJose Abreu
dw_i2s_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)363c9afc183SJose Abreu static int dw_i2s_trigger(struct snd_pcm_substream *substream,
364c9afc183SJose Abreu int cmd, struct snd_soc_dai *dai)
365c9afc183SJose Abreu {
366c9afc183SJose Abreu struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
367c9afc183SJose Abreu int ret = 0;
368c9afc183SJose Abreu
369c9afc183SJose Abreu switch (cmd) {
370c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_START:
371c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_RESUME:
372c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
373c9afc183SJose Abreu dev->active++;
374c9afc183SJose Abreu i2s_start(dev, substream);
375c9afc183SJose Abreu break;
376c9afc183SJose Abreu
377c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_STOP:
378c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_SUSPEND:
379c9afc183SJose Abreu case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
380c9afc183SJose Abreu dev->active--;
381c9afc183SJose Abreu i2s_stop(dev, substream);
382c9afc183SJose Abreu break;
383c9afc183SJose Abreu default:
384c9afc183SJose Abreu ret = -EINVAL;
385c9afc183SJose Abreu break;
386c9afc183SJose Abreu }
387c9afc183SJose Abreu return ret;
388c9afc183SJose Abreu }
389c9afc183SJose Abreu
dw_i2s_set_fmt(struct snd_soc_dai * cpu_dai,unsigned int fmt)390c9afc183SJose Abreu static int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
391c9afc183SJose Abreu {
392c9afc183SJose Abreu struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
393c9afc183SJose Abreu int ret = 0;
394c9afc183SJose Abreu
395d0900042SMark Brown switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
396ca0444f1SCharles Keepax case SND_SOC_DAIFMT_BC_FC:
397c9afc183SJose Abreu if (dev->capability & DW_I2S_SLAVE)
398c9afc183SJose Abreu ret = 0;
399c9afc183SJose Abreu else
400c9afc183SJose Abreu ret = -EINVAL;
401c9afc183SJose Abreu break;
402ca0444f1SCharles Keepax case SND_SOC_DAIFMT_BP_FP:
403c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER)
404c9afc183SJose Abreu ret = 0;
405c9afc183SJose Abreu else
406c9afc183SJose Abreu ret = -EINVAL;
407c9afc183SJose Abreu break;
408ca0444f1SCharles Keepax case SND_SOC_DAIFMT_BC_FP:
409ca0444f1SCharles Keepax case SND_SOC_DAIFMT_BP_FC:
410c9afc183SJose Abreu ret = -EINVAL;
411c9afc183SJose Abreu break;
412c9afc183SJose Abreu default:
413d0900042SMark Brown dev_dbg(dev->dev, "dwc : Invalid clock provider format\n");
414c9afc183SJose Abreu ret = -EINVAL;
415c9afc183SJose Abreu break;
416c9afc183SJose Abreu }
417221acc16SMaxim Kochetkov
418221acc16SMaxim Kochetkov switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
419221acc16SMaxim Kochetkov case SND_SOC_DAIFMT_I2S:
420221acc16SMaxim Kochetkov case SND_SOC_DAIFMT_LEFT_J:
421221acc16SMaxim Kochetkov case SND_SOC_DAIFMT_RIGHT_J:
422221acc16SMaxim Kochetkov break;
423221acc16SMaxim Kochetkov case SND_SOC_DAIFMT_DSP_A:
424221acc16SMaxim Kochetkov dev->frame_offset = 1;
425221acc16SMaxim Kochetkov break;
426221acc16SMaxim Kochetkov case SND_SOC_DAIFMT_DSP_B:
427221acc16SMaxim Kochetkov dev->frame_offset = 0;
428221acc16SMaxim Kochetkov break;
429221acc16SMaxim Kochetkov default:
430221acc16SMaxim Kochetkov dev_err(dev->dev, "DAI format unsupported");
431221acc16SMaxim Kochetkov return -EINVAL;
432221acc16SMaxim Kochetkov }
433221acc16SMaxim Kochetkov
434c9afc183SJose Abreu return ret;
435c9afc183SJose Abreu }
436c9afc183SJose Abreu
dw_i2s_set_tdm_slot(struct snd_soc_dai * cpu_dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)437221acc16SMaxim Kochetkov static int dw_i2s_set_tdm_slot(struct snd_soc_dai *cpu_dai, unsigned int tx_mask,
438221acc16SMaxim Kochetkov unsigned int rx_mask, int slots, int slot_width)
439221acc16SMaxim Kochetkov {
440221acc16SMaxim Kochetkov struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
441221acc16SMaxim Kochetkov
442221acc16SMaxim Kochetkov if (slot_width != 32)
443221acc16SMaxim Kochetkov return -EINVAL;
444221acc16SMaxim Kochetkov
445221acc16SMaxim Kochetkov if (slots < 0 || slots > 16)
446221acc16SMaxim Kochetkov return -EINVAL;
447221acc16SMaxim Kochetkov
448221acc16SMaxim Kochetkov if (rx_mask != tx_mask)
449221acc16SMaxim Kochetkov return -EINVAL;
450221acc16SMaxim Kochetkov
451221acc16SMaxim Kochetkov if (!rx_mask)
452221acc16SMaxim Kochetkov return -EINVAL;
453221acc16SMaxim Kochetkov
454221acc16SMaxim Kochetkov dev->tdm_slots = slots;
455221acc16SMaxim Kochetkov dev->tdm_mask = rx_mask;
456221acc16SMaxim Kochetkov
457221acc16SMaxim Kochetkov dev->l_reg = RSLOT_TSLOT(ffs(rx_mask) - 1);
458221acc16SMaxim Kochetkov dev->r_reg = RSLOT_TSLOT(fls(rx_mask) - 1);
459221acc16SMaxim Kochetkov
460221acc16SMaxim Kochetkov return 0;
461221acc16SMaxim Kochetkov }
462221acc16SMaxim Kochetkov
dw_i2s_dai_probe(struct snd_soc_dai * dai)463ddef7affSKuninori Morimoto static int dw_i2s_dai_probe(struct snd_soc_dai *dai)
464ddef7affSKuninori Morimoto {
465ddef7affSKuninori Morimoto struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
466ddef7affSKuninori Morimoto
467ddef7affSKuninori Morimoto snd_soc_dai_init_dma_data(dai, &dev->play_dma_data, &dev->capture_dma_data);
468ddef7affSKuninori Morimoto return 0;
469ddef7affSKuninori Morimoto }
470ddef7affSKuninori Morimoto
47173a995caSGustavo A. R. Silva static const struct snd_soc_dai_ops dw_i2s_dai_ops = {
472ddef7affSKuninori Morimoto .probe = dw_i2s_dai_probe,
47352ea7c05SXingyu Wu .startup = dw_i2s_startup,
474c9afc183SJose Abreu .hw_params = dw_i2s_hw_params,
475c9afc183SJose Abreu .prepare = dw_i2s_prepare,
476c9afc183SJose Abreu .trigger = dw_i2s_trigger,
477765fb623SCharles Keepax .set_fmt = dw_i2s_set_fmt,
478221acc16SMaxim Kochetkov .set_tdm_slot = dw_i2s_set_tdm_slot,
479c9afc183SJose Abreu };
480c9afc183SJose Abreu
481c9afc183SJose Abreu #ifdef CONFIG_PM
dw_i2s_runtime_suspend(struct device * dev)482c9afc183SJose Abreu static int dw_i2s_runtime_suspend(struct device *dev)
483c9afc183SJose Abreu {
484c9afc183SJose Abreu struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
485c9afc183SJose Abreu
486c9afc183SJose Abreu if (dw_dev->capability & DW_I2S_MASTER)
487c9afc183SJose Abreu clk_disable(dw_dev->clk);
488c9afc183SJose Abreu return 0;
489c9afc183SJose Abreu }
490c9afc183SJose Abreu
dw_i2s_runtime_resume(struct device * dev)491c9afc183SJose Abreu static int dw_i2s_runtime_resume(struct device *dev)
492c9afc183SJose Abreu {
493c9afc183SJose Abreu struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
49445ea97d7SJiasheng Jiang int ret;
495c9afc183SJose Abreu
49645ea97d7SJiasheng Jiang if (dw_dev->capability & DW_I2S_MASTER) {
49745ea97d7SJiasheng Jiang ret = clk_enable(dw_dev->clk);
49845ea97d7SJiasheng Jiang if (ret)
49945ea97d7SJiasheng Jiang return ret;
50045ea97d7SJiasheng Jiang }
501c9afc183SJose Abreu return 0;
502c9afc183SJose Abreu }
503c9afc183SJose Abreu
dw_i2s_suspend(struct snd_soc_component * component)504ef20061aSKuninori Morimoto static int dw_i2s_suspend(struct snd_soc_component *component)
505c9afc183SJose Abreu {
506ef20061aSKuninori Morimoto struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
507c9afc183SJose Abreu
508c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER)
509c9afc183SJose Abreu clk_disable(dev->clk);
510c9afc183SJose Abreu return 0;
511c9afc183SJose Abreu }
512c9afc183SJose Abreu
dw_i2s_resume(struct snd_soc_component * component)513ef20061aSKuninori Morimoto static int dw_i2s_resume(struct snd_soc_component *component)
514c9afc183SJose Abreu {
515ef20061aSKuninori Morimoto struct dw_i2s_dev *dev = snd_soc_component_get_drvdata(component);
516ef20061aSKuninori Morimoto struct snd_soc_dai *dai;
51745ea97d7SJiasheng Jiang int stream, ret;
518c9afc183SJose Abreu
51945ea97d7SJiasheng Jiang if (dev->capability & DW_I2S_MASTER) {
52045ea97d7SJiasheng Jiang ret = clk_enable(dev->clk);
52145ea97d7SJiasheng Jiang if (ret)
52245ea97d7SJiasheng Jiang return ret;
52345ea97d7SJiasheng Jiang }
524c9afc183SJose Abreu
525ef20061aSKuninori Morimoto for_each_component_dais(component, dai) {
5260a170be9SKuninori Morimoto for_each_pcm_streams(stream)
5278db4f94fSKuninori Morimoto if (snd_soc_dai_stream_active(dai, stream))
5280a170be9SKuninori Morimoto dw_i2s_config(dev, stream);
529ef20061aSKuninori Morimoto }
530ef20061aSKuninori Morimoto
531c9afc183SJose Abreu return 0;
532c9afc183SJose Abreu }
533c9afc183SJose Abreu
534c9afc183SJose Abreu #else
535c9afc183SJose Abreu #define dw_i2s_suspend NULL
536c9afc183SJose Abreu #define dw_i2s_resume NULL
537c9afc183SJose Abreu #endif
538c9afc183SJose Abreu
539ef20061aSKuninori Morimoto static const struct snd_soc_component_driver dw_i2s_component = {
540ef20061aSKuninori Morimoto .name = "dw-i2s",
541ef20061aSKuninori Morimoto .suspend = dw_i2s_suspend,
542ef20061aSKuninori Morimoto .resume = dw_i2s_resume,
543e740ef3dSCharles Keepax .legacy_dai_naming = 1,
544ef20061aSKuninori Morimoto };
545ef20061aSKuninori Morimoto
546c9afc183SJose Abreu /*
547c9afc183SJose Abreu * The following tables allow a direct lookup of various parameters
548c9afc183SJose Abreu * defined in the I2S block's configuration in terms of sound system
549c9afc183SJose Abreu * parameters. Each table is sized to the number of entries possible
550c9afc183SJose Abreu * according to the number of configuration bits describing an I2S
551c9afc183SJose Abreu * block parameter.
552c9afc183SJose Abreu */
553c9afc183SJose Abreu
554c9afc183SJose Abreu /* Maximum bit resolution of a channel - not uniformly spaced */
555c9afc183SJose Abreu static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
556c9afc183SJose Abreu 12, 16, 20, 24, 32, 0, 0, 0
557c9afc183SJose Abreu };
558c9afc183SJose Abreu
559c9afc183SJose Abreu /* Width of (DMA) bus */
560c9afc183SJose Abreu static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
561c9afc183SJose Abreu DMA_SLAVE_BUSWIDTH_1_BYTE,
562c9afc183SJose Abreu DMA_SLAVE_BUSWIDTH_2_BYTES,
563c9afc183SJose Abreu DMA_SLAVE_BUSWIDTH_4_BYTES,
564c9afc183SJose Abreu DMA_SLAVE_BUSWIDTH_UNDEFINED
565c9afc183SJose Abreu };
566c9afc183SJose Abreu
567c9afc183SJose Abreu /* PCM format to support channel resolution */
568c9afc183SJose Abreu static const u32 formats[COMP_MAX_WORDSIZE] = {
569c9afc183SJose Abreu SNDRV_PCM_FMTBIT_S16_LE,
570c9afc183SJose Abreu SNDRV_PCM_FMTBIT_S16_LE,
5717f2a9750SMaxim Kochetkov SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
5727f2a9750SMaxim Kochetkov SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
5737f2a9750SMaxim Kochetkov SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE,
574c9afc183SJose Abreu 0,
575c9afc183SJose Abreu 0,
576c9afc183SJose Abreu 0
577c9afc183SJose Abreu };
578c9afc183SJose Abreu
dw_configure_dai(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,unsigned int rates)579c9afc183SJose Abreu static int dw_configure_dai(struct dw_i2s_dev *dev,
580c9afc183SJose Abreu struct snd_soc_dai_driver *dw_i2s_dai,
581c9afc183SJose Abreu unsigned int rates)
582c9afc183SJose Abreu {
583c9afc183SJose Abreu /*
584c9afc183SJose Abreu * Read component parameter registers to extract
585c9afc183SJose Abreu * the I2S block's configuration.
586c9afc183SJose Abreu */
587c9afc183SJose Abreu u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
588c9afc183SJose Abreu u32 comp2 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp2);
589c9afc183SJose Abreu u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
590c9afc183SJose Abreu u32 idx;
591c9afc183SJose Abreu
592c9afc183SJose Abreu if (dev->capability & DWC_I2S_RECORD &&
593c9afc183SJose Abreu dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
594c9afc183SJose Abreu comp1 = comp1 & ~BIT(5);
595c9afc183SJose Abreu
59697a865d3SAkshu Agrawal if (dev->capability & DWC_I2S_PLAY &&
59797a865d3SAkshu Agrawal dev->quirks & DW_I2S_QUIRK_COMP_PARAM1)
59897a865d3SAkshu Agrawal comp1 = comp1 & ~BIT(6);
59997a865d3SAkshu Agrawal
600c9afc183SJose Abreu if (COMP1_TX_ENABLED(comp1)) {
601c9afc183SJose Abreu dev_dbg(dev->dev, " designware: play supported\n");
602c9afc183SJose Abreu idx = COMP1_TX_WORDSIZE_0(comp1);
603c9afc183SJose Abreu if (WARN_ON(idx >= ARRAY_SIZE(formats)))
604c9afc183SJose Abreu return -EINVAL;
605286345eeSVijendar Mukunda if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
606286345eeSVijendar Mukunda idx = 1;
607c9afc183SJose Abreu dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
608c9afc183SJose Abreu dw_i2s_dai->playback.channels_max =
609c9afc183SJose Abreu 1 << (COMP1_TX_CHANNELS(comp1) + 1);
610c9afc183SJose Abreu dw_i2s_dai->playback.formats = formats[idx];
611c9afc183SJose Abreu dw_i2s_dai->playback.rates = rates;
612c9afc183SJose Abreu }
613c9afc183SJose Abreu
614c9afc183SJose Abreu if (COMP1_RX_ENABLED(comp1)) {
615c9afc183SJose Abreu dev_dbg(dev->dev, "designware: record supported\n");
616c9afc183SJose Abreu idx = COMP2_RX_WORDSIZE_0(comp2);
617c9afc183SJose Abreu if (WARN_ON(idx >= ARRAY_SIZE(formats)))
618c9afc183SJose Abreu return -EINVAL;
619286345eeSVijendar Mukunda if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
620286345eeSVijendar Mukunda idx = 1;
621c9afc183SJose Abreu dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
622c9afc183SJose Abreu dw_i2s_dai->capture.channels_max =
623c9afc183SJose Abreu 1 << (COMP1_RX_CHANNELS(comp1) + 1);
624c9afc183SJose Abreu dw_i2s_dai->capture.formats = formats[idx];
625c9afc183SJose Abreu dw_i2s_dai->capture.rates = rates;
626c9afc183SJose Abreu }
627c9afc183SJose Abreu
628c9afc183SJose Abreu if (COMP1_MODE_EN(comp1)) {
629c9afc183SJose Abreu dev_dbg(dev->dev, "designware: i2s master mode supported\n");
630c9afc183SJose Abreu dev->capability |= DW_I2S_MASTER;
631c9afc183SJose Abreu } else {
632c9afc183SJose Abreu dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
633c9afc183SJose Abreu dev->capability |= DW_I2S_SLAVE;
634c9afc183SJose Abreu }
635c9afc183SJose Abreu
636c9afc183SJose Abreu dev->fifo_th = fifo_depth / 2;
637c9afc183SJose Abreu return 0;
638c9afc183SJose Abreu }
639c9afc183SJose Abreu
dw_configure_dai_by_pd(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,struct resource * res,const struct i2s_platform_data * pdata)640c9afc183SJose Abreu static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
641c9afc183SJose Abreu struct snd_soc_dai_driver *dw_i2s_dai,
642c9afc183SJose Abreu struct resource *res,
643c9afc183SJose Abreu const struct i2s_platform_data *pdata)
644c9afc183SJose Abreu {
645c9afc183SJose Abreu u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
646c9afc183SJose Abreu u32 idx = COMP1_APB_DATA_WIDTH(comp1);
647c9afc183SJose Abreu int ret;
648c9afc183SJose Abreu
649c9afc183SJose Abreu if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
650c9afc183SJose Abreu return -EINVAL;
651c9afc183SJose Abreu
652c9afc183SJose Abreu ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
653c9afc183SJose Abreu if (ret < 0)
654c9afc183SJose Abreu return ret;
655c9afc183SJose Abreu
656286345eeSVijendar Mukunda if (dev->quirks & DW_I2S_QUIRK_16BIT_IDX_OVERRIDE)
657286345eeSVijendar Mukunda idx = 1;
65852ea7c05SXingyu Wu
65952ea7c05SXingyu Wu if (dev->is_jh7110) {
66052ea7c05SXingyu Wu /* Use platform data and snd_dmaengine_dai_dma_data struct at the same time */
66152ea7c05SXingyu Wu u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
66252ea7c05SXingyu Wu u32 idx2;
66352ea7c05SXingyu Wu
66452ea7c05SXingyu Wu if (COMP1_TX_ENABLED(comp1)) {
66552ea7c05SXingyu Wu idx2 = COMP1_TX_WORDSIZE_0(comp1);
66652ea7c05SXingyu Wu dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
66752ea7c05SXingyu Wu dev->play_dma_data.dt.fifo_size = dev->fifo_th * 2 *
66852ea7c05SXingyu Wu (fifo_width[idx2]) >> 8;
66952ea7c05SXingyu Wu dev->play_dma_data.dt.maxburst = 16;
67052ea7c05SXingyu Wu }
67152ea7c05SXingyu Wu if (COMP1_RX_ENABLED(comp1)) {
67252ea7c05SXingyu Wu idx2 = COMP2_RX_WORDSIZE_0(comp2);
67352ea7c05SXingyu Wu dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
67452ea7c05SXingyu Wu dev->capture_dma_data.dt.fifo_size = dev->fifo_th * 2 *
67552ea7c05SXingyu Wu (fifo_width[idx2] >> 8);
67652ea7c05SXingyu Wu dev->capture_dma_data.dt.maxburst = 16;
67752ea7c05SXingyu Wu }
67852ea7c05SXingyu Wu } else {
679c9afc183SJose Abreu /* Set DMA slaves info */
680c9afc183SJose Abreu dev->play_dma_data.pd.data = pdata->play_dma_data;
681c9afc183SJose Abreu dev->capture_dma_data.pd.data = pdata->capture_dma_data;
682c9afc183SJose Abreu dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
683c9afc183SJose Abreu dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
684c9afc183SJose Abreu dev->play_dma_data.pd.max_burst = 16;
685c9afc183SJose Abreu dev->capture_dma_data.pd.max_burst = 16;
686c9afc183SJose Abreu dev->play_dma_data.pd.addr_width = bus_widths[idx];
687c9afc183SJose Abreu dev->capture_dma_data.pd.addr_width = bus_widths[idx];
688c9afc183SJose Abreu dev->play_dma_data.pd.filter = pdata->filter;
689c9afc183SJose Abreu dev->capture_dma_data.pd.filter = pdata->filter;
69052ea7c05SXingyu Wu }
691c9afc183SJose Abreu
692c9afc183SJose Abreu return 0;
693c9afc183SJose Abreu }
694c9afc183SJose Abreu
dw_configure_dai_by_dt(struct dw_i2s_dev * dev,struct snd_soc_dai_driver * dw_i2s_dai,struct resource * res)695c9afc183SJose Abreu static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
696c9afc183SJose Abreu struct snd_soc_dai_driver *dw_i2s_dai,
697c9afc183SJose Abreu struct resource *res)
698c9afc183SJose Abreu {
699c9afc183SJose Abreu u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
700c9afc183SJose Abreu u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
701c9afc183SJose Abreu u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
702c9afc183SJose Abreu u32 idx2;
703c9afc183SJose Abreu int ret;
704c9afc183SJose Abreu
705c9afc183SJose Abreu ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
706c9afc183SJose Abreu if (ret < 0)
707c9afc183SJose Abreu return ret;
708c9afc183SJose Abreu
709c9afc183SJose Abreu if (COMP1_TX_ENABLED(comp1)) {
710c9afc183SJose Abreu idx2 = COMP1_TX_WORDSIZE_0(comp1);
711c9afc183SJose Abreu
712c9afc183SJose Abreu dev->capability |= DWC_I2S_PLAY;
713c9afc183SJose Abreu dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
714c9afc183SJose Abreu dev->play_dma_data.dt.fifo_size = fifo_depth *
715c9afc183SJose Abreu (fifo_width[idx2]) >> 8;
716c9afc183SJose Abreu dev->play_dma_data.dt.maxburst = 16;
717c9afc183SJose Abreu }
718c9afc183SJose Abreu if (COMP1_RX_ENABLED(comp1)) {
719c9afc183SJose Abreu idx2 = COMP2_RX_WORDSIZE_0(comp2);
720c9afc183SJose Abreu
721c9afc183SJose Abreu dev->capability |= DWC_I2S_RECORD;
722c9afc183SJose Abreu dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
723c9afc183SJose Abreu dev->capture_dma_data.dt.fifo_size = fifo_depth *
724c9afc183SJose Abreu (fifo_width[idx2] >> 8);
725c9afc183SJose Abreu dev->capture_dma_data.dt.maxburst = 16;
726c9afc183SJose Abreu }
727c9afc183SJose Abreu
728c9afc183SJose Abreu return 0;
729c9afc183SJose Abreu
730c9afc183SJose Abreu }
731c9afc183SJose Abreu
7328d2a0cdfSTakashi Iwai #ifdef CONFIG_OF
73352ea7c05SXingyu Wu /* clocks initialization with master mode on JH7110 SoC */
jh7110_i2s_crg_master_init(struct dw_i2s_dev * dev)73452ea7c05SXingyu Wu static int jh7110_i2s_crg_master_init(struct dw_i2s_dev *dev)
73552ea7c05SXingyu Wu {
73652ea7c05SXingyu Wu static struct clk_bulk_data clks[] = {
73752ea7c05SXingyu Wu { .id = "mclk" },
73852ea7c05SXingyu Wu { .id = "mclk_ext" },
73952ea7c05SXingyu Wu { .id = "mclk_inner" },
74052ea7c05SXingyu Wu { .id = "apb" },
74152ea7c05SXingyu Wu { .id = "i2sclk" },
74252ea7c05SXingyu Wu };
74352ea7c05SXingyu Wu struct reset_control *resets = devm_reset_control_array_get_exclusive(dev->dev);
74452ea7c05SXingyu Wu int ret;
74552ea7c05SXingyu Wu struct clk *pclk;
74652ea7c05SXingyu Wu struct clk *bclk_mst;
74752ea7c05SXingyu Wu struct clk *mclk;
74852ea7c05SXingyu Wu struct clk *mclk_ext;
74952ea7c05SXingyu Wu struct clk *mclk_inner;
75052ea7c05SXingyu Wu
75152ea7c05SXingyu Wu if (IS_ERR(resets))
75252ea7c05SXingyu Wu return dev_err_probe(dev->dev, PTR_ERR(resets), "failed to get i2s resets\n");
75352ea7c05SXingyu Wu
75452ea7c05SXingyu Wu ret = clk_bulk_get(dev->dev, ARRAY_SIZE(clks), clks);
75552ea7c05SXingyu Wu if (ret)
75652ea7c05SXingyu Wu return dev_err_probe(dev->dev, ret, "failed to get i2s clocks\n");
75752ea7c05SXingyu Wu
75852ea7c05SXingyu Wu mclk = clks[0].clk;
75952ea7c05SXingyu Wu mclk_ext = clks[1].clk;
76052ea7c05SXingyu Wu mclk_inner = clks[2].clk;
76152ea7c05SXingyu Wu pclk = clks[3].clk;
76252ea7c05SXingyu Wu bclk_mst = clks[4].clk;
76352ea7c05SXingyu Wu
76452ea7c05SXingyu Wu ret = clk_prepare_enable(pclk);
76552ea7c05SXingyu Wu if (ret)
76652ea7c05SXingyu Wu goto exit;
76752ea7c05SXingyu Wu
76852ea7c05SXingyu Wu /* Use inner mclk first and avoid uninitialized gpio for external mclk */
76952ea7c05SXingyu Wu ret = clk_set_parent(mclk, mclk_inner);
77052ea7c05SXingyu Wu if (ret)
77152ea7c05SXingyu Wu goto err_dis_pclk;
77252ea7c05SXingyu Wu
77352ea7c05SXingyu Wu ret = clk_prepare_enable(bclk_mst);
77452ea7c05SXingyu Wu if (ret)
77552ea7c05SXingyu Wu goto err_dis_pclk;
77652ea7c05SXingyu Wu
77752ea7c05SXingyu Wu /* deassert resets before set clock parent */
77852ea7c05SXingyu Wu ret = reset_control_deassert(resets);
77952ea7c05SXingyu Wu if (ret)
78052ea7c05SXingyu Wu goto err_dis_all;
78152ea7c05SXingyu Wu
78252ea7c05SXingyu Wu /* external clock (12.288MHz) for Audio */
78352ea7c05SXingyu Wu ret = clk_set_parent(mclk, mclk_ext);
78452ea7c05SXingyu Wu if (ret)
78552ea7c05SXingyu Wu goto err_dis_all;
78652ea7c05SXingyu Wu
78752ea7c05SXingyu Wu /* i2sclk will be got and enabled repeatedly later and should be disabled now. */
78852ea7c05SXingyu Wu clk_disable_unprepare(bclk_mst);
78952ea7c05SXingyu Wu clk_bulk_put(ARRAY_SIZE(clks), clks);
79052ea7c05SXingyu Wu dev->is_jh7110 = true;
79152ea7c05SXingyu Wu
79252ea7c05SXingyu Wu return 0;
79352ea7c05SXingyu Wu
79452ea7c05SXingyu Wu err_dis_all:
79552ea7c05SXingyu Wu clk_disable_unprepare(bclk_mst);
79652ea7c05SXingyu Wu err_dis_pclk:
79752ea7c05SXingyu Wu clk_disable_unprepare(pclk);
79852ea7c05SXingyu Wu exit:
79952ea7c05SXingyu Wu clk_bulk_put(ARRAY_SIZE(clks), clks);
80052ea7c05SXingyu Wu return ret;
80152ea7c05SXingyu Wu }
80252ea7c05SXingyu Wu
80352ea7c05SXingyu Wu /* clocks initialization with slave mode on JH7110 SoC */
jh7110_i2s_crg_slave_init(struct dw_i2s_dev * dev)80452ea7c05SXingyu Wu static int jh7110_i2s_crg_slave_init(struct dw_i2s_dev *dev)
80552ea7c05SXingyu Wu {
80652ea7c05SXingyu Wu static struct clk_bulk_data clks[] = {
80752ea7c05SXingyu Wu { .id = "mclk" },
80852ea7c05SXingyu Wu { .id = "mclk_ext" },
80952ea7c05SXingyu Wu { .id = "apb" },
81052ea7c05SXingyu Wu { .id = "bclk_ext" },
81152ea7c05SXingyu Wu { .id = "lrck_ext" },
81252ea7c05SXingyu Wu { .id = "bclk" },
81352ea7c05SXingyu Wu { .id = "lrck" },
81452ea7c05SXingyu Wu { .id = "mclk_inner" },
81552ea7c05SXingyu Wu { .id = "i2sclk" },
81652ea7c05SXingyu Wu };
81752ea7c05SXingyu Wu struct reset_control *resets = devm_reset_control_array_get_exclusive(dev->dev);
81852ea7c05SXingyu Wu int ret;
81952ea7c05SXingyu Wu struct clk *pclk;
82052ea7c05SXingyu Wu struct clk *bclk_mst;
82152ea7c05SXingyu Wu struct clk *bclk_ext;
82252ea7c05SXingyu Wu struct clk *lrck_ext;
82352ea7c05SXingyu Wu struct clk *bclk;
82452ea7c05SXingyu Wu struct clk *lrck;
82552ea7c05SXingyu Wu struct clk *mclk;
82652ea7c05SXingyu Wu struct clk *mclk_ext;
82752ea7c05SXingyu Wu struct clk *mclk_inner;
82852ea7c05SXingyu Wu
82952ea7c05SXingyu Wu if (IS_ERR(resets))
83052ea7c05SXingyu Wu return dev_err_probe(dev->dev, PTR_ERR(resets), "failed to get i2s resets\n");
83152ea7c05SXingyu Wu
83252ea7c05SXingyu Wu ret = clk_bulk_get(dev->dev, ARRAY_SIZE(clks), clks);
83352ea7c05SXingyu Wu if (ret)
83452ea7c05SXingyu Wu return dev_err_probe(dev->dev, ret, "failed to get i2s clocks\n");
83552ea7c05SXingyu Wu
83652ea7c05SXingyu Wu mclk = clks[0].clk;
83752ea7c05SXingyu Wu mclk_ext = clks[1].clk;
83852ea7c05SXingyu Wu pclk = clks[2].clk;
83952ea7c05SXingyu Wu bclk_ext = clks[3].clk;
84052ea7c05SXingyu Wu lrck_ext = clks[4].clk;
84152ea7c05SXingyu Wu bclk = clks[5].clk;
84252ea7c05SXingyu Wu lrck = clks[6].clk;
84352ea7c05SXingyu Wu mclk_inner = clks[7].clk;
84452ea7c05SXingyu Wu bclk_mst = clks[8].clk;
84552ea7c05SXingyu Wu
84652ea7c05SXingyu Wu ret = clk_prepare_enable(pclk);
84752ea7c05SXingyu Wu if (ret)
84852ea7c05SXingyu Wu goto exit;
84952ea7c05SXingyu Wu
85052ea7c05SXingyu Wu ret = clk_set_parent(mclk, mclk_inner);
85152ea7c05SXingyu Wu if (ret)
85252ea7c05SXingyu Wu goto err_dis_pclk;
85352ea7c05SXingyu Wu
85452ea7c05SXingyu Wu ret = clk_prepare_enable(bclk_mst);
85552ea7c05SXingyu Wu if (ret)
85652ea7c05SXingyu Wu goto err_dis_pclk;
85752ea7c05SXingyu Wu
85852ea7c05SXingyu Wu ret = reset_control_deassert(resets);
85952ea7c05SXingyu Wu if (ret)
86052ea7c05SXingyu Wu goto err_dis_all;
86152ea7c05SXingyu Wu
86252ea7c05SXingyu Wu /* The sources of BCLK and LRCK are the external codec. */
86352ea7c05SXingyu Wu ret = clk_set_parent(bclk, bclk_ext);
86452ea7c05SXingyu Wu if (ret)
86552ea7c05SXingyu Wu goto err_dis_all;
86652ea7c05SXingyu Wu
86752ea7c05SXingyu Wu ret = clk_set_parent(lrck, lrck_ext);
86852ea7c05SXingyu Wu if (ret)
86952ea7c05SXingyu Wu goto err_dis_all;
87052ea7c05SXingyu Wu
87152ea7c05SXingyu Wu ret = clk_set_parent(mclk, mclk_ext);
87252ea7c05SXingyu Wu if (ret)
87352ea7c05SXingyu Wu goto err_dis_all;
87452ea7c05SXingyu Wu
87552ea7c05SXingyu Wu /* The i2sclk will be got and enabled repeatedly later and should be disabled now. */
87652ea7c05SXingyu Wu clk_disable_unprepare(bclk_mst);
87752ea7c05SXingyu Wu clk_bulk_put(ARRAY_SIZE(clks), clks);
87852ea7c05SXingyu Wu dev->is_jh7110 = true;
87952ea7c05SXingyu Wu
88052ea7c05SXingyu Wu return 0;
88152ea7c05SXingyu Wu
88252ea7c05SXingyu Wu err_dis_all:
88352ea7c05SXingyu Wu clk_disable_unprepare(bclk_mst);
88452ea7c05SXingyu Wu err_dis_pclk:
88552ea7c05SXingyu Wu clk_disable_unprepare(pclk);
88652ea7c05SXingyu Wu exit:
88752ea7c05SXingyu Wu clk_bulk_put(ARRAY_SIZE(clks), clks);
88852ea7c05SXingyu Wu return ret;
88952ea7c05SXingyu Wu }
89052ea7c05SXingyu Wu
89152ea7c05SXingyu Wu /* Special syscon initialization about RX channel with slave mode on JH7110 SoC */
jh7110_i2srx_crg_init(struct dw_i2s_dev * dev)89252ea7c05SXingyu Wu static int jh7110_i2srx_crg_init(struct dw_i2s_dev *dev)
89352ea7c05SXingyu Wu {
89452ea7c05SXingyu Wu struct regmap *regmap;
89552ea7c05SXingyu Wu unsigned int args[2];
89652ea7c05SXingyu Wu
89752ea7c05SXingyu Wu regmap = syscon_regmap_lookup_by_phandle_args(dev->dev->of_node,
89852ea7c05SXingyu Wu "starfive,syscon",
89952ea7c05SXingyu Wu 2, args);
90052ea7c05SXingyu Wu if (IS_ERR(regmap))
90152ea7c05SXingyu Wu return dev_err_probe(dev->dev, PTR_ERR(regmap), "getting the regmap failed\n");
90252ea7c05SXingyu Wu
90352ea7c05SXingyu Wu /* Enable I2Srx with syscon register, args[0]: offset, args[1]: mask */
90452ea7c05SXingyu Wu regmap_update_bits(regmap, args[0], args[1], args[1]);
90552ea7c05SXingyu Wu
90652ea7c05SXingyu Wu return jh7110_i2s_crg_slave_init(dev);
90752ea7c05SXingyu Wu }
90852ea7c05SXingyu Wu
jh7110_i2stx0_clk_cfg(struct i2s_clk_config_data * config)90952ea7c05SXingyu Wu static int jh7110_i2stx0_clk_cfg(struct i2s_clk_config_data *config)
91052ea7c05SXingyu Wu {
91152ea7c05SXingyu Wu struct dw_i2s_dev *dev = container_of(config, struct dw_i2s_dev, config);
91252ea7c05SXingyu Wu u32 bclk_rate = config->sample_rate * 64;
91352ea7c05SXingyu Wu
91452ea7c05SXingyu Wu return clk_set_rate(dev->clk, bclk_rate);
91552ea7c05SXingyu Wu }
9168d2a0cdfSTakashi Iwai #endif /* CONFIG_OF */
91752ea7c05SXingyu Wu
dw_i2s_probe(struct platform_device * pdev)918c9afc183SJose Abreu static int dw_i2s_probe(struct platform_device *pdev)
919c9afc183SJose Abreu {
920*9c97790aSMark Brown const struct i2s_platform_data *pdata = pdev->dev.platform_data;
921c9afc183SJose Abreu struct dw_i2s_dev *dev;
922c9afc183SJose Abreu struct resource *res;
923c9afc183SJose Abreu int ret, irq;
924c9afc183SJose Abreu struct snd_soc_dai_driver *dw_i2s_dai;
925c9afc183SJose Abreu const char *clk_id;
926c9afc183SJose Abreu
927c9afc183SJose Abreu dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
928b8884548SMarkus Elfring if (!dev)
929c9afc183SJose Abreu return -ENOMEM;
930c9afc183SJose Abreu
931c9afc183SJose Abreu dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
932c9afc183SJose Abreu if (!dw_i2s_dai)
933c9afc183SJose Abreu return -ENOMEM;
934c9afc183SJose Abreu
935c9afc183SJose Abreu dw_i2s_dai->ops = &dw_i2s_dai_ops;
936c9afc183SJose Abreu
9371f65c9bdSYang Yingliang dev->i2s_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
938c9afc183SJose Abreu if (IS_ERR(dev->i2s_base))
939c9afc183SJose Abreu return PTR_ERR(dev->i2s_base);
940c9afc183SJose Abreu
94152ea7c05SXingyu Wu dev->dev = &pdev->dev;
94252ea7c05SXingyu Wu dev->is_jh7110 = false;
94352ea7c05SXingyu Wu if (pdata) {
94452ea7c05SXingyu Wu if (pdata->i2s_pd_init) {
94552ea7c05SXingyu Wu ret = pdata->i2s_pd_init(dev);
94652ea7c05SXingyu Wu if (ret)
94752ea7c05SXingyu Wu return ret;
94852ea7c05SXingyu Wu }
94952ea7c05SXingyu Wu }
95052ea7c05SXingyu Wu
95152ea7c05SXingyu Wu if (!dev->is_jh7110) {
952c00018caSMaxim Kochetkov dev->reset = devm_reset_control_array_get_optional_shared(&pdev->dev);
953c00018caSMaxim Kochetkov if (IS_ERR(dev->reset))
954c00018caSMaxim Kochetkov return PTR_ERR(dev->reset);
955c00018caSMaxim Kochetkov
956c00018caSMaxim Kochetkov ret = reset_control_deassert(dev->reset);
957c00018caSMaxim Kochetkov if (ret)
958c00018caSMaxim Kochetkov return ret;
95952ea7c05SXingyu Wu }
960c9afc183SJose Abreu
9612fd276c3SRobin Murphy irq = platform_get_irq_optional(pdev, 0);
962c9afc183SJose Abreu if (irq >= 0) {
963c9afc183SJose Abreu ret = devm_request_irq(&pdev->dev, irq, i2s_irq_handler, 0,
964c9afc183SJose Abreu pdev->name, dev);
965c9afc183SJose Abreu if (ret < 0) {
966c9afc183SJose Abreu dev_err(&pdev->dev, "failed to request irq\n");
967c00018caSMaxim Kochetkov goto err_assert_reset;
968c9afc183SJose Abreu }
969c9afc183SJose Abreu }
970c9afc183SJose Abreu
971c9afc183SJose Abreu dev->i2s_reg_comp1 = I2S_COMP_PARAM_1;
972c9afc183SJose Abreu dev->i2s_reg_comp2 = I2S_COMP_PARAM_2;
973c9afc183SJose Abreu if (pdata) {
974c9afc183SJose Abreu dev->capability = pdata->cap;
975c9afc183SJose Abreu clk_id = NULL;
976c9afc183SJose Abreu dev->quirks = pdata->quirks;
977c9afc183SJose Abreu if (dev->quirks & DW_I2S_QUIRK_COMP_REG_OFFSET) {
978c9afc183SJose Abreu dev->i2s_reg_comp1 = pdata->i2s_reg_comp1;
979c9afc183SJose Abreu dev->i2s_reg_comp2 = pdata->i2s_reg_comp2;
980c9afc183SJose Abreu }
981c9afc183SJose Abreu ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
982c9afc183SJose Abreu } else {
983c9afc183SJose Abreu clk_id = "i2sclk";
984c9afc183SJose Abreu ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
985c9afc183SJose Abreu }
986c9afc183SJose Abreu if (ret < 0)
987c00018caSMaxim Kochetkov goto err_assert_reset;
988c9afc183SJose Abreu
989c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER) {
990c9afc183SJose Abreu if (pdata) {
991c9afc183SJose Abreu dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
992c9afc183SJose Abreu if (!dev->i2s_clk_cfg) {
993c9afc183SJose Abreu dev_err(&pdev->dev, "no clock configure method\n");
994c00018caSMaxim Kochetkov ret = -ENODEV;
995c00018caSMaxim Kochetkov goto err_assert_reset;
996c9afc183SJose Abreu }
997c9afc183SJose Abreu }
998c9afc183SJose Abreu dev->clk = devm_clk_get(&pdev->dev, clk_id);
999c9afc183SJose Abreu
1000c00018caSMaxim Kochetkov if (IS_ERR(dev->clk)) {
1001c00018caSMaxim Kochetkov ret = PTR_ERR(dev->clk);
1002c00018caSMaxim Kochetkov goto err_assert_reset;
1003c00018caSMaxim Kochetkov }
1004c9afc183SJose Abreu
1005c9afc183SJose Abreu ret = clk_prepare_enable(dev->clk);
1006c9afc183SJose Abreu if (ret < 0)
1007c00018caSMaxim Kochetkov goto err_assert_reset;
1008c9afc183SJose Abreu }
1009c9afc183SJose Abreu
1010c9afc183SJose Abreu dev_set_drvdata(&pdev->dev, dev);
1011c9afc183SJose Abreu ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
1012c9afc183SJose Abreu dw_i2s_dai, 1);
1013c9afc183SJose Abreu if (ret != 0) {
1014c9afc183SJose Abreu dev_err(&pdev->dev, "not able to register dai\n");
1015c9afc183SJose Abreu goto err_clk_disable;
1016c9afc183SJose Abreu }
1017c9afc183SJose Abreu
101852ea7c05SXingyu Wu if (!pdata || dev->is_jh7110) {
1019c9afc183SJose Abreu if (irq >= 0) {
1020c9afc183SJose Abreu ret = dw_pcm_register(pdev);
1021c9afc183SJose Abreu dev->use_pio = true;
1022221acc16SMaxim Kochetkov dev->l_reg = LRBR_LTHR(0);
1023221acc16SMaxim Kochetkov dev->r_reg = RRBR_RTHR(0);
1024c9afc183SJose Abreu } else {
1025c9afc183SJose Abreu ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
1026c9afc183SJose Abreu 0);
1027c9afc183SJose Abreu dev->use_pio = false;
1028c9afc183SJose Abreu }
1029c9afc183SJose Abreu
1030c9afc183SJose Abreu if (ret) {
1031c9afc183SJose Abreu dev_err(&pdev->dev, "could not register pcm: %d\n",
1032c9afc183SJose Abreu ret);
1033c9afc183SJose Abreu goto err_clk_disable;
1034c9afc183SJose Abreu }
1035c9afc183SJose Abreu }
1036c9afc183SJose Abreu
1037c9afc183SJose Abreu pm_runtime_enable(&pdev->dev);
1038c9afc183SJose Abreu return 0;
1039c9afc183SJose Abreu
1040c9afc183SJose Abreu err_clk_disable:
1041c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER)
1042c9afc183SJose Abreu clk_disable_unprepare(dev->clk);
1043c00018caSMaxim Kochetkov err_assert_reset:
1044c00018caSMaxim Kochetkov reset_control_assert(dev->reset);
1045c9afc183SJose Abreu return ret;
1046c9afc183SJose Abreu }
1047c9afc183SJose Abreu
dw_i2s_remove(struct platform_device * pdev)1048db3a5666SUwe Kleine-König static void dw_i2s_remove(struct platform_device *pdev)
1049c9afc183SJose Abreu {
1050c9afc183SJose Abreu struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
1051c9afc183SJose Abreu
1052c9afc183SJose Abreu if (dev->capability & DW_I2S_MASTER)
1053c9afc183SJose Abreu clk_disable_unprepare(dev->clk);
1054c9afc183SJose Abreu
1055c00018caSMaxim Kochetkov reset_control_assert(dev->reset);
1056c9afc183SJose Abreu pm_runtime_disable(&pdev->dev);
1057c9afc183SJose Abreu }
1058c9afc183SJose Abreu
1059c9afc183SJose Abreu #ifdef CONFIG_OF
106052ea7c05SXingyu Wu static const struct i2s_platform_data jh7110_i2stx0_data = {
106152ea7c05SXingyu Wu .cap = DWC_I2S_PLAY | DW_I2S_MASTER,
106252ea7c05SXingyu Wu .channel = TWO_CHANNEL_SUPPORT,
106352ea7c05SXingyu Wu .snd_fmts = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
106452ea7c05SXingyu Wu .snd_rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000,
106552ea7c05SXingyu Wu .i2s_clk_cfg = jh7110_i2stx0_clk_cfg,
106652ea7c05SXingyu Wu .i2s_pd_init = jh7110_i2s_crg_master_init,
106752ea7c05SXingyu Wu };
106852ea7c05SXingyu Wu
106952ea7c05SXingyu Wu static const struct i2s_platform_data jh7110_i2stx1_data = {
107052ea7c05SXingyu Wu .cap = DWC_I2S_PLAY | DW_I2S_SLAVE,
107152ea7c05SXingyu Wu .channel = TWO_CHANNEL_SUPPORT,
107252ea7c05SXingyu Wu .snd_fmts = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
107352ea7c05SXingyu Wu .snd_rates = SNDRV_PCM_RATE_8000_192000,
107452ea7c05SXingyu Wu .i2s_pd_init = jh7110_i2s_crg_slave_init,
107552ea7c05SXingyu Wu };
107652ea7c05SXingyu Wu
107752ea7c05SXingyu Wu static const struct i2s_platform_data jh7110_i2srx_data = {
107852ea7c05SXingyu Wu .cap = DWC_I2S_RECORD | DW_I2S_SLAVE,
107952ea7c05SXingyu Wu .channel = TWO_CHANNEL_SUPPORT,
108052ea7c05SXingyu Wu .snd_fmts = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
108152ea7c05SXingyu Wu .snd_rates = SNDRV_PCM_RATE_8000_192000,
108252ea7c05SXingyu Wu .i2s_pd_init = jh7110_i2srx_crg_init,
108352ea7c05SXingyu Wu };
108452ea7c05SXingyu Wu
1085c9afc183SJose Abreu static const struct of_device_id dw_i2s_of_match[] = {
1086c9afc183SJose Abreu { .compatible = "snps,designware-i2s", },
108752ea7c05SXingyu Wu { .compatible = "starfive,jh7110-i2stx0", .data = &jh7110_i2stx0_data, },
108852ea7c05SXingyu Wu { .compatible = "starfive,jh7110-i2stx1", .data = &jh7110_i2stx1_data,},
108952ea7c05SXingyu Wu { .compatible = "starfive,jh7110-i2srx", .data = &jh7110_i2srx_data,},
1090c9afc183SJose Abreu {},
1091c9afc183SJose Abreu };
1092c9afc183SJose Abreu
1093c9afc183SJose Abreu MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
1094c9afc183SJose Abreu #endif
1095c9afc183SJose Abreu
1096c9afc183SJose Abreu static const struct dev_pm_ops dwc_pm_ops = {
1097c9afc183SJose Abreu SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
1098c9afc183SJose Abreu };
1099c9afc183SJose Abreu
1100c9afc183SJose Abreu static struct platform_driver dw_i2s_driver = {
1101c9afc183SJose Abreu .probe = dw_i2s_probe,
1102db3a5666SUwe Kleine-König .remove_new = dw_i2s_remove,
1103c9afc183SJose Abreu .driver = {
1104c9afc183SJose Abreu .name = "designware-i2s",
1105c9afc183SJose Abreu .of_match_table = of_match_ptr(dw_i2s_of_match),
1106c9afc183SJose Abreu .pm = &dwc_pm_ops,
1107c9afc183SJose Abreu },
1108c9afc183SJose Abreu };
1109c9afc183SJose Abreu
1110c9afc183SJose Abreu module_platform_driver(dw_i2s_driver);
1111c9afc183SJose Abreu
1112c9afc183SJose Abreu MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
1113c9afc183SJose Abreu MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
1114c9afc183SJose Abreu MODULE_LICENSE("GPL");
1115c9afc183SJose Abreu MODULE_ALIAS("platform:designware_i2s");
1116