1aa21a7d4SKrzysztof Kozlowski // SPDX-License-Identifier: GPL-2.0-only
2aa21a7d4SKrzysztof Kozlowski /*
3aa21a7d4SKrzysztof Kozlowski * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
4aa21a7d4SKrzysztof Kozlowski * Copyright (c) 2023, Linaro Ltd.
5aa21a7d4SKrzysztof Kozlowski */
6aa21a7d4SKrzysztof Kozlowski
7aa21a7d4SKrzysztof Kozlowski #include <linux/bitfield.h>
8aa21a7d4SKrzysztof Kozlowski #include <linux/device.h>
9aa21a7d4SKrzysztof Kozlowski #include <linux/gpio/consumer.h>
10aa21a7d4SKrzysztof Kozlowski #include <linux/init.h>
11aa21a7d4SKrzysztof Kozlowski #include <linux/kernel.h>
12aa21a7d4SKrzysztof Kozlowski #include <linux/module.h>
13aa21a7d4SKrzysztof Kozlowski #include <linux/pm_runtime.h>
14aa21a7d4SKrzysztof Kozlowski #include <linux/regmap.h>
15aa21a7d4SKrzysztof Kozlowski #include <linux/regulator/consumer.h>
16aa21a7d4SKrzysztof Kozlowski #include <linux/slab.h>
17aa21a7d4SKrzysztof Kozlowski #include <linux/soundwire/sdw.h>
18aa21a7d4SKrzysztof Kozlowski #include <linux/soundwire/sdw_registers.h>
19aa21a7d4SKrzysztof Kozlowski #include <linux/soundwire/sdw_type.h>
20aa21a7d4SKrzysztof Kozlowski #include <sound/pcm.h>
21aa21a7d4SKrzysztof Kozlowski #include <sound/pcm_params.h>
22aa21a7d4SKrzysztof Kozlowski #include <sound/soc-dapm.h>
23aa21a7d4SKrzysztof Kozlowski #include <sound/soc.h>
24aa21a7d4SKrzysztof Kozlowski #include <sound/tlv.h>
25aa21a7d4SKrzysztof Kozlowski
26aa21a7d4SKrzysztof Kozlowski #define WSA884X_BASE 0x3000
27aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_BG_TSADC_BASE (WSA884X_BASE + 0x0001)
28aa21a7d4SKrzysztof Kozlowski #define WSA884X_BG_CTRL (WSA884X_ANA_BG_TSADC_BASE + 0x00)
29aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_CTRL (WSA884X_ANA_BG_TSADC_BASE + 0x01)
30aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP1_PROG (WSA884X_ANA_BG_TSADC_BASE + 0x02)
31aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP2_PROG (WSA884X_ANA_BG_TSADC_BASE + 0x03)
32aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP2_PROG_BOP2_VTH_MASK 0xf0
33aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP2_PROG_BOP2_VTH_SHIFT 4
34aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP2_PROG_BOP2_HYST_MASK 0x0f
35aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP2_PROG_BOP2_HYST_SHIFT 0
36aa21a7d4SKrzysztof Kozlowski #define WSA884X_UVLO_PROG (WSA884X_ANA_BG_TSADC_BASE + 0x04)
37aa21a7d4SKrzysztof Kozlowski #define WSA884X_UVLO_PROG1 (WSA884X_ANA_BG_TSADC_BASE + 0x05)
38aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTRL_0 (WSA884X_ANA_BG_TSADC_BASE + 0x06)
39aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTRL_1 (WSA884X_ANA_BG_TSADC_BASE + 0x07)
40aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTRL_2 (WSA884X_ANA_BG_TSADC_BASE + 0x08)
41aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTRL_3 (WSA884X_ANA_BG_TSADC_BASE + 0x09)
42aa21a7d4SKrzysztof Kozlowski #define WSA884X_REF_CTRL (WSA884X_ANA_BG_TSADC_BASE + 0x0a)
43aa21a7d4SKrzysztof Kozlowski #define WSA884X_REF_CTRL_BG_RDY_SEL_MASK 0x03
44aa21a7d4SKrzysztof Kozlowski #define WSA884X_REF_CTRL_BG_RDY_SEL_SHIFT 0
45aa21a7d4SKrzysztof Kozlowski #define WSA884X_BG_TEST_CTL (WSA884X_ANA_BG_TSADC_BASE + 0x0b)
46aa21a7d4SKrzysztof Kozlowski #define WSA884X_BG_BIAS (WSA884X_ANA_BG_TSADC_BASE + 0x0c)
47aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_PROG (WSA884X_ANA_BG_TSADC_BASE + 0x0d)
48aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_IREF_CTL (WSA884X_ANA_BG_TSADC_BASE + 0x0e)
49aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_ISENS_CTL (WSA884X_ANA_BG_TSADC_BASE + 0x0f)
50aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_CLK_CTL (WSA884X_ANA_BG_TSADC_BASE + 0x10)
51aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_TEST_CTL (WSA884X_ANA_BG_TSADC_BASE + 0x11)
52aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_BIAS (WSA884X_ANA_BG_TSADC_BASE + 0x12)
53aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_SNS (WSA884X_ANA_BG_TSADC_BASE + 0x13)
54aa21a7d4SKrzysztof Kozlowski #define WSA884X_DOUT_MSB (WSA884X_ANA_BG_TSADC_BASE + 0x14)
55aa21a7d4SKrzysztof Kozlowski #define WSA884X_DOUT_LSB (WSA884X_ANA_BG_TSADC_BASE + 0x15)
56aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_ATEST_SEL (WSA884X_ANA_BG_TSADC_BASE + 0x16)
57aa21a7d4SKrzysztof Kozlowski #define WSA884X_MISC0 (WSA884X_ANA_BG_TSADC_BASE + 0x17)
58aa21a7d4SKrzysztof Kozlowski #define WSA884X_MISC1 (WSA884X_ANA_BG_TSADC_BASE + 0x18)
59aa21a7d4SKrzysztof Kozlowski #define WSA884X_MISC2 (WSA884X_ANA_BG_TSADC_BASE + 0x19)
60aa21a7d4SKrzysztof Kozlowski #define WSA884X_MISC3 (WSA884X_ANA_BG_TSADC_BASE + 0x1a)
61aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TSBG_0 (WSA884X_ANA_BG_TSADC_BASE + 0x1b)
62aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_0 (WSA884X_ANA_BG_TSADC_BASE + 0x1c)
63aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_1 (WSA884X_ANA_BG_TSADC_BASE + 0x1d)
64aa21a7d4SKrzysztof Kozlowski
65aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_IVSENSE_BASE (WSA884X_BASE + 0x0020)
66aa21a7d4SKrzysztof Kozlowski #define WSA884X_VSENSE1 (WSA884X_ANA_IVSENSE_BASE + 0x00)
67aa21a7d4SKrzysztof Kozlowski #define WSA884X_VSENSE1_GAIN_VSENSE_FE_MASK 0xe0
68aa21a7d4SKrzysztof Kozlowski #define WSA884X_VSENSE1_GAIN_VSENSE_FE_SHIFT 5
69aa21a7d4SKrzysztof Kozlowski #define WSA884X_ISENSE2 (WSA884X_ANA_IVSENSE_BASE + 0x01)
70aa21a7d4SKrzysztof Kozlowski #define WSA884X_ISENSE2_ISENSE_GAIN_CTL_MASK 0xe0
71aa21a7d4SKrzysztof Kozlowski #define WSA884X_ISENSE2_ISENSE_GAIN_CTL_SHIFT 5
72aa21a7d4SKrzysztof Kozlowski
73aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_1 (WSA884X_ANA_IVSENSE_BASE + 0x02)
74aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_2 (WSA884X_ANA_IVSENSE_BASE + 0x03)
75aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_3 (WSA884X_ANA_IVSENSE_BASE + 0x04)
76aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_4 (WSA884X_ANA_IVSENSE_BASE + 0x05)
77aa21a7d4SKrzysztof Kozlowski #define WSA884X_EN (WSA884X_ANA_IVSENSE_BASE + 0x06)
78aa21a7d4SKrzysztof Kozlowski #define WSA884X_OVERRIDE1 (WSA884X_ANA_IVSENSE_BASE + 0x07)
79aa21a7d4SKrzysztof Kozlowski #define WSA884X_OVERRIDE2 (WSA884X_ANA_IVSENSE_BASE + 0x08)
80aa21a7d4SKrzysztof Kozlowski #define WSA884X_ISENSE1 (WSA884X_ANA_IVSENSE_BASE + 0x09)
81aa21a7d4SKrzysztof Kozlowski #define WSA884X_ISENSE_CAL (WSA884X_ANA_IVSENSE_BASE + 0x0a)
82aa21a7d4SKrzysztof Kozlowski #define WSA884X_MISC (WSA884X_ANA_IVSENSE_BASE + 0x0b)
83aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_0 (WSA884X_ANA_IVSENSE_BASE + 0x0c)
84aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_1 (WSA884X_ANA_IVSENSE_BASE + 0x0d)
85aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_2 (WSA884X_ANA_IVSENSE_BASE + 0x0e)
86aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_3 (WSA884X_ANA_IVSENSE_BASE + 0x0f)
87aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_4 (WSA884X_ANA_IVSENSE_BASE + 0x10)
88aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_5 (WSA884X_ANA_IVSENSE_BASE + 0x11)
89aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_6 (WSA884X_ANA_IVSENSE_BASE + 0x12)
90aa21a7d4SKrzysztof Kozlowski #define WSA884X_ADC_7 (WSA884X_ANA_IVSENSE_BASE + 0x13)
91aa21a7d4SKrzysztof Kozlowski #define WSA884X_STATUS (WSA884X_ANA_IVSENSE_BASE + 0x14)
92aa21a7d4SKrzysztof Kozlowski #define WSA884X_IVSENSE_SPARE_TUNE_1 (WSA884X_ANA_IVSENSE_BASE + 0x15)
93aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_2 (WSA884X_ANA_IVSENSE_BASE + 0x16)
94aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_3 (WSA884X_ANA_IVSENSE_BASE + 0x17)
95aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_4 (WSA884X_ANA_IVSENSE_BASE + 0x18)
96aa21a7d4SKrzysztof Kozlowski
97aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_SPK_TOP_BASE (WSA884X_BASE + 0x0040)
98aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_CTRL1 (WSA884X_ANA_SPK_TOP_BASE + 0x00)
99aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_CTRL1_OCP_LOWVBAT_ITH_EN_MASK 0x01
100aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLIP_DET_CTRL1 (WSA884X_ANA_SPK_TOP_BASE + 0x01)
101aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLIP_DET_CTRL2 (WSA884X_ANA_SPK_TOP_BASE + 0x02)
102aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_CTRL1 (WSA884X_ANA_SPK_TOP_BASE + 0x03)
103aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG1 (WSA884X_ANA_SPK_TOP_BASE + 0x04)
104aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG2 (WSA884X_ANA_SPK_TOP_BASE + 0x05)
105aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG3 (WSA884X_ANA_SPK_TOP_BASE + 0x06)
106aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG4 (WSA884X_ANA_SPK_TOP_BASE + 0x07)
107aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG5 (WSA884X_ANA_SPK_TOP_BASE + 0x08)
108aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG6 (WSA884X_ANA_SPK_TOP_BASE + 0x09)
109aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x0a)
110aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_VCMO_INT1_IDLE_MODE_OVRT_MASK 0x80
111aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_VCMO_INT1_IDLE_MODE_OVRT_SHIFT 7
112aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_REG_MCLK_DIV_RATIO_MASK 0x40
113aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_REG_MCLK_DIV_RATIO_SHIFT 6
114aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_DEGLITCH_CLK_DELAY_CTRL_MASK 0x30
115aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_DEGLITCH_CLK_DELAY_CTRL_SHIFT 4
116aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_FREQ_SEL_MASK 0x08
117aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_FREQ_SEL_SHIFT 3
118aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_DIV_RATIO_MASK 0x06
119aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_DIV_RATIO_SHIFT 1
120aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_DIV_BYPASS_MASK 0x01
121aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWM_CLK_CTL_PWM_CLK_DIV_BYPASS_SHIFT 0
122aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_LDO_SEL (WSA884X_ANA_SPK_TOP_BASE + 0x0b)
123aa21a7d4SKrzysztof Kozlowski #define WSA884X_OCP_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x0c)
124aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDRV_HS_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x0d)
125aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDRV_LS_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x0e)
126aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_CTL_1 (WSA884X_ANA_SPK_TOP_BASE + 0x0f)
127aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_CTL_2 (WSA884X_ANA_SPK_TOP_BASE + 0x10)
128aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_CTL_3 (WSA884X_ANA_SPK_TOP_BASE + 0x11)
129aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_CTL_4 (WSA884X_ANA_SPK_TOP_BASE + 0x12)
130aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_5 (WSA884X_ANA_SPK_TOP_BASE + 0x13)
131aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_EN_DEBUG_REG (WSA884X_ANA_SPK_TOP_BASE + 0x14)
132aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_OPAMP_BIAS1_REG (WSA884X_ANA_SPK_TOP_BASE + 0x15)
133aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_OPAMP_BIAS2_REG (WSA884X_ANA_SPK_TOP_BASE + 0x16)
134aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_TUNE1 (WSA884X_ANA_SPK_TOP_BASE + 0x17)
135aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VOLTAGE_CTRL_REG (WSA884X_ANA_SPK_TOP_BASE + 0x18)
136aa21a7d4SKrzysztof Kozlowski #define WSA884X_ATEST1_REG (WSA884X_ANA_SPK_TOP_BASE + 0x19)
137aa21a7d4SKrzysztof Kozlowski #define WSA884X_ATEST2_REG (WSA884X_ANA_SPK_TOP_BASE + 0x1a)
138aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_BIAS_REG1 (WSA884X_ANA_SPK_TOP_BASE + 0x1b)
139aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_BIAS_REG2 (WSA884X_ANA_SPK_TOP_BASE + 0x1c)
140aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_BIAS_REG3 (WSA884X_ANA_SPK_TOP_BASE + 0x1d)
141aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_BIAS_REG4 (WSA884X_ANA_SPK_TOP_BASE + 0x1e)
142aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTG_DBG2 (WSA884X_ANA_SPK_TOP_BASE + 0x1f)
143aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_BLK_EN (WSA884X_ANA_SPK_TOP_BASE + 0x20)
144aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_EN (WSA884X_ANA_SPK_TOP_BASE + 0x21)
145aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_MASK_DCC_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x22)
146aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_MISC_CTL1 (WSA884X_ANA_SPK_TOP_BASE + 0x23)
147aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_REG_GAIN (WSA884X_ANA_SPK_TOP_BASE + 0x24)
148aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_OS_CAL_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x25)
149aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_OS_CAL_CTL1 (WSA884X_ANA_SPK_TOP_BASE + 0x26)
150aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTG_DBG (WSA884X_ANA_SPK_TOP_BASE + 0x27)
151aa21a7d4SKrzysztof Kozlowski #define WSA884X_BBM_CTL (WSA884X_ANA_SPK_TOP_BASE + 0x28)
152aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_MISC1 (WSA884X_ANA_SPK_TOP_BASE + 0x29)
153aa21a7d4SKrzysztof Kozlowski #define WSA884X_DAC_VCM_CTRL_REG7 (WSA884X_ANA_SPK_TOP_BASE + 0x2a)
154aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_BIAS_REG5 (WSA884X_ANA_SPK_TOP_BASE + 0x2b)
155aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRV_LF_MISC_CTL2 (WSA884X_ANA_SPK_TOP_BASE + 0x2c)
156aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_TUNE_2 (WSA884X_ANA_SPK_TOP_BASE + 0x2d)
157aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_TUNE_3 (WSA884X_ANA_SPK_TOP_BASE + 0x2e)
158aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPK_TOP_SPARE_TUNE_4 (WSA884X_ANA_SPK_TOP_BASE + 0x2f)
159aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_5 (WSA884X_ANA_SPK_TOP_BASE + 0x30)
160aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_6 (WSA884X_ANA_SPK_TOP_BASE + 0x31)
161aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_7 (WSA884X_ANA_SPK_TOP_BASE + 0x32)
162aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_8 (WSA884X_ANA_SPK_TOP_BASE + 0x33)
163aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_9 (WSA884X_ANA_SPK_TOP_BASE + 0x34)
164aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_TUNE_10 (WSA884X_ANA_SPK_TOP_BASE + 0x35)
165aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS0 (WSA884X_ANA_SPK_TOP_BASE + 0x36)
166aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS1 (WSA884X_ANA_SPK_TOP_BASE + 0x37)
167aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS2 (WSA884X_ANA_SPK_TOP_BASE + 0x38)
168aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS3 (WSA884X_ANA_SPK_TOP_BASE + 0x39)
169aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS4 (WSA884X_ANA_SPK_TOP_BASE + 0x3a)
170aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_STATUS5 (WSA884X_ANA_SPK_TOP_BASE + 0x3b)
171aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_RO_1 (WSA884X_ANA_SPK_TOP_BASE + 0x3c)
172aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_RO_2 (WSA884X_ANA_SPK_TOP_BASE + 0x3d)
173aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_RO_3 (WSA884X_ANA_SPK_TOP_BASE + 0x3e)
174aa21a7d4SKrzysztof Kozlowski
175aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_BOOST_BASE (WSA884X_BASE + 0x0090)
176aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x00)
177aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL1_SLOPE_COMP_CURRENT_MASK 0xf8
178aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL1_SLOPE_COMP_CURRENT_SHIFT 3
179aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL1_VOUT_FS_MASK 0x07
180aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL1_VOUT_FS_SHIFT 0
181aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT (WSA884X_ANA_BOOST_BASE + 0x01)
182aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_OVRD_EN_MASK 0x80
183aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_OVRD_EN_SHIFT 7
184aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_MASK 0x7c
185aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_SHIFT 2
186aa21a7d4SKrzysztof Kozlowski #define WSA884X_CURRENT_LIMIT_CLK_PHASE_SHIFT 0
187aa21a7d4SKrzysztof Kozlowski #define WSA884X_BYP_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x02)
188aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_CTL_0 (WSA884X_ANA_BOOST_BASE + 0x03)
189aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOOST_SPARE_CTL_1 (WSA884X_ANA_BOOST_BASE + 0x04)
190aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_RO_0 (WSA884X_ANA_BOOST_BASE + 0x05)
191aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOOST_SPARE_RO_1 (WSA884X_ANA_BOOST_BASE + 0x06)
192aa21a7d4SKrzysztof Kozlowski #define WSA884X_IBIAS1 (WSA884X_ANA_BOOST_BASE + 0x07)
193aa21a7d4SKrzysztof Kozlowski #define WSA884X_IBIAS2 (WSA884X_ANA_BOOST_BASE + 0x08)
194aa21a7d4SKrzysztof Kozlowski #define WSA884X_IBIAS3 (WSA884X_ANA_BOOST_BASE + 0x09)
195aa21a7d4SKrzysztof Kozlowski #define WSA884X_EN_CTRL (WSA884X_ANA_BOOST_BASE + 0x0a)
196aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x0b)
197aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL3 (WSA884X_ANA_BOOST_BASE + 0x0c)
198aa21a7d4SKrzysztof Kozlowski #define WSA884X_STB_CTRL4 (WSA884X_ANA_BOOST_BASE + 0x0d)
199aa21a7d4SKrzysztof Kozlowski #define WSA884X_BYP_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x0e)
200aa21a7d4SKrzysztof Kozlowski #define WSA884X_BYP_CTRL3 (WSA884X_ANA_BOOST_BASE + 0x0f)
201aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x10)
202aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_EN_MASK 0x80
203aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_EN_SHIFT 7
204aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_SW_EN_MASK 0x40
205aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_SW_EN_SHIFT 6
206aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_STAGE_DEFAULT_MASK 0x20
207aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_STAGE_DEFAULT_SHIFT 5
208aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_SW_SEL_MASK 0x18
209aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_DET_SW_SEL_SHIFT 3
210aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_BYP_MASK_IGNORE_MASK 0x04
211aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_BYP_MASK_IGNORE_SHIFT 2
212aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_BYP_MASK_DEL_MASK 0x02
213aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_ZX_BYP_MASK_DEL_SHIFT 1
214aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_BOOTCAP_REFRESH_DIS_MASK 0x01
215aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL1_BOOTCAP_REFRESH_DIS_SHIFT 0
216aa21a7d4SKrzysztof Kozlowski #define WSA884X_ZX_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x11)
217aa21a7d4SKrzysztof Kozlowski #define WSA884X_BLEEDER_CTRL (WSA884X_ANA_BOOST_BASE + 0x12)
218aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOOST_MISC (WSA884X_ANA_BOOST_BASE + 0x13)
219aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTAGE_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x14)
220aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTAGE_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x15)
221aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTAGE_CTRL3 (WSA884X_ANA_BOOST_BASE + 0x16)
222aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSTAGE_CTRL4 (WSA884X_ANA_BOOST_BASE + 0x17)
223aa21a7d4SKrzysztof Kozlowski #define WSA884X_MAXD_REG1 (WSA884X_ANA_BOOST_BASE + 0x18)
224aa21a7d4SKrzysztof Kozlowski #define WSA884X_MAXD_REG2 (WSA884X_ANA_BOOST_BASE + 0x19)
225aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x1a)
226aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_EN_AUTO_MAXD_SEL_MASK 0x80
227aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_EN_AUTO_MAXD_SEL_SHIFT 0x07
228aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_EN_ILIM_SW_CLH_MASK 0x40
229aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_EN_ILIM_SW_CLH_SHIFT 0x06
230aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_ILIM_OFFSET_CLH_MASK 0x38
231aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_ILIM_OFFSET_CLH_SHIFT 0x03
232aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_ILIM_OFFSET_PB_MASK 0x07
233aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL1_ILIM_OFFSET_PB_SHIFT 0x00
234aa21a7d4SKrzysztof Kozlowski #define WSA884X_ILIM_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x1b)
235aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEST_CTRL1 (WSA884X_ANA_BOOST_BASE + 0x1c)
236aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEST_CTRL2 (WSA884X_ANA_BOOST_BASE + 0x1d)
237aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE1 (WSA884X_ANA_BOOST_BASE + 0x1e)
238aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOOT_CAP_CHECK (WSA884X_ANA_BOOST_BASE + 0x1f)
239aa21a7d4SKrzysztof Kozlowski
240aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_PON_LDOL_BASE (WSA884X_BASE + 0x00b0)
241aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_CTL_0 (WSA884X_ANA_PON_LDOL_BASE + 0x00)
242aa21a7d4SKrzysztof Kozlowski #define WSA884X_PWRSAV_CTL (WSA884X_ANA_PON_LDOL_BASE + 0x01)
243aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_CTL_0 (WSA884X_ANA_PON_LDOL_BASE + 0x02)
244aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_CTL_1 (WSA884X_ANA_PON_LDOL_BASE + 0x03)
245aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_CTL_2 (WSA884X_ANA_PON_LDOL_BASE + 0x04)
246aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_CTL_3 (WSA884X_ANA_PON_LDOL_BASE + 0x05)
247aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_CLT_1 (WSA884X_ANA_PON_LDOL_BASE + 0x06)
248aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_CTL_2 (WSA884X_ANA_PON_LDOL_BASE + 0x07)
249aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_CTL_3 (WSA884X_ANA_PON_LDOL_BASE + 0x08)
250aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_0 (WSA884X_ANA_PON_LDOL_BASE + 0x09)
251aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_1 (WSA884X_ANA_PON_LDOL_BASE + 0x0a)
252aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_1_VPP_SW_CTL_MASK 0x20
253aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_1_VPP_SW_CTL_SHIFT 5
254aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_1_CKWD_VCOMP_VREF_SEL_MASK 0x1f
255aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_1_CKWD_VCOMP_VREF_SEL_SHIFT 0
256aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKWD_CTL_2 (WSA884X_ANA_PON_LDOL_BASE + 0x0b)
257aa21a7d4SKrzysztof Kozlowski #define WSA884X_CKSK_CTL_0 (WSA884X_ANA_PON_LDOL_BASE + 0x0c)
258aa21a7d4SKrzysztof Kozlowski #define WSA884X_PADSW_CTL_0 (WSA884X_ANA_PON_LDOL_BASE + 0x0d)
259aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEST_0 (WSA884X_ANA_PON_LDOL_BASE + 0x0e)
260aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEST_1 (WSA884X_ANA_PON_LDOL_BASE + 0x0f)
261aa21a7d4SKrzysztof Kozlowski #define WSA884X_STATUS_0 (WSA884X_ANA_PON_LDOL_BASE + 0x10)
262aa21a7d4SKrzysztof Kozlowski #define WSA884X_STATUS_1 (WSA884X_ANA_PON_LDOL_BASE + 0x11)
263aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_TUNE_0 (WSA884X_ANA_PON_LDOL_BASE + 0x12)
264aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_TUNE_1 (WSA884X_ANA_PON_LDOL_BASE + 0x13)
265aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_TUNE_2 (WSA884X_ANA_PON_LDOL_BASE + 0x14)
266aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_TUNE_3 (WSA884X_ANA_PON_LDOL_BASE + 0x15)
267aa21a7d4SKrzysztof Kozlowski #define WSA884X_PON_LDOL_SPARE_TUNE_4 (WSA884X_ANA_PON_LDOL_BASE + 0x16)
268aa21a7d4SKrzysztof Kozlowski
269aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_CTRL0_BASE (WSA884X_BASE + 0x0400)
270aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_CTRL0_PAGE (WSA884X_DIG_CTRL0_BASE + 0x00)
271aa21a7d4SKrzysztof Kozlowski #define WSA884X_CHIP_ID0 (WSA884X_DIG_CTRL0_BASE + 0x01)
272aa21a7d4SKrzysztof Kozlowski #define WSA884X_CHIP_ID1 (WSA884X_DIG_CTRL0_BASE + 0x02)
273aa21a7d4SKrzysztof Kozlowski #define WSA884X_CHIP_ID2 (WSA884X_DIG_CTRL0_BASE + 0x03)
274aa21a7d4SKrzysztof Kozlowski #define WSA884X_CHIP_ID3 (WSA884X_DIG_CTRL0_BASE + 0x04)
275aa21a7d4SKrzysztof Kozlowski #define WSA884X_BUS_ID (WSA884X_DIG_CTRL0_BASE + 0x05)
276aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_RST_CTL (WSA884X_DIG_CTRL0_BASE + 0x10)
277aa21a7d4SKrzysztof Kozlowski #define WSA884X_SWR_RESET_EN (WSA884X_DIG_CTRL0_BASE + 0x14)
278aa21a7d4SKrzysztof Kozlowski #define WSA884X_TOP_CLK_CFG (WSA884X_DIG_CTRL0_BASE + 0x18)
279aa21a7d4SKrzysztof Kozlowski #define WSA884X_SWR_CLK_RATE (WSA884X_DIG_CTRL0_BASE + 0x19)
280aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_PATH_MODE (WSA884X_DIG_CTRL0_BASE + 0x1a)
281aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_PATH_MODE_RXD_MODE_MASK 0x02
282aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_PATH_MODE_RXD_MODE_SHIFT 0
283aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_PATH_MODE_TXD_MODE_MASK 0x01
284aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_PATH_MODE_TXD_MODE_SHIFT 0
285aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_CLK_CTL (WSA884X_DIG_CTRL0_BASE + 0x1c)
286aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_EN (WSA884X_DIG_CTRL0_BASE + 0x30)
287aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_EN_GLOBAL_PA_EN_MASK 0x01
288aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_EN_GLOBAL_PA_EN_SHIFT 0
289aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_CTL0 (WSA884X_DIG_CTRL0_BASE + 0x31)
290aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_CTL1 (WSA884X_DIG_CTRL0_BASE + 0x32)
291aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_CTL1_NOISE_GATE_BLOCK_MASK 0x38
292aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_TIMER0 (WSA884X_DIG_CTRL0_BASE + 0x33)
293aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_TIMER1 (WSA884X_DIG_CTRL0_BASE + 0x34)
294aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_STA0 (WSA884X_DIG_CTRL0_BASE + 0x35)
295aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_STA1 (WSA884X_DIG_CTRL0_BASE + 0x36)
296aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_ERR_CTL (WSA884X_DIG_CTRL0_BASE + 0x37)
297aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_ERR_COND0 (WSA884X_DIG_CTRL0_BASE + 0x38)
298aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_ERR_COND1 (WSA884X_DIG_CTRL0_BASE + 0x39)
299aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_MSK0 (WSA884X_DIG_CTRL0_BASE + 0x3a)
300aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_MSK1 (WSA884X_DIG_CTRL0_BASE + 0x3b)
301aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_BYP_CTL (WSA884X_DIG_CTRL0_BASE + 0x3c)
302aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_BYP0 (WSA884X_DIG_CTRL0_BASE + 0x3d)
303aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_BYP1 (WSA884X_DIG_CTRL0_BASE + 0x3e)
304aa21a7d4SKrzysztof Kozlowski #define WSA884X_TADC_VALUE_CTL (WSA884X_DIG_CTRL0_BASE + 0x50)
305aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_DETECT_CTL (WSA884X_DIG_CTRL0_BASE + 0x51)
306aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_DIN_MSB (WSA884X_DIG_CTRL0_BASE + 0x52)
307aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_DIN_LSB (WSA884X_DIG_CTRL0_BASE + 0x53)
308aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_DOUT_MSB (WSA884X_DIG_CTRL0_BASE + 0x54)
309aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_DOUT_LSB (WSA884X_DIG_CTRL0_BASE + 0x55)
310aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_CONFIG0 (WSA884X_DIG_CTRL0_BASE + 0x56)
311aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEMP_CONFIG1 (WSA884X_DIG_CTRL0_BASE + 0x57)
312aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL (WSA884X_DIG_CTRL0_BASE + 0x58)
313aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_THRM_COEF_SEL_MASK 0xe0
314aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_THRM_COEF_SEL_SHIFT 5
315aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_THRM_FLT_EN_SHIFT 4
316aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_VBAT_COEF_SEL_MASK 0x0e
317aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_VBAT_COEF_SEL_SHIFT 1
318aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_THRM_FLT_CTL_VBAT_FLT_EN_SHIFT 0
319aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_CAL_CTL (WSA884X_DIG_CTRL0_BASE + 0x59)
320aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_CAL_CTL_RESERVE_MASK 0x0e
321aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_CAL_CTL_VBAT_CAL_EN_MASK 0x01
322aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_DIN_MSB (WSA884X_DIG_CTRL0_BASE + 0x5a)
323aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_DIN_LSB (WSA884X_DIG_CTRL0_BASE + 0x5b)
324aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_DOUT_MSB (WSA884X_DIG_CTRL0_BASE + 0x5c)
325aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_DOUT_LSB (WSA884X_DIG_CTRL0_BASE + 0x5d)
326aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_CAL_MSB (WSA884X_DIG_CTRL0_BASE + 0x5e)
327aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_CAL_LSB (WSA884X_DIG_CTRL0_BASE + 0x5f)
328aa21a7d4SKrzysztof Kozlowski #define WSA884X_UVLO_DEGLITCH_CTL (WSA884X_DIG_CTRL0_BASE + 0x60)
329aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_DEGLITCH_CTL (WSA884X_DIG_CTRL0_BASE + 0x61)
330aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_SETTING_MASK 0x1e
331aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_SETTING_SHIFT 1
332aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_EN_MASK 0x1
333aa21a7d4SKrzysztof Kozlowski #define WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_EN_SHIFT 0
334aa21a7d4SKrzysztof Kozlowski #define WSA884X_VBAT_ZONE_DETC_CTL (WSA884X_DIG_CTRL0_BASE + 0x64)
335aa21a7d4SKrzysztof Kozlowski #define WSA884X_CPS_CTL (WSA884X_DIG_CTRL0_BASE + 0x68)
336aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_RX_CTL (WSA884X_DIG_CTRL0_BASE + 0x70)
337aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A1_0 (WSA884X_DIG_CTRL0_BASE + 0x71)
338aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A1_1 (WSA884X_DIG_CTRL0_BASE + 0x72)
339aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A2_0 (WSA884X_DIG_CTRL0_BASE + 0x73)
340aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A2_1 (WSA884X_DIG_CTRL0_BASE + 0x74)
341aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A3_0 (WSA884X_DIG_CTRL0_BASE + 0x75)
342aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A3_1 (WSA884X_DIG_CTRL0_BASE + 0x76)
343aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A4_0 (WSA884X_DIG_CTRL0_BASE + 0x77)
344aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A4_1 (WSA884X_DIG_CTRL0_BASE + 0x78)
345aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A5_0 (WSA884X_DIG_CTRL0_BASE + 0x79)
346aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A5_1 (WSA884X_DIG_CTRL0_BASE + 0x7a)
347aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A6_0 (WSA884X_DIG_CTRL0_BASE + 0x7b)
348aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_A7_0 (WSA884X_DIG_CTRL0_BASE + 0x7c)
349aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_0 (WSA884X_DIG_CTRL0_BASE + 0x7d)
350aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_0_COEF_C3_MASK 0xf0
351aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_0_COEF_C3_SHIFT 4
352aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_0_COEF_C2_MASK 0x0f
353aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_0_COEF_C2_SHIFT 0
354aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_1 (WSA884X_DIG_CTRL0_BASE + 0x7e)
355aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_2 (WSA884X_DIG_CTRL0_BASE + 0x7f)
356aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_2_COEF_C7_MASK 0xf0
357aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_2_COEF_C7_SHIFT 4
358aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_2_COEF_C6_MASK 0x0f
359aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_2_COEF_C6_SHIFT 0
360aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_3 (WSA884X_DIG_CTRL0_BASE + 0x80)
361aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_3_COEF_C7_MASK 0x3f
362aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_C_3_COEF_C7_SHIFT 0
363aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R1 (WSA884X_DIG_CTRL0_BASE + 0x81)
364aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R2 (WSA884X_DIG_CTRL0_BASE + 0x82)
365aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R3 (WSA884X_DIG_CTRL0_BASE + 0x83)
366aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R4 (WSA884X_DIG_CTRL0_BASE + 0x84)
367aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R5 (WSA884X_DIG_CTRL0_BASE + 0x85)
368aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R6 (WSA884X_DIG_CTRL0_BASE + 0x86)
369aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_DSM_R7 (WSA884X_DIG_CTRL0_BASE + 0x87)
370aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_GAIN_PDM_0 (WSA884X_DIG_CTRL0_BASE + 0x88)
371aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_GAIN_PDM_1 (WSA884X_DIG_CTRL0_BASE + 0x89)
372aa21a7d4SKrzysztof Kozlowski #define WSA884X_CDC_SPK_GAIN_PDM_2 (WSA884X_DIG_CTRL0_BASE + 0x8a)
373aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL (WSA884X_DIG_CTRL0_BASE + 0x8b)
374aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_HOLD_OFF_MASK 0x04
375aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_HOLD_OFF_SHIFT 2
376aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_TIME_OUT_SEL_MASK 0x02
377aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_TIME_OUT_SEL_SHIFT 1
378aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_PDM_WD_EN_MASK 0x01
379aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_WD_CTL_PDM_WD_EN_SHIFT 0
380aa21a7d4SKrzysztof Kozlowski #define WSA884X_DEM_BYPASS_DATA0 (WSA884X_DIG_CTRL0_BASE + 0x90)
381aa21a7d4SKrzysztof Kozlowski #define WSA884X_DEM_BYPASS_DATA1 (WSA884X_DIG_CTRL0_BASE + 0x91)
382aa21a7d4SKrzysztof Kozlowski #define WSA884X_DEM_BYPASS_DATA2 (WSA884X_DIG_CTRL0_BASE + 0x92)
383aa21a7d4SKrzysztof Kozlowski #define WSA884X_DEM_BYPASS_DATA3 (WSA884X_DIG_CTRL0_BASE + 0x93)
384aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_0 (WSA884X_DIG_CTRL0_BASE + 0xb0)
385aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_0_PROG_DELAY_MASK 0xf0
386aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_0_PROG_DELAY_SHIFT 4
387aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_0_OFFSET_MASK 0x07
388aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_0_OFFSET_SHIFT 0
389aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_1 (WSA884X_DIG_CTRL0_BASE + 0xb1)
390aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_1_CSR_GAIN_MASK 0x3e
391aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_1_CSR_GAIN_SHIFT 1
392aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK 0x01
393aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_CTL_1_CSR_GAIN_EN_SHIFT 0
394aa21a7d4SKrzysztof Kozlowski #define WSA884X_DRE_IDLE_DET_CTL (WSA884X_DIG_CTRL0_BASE + 0xb2)
395aa21a7d4SKrzysztof Kozlowski #define WSA884X_GAIN_RAMPING_CTL (WSA884X_DIG_CTRL0_BASE + 0xb8)
396aa21a7d4SKrzysztof Kozlowski #define WSA884X_GAIN_RAMPING_MIN (WSA884X_DIG_CTRL0_BASE + 0xb9)
397aa21a7d4SKrzysztof Kozlowski #define WSA884X_GAIN_RAMPING_MIN_MIN_GAIN_MASK 0x1f
398aa21a7d4SKrzysztof Kozlowski #define WSA884X_GAIN_RAMPING_MIN_MIN_GAIN_SHIFT 0
399aa21a7d4SKrzysztof Kozlowski #define WSA884X_TAGC_CTL (WSA884X_DIG_CTRL0_BASE + 0xc0)
400aa21a7d4SKrzysztof Kozlowski #define WSA884X_TAGC_TIME (WSA884X_DIG_CTRL0_BASE + 0xc1)
401aa21a7d4SKrzysztof Kozlowski #define WSA884X_TAGC_FORCE_VAL (WSA884X_DIG_CTRL0_BASE + 0xc2)
402aa21a7d4SKrzysztof Kozlowski #define WSA884X_VAGC_CTL (WSA884X_DIG_CTRL0_BASE + 0xc8)
403aa21a7d4SKrzysztof Kozlowski #define WSA884X_VAGC_TIME (WSA884X_DIG_CTRL0_BASE + 0xc9)
404aa21a7d4SKrzysztof Kozlowski #define WSA884X_VAGC_ATTN_LVL_1 (WSA884X_DIG_CTRL0_BASE + 0xca)
405aa21a7d4SKrzysztof Kozlowski #define WSA884X_VAGC_ATTN_LVL_2 (WSA884X_DIG_CTRL0_BASE + 0xcb)
406aa21a7d4SKrzysztof Kozlowski #define WSA884X_VAGC_ATTN_LVL_3 (WSA884X_DIG_CTRL0_BASE + 0xcc)
407aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0 (WSA884X_DIG_CTRL0_BASE + 0xd0)
408aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_CSR_GAIN_EN_SHIFT 7
409aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_DLY_CODE_MASK 0x70
410aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_DLY_CODE_SHIFT 4
411aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_DLY_RST_SHIFT 3
412aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_DLY_EN_SHIFT 2
413aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_INPUT_EN_SHIFT 1
414aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_0_CLSH_EN_SHIFT 0
415aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_CTL_1 (WSA884X_DIG_CTRL0_BASE + 0xd1)
416aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_V_HD_PA (WSA884X_DIG_CTRL0_BASE + 0xd2)
417aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_V_PA_MIN (WSA884X_DIG_CTRL0_BASE + 0xd3)
418aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_OVRD_VAL (WSA884X_DIG_CTRL0_BASE + 0xd4)
419aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_HARD_MAX (WSA884X_DIG_CTRL0_BASE + 0xd5)
420aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_SOFT_MAX (WSA884X_DIG_CTRL0_BASE + 0xd6)
421aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_SIG_DP (WSA884X_DIG_CTRL0_BASE + 0xd7)
422aa21a7d4SKrzysztof Kozlowski #define WSA884X_PBR_DELAY_CTL (WSA884X_DIG_CTRL0_BASE + 0xd8)
423aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_SRL_MAX_PBR (WSA884X_DIG_CTRL0_BASE + 0xe0)
424aa21a7d4SKrzysztof Kozlowski #define WSA884X_PBR_MAX_VOLTAGE 20
425aa21a7d4SKrzysztof Kozlowski #define WSA884X_PBR_MAX_CODE 255
426aa21a7d4SKrzysztof Kozlowski #define WSA884X_VTH_TO_REG(vth) \
427aa21a7d4SKrzysztof Kozlowski ((vth) != 0 ? (((vth) - 150) * WSA884X_PBR_MAX_CODE / (WSA884X_PBR_MAX_VOLTAGE * 100) + 1) : 0)
428aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH1 (WSA884X_DIG_CTRL0_BASE + 0xe1)
429aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH2 (WSA884X_DIG_CTRL0_BASE + 0xe2)
430aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH3 (WSA884X_DIG_CTRL0_BASE + 0xe3)
431aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH4 (WSA884X_DIG_CTRL0_BASE + 0xe4)
432aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH5 (WSA884X_DIG_CTRL0_BASE + 0xe5)
433aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH6 (WSA884X_DIG_CTRL0_BASE + 0xe6)
434aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH7 (WSA884X_DIG_CTRL0_BASE + 0xe7)
435aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH8 (WSA884X_DIG_CTRL0_BASE + 0xe8)
436aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH9 (WSA884X_DIG_CTRL0_BASE + 0xe9)
437aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH10 (WSA884X_DIG_CTRL0_BASE + 0xea)
438aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH11 (WSA884X_DIG_CTRL0_BASE + 0xeb)
439aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH12 (WSA884X_DIG_CTRL0_BASE + 0xec)
440aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH13 (WSA884X_DIG_CTRL0_BASE + 0xed)
441aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH14 (WSA884X_DIG_CTRL0_BASE + 0xee)
442aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLSH_VTH15 (WSA884X_DIG_CTRL0_BASE + 0xef)
443aa21a7d4SKrzysztof Kozlowski
444aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_CTRL1_BASE (WSA884X_BASE + 0x0500)
445aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_CTRL1_PAGE (WSA884X_DIG_CTRL1_BASE + 0x00)
446aa21a7d4SKrzysztof Kozlowski #define WSA884X_VPHX_SYS_EN_STATUS (WSA884X_DIG_CTRL1_BASE + 0x01)
447aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0 (WSA884X_DIG_CTRL1_BASE + 0x04)
448aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_MODE_SHIFT 0
449aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_VPHX_SYS_EN_MASK 0xc0
450aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_PA_AUX_DISABLE 0x0
451aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_PA_AUX_18_DB 0xa
452aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_PA_AUX_0_DB 0x7
453aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_PA_AUX_GAIN_MASK 0x3c
454aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_PA_MIN_GAIN_BYP_MASK 0x02
455aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_DAC_CM_CLAMP_EN_MODE_SPEAKER 0x1
456aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_0_DAC_CM_CLAMP_EN_MASK 0x01
457aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_WO_CTL_1 (WSA884X_DIG_CTRL1_BASE + 0x05)
458aa21a7d4SKrzysztof Kozlowski #define WSA884X_PIN_CTL (WSA884X_DIG_CTRL1_BASE + 0x10)
459aa21a7d4SKrzysztof Kozlowski #define WSA884X_PIN_CTL_OE (WSA884X_DIG_CTRL1_BASE + 0x11)
460aa21a7d4SKrzysztof Kozlowski #define WSA884X_PIN_WDATA_IOPAD (WSA884X_DIG_CTRL1_BASE + 0x12)
461aa21a7d4SKrzysztof Kozlowski #define WSA884X_PIN_STATUS (WSA884X_DIG_CTRL1_BASE + 0x13)
462aa21a7d4SKrzysztof Kozlowski #define WSA884X_I2C_SLAVE_CTL (WSA884X_DIG_CTRL1_BASE + 0x14)
463aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPMI_PAD_CTL0 (WSA884X_DIG_CTRL1_BASE + 0x15)
464aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPMI_PAD_CTL1 (WSA884X_DIG_CTRL1_BASE + 0x16)
465aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPMI_PAD_CTL2 (WSA884X_DIG_CTRL1_BASE + 0x17)
466aa21a7d4SKrzysztof Kozlowski #define WSA884X_MEM_CTL (WSA884X_DIG_CTRL1_BASE + 0x18)
467aa21a7d4SKrzysztof Kozlowski #define WSA884X_SWR_HM_TEST0 (WSA884X_DIG_CTRL1_BASE + 0x19)
468aa21a7d4SKrzysztof Kozlowski #define WSA884X_SWR_HM_TEST1 (WSA884X_DIG_CTRL1_BASE + 0x1a)
469aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_CTRL0 (WSA884X_DIG_CTRL1_BASE + 0x30)
470aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_CTRL1 (WSA884X_DIG_CTRL1_BASE + 0x31)
471aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_CTRL2 (WSA884X_DIG_CTRL1_BASE + 0x32)
472aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_STAT (WSA884X_DIG_CTRL1_BASE + 0x33)
473aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TCSP0 (WSA884X_DIG_CTRL1_BASE + 0x34)
474aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TCSP1 (WSA884X_DIG_CTRL1_BASE + 0x35)
475aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TPPS (WSA884X_DIG_CTRL1_BASE + 0x36)
476aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TVPS (WSA884X_DIG_CTRL1_BASE + 0x37)
477aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TVPH (WSA884X_DIG_CTRL1_BASE + 0x38)
478aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TPPR0 (WSA884X_DIG_CTRL1_BASE + 0x39)
479aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TPPR1 (WSA884X_DIG_CTRL1_BASE + 0x3a)
480aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_TPPH (WSA884X_DIG_CTRL1_BASE + 0x3b)
481aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_PRG_END (WSA884X_DIG_CTRL1_BASE + 0x3c)
482aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PLAY (WSA884X_DIG_CTRL1_BASE + 0x40)
483aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_CTL (WSA884X_DIG_CTRL1_BASE + 0x41)
484aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_LRA_PER_0 (WSA884X_DIG_CTRL1_BASE + 0x43)
485aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_LRA_PER_1 (WSA884X_DIG_CTRL1_BASE + 0x44)
486aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_DELTA_THETA_0 (WSA884X_DIG_CTRL1_BASE + 0x45)
487aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_DELTA_THETA_1 (WSA884X_DIG_CTRL1_BASE + 0x46)
488aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_DIRECT_AMP_0 (WSA884X_DIG_CTRL1_BASE + 0x47)
489aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_DIRECT_AMP_1 (WSA884X_DIG_CTRL1_BASE + 0x48)
490aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP0_0 (WSA884X_DIG_CTRL1_BASE + 0x49)
491aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP0_1 (WSA884X_DIG_CTRL1_BASE + 0x4a)
492aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP1_0 (WSA884X_DIG_CTRL1_BASE + 0x4b)
493aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP1_1 (WSA884X_DIG_CTRL1_BASE + 0x4c)
494aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP2_0 (WSA884X_DIG_CTRL1_BASE + 0x4d)
495aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP2_1 (WSA884X_DIG_CTRL1_BASE + 0x4e)
496aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP3_0 (WSA884X_DIG_CTRL1_BASE + 0x4f)
497aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP3_1 (WSA884X_DIG_CTRL1_BASE + 0x50)
498aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP4_0 (WSA884X_DIG_CTRL1_BASE + 0x51)
499aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP4_1 (WSA884X_DIG_CTRL1_BASE + 0x52)
500aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP5_0 (WSA884X_DIG_CTRL1_BASE + 0x53)
501aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP5_1 (WSA884X_DIG_CTRL1_BASE + 0x54)
502aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP6_0 (WSA884X_DIG_CTRL1_BASE + 0x55)
503aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP6_1 (WSA884X_DIG_CTRL1_BASE + 0x56)
504aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP7_0 (WSA884X_DIG_CTRL1_BASE + 0x57)
505aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PTRN_AMP7_1 (WSA884X_DIG_CTRL1_BASE + 0x58)
506aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PER_0_1 (WSA884X_DIG_CTRL1_BASE + 0x59)
507aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PER_2_3 (WSA884X_DIG_CTRL1_BASE + 0x5a)
508aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PER_4_5 (WSA884X_DIG_CTRL1_BASE + 0x5b)
509aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_PER_6_7 (WSA884X_DIG_CTRL1_BASE + 0x5c)
510aa21a7d4SKrzysztof Kozlowski #define WSA884X_WAVG_STA (WSA884X_DIG_CTRL1_BASE + 0x5d)
511aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_MODE (WSA884X_DIG_CTRL1_BASE + 0x80)
512aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_MASK0 (WSA884X_DIG_CTRL1_BASE + 0x81)
513aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_MASK1 (WSA884X_DIG_CTRL1_BASE + 0x82)
514aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_STATUS0 (WSA884X_DIG_CTRL1_BASE + 0x83)
515aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_STATUS1 (WSA884X_DIG_CTRL1_BASE + 0x84)
516aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_CLEAR0 (WSA884X_DIG_CTRL1_BASE + 0x85)
517aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_CLEAR1 (WSA884X_DIG_CTRL1_BASE + 0x86)
518aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_LEVEL0 (WSA884X_DIG_CTRL1_BASE + 0x87)
519aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_LEVEL1 (WSA884X_DIG_CTRL1_BASE + 0x88)
520aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_SET0 (WSA884X_DIG_CTRL1_BASE + 0x89)
521aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_SET1 (WSA884X_DIG_CTRL1_BASE + 0x8a)
522aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_TEST0 (WSA884X_DIG_CTRL1_BASE + 0x8b)
523aa21a7d4SKrzysztof Kozlowski #define WSA884X_INTR_TEST1 (WSA884X_DIG_CTRL1_BASE + 0x8c)
524aa21a7d4SKrzysztof Kozlowski #define WSA884X_PDM_TEST_MODE (WSA884X_DIG_CTRL1_BASE + 0xc0)
525aa21a7d4SKrzysztof Kozlowski #define WSA884X_ATE_TEST_MODE (WSA884X_DIG_CTRL1_BASE + 0xc1)
526aa21a7d4SKrzysztof Kozlowski #define WSA884X_PA_FSM_DBG (WSA884X_DIG_CTRL1_BASE + 0xc2)
527aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_DEBUG_MODE (WSA884X_DIG_CTRL1_BASE + 0xc3)
528aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_DEBUG_SEL (WSA884X_DIG_CTRL1_BASE + 0xc4)
529aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_DEBUG_EN (WSA884X_DIG_CTRL1_BASE + 0xc5)
530aa21a7d4SKrzysztof Kozlowski #define WSA884X_TADC_DETECT_DBG_CTL (WSA884X_DIG_CTRL1_BASE + 0xc9)
531aa21a7d4SKrzysztof Kozlowski #define WSA884X_TADC_DEBUG_MSB (WSA884X_DIG_CTRL1_BASE + 0xca)
532aa21a7d4SKrzysztof Kozlowski #define WSA884X_TADC_DEBUG_LSB (WSA884X_DIG_CTRL1_BASE + 0xcb)
533aa21a7d4SKrzysztof Kozlowski #define WSA884X_SAMPLE_EDGE_SEL (WSA884X_DIG_CTRL1_BASE + 0xcc)
534aa21a7d4SKrzysztof Kozlowski #define WSA884X_SWR_EDGE_SEL (WSA884X_DIG_CTRL1_BASE + 0xcd)
535aa21a7d4SKrzysztof Kozlowski #define WSA884X_TEST_MODE_CTL (WSA884X_DIG_CTRL1_BASE + 0xce)
536aa21a7d4SKrzysztof Kozlowski #define WSA884X_IOPAD_CTL (WSA884X_DIG_CTRL1_BASE + 0xcf)
537aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_CSR_DBG_ADD (WSA884X_DIG_CTRL1_BASE + 0xd0)
538aa21a7d4SKrzysztof Kozlowski #define WSA884X_ANA_CSR_DBG_CTL (WSA884X_DIG_CTRL1_BASE + 0xd1)
539aa21a7d4SKrzysztof Kozlowski #define WSA884X_CLK_DBG_CTL (WSA884X_DIG_CTRL1_BASE + 0xd2)
540aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_R (WSA884X_DIG_CTRL1_BASE + 0xf0)
541aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_0 (WSA884X_DIG_CTRL1_BASE + 0xf1)
542aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_1 (WSA884X_DIG_CTRL1_BASE + 0xf2)
543aa21a7d4SKrzysztof Kozlowski #define WSA884X_SPARE_2 (WSA884X_DIG_CTRL1_BASE + 0xf3)
544aa21a7d4SKrzysztof Kozlowski #define WSA884X_SCODE (WSA884X_DIG_CTRL1_BASE + 0xff)
545aa21a7d4SKrzysztof Kozlowski
546aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_TRIM_BASE (WSA884X_BASE + 0x0800)
547aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_TRIM_PAGE (WSA884X_DIG_TRIM_BASE + 0x00)
548aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_0 (WSA884X_DIG_TRIM_BASE + 0x80)
549aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_ID_WSA8840 0x0
550aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_ID_WSA8845 0x5
551aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_ID_WSA8845H 0xc
552aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_0_ID_MASK 0x0f
553aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_1 (WSA884X_DIG_TRIM_BASE + 0x81)
554aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_2 (WSA884X_DIG_TRIM_BASE + 0x82)
555aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_3 (WSA884X_DIG_TRIM_BASE + 0x83)
556aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_4 (WSA884X_DIG_TRIM_BASE + 0x84)
557aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_5 (WSA884X_DIG_TRIM_BASE + 0x85)
558aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_6 (WSA884X_DIG_TRIM_BASE + 0x86)
559aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_7 (WSA884X_DIG_TRIM_BASE + 0x87)
560aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_8 (WSA884X_DIG_TRIM_BASE + 0x88)
561aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_9 (WSA884X_DIG_TRIM_BASE + 0x89)
562aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_10 (WSA884X_DIG_TRIM_BASE + 0x8a)
563aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_11 (WSA884X_DIG_TRIM_BASE + 0x8b)
564aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_12 (WSA884X_DIG_TRIM_BASE + 0x8c)
565aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_13 (WSA884X_DIG_TRIM_BASE + 0x8d)
566aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_14 (WSA884X_DIG_TRIM_BASE + 0x8e)
567aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_15 (WSA884X_DIG_TRIM_BASE + 0x8f)
568aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_16 (WSA884X_DIG_TRIM_BASE + 0x90)
569aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_17 (WSA884X_DIG_TRIM_BASE + 0x91)
570aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_18 (WSA884X_DIG_TRIM_BASE + 0x92)
571aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_19 (WSA884X_DIG_TRIM_BASE + 0x93)
572aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_20 (WSA884X_DIG_TRIM_BASE + 0x94)
573aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_21 (WSA884X_DIG_TRIM_BASE + 0x95)
574aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_22 (WSA884X_DIG_TRIM_BASE + 0x96)
575aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_23 (WSA884X_DIG_TRIM_BASE + 0x97)
576aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_24 (WSA884X_DIG_TRIM_BASE + 0x98)
577aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_25 (WSA884X_DIG_TRIM_BASE + 0x99)
578aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_26 (WSA884X_DIG_TRIM_BASE + 0x9a)
579aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_27 (WSA884X_DIG_TRIM_BASE + 0x9b)
580aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_28 (WSA884X_DIG_TRIM_BASE + 0x9c)
581aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_29 (WSA884X_DIG_TRIM_BASE + 0x9d)
582aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_30 (WSA884X_DIG_TRIM_BASE + 0x9e)
583aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_31 (WSA884X_DIG_TRIM_BASE + 0x9f)
584aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_32 (WSA884X_DIG_TRIM_BASE + 0xa0)
585aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_33 (WSA884X_DIG_TRIM_BASE + 0xa1)
586aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_34 (WSA884X_DIG_TRIM_BASE + 0xa2)
587aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_35 (WSA884X_DIG_TRIM_BASE + 0xa3)
588aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_36 (WSA884X_DIG_TRIM_BASE + 0xa4)
589aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_37 (WSA884X_DIG_TRIM_BASE + 0xa5)
590aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38 (WSA884X_DIG_TRIM_BASE + 0xa6)
591aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_RESERVER_MASK 0xf0
592aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_RESERVER_SHIFT 4
593aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_BST_CFG_SEL_MASK 0x08
594aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_BST_CFG_SEL_SHIFT 3
595aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_BOOST_ILIM_TUNE_MASK 0x07
596aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_38_BOOST_ILIM_TUNE_SHIFT 0
597aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_39 (WSA884X_DIG_TRIM_BASE + 0xa7)
598aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40 (WSA884X_DIG_TRIM_BASE + 0xa8)
599aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_SPARE_TYPE2_MASK 0xc0
600aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_SPARE_TYPE2_SHIFT 6
601aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ISENSE_RESCAL_MASK 0x3c
602aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ISENSE_RESCAL_SHIFT 2
603aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ATE_BOOST_RDSON_TEST_MASK 0x2
604aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ATE_BOOST_RDSON_TEST_SHIFT 1
605aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ATE_CLASSD_RDSON_TEST_MASK 0x1
606aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_40_ATE_CLASSD_RDSON_TEST_SHIFT 0
607aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_41 (WSA884X_DIG_TRIM_BASE + 0xa9)
608aa21a7d4SKrzysztof Kozlowski #define WSA884X_OTP_REG_63 (WSA884X_DIG_TRIM_BASE + 0xbf)
609aa21a7d4SKrzysztof Kozlowski
610aa21a7d4SKrzysztof Kozlowski #define WSA884X_DIG_EMEM_BASE (WSA884X_BASE + 0x08C0)
611aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_0 (WSA884X_DIG_EMEM_BASE + 0x00)
612aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_1 (WSA884X_DIG_EMEM_BASE + 0x01)
613aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_2 (WSA884X_DIG_EMEM_BASE + 0x02)
614aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_3 (WSA884X_DIG_EMEM_BASE + 0x03)
615aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_4 (WSA884X_DIG_EMEM_BASE + 0x04)
616aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_5 (WSA884X_DIG_EMEM_BASE + 0x05)
617aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_6 (WSA884X_DIG_EMEM_BASE + 0x06)
618aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_7 (WSA884X_DIG_EMEM_BASE + 0x07)
619aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_8 (WSA884X_DIG_EMEM_BASE + 0x08)
620aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_9 (WSA884X_DIG_EMEM_BASE + 0x09)
621aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_10 (WSA884X_DIG_EMEM_BASE + 0x0a)
622aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_11 (WSA884X_DIG_EMEM_BASE + 0x0b)
623aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_12 (WSA884X_DIG_EMEM_BASE + 0x0c)
624aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_13 (WSA884X_DIG_EMEM_BASE + 0x0d)
625aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_14 (WSA884X_DIG_EMEM_BASE + 0x0e)
626aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_15 (WSA884X_DIG_EMEM_BASE + 0x0f)
627aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_16 (WSA884X_DIG_EMEM_BASE + 0x10)
628aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_17 (WSA884X_DIG_EMEM_BASE + 0x11)
629aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_18 (WSA884X_DIG_EMEM_BASE + 0x12)
630aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_19 (WSA884X_DIG_EMEM_BASE + 0x13)
631aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_20 (WSA884X_DIG_EMEM_BASE + 0x14)
632aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_21 (WSA884X_DIG_EMEM_BASE + 0x15)
633aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_22 (WSA884X_DIG_EMEM_BASE + 0x16)
634aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_23 (WSA884X_DIG_EMEM_BASE + 0x17)
635aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_24 (WSA884X_DIG_EMEM_BASE + 0x18)
636aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_25 (WSA884X_DIG_EMEM_BASE + 0x19)
637aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_26 (WSA884X_DIG_EMEM_BASE + 0x1a)
638aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_27 (WSA884X_DIG_EMEM_BASE + 0x1b)
639aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_28 (WSA884X_DIG_EMEM_BASE + 0x1c)
640aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_29 (WSA884X_DIG_EMEM_BASE + 0x1d)
641aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_30 (WSA884X_DIG_EMEM_BASE + 0x1e)
642aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_31 (WSA884X_DIG_EMEM_BASE + 0x1f)
643aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_32 (WSA884X_DIG_EMEM_BASE + 0x20)
644aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_33 (WSA884X_DIG_EMEM_BASE + 0x21)
645aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_34 (WSA884X_DIG_EMEM_BASE + 0x22)
646aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_35 (WSA884X_DIG_EMEM_BASE + 0x23)
647aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_36 (WSA884X_DIG_EMEM_BASE + 0x24)
648aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_37 (WSA884X_DIG_EMEM_BASE + 0x25)
649aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_38 (WSA884X_DIG_EMEM_BASE + 0x26)
650aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_39 (WSA884X_DIG_EMEM_BASE + 0x27)
651aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_40 (WSA884X_DIG_EMEM_BASE + 0x28)
652aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_41 (WSA884X_DIG_EMEM_BASE + 0x29)
653aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_42 (WSA884X_DIG_EMEM_BASE + 0x2a)
654aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_43 (WSA884X_DIG_EMEM_BASE + 0x2b)
655aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_44 (WSA884X_DIG_EMEM_BASE + 0x2c)
656aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_45 (WSA884X_DIG_EMEM_BASE + 0x2d)
657aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_46 (WSA884X_DIG_EMEM_BASE + 0x2e)
658aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_47 (WSA884X_DIG_EMEM_BASE + 0x2f)
659aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_48 (WSA884X_DIG_EMEM_BASE + 0x30)
660aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_49 (WSA884X_DIG_EMEM_BASE + 0x31)
661aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_50 (WSA884X_DIG_EMEM_BASE + 0x32)
662aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_51 (WSA884X_DIG_EMEM_BASE + 0x33)
663aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_52 (WSA884X_DIG_EMEM_BASE + 0x34)
664aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_53 (WSA884X_DIG_EMEM_BASE + 0x35)
665aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_54 (WSA884X_DIG_EMEM_BASE + 0x36)
666aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_55 (WSA884X_DIG_EMEM_BASE + 0x37)
667aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_56 (WSA884X_DIG_EMEM_BASE + 0x38)
668aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_57 (WSA884X_DIG_EMEM_BASE + 0x39)
669aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_58 (WSA884X_DIG_EMEM_BASE + 0x3a)
670aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_59 (WSA884X_DIG_EMEM_BASE + 0x3b)
671aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_60 (WSA884X_DIG_EMEM_BASE + 0x3c)
672aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_61 (WSA884X_DIG_EMEM_BASE + 0x3d)
673aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_62 (WSA884X_DIG_EMEM_BASE + 0x3e)
674aa21a7d4SKrzysztof Kozlowski #define WSA884X_EMEM_63 (WSA884X_DIG_EMEM_BASE + 0x3f)
675aa21a7d4SKrzysztof Kozlowski
676aa21a7d4SKrzysztof Kozlowski #define WSA884X_NUM_REGISTERS (WSA884X_EMEM_63 + 1)
677aa21a7d4SKrzysztof Kozlowski #define WSA884X_MAX_REGISTER (WSA884X_NUM_REGISTERS - 1)
678aa21a7d4SKrzysztof Kozlowski
679aa21a7d4SKrzysztof Kozlowski #define WSA884X_SUPPLIES_NUM 2
680aa21a7d4SKrzysztof Kozlowski #define WSA884X_MAX_SWR_PORTS 6
681aa21a7d4SKrzysztof Kozlowski #define WSA884X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
682aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
683aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
684aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_RATE_384000)
685aa21a7d4SKrzysztof Kozlowski /* Fractional Rates */
686aa21a7d4SKrzysztof Kozlowski #define WSA884X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
687aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
688aa21a7d4SKrzysztof Kozlowski
689aa21a7d4SKrzysztof Kozlowski #define WSA884X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
690aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_FMTBIT_S24_LE |\
691aa21a7d4SKrzysztof Kozlowski SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
692aa21a7d4SKrzysztof Kozlowski
693aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv {
694aa21a7d4SKrzysztof Kozlowski struct regmap *regmap;
695aa21a7d4SKrzysztof Kozlowski struct device *dev;
696aa21a7d4SKrzysztof Kozlowski struct regulator_bulk_data supplies[WSA884X_SUPPLIES_NUM];
697aa21a7d4SKrzysztof Kozlowski struct sdw_slave *slave;
698aa21a7d4SKrzysztof Kozlowski struct sdw_stream_config sconfig;
699aa21a7d4SKrzysztof Kozlowski struct sdw_stream_runtime *sruntime;
700aa21a7d4SKrzysztof Kozlowski struct sdw_port_config port_config[WSA884X_MAX_SWR_PORTS];
701aa21a7d4SKrzysztof Kozlowski struct gpio_desc *sd_n;
702aa21a7d4SKrzysztof Kozlowski bool port_prepared[WSA884X_MAX_SWR_PORTS];
703aa21a7d4SKrzysztof Kozlowski bool port_enable[WSA884X_MAX_SWR_PORTS];
704aa21a7d4SKrzysztof Kozlowski unsigned int variant;
705aa21a7d4SKrzysztof Kozlowski int active_ports;
706aa21a7d4SKrzysztof Kozlowski int dev_mode;
707aa21a7d4SKrzysztof Kozlowski bool hw_init;
708aa21a7d4SKrzysztof Kozlowski };
709aa21a7d4SKrzysztof Kozlowski
710aa21a7d4SKrzysztof Kozlowski enum {
711aa21a7d4SKrzysztof Kozlowski COMP_OFFSET0,
712aa21a7d4SKrzysztof Kozlowski COMP_OFFSET1,
713aa21a7d4SKrzysztof Kozlowski COMP_OFFSET2,
714aa21a7d4SKrzysztof Kozlowski COMP_OFFSET3,
715aa21a7d4SKrzysztof Kozlowski COMP_OFFSET4,
716aa21a7d4SKrzysztof Kozlowski };
717aa21a7d4SKrzysztof Kozlowski
718aa21a7d4SKrzysztof Kozlowski enum wsa884x_gain {
719aa21a7d4SKrzysztof Kozlowski G_21_DB = 0,
720aa21a7d4SKrzysztof Kozlowski G_19P5_DB,
721aa21a7d4SKrzysztof Kozlowski G_18_DB,
722aa21a7d4SKrzysztof Kozlowski G_16P5_DB,
723aa21a7d4SKrzysztof Kozlowski G_15_DB,
724aa21a7d4SKrzysztof Kozlowski G_13P5_DB,
725aa21a7d4SKrzysztof Kozlowski G_12_DB,
726aa21a7d4SKrzysztof Kozlowski G_10P5_DB,
727aa21a7d4SKrzysztof Kozlowski G_9_DB,
728aa21a7d4SKrzysztof Kozlowski G_7P5_DB,
729aa21a7d4SKrzysztof Kozlowski G_6_DB,
730aa21a7d4SKrzysztof Kozlowski G_4P5_DB,
731aa21a7d4SKrzysztof Kozlowski G_3_DB,
732aa21a7d4SKrzysztof Kozlowski G_1P5_DB,
733aa21a7d4SKrzysztof Kozlowski G_0_DB,
734aa21a7d4SKrzysztof Kozlowski G_M1P5_DB,
735aa21a7d4SKrzysztof Kozlowski G_M3_DB,
736aa21a7d4SKrzysztof Kozlowski G_M4P5_DB,
737aa21a7d4SKrzysztof Kozlowski G_M6_DB,
738aa21a7d4SKrzysztof Kozlowski G_MAX_DB,
739aa21a7d4SKrzysztof Kozlowski };
740aa21a7d4SKrzysztof Kozlowski
741aa21a7d4SKrzysztof Kozlowski enum wsa884x_isense {
742aa21a7d4SKrzysztof Kozlowski ISENSE_6_DB = 0,
743aa21a7d4SKrzysztof Kozlowski ISENSE_12_DB,
744aa21a7d4SKrzysztof Kozlowski ISENSE_15_DB,
745aa21a7d4SKrzysztof Kozlowski ISENSE_18_DB,
746aa21a7d4SKrzysztof Kozlowski };
747aa21a7d4SKrzysztof Kozlowski
748aa21a7d4SKrzysztof Kozlowski enum wsa884x_vsense {
749aa21a7d4SKrzysztof Kozlowski VSENSE_M12_DB = 0,
750aa21a7d4SKrzysztof Kozlowski VSENSE_M15_DB,
751aa21a7d4SKrzysztof Kozlowski VSENSE_M18_DB,
752aa21a7d4SKrzysztof Kozlowski VSENSE_M21_DB,
753aa21a7d4SKrzysztof Kozlowski VSENSE_M24_DB,
754aa21a7d4SKrzysztof Kozlowski };
755aa21a7d4SKrzysztof Kozlowski
756aa21a7d4SKrzysztof Kozlowski enum wsa884x_port_ids {
757aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_DAC,
758aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_COMP,
759aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_BOOST,
760aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_PBR,
761aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_VISENSE,
762aa21a7d4SKrzysztof Kozlowski WSA884X_PORT_CPS,
763aa21a7d4SKrzysztof Kozlowski };
764aa21a7d4SKrzysztof Kozlowski
765aa21a7d4SKrzysztof Kozlowski static const char * const wsa884x_supply_name[] = {
766aa21a7d4SKrzysztof Kozlowski "vdd-io",
767aa21a7d4SKrzysztof Kozlowski "vdd-1p8",
768aa21a7d4SKrzysztof Kozlowski };
769aa21a7d4SKrzysztof Kozlowski
770aa21a7d4SKrzysztof Kozlowski static const char * const wsa884x_dev_mode_text[] = {
771aa21a7d4SKrzysztof Kozlowski "Speaker", "Receiver"
772aa21a7d4SKrzysztof Kozlowski };
773aa21a7d4SKrzysztof Kozlowski
774aa21a7d4SKrzysztof Kozlowski enum wsa884x_mode {
775aa21a7d4SKrzysztof Kozlowski WSA884X_SPEAKER,
776aa21a7d4SKrzysztof Kozlowski WSA884X_RECEIVER,
777aa21a7d4SKrzysztof Kozlowski };
778aa21a7d4SKrzysztof Kozlowski
779aa21a7d4SKrzysztof Kozlowski static const struct soc_enum wsa884x_dev_mode_enum =
780aa21a7d4SKrzysztof Kozlowski SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(wsa884x_dev_mode_text), wsa884x_dev_mode_text);
781aa21a7d4SKrzysztof Kozlowski
782aa21a7d4SKrzysztof Kozlowski static struct sdw_dpn_prop wsa884x_sink_dpn_prop[WSA884X_MAX_SWR_PORTS] = {
783aa21a7d4SKrzysztof Kozlowski {
784aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_DAC + 1,
785aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
786aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
787aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
788aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
789aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
790aa21a7d4SKrzysztof Kozlowski }, {
791aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_COMP + 1,
792aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
793aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
794aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
795aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
796aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
797aa21a7d4SKrzysztof Kozlowski }, {
798aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_BOOST + 1,
799aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
800aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
801aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
802aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
803aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
804aa21a7d4SKrzysztof Kozlowski }, {
805aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_PBR + 1,
806aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
807aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
808aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
809aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
810aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
811aa21a7d4SKrzysztof Kozlowski }, {
812aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_VISENSE + 1,
813aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
814aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
815aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
816aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
817aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
818aa21a7d4SKrzysztof Kozlowski }, {
819aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_CPS + 1,
820aa21a7d4SKrzysztof Kozlowski .type = SDW_DPN_SIMPLE,
821aa21a7d4SKrzysztof Kozlowski .min_ch = 1,
822aa21a7d4SKrzysztof Kozlowski .max_ch = 1,
823aa21a7d4SKrzysztof Kozlowski .simple_ch_prep_sm = true,
824aa21a7d4SKrzysztof Kozlowski .read_only_wordlength = true,
825aa21a7d4SKrzysztof Kozlowski }
826aa21a7d4SKrzysztof Kozlowski };
827aa21a7d4SKrzysztof Kozlowski
828aa21a7d4SKrzysztof Kozlowski static const struct sdw_port_config wsa884x_pconfig[WSA884X_MAX_SWR_PORTS] = {
829aa21a7d4SKrzysztof Kozlowski {
830aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_DAC + 1,
831aa21a7d4SKrzysztof Kozlowski .ch_mask = 0x1,
832aa21a7d4SKrzysztof Kozlowski }, {
833aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_COMP + 1,
834aa21a7d4SKrzysztof Kozlowski .ch_mask = 0xf,
835aa21a7d4SKrzysztof Kozlowski }, {
836aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_BOOST + 1,
837aa21a7d4SKrzysztof Kozlowski .ch_mask = 0x3,
838aa21a7d4SKrzysztof Kozlowski }, {
839aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_PBR + 1,
840aa21a7d4SKrzysztof Kozlowski .ch_mask = 0x1,
841aa21a7d4SKrzysztof Kozlowski }, {
842aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_VISENSE + 1,
843aa21a7d4SKrzysztof Kozlowski .ch_mask = 0x3,
844aa21a7d4SKrzysztof Kozlowski }, {
845aa21a7d4SKrzysztof Kozlowski .num = WSA884X_PORT_CPS + 1,
846aa21a7d4SKrzysztof Kozlowski .ch_mask = 0x3,
847aa21a7d4SKrzysztof Kozlowski },
848aa21a7d4SKrzysztof Kozlowski };
849aa21a7d4SKrzysztof Kozlowski
850aa21a7d4SKrzysztof Kozlowski static struct reg_default wsa884x_defaults[] = {
851aa21a7d4SKrzysztof Kozlowski { WSA884X_BG_CTRL, 0xa5 },
852aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_CTRL, 0x00 },
853aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP1_PROG, 0x22 },
854aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP2_PROG, 0x44 },
855aa21a7d4SKrzysztof Kozlowski { WSA884X_UVLO_PROG, 0x99 },
856aa21a7d4SKrzysztof Kozlowski { WSA884X_UVLO_PROG1, 0x70 },
857aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTRL_0, 0x00 },
858aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTRL_1, 0x00 },
859aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTRL_2, 0x00 },
860aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTRL_3, 0x00 },
861aa21a7d4SKrzysztof Kozlowski { WSA884X_REF_CTRL, 0xd2 },
862aa21a7d4SKrzysztof Kozlowski { WSA884X_BG_TEST_CTL, 0x06 },
863aa21a7d4SKrzysztof Kozlowski { WSA884X_BG_BIAS, 0xd7 },
864aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_PROG, 0x08 },
865aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_IREF_CTL, 0x57 },
866aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_ISENS_CTL, 0x47 },
867aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_CLK_CTL, 0x87 },
868aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_TEST_CTL, 0x00 },
869aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_BIAS, 0x51 },
870aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_SNS, 0xa0 },
871aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP_ATEST_SEL, 0x00 },
872aa21a7d4SKrzysztof Kozlowski { WSA884X_MISC0, 0x04 },
873aa21a7d4SKrzysztof Kozlowski { WSA884X_MISC1, 0x75 },
874aa21a7d4SKrzysztof Kozlowski { WSA884X_MISC2, 0x00 },
875aa21a7d4SKrzysztof Kozlowski { WSA884X_MISC3, 0x10 },
876aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TSBG_0, 0x00 },
877aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TUNE_0, 0x00 },
878aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TUNE_1, 0x00 },
879aa21a7d4SKrzysztof Kozlowski { WSA884X_VSENSE1, 0xe7 },
880aa21a7d4SKrzysztof Kozlowski { WSA884X_ISENSE2, 0x27 },
881aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_1, 0x00 },
882aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_2, 0x00 },
883aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_3, 0x00 },
884aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_4, 0x00 },
885aa21a7d4SKrzysztof Kozlowski { WSA884X_EN, 0x10 },
886aa21a7d4SKrzysztof Kozlowski { WSA884X_OVERRIDE1, 0x00 },
887aa21a7d4SKrzysztof Kozlowski { WSA884X_OVERRIDE2, 0x08 },
888aa21a7d4SKrzysztof Kozlowski { WSA884X_ISENSE1, 0xd4 },
889aa21a7d4SKrzysztof Kozlowski { WSA884X_ISENSE_CAL, 0x00 },
890aa21a7d4SKrzysztof Kozlowski { WSA884X_MISC, 0x00 },
891aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_0, 0x00 },
892aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_1, 0x00 },
893aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_2, 0x40 },
894aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_3, 0x80 },
895aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_4, 0x25 },
896aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_5, 0x24 },
897aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_6, 0x0a },
898aa21a7d4SKrzysztof Kozlowski { WSA884X_ADC_7, 0x81 },
899aa21a7d4SKrzysztof Kozlowski { WSA884X_IVSENSE_SPARE_TUNE_1, 0x00 },
900aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TUNE_2, 0x00 },
901aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TUNE_3, 0x00 },
902aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_TUNE_4, 0x00 },
903aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_CTRL1, 0xd3 },
904aa21a7d4SKrzysztof Kozlowski { WSA884X_CLIP_DET_CTRL1, 0x7e },
905aa21a7d4SKrzysztof Kozlowski { WSA884X_CLIP_DET_CTRL2, 0x4c },
906aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_CTRL1, 0xa4 },
907aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG1, 0x02 },
908aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG2, 0x00 },
909aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG3, 0x00 },
910aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG4, 0x00 },
911aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG5, 0x00 },
912aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG6, 0x00 },
913aa21a7d4SKrzysztof Kozlowski { WSA884X_PWM_CLK_CTL, 0x20 },
914aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_LDO_SEL, 0xaa },
915aa21a7d4SKrzysztof Kozlowski { WSA884X_OCP_CTL, 0xc6 },
916aa21a7d4SKrzysztof Kozlowski { WSA884X_PDRV_HS_CTL, 0x52 },
917aa21a7d4SKrzysztof Kozlowski { WSA884X_PDRV_LS_CTL, 0x4a },
918aa21a7d4SKrzysztof Kozlowski { WSA884X_SPK_TOP_SPARE_CTL_1, 0x00 },
919aa21a7d4SKrzysztof Kozlowski { WSA884X_SPK_TOP_SPARE_CTL_2, 0x00 },
920aa21a7d4SKrzysztof Kozlowski { WSA884X_SPK_TOP_SPARE_CTL_3, 0x00 },
921aa21a7d4SKrzysztof Kozlowski { WSA884X_SPK_TOP_SPARE_CTL_4, 0x00 },
922aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_5, 0x00 },
923aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_EN_DEBUG_REG, 0x00 },
924aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_OPAMP_BIAS1_REG, 0x48 },
925aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_OPAMP_BIAS2_REG, 0x48 },
926aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_TUNE1, 0x02 },
927aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VOLTAGE_CTRL_REG, 0x05 },
928aa21a7d4SKrzysztof Kozlowski { WSA884X_ATEST1_REG, 0x00 },
929aa21a7d4SKrzysztof Kozlowski { WSA884X_ATEST2_REG, 0x00 },
930aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_BIAS_REG1, 0x6a },
931aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_BIAS_REG2, 0x65 },
932aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_BIAS_REG3, 0x55 },
933aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_BIAS_REG4, 0xa9 },
934aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTG_DBG2, 0x21 },
935aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_BLK_EN, 0x0f },
936aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_EN, 0x0a },
937aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_MASK_DCC_CTL, 0x08 },
938aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_MISC_CTL1, 0x30 },
939aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_REG_GAIN, 0x00 },
940aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_OS_CAL_CTL, 0x00 },
941aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_OS_CAL_CTL1, 0x90 },
942aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTG_DBG, 0x08 },
943aa21a7d4SKrzysztof Kozlowski { WSA884X_BBM_CTL, 0x92 },
944aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_MISC1, 0x00 },
945aa21a7d4SKrzysztof Kozlowski { WSA884X_DAC_VCM_CTRL_REG7, 0x00 },
946aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_BIAS_REG5, 0x15 },
947aa21a7d4SKrzysztof Kozlowski { WSA884X_DRV_LF_MISC_CTL2, 0x00 },
948aa21a7d4SKrzysztof Kozlowski { WSA884X_STB_CTRL1, 0x42 },
949aa21a7d4SKrzysztof Kozlowski { WSA884X_CURRENT_LIMIT, 0x54 },
950aa21a7d4SKrzysztof Kozlowski { WSA884X_BYP_CTRL1, 0x01 },
951aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_CTL_0, 0x00 },
952aa21a7d4SKrzysztof Kozlowski { WSA884X_BOOST_SPARE_CTL_1, 0x00 },
953aa21a7d4SKrzysztof Kozlowski { WSA884X_IBIAS1, 0x00 },
954aa21a7d4SKrzysztof Kozlowski { WSA884X_IBIAS2, 0x00 },
955aa21a7d4SKrzysztof Kozlowski { WSA884X_IBIAS3, 0x00 },
956aa21a7d4SKrzysztof Kozlowski { WSA884X_EN_CTRL, 0x42 },
957aa21a7d4SKrzysztof Kozlowski { WSA884X_STB_CTRL2, 0x03 },
958aa21a7d4SKrzysztof Kozlowski { WSA884X_STB_CTRL3, 0x3c },
959aa21a7d4SKrzysztof Kozlowski { WSA884X_STB_CTRL4, 0x30 },
960aa21a7d4SKrzysztof Kozlowski { WSA884X_BYP_CTRL2, 0x97 },
961aa21a7d4SKrzysztof Kozlowski { WSA884X_BYP_CTRL3, 0x11 },
962aa21a7d4SKrzysztof Kozlowski { WSA884X_ZX_CTRL1, 0xf0 },
963aa21a7d4SKrzysztof Kozlowski { WSA884X_ZX_CTRL2, 0x04 },
964aa21a7d4SKrzysztof Kozlowski { WSA884X_BLEEDER_CTRL, 0x04 },
965aa21a7d4SKrzysztof Kozlowski { WSA884X_BOOST_MISC, 0x62 },
966aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTAGE_CTRL1, 0x00 },
967aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTAGE_CTRL2, 0x31 },
968aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTAGE_CTRL3, 0x81 },
969aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSTAGE_CTRL4, 0x5f },
970aa21a7d4SKrzysztof Kozlowski { WSA884X_MAXD_REG1, 0x00 },
971aa21a7d4SKrzysztof Kozlowski { WSA884X_MAXD_REG2, 0x5b },
972aa21a7d4SKrzysztof Kozlowski { WSA884X_ILIM_CTRL1, 0xe2 },
973aa21a7d4SKrzysztof Kozlowski { WSA884X_ILIM_CTRL2, 0x90 },
974aa21a7d4SKrzysztof Kozlowski { WSA884X_TEST_CTRL1, 0x00 },
975aa21a7d4SKrzysztof Kozlowski { WSA884X_TEST_CTRL2, 0x00 },
976aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE1, 0x00 },
977aa21a7d4SKrzysztof Kozlowski { WSA884X_BOOT_CAP_CHECK, 0x01 },
978aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_CTL_0, 0x12 },
979aa21a7d4SKrzysztof Kozlowski { WSA884X_PWRSAV_CTL, 0xaa },
980aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_CTL_0, 0x00 },
981aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_CTL_1, 0x00 },
982aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_CTL_2, 0x00 },
983aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_CTL_3, 0x00 },
984aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_CLT_1, 0xe1 },
985aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_CTL_2, 0x00 },
986aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_CTL_3, 0x70 },
987aa21a7d4SKrzysztof Kozlowski { WSA884X_CKWD_CTL_0, 0x14 },
988aa21a7d4SKrzysztof Kozlowski { WSA884X_CKWD_CTL_1, 0x3b },
989aa21a7d4SKrzysztof Kozlowski { WSA884X_CKWD_CTL_2, 0x00 },
990aa21a7d4SKrzysztof Kozlowski { WSA884X_CKSK_CTL_0, 0x00 },
991aa21a7d4SKrzysztof Kozlowski { WSA884X_PADSW_CTL_0, 0x00 },
992aa21a7d4SKrzysztof Kozlowski { WSA884X_TEST_0, 0x00 },
993aa21a7d4SKrzysztof Kozlowski { WSA884X_TEST_1, 0x00 },
994aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_TUNE_0, 0x00 },
995aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_TUNE_1, 0x00 },
996aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_TUNE_2, 0x00 },
997aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_TUNE_3, 0x00 },
998aa21a7d4SKrzysztof Kozlowski { WSA884X_PON_LDOL_SPARE_TUNE_4, 0x00 },
999aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_CTRL0_PAGE, 0x00 },
1000aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_RST_CTL, 0x01 },
1001aa21a7d4SKrzysztof Kozlowski { WSA884X_SWR_RESET_EN, 0x00 },
1002aa21a7d4SKrzysztof Kozlowski { WSA884X_TOP_CLK_CFG, 0x00 },
1003aa21a7d4SKrzysztof Kozlowski { WSA884X_SWR_CLK_RATE, 0x00 },
1004aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_PATH_MODE, 0x00 },
1005aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_CLK_CTL, 0x1f },
1006aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_EN, 0x00 },
1007aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_CTL0, 0x00 },
1008aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_CTL1, 0xfe },
1009aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_TIMER0, 0x80 },
1010aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_TIMER1, 0x80 },
1011aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_ERR_CTL, 0x00 },
1012aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_MSK0, 0x00 },
1013aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_MSK1, 0x00 },
1014aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_BYP_CTL, 0x00 },
1015aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_BYP0, 0x00 },
1016aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_BYP1, 0x00 },
1017aa21a7d4SKrzysztof Kozlowski { WSA884X_TADC_VALUE_CTL, 0x03 },
1018aa21a7d4SKrzysztof Kozlowski { WSA884X_TEMP_DETECT_CTL, 0x01 },
1019aa21a7d4SKrzysztof Kozlowski { WSA884X_TEMP_CONFIG0, 0x00 },
1020aa21a7d4SKrzysztof Kozlowski { WSA884X_TEMP_CONFIG1, 0x00 },
1021aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_THRM_FLT_CTL, 0x7f },
1022aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_CAL_CTL, 0x01 },
1023aa21a7d4SKrzysztof Kozlowski { WSA884X_UVLO_DEGLITCH_CTL, 0x05 },
1024aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP_DEGLITCH_CTL, 0x05 },
1025aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_ZONE_DETC_CTL, 0x31 },
1026aa21a7d4SKrzysztof Kozlowski { WSA884X_CPS_CTL, 0x00 },
1027aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_RX_CTL, 0xfe },
1028aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A1_0, 0x00 },
1029aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A1_1, 0x01 },
1030aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A2_0, 0x96 },
1031aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A2_1, 0x09 },
1032aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A3_0, 0xab },
1033aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A3_1, 0x05 },
1034aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A4_0, 0x1c },
1035aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A4_1, 0x02 },
1036aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A5_0, 0x17 },
1037aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A5_1, 0x02 },
1038aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A6_0, 0xaa },
1039aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A7_0, 0xe3 },
1040aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_0, 0x69 },
1041aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_1, 0x54 },
1042aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_2, 0x02 },
1043aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_3, 0x15 },
1044aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R1, 0xa4 },
1045aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R2, 0xb5 },
1046aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R3, 0x86 },
1047aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R4, 0x85 },
1048aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R5, 0xaa },
1049aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R6, 0xe2 },
1050aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R7, 0x62 },
1051aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_GAIN_PDM_0, 0x00 },
1052aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_GAIN_PDM_1, 0xfc },
1053aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_GAIN_PDM_2, 0x05 },
1054aa21a7d4SKrzysztof Kozlowski { WSA884X_PDM_WD_CTL, 0x00 },
1055aa21a7d4SKrzysztof Kozlowski { WSA884X_DEM_BYPASS_DATA0, 0x00 },
1056aa21a7d4SKrzysztof Kozlowski { WSA884X_DEM_BYPASS_DATA1, 0x00 },
1057aa21a7d4SKrzysztof Kozlowski { WSA884X_DEM_BYPASS_DATA2, 0x00 },
1058aa21a7d4SKrzysztof Kozlowski { WSA884X_DEM_BYPASS_DATA3, 0x00 },
1059aa21a7d4SKrzysztof Kozlowski { WSA884X_DRE_CTL_0, 0x70 },
1060aa21a7d4SKrzysztof Kozlowski { WSA884X_DRE_CTL_1, 0x04 },
1061aa21a7d4SKrzysztof Kozlowski { WSA884X_DRE_IDLE_DET_CTL, 0x2f },
1062aa21a7d4SKrzysztof Kozlowski { WSA884X_GAIN_RAMPING_CTL, 0x50 },
1063aa21a7d4SKrzysztof Kozlowski { WSA884X_GAIN_RAMPING_MIN, 0x12 },
1064aa21a7d4SKrzysztof Kozlowski { WSA884X_TAGC_CTL, 0x15 },
1065aa21a7d4SKrzysztof Kozlowski { WSA884X_TAGC_TIME, 0xbc },
1066aa21a7d4SKrzysztof Kozlowski { WSA884X_TAGC_FORCE_VAL, 0x00 },
1067aa21a7d4SKrzysztof Kozlowski { WSA884X_VAGC_CTL, 0x01 },
1068aa21a7d4SKrzysztof Kozlowski { WSA884X_VAGC_TIME, 0x0f },
1069aa21a7d4SKrzysztof Kozlowski { WSA884X_VAGC_ATTN_LVL_1, 0x03 },
1070aa21a7d4SKrzysztof Kozlowski { WSA884X_VAGC_ATTN_LVL_2, 0x06 },
1071aa21a7d4SKrzysztof Kozlowski { WSA884X_VAGC_ATTN_LVL_3, 0x09 },
1072aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_CTL_0, 0x37 },
1073aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_CTL_1, 0x81 },
1074aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_V_HD_PA, 0x0c },
1075aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_V_PA_MIN, 0x00 },
1076aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_OVRD_VAL, 0x00 },
1077aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_HARD_MAX, 0xff },
1078aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_SOFT_MAX, 0xf5 },
1079aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_SIG_DP, 0x00 },
1080aa21a7d4SKrzysztof Kozlowski { WSA884X_PBR_DELAY_CTL, 0x07 },
1081aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_SRL_MAX_PBR, 0x02 },
1082aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH1, 0x00 },
1083aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH2, 0x00 },
1084aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH3, 0x00 },
1085aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH4, 0x00 },
1086aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH5, 0x00 },
1087aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH6, 0x00 },
1088aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH7, 0x00 },
1089aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH8, 0x00 },
1090aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH9, 0x00 },
1091aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH10, 0x00 },
1092aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH11, 0x00 },
1093aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH12, 0x00 },
1094aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH13, 0x00 },
1095aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH14, 0x00 },
1096aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH15, 0x00 },
1097aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_CTRL1_PAGE, 0x00 },
1098aa21a7d4SKrzysztof Kozlowski { WSA884X_PIN_CTL, 0x04 },
1099aa21a7d4SKrzysztof Kozlowski { WSA884X_PIN_CTL_OE, 0x00 },
1100aa21a7d4SKrzysztof Kozlowski { WSA884X_PIN_WDATA_IOPAD, 0x00 },
1101aa21a7d4SKrzysztof Kozlowski { WSA884X_I2C_SLAVE_CTL, 0x00 },
1102aa21a7d4SKrzysztof Kozlowski { WSA884X_SPMI_PAD_CTL0, 0x2f },
1103aa21a7d4SKrzysztof Kozlowski { WSA884X_SPMI_PAD_CTL1, 0x2f },
1104aa21a7d4SKrzysztof Kozlowski { WSA884X_SPMI_PAD_CTL2, 0x2f },
1105aa21a7d4SKrzysztof Kozlowski { WSA884X_MEM_CTL, 0x00 },
1106aa21a7d4SKrzysztof Kozlowski { WSA884X_SWR_HM_TEST0, 0x08 },
1107aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_CTRL0, 0x00 },
1108aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_CTRL2, 0x00 },
1109aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TCSP0, 0x77 },
1110aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TCSP1, 0x00 },
1111aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TPPS, 0x47 },
1112aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TVPS, 0x3b },
1113aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TVPH, 0x47 },
1114aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TPPR0, 0x47 },
1115aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TPPR1, 0x00 },
1116aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_TPPH, 0x47 },
1117aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_PRG_END, 0x47 },
1118aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PLAY, 0x00 },
1119aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_CTL, 0x06 },
1120aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_LRA_PER_0, 0xd1 },
1121aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_LRA_PER_1, 0x00 },
1122aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_DELTA_THETA_0, 0xe6 },
1123aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_DELTA_THETA_1, 0x04 },
1124aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_DIRECT_AMP_0, 0x50 },
1125aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_DIRECT_AMP_1, 0x00 },
1126aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP0_0, 0x50 },
1127aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP0_1, 0x00 },
1128aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP1_0, 0x50 },
1129aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP1_1, 0x00 },
1130aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP2_0, 0x50 },
1131aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP2_1, 0x00 },
1132aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP3_0, 0x50 },
1133aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP3_1, 0x00 },
1134aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP4_0, 0x50 },
1135aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP4_1, 0x00 },
1136aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP5_0, 0x50 },
1137aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP5_1, 0x00 },
1138aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP6_0, 0x50 },
1139aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP6_1, 0x00 },
1140aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP7_0, 0x50 },
1141aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PTRN_AMP7_1, 0x00 },
1142aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PER_0_1, 0x88 },
1143aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PER_2_3, 0x88 },
1144aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PER_4_5, 0x88 },
1145aa21a7d4SKrzysztof Kozlowski { WSA884X_WAVG_PER_6_7, 0x88 },
1146aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_MODE, 0x00 },
1147aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_MASK0, 0x90 },
1148aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_MASK1, 0x00 },
1149aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_CLEAR0, 0x00 },
1150aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_CLEAR1, 0x00 },
1151aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_LEVEL0, 0x04 },
1152aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_LEVEL1, 0x00 },
1153aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_SET0, 0x00 },
1154aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_SET1, 0x00 },
1155aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_TEST0, 0x00 },
1156aa21a7d4SKrzysztof Kozlowski { WSA884X_INTR_TEST1, 0x00 },
1157aa21a7d4SKrzysztof Kozlowski { WSA884X_PDM_TEST_MODE, 0x00 },
1158aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_DBG, 0x00 },
1159aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_DEBUG_MODE, 0x00 },
1160aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_DEBUG_SEL, 0x00 },
1161aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_DEBUG_EN, 0x00 },
1162aa21a7d4SKrzysztof Kozlowski { WSA884X_TADC_DETECT_DBG_CTL, 0x00 },
1163aa21a7d4SKrzysztof Kozlowski { WSA884X_TADC_DEBUG_MSB, 0x00 },
1164aa21a7d4SKrzysztof Kozlowski { WSA884X_TADC_DEBUG_LSB, 0x00 },
1165aa21a7d4SKrzysztof Kozlowski { WSA884X_SAMPLE_EDGE_SEL, 0x7f },
1166aa21a7d4SKrzysztof Kozlowski { WSA884X_SWR_EDGE_SEL, 0x00 },
1167aa21a7d4SKrzysztof Kozlowski { WSA884X_TEST_MODE_CTL, 0x05 },
1168aa21a7d4SKrzysztof Kozlowski { WSA884X_IOPAD_CTL, 0x00 },
1169aa21a7d4SKrzysztof Kozlowski { WSA884X_ANA_CSR_DBG_ADD, 0x00 },
1170aa21a7d4SKrzysztof Kozlowski { WSA884X_ANA_CSR_DBG_CTL, 0x12 },
1171aa21a7d4SKrzysztof Kozlowski { WSA884X_CLK_DBG_CTL, 0x00 },
1172aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_0, 0x00 },
1173aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_1, 0x00 },
1174aa21a7d4SKrzysztof Kozlowski { WSA884X_SPARE_2, 0x00 },
1175aa21a7d4SKrzysztof Kozlowski { WSA884X_SCODE, 0x00 },
1176aa21a7d4SKrzysztof Kozlowski { WSA884X_DIG_TRIM_PAGE, 0x00 },
1177aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_0, 0x00 },
1178aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_1, 0x00 },
1179aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_2, 0x00 },
1180aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_3, 0x00 },
1181aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_4, 0x00 },
1182aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_5, 0x00 },
1183aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_6, 0x00 },
1184aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_7, 0x00 },
1185aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_8, 0x00 },
1186aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_9, 0x00 },
1187aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_10, 0x00 },
1188aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_11, 0x00 },
1189aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_12, 0x00 },
1190aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_13, 0x00 },
1191aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_14, 0x00 },
1192aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_15, 0x00 },
1193aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_16, 0x00 },
1194aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_17, 0x00 },
1195aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_18, 0x00 },
1196aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_19, 0x00 },
1197aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_20, 0x00 },
1198aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_21, 0x00 },
1199aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_22, 0x00 },
1200aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_23, 0x00 },
1201aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_24, 0x00 },
1202aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_25, 0x00 },
1203aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_26, 0x00 },
1204aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_27, 0x00 },
1205aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_28, 0x00 },
1206aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_29, 0x00 },
1207aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_30, 0x00 },
1208aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_31, 0x00 },
1209aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_32, 0x00 },
1210aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_33, 0x00 },
1211aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_34, 0x00 },
1212aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_35, 0x00 },
1213aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_36, 0x00 },
1214aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_37, 0x00 },
1215aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_38, 0x00 },
1216aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_39, 0x00 },
1217aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_40, 0x00 },
1218aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_41, 0x00 },
1219aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_42, 0x00 },
1220aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_43, 0x00 },
1221aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_44, 0x00 },
1222aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_45, 0x00 },
1223aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_46, 0x00 },
1224aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_47, 0x00 },
1225aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_48, 0x00 },
1226aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_49, 0x00 },
1227aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_50, 0x00 },
1228aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_51, 0x00 },
1229aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_52, 0x00 },
1230aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_53, 0x00 },
1231aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_54, 0x00 },
1232aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_55, 0x00 },
1233aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_56, 0x00 },
1234aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_57, 0x00 },
1235aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_58, 0x00 },
1236aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_59, 0x00 },
1237aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_60, 0x00 },
1238aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_61, 0x00 },
1239aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_62, 0x00 },
1240aa21a7d4SKrzysztof Kozlowski { WSA884X_EMEM_63, 0x00 },
1241aa21a7d4SKrzysztof Kozlowski };
1242aa21a7d4SKrzysztof Kozlowski
wsa884x_readonly_register(struct device * dev,unsigned int reg)1243aa21a7d4SKrzysztof Kozlowski static bool wsa884x_readonly_register(struct device *dev, unsigned int reg)
1244aa21a7d4SKrzysztof Kozlowski {
1245aa21a7d4SKrzysztof Kozlowski switch (reg) {
1246aa21a7d4SKrzysztof Kozlowski case WSA884X_DOUT_MSB:
1247aa21a7d4SKrzysztof Kozlowski case WSA884X_DOUT_LSB:
1248aa21a7d4SKrzysztof Kozlowski case WSA884X_STATUS:
1249aa21a7d4SKrzysztof Kozlowski case WSA884X_SPK_TOP_SPARE_TUNE_2:
1250aa21a7d4SKrzysztof Kozlowski case WSA884X_SPK_TOP_SPARE_TUNE_3:
1251aa21a7d4SKrzysztof Kozlowski case WSA884X_SPK_TOP_SPARE_TUNE_4:
1252aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_5:
1253aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_6:
1254aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_7:
1255aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_8:
1256aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_9:
1257aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_TUNE_10:
1258aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS0:
1259aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS1:
1260aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS2:
1261aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS3:
1262aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS4:
1263aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_STATUS5:
1264aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_RO_1:
1265aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_RO_2:
1266aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_RO_3:
1267aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_RO_0:
1268aa21a7d4SKrzysztof Kozlowski case WSA884X_BOOST_SPARE_RO_1:
1269aa21a7d4SKrzysztof Kozlowski case WSA884X_STATUS_0:
1270aa21a7d4SKrzysztof Kozlowski case WSA884X_STATUS_1:
1271aa21a7d4SKrzysztof Kozlowski case WSA884X_CHIP_ID0:
1272aa21a7d4SKrzysztof Kozlowski case WSA884X_CHIP_ID1:
1273aa21a7d4SKrzysztof Kozlowski case WSA884X_CHIP_ID2:
1274aa21a7d4SKrzysztof Kozlowski case WSA884X_CHIP_ID3:
1275aa21a7d4SKrzysztof Kozlowski case WSA884X_BUS_ID:
1276aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_FSM_STA0:
1277aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_FSM_STA1:
1278aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_FSM_ERR_COND0:
1279aa21a7d4SKrzysztof Kozlowski case WSA884X_PA_FSM_ERR_COND1:
1280aa21a7d4SKrzysztof Kozlowski case WSA884X_TEMP_DIN_MSB:
1281aa21a7d4SKrzysztof Kozlowski case WSA884X_TEMP_DIN_LSB:
1282aa21a7d4SKrzysztof Kozlowski case WSA884X_TEMP_DOUT_MSB:
1283aa21a7d4SKrzysztof Kozlowski case WSA884X_TEMP_DOUT_LSB:
1284aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_DIN_MSB:
1285aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_DIN_LSB:
1286aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_DOUT_MSB:
1287aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_DOUT_LSB:
1288aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_CAL_MSB:
1289aa21a7d4SKrzysztof Kozlowski case WSA884X_VBAT_CAL_LSB:
1290aa21a7d4SKrzysztof Kozlowski case WSA884X_VPHX_SYS_EN_STATUS:
1291aa21a7d4SKrzysztof Kozlowski case WSA884X_PIN_STATUS:
1292aa21a7d4SKrzysztof Kozlowski case WSA884X_SWR_HM_TEST1:
1293aa21a7d4SKrzysztof Kozlowski case WSA884X_OTP_CTRL1:
1294aa21a7d4SKrzysztof Kozlowski case WSA884X_OTP_STAT:
1295aa21a7d4SKrzysztof Kozlowski case WSA884X_WAVG_STA:
1296aa21a7d4SKrzysztof Kozlowski case WSA884X_INTR_STATUS0:
1297aa21a7d4SKrzysztof Kozlowski case WSA884X_INTR_STATUS1:
1298aa21a7d4SKrzysztof Kozlowski case WSA884X_ATE_TEST_MODE:
1299aa21a7d4SKrzysztof Kozlowski case WSA884X_SPARE_R:
1300aa21a7d4SKrzysztof Kozlowski return true;
1301aa21a7d4SKrzysztof Kozlowski }
1302aa21a7d4SKrzysztof Kozlowski return false;
1303aa21a7d4SKrzysztof Kozlowski }
1304aa21a7d4SKrzysztof Kozlowski
wsa884x_writeable_register(struct device * dev,unsigned int reg)1305aa21a7d4SKrzysztof Kozlowski static bool wsa884x_writeable_register(struct device *dev, unsigned int reg)
1306aa21a7d4SKrzysztof Kozlowski {
1307aa21a7d4SKrzysztof Kozlowski return !wsa884x_readonly_register(dev, reg);
1308aa21a7d4SKrzysztof Kozlowski }
1309aa21a7d4SKrzysztof Kozlowski
wsa884x_volatile_register(struct device * dev,unsigned int reg)1310aa21a7d4SKrzysztof Kozlowski static bool wsa884x_volatile_register(struct device *dev, unsigned int reg)
1311aa21a7d4SKrzysztof Kozlowski {
1312aa21a7d4SKrzysztof Kozlowski switch (reg) {
1313aa21a7d4SKrzysztof Kozlowski case WSA884X_ANA_WO_CTL_0:
1314aa21a7d4SKrzysztof Kozlowski case WSA884X_ANA_WO_CTL_1:
1315aa21a7d4SKrzysztof Kozlowski return true;
1316aa21a7d4SKrzysztof Kozlowski }
1317aa21a7d4SKrzysztof Kozlowski return wsa884x_readonly_register(dev, reg);
1318aa21a7d4SKrzysztof Kozlowski }
1319aa21a7d4SKrzysztof Kozlowski
1320aa21a7d4SKrzysztof Kozlowski static struct regmap_config wsa884x_regmap_config = {
1321aa21a7d4SKrzysztof Kozlowski .reg_bits = 32,
1322aa21a7d4SKrzysztof Kozlowski .val_bits = 8,
1323aa21a7d4SKrzysztof Kozlowski .cache_type = REGCACHE_MAPLE,
1324aa21a7d4SKrzysztof Kozlowski .reg_defaults = wsa884x_defaults,
1325aa21a7d4SKrzysztof Kozlowski .max_register = WSA884X_MAX_REGISTER,
1326aa21a7d4SKrzysztof Kozlowski .num_reg_defaults = ARRAY_SIZE(wsa884x_defaults),
1327aa21a7d4SKrzysztof Kozlowski .volatile_reg = wsa884x_volatile_register,
1328aa21a7d4SKrzysztof Kozlowski .writeable_reg = wsa884x_writeable_register,
1329aa21a7d4SKrzysztof Kozlowski .reg_format_endian = REGMAP_ENDIAN_NATIVE,
1330aa21a7d4SKrzysztof Kozlowski .val_format_endian = REGMAP_ENDIAN_NATIVE,
1331aa21a7d4SKrzysztof Kozlowski .use_single_read = true,
1332aa21a7d4SKrzysztof Kozlowski };
1333aa21a7d4SKrzysztof Kozlowski
1334aa21a7d4SKrzysztof Kozlowski static const struct reg_sequence wsa884x_reg_init[] = {
1335aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP2_PROG, FIELD_PREP_CONST(WSA884X_BOP2_PROG_BOP2_VTH_MASK, 0x6) |
1336aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_BOP2_PROG_BOP2_HYST_MASK, 0x6) },
1337aa21a7d4SKrzysztof Kozlowski { WSA884X_REF_CTRL, (0xd2 & ~WSA884X_REF_CTRL_BG_RDY_SEL_MASK) |
1338aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_REF_CTRL_BG_RDY_SEL_MASK, 0x1) },
1339aa21a7d4SKrzysztof Kozlowski /*
1340aa21a7d4SKrzysztof Kozlowski * Downstream suggests for batteries different than 1-Stacked (1S):
1341aa21a7d4SKrzysztof Kozlowski * { WSA884X_TOP_CTRL1, 0xd3 & ~WSA884X_TOP_CTRL1_OCP_LOWVBAT_ITH_EN_MASK },
1342aa21a7d4SKrzysztof Kozlowski */
1343aa21a7d4SKrzysztof Kozlowski { WSA884X_STB_CTRL1, (0x42 & ~WSA884X_STB_CTRL1_SLOPE_COMP_CURRENT_MASK) |
1344aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_STB_CTRL1_SLOPE_COMP_CURRENT_MASK, 0xd) },
1345aa21a7d4SKrzysztof Kozlowski { WSA884X_CURRENT_LIMIT, (0x54 & ~WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_MASK) |
1346aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_MASK, 0x9) },
1347aa21a7d4SKrzysztof Kozlowski { WSA884X_ZX_CTRL1, (0xf0 & ~WSA884X_ZX_CTRL1_ZX_DET_SW_SEL_MASK) |
1348aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_ZX_CTRL1_ZX_DET_SW_SEL_MASK, 0x3) },
1349aa21a7d4SKrzysztof Kozlowski { WSA884X_ILIM_CTRL1, (0xe2 & ~WSA884X_ILIM_CTRL1_ILIM_OFFSET_PB_MASK) |
1350aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_ILIM_CTRL1_ILIM_OFFSET_PB_MASK, 0x3) },
1351aa21a7d4SKrzysztof Kozlowski { WSA884X_CKWD_CTL_1, FIELD_PREP_CONST(WSA884X_CKWD_CTL_1_VPP_SW_CTL_MASK, 0x0) |
1352aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_CKWD_CTL_1_CKWD_VCOMP_VREF_SEL_MASK, 0x13) },
1353aa21a7d4SKrzysztof Kozlowski { WSA884X_PA_FSM_CTL1, (0xfe & ~WSA884X_PA_FSM_CTL1_NOISE_GATE_BLOCK_MASK) |
1354aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_PA_FSM_CTL1_NOISE_GATE_BLOCK_MASK, 0x4) }, /* == 0xfe */
1355aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_THRM_FLT_CTL, (0x7f & ~WSA884X_VBAT_THRM_FLT_CTL_VBAT_COEF_SEL_MASK) |
1356aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_VBAT_THRM_FLT_CTL_VBAT_COEF_SEL_MASK, 0x4) },
1357aa21a7d4SKrzysztof Kozlowski { WSA884X_VBAT_CAL_CTL, FIELD_PREP_CONST(WSA884X_VBAT_CAL_CTL_RESERVE_MASK, 0x2) |
1358aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_VBAT_CAL_CTL_VBAT_CAL_EN_MASK, 0x1) },
1359aa21a7d4SKrzysztof Kozlowski { WSA884X_BOP_DEGLITCH_CTL, FIELD_PREP_CONST(WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_SETTING_MASK, 0x8) |
1360aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_BOP_DEGLITCH_CTL_BOP_DEGLITCH_EN_MASK, 0x1) },
1361aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A2_0, 0x0a },
1362aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A2_1, 0x08 },
1363aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A3_0, 0xf3 },
1364aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A3_1, 0x07 },
1365aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A4_0, 0x79 },
1366aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A5_0, 0x0b },
1367aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A6_0, 0x8a },
1368aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_A7_0, 0x9b },
1369aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_0, FIELD_PREP_CONST(WSA884X_CDC_SPK_DSM_C_0_COEF_C3_MASK, 0x6) |
1370aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_CDC_SPK_DSM_C_0_COEF_C2_MASK, 0x8) },
1371aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_2, FIELD_PREP_CONST(WSA884X_CDC_SPK_DSM_C_2_COEF_C7_MASK, 0xf) },
1372aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_C_3, FIELD_PREP_CONST(WSA884X_CDC_SPK_DSM_C_3_COEF_C7_MASK, 0x20) },
1373aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R1, 0x83 },
1374aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R2, 0x7f },
1375aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R3, 0x9d },
1376aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R4, 0x82 },
1377aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R5, 0x8b },
1378aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R6, 0x9b },
1379aa21a7d4SKrzysztof Kozlowski { WSA884X_CDC_SPK_DSM_R7, 0x3f },
1380aa21a7d4SKrzysztof Kozlowski /* Speaker mode by default */
1381aa21a7d4SKrzysztof Kozlowski { WSA884X_DRE_CTL_0, FIELD_PREP_CONST(WSA884X_DRE_CTL_0_PROG_DELAY_MASK, 0x7) },
1382aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_CTL_0, (0x37 & ~WSA884X_CLSH_CTL_0_DLY_CODE_MASK) |
1383aa21a7d4SKrzysztof Kozlowski FIELD_PREP_CONST(WSA884X_CLSH_CTL_0_DLY_CODE_MASK, 0x6) },
1384aa21a7d4SKrzysztof Kozlowski /*
1385aa21a7d4SKrzysztof Kozlowski * WSA884X_CLSH_VTH values for speaker mode with G_21_DB system gain,
1386aa21a7d4SKrzysztof Kozlowski * battery 1S and rload 8 Ohms.
1387aa21a7d4SKrzysztof Kozlowski */
1388aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH1, WSA884X_VTH_TO_REG(863), },
1389aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH2, WSA884X_VTH_TO_REG(918), },
1390aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH3, WSA884X_VTH_TO_REG(980), },
1391aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH4, WSA884X_VTH_TO_REG(1043), },
1392aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH5, WSA884X_VTH_TO_REG(1098), },
1393aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH6, WSA884X_VTH_TO_REG(1137), },
1394aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH7, WSA884X_VTH_TO_REG(1184), },
1395aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH8, WSA884X_VTH_TO_REG(1239), },
1396aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH9, WSA884X_VTH_TO_REG(1278), },
1397aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH10, WSA884X_VTH_TO_REG(1380), },
1398aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH11, WSA884X_VTH_TO_REG(1482), },
1399aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH12, WSA884X_VTH_TO_REG(1584), },
1400aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH13, WSA884X_VTH_TO_REG(1663), },
1401aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH14, WSA884X_VTH_TO_REG(1780), },
1402aa21a7d4SKrzysztof Kozlowski { WSA884X_CLSH_VTH15, WSA884X_VTH_TO_REG(2000), },
1403aa21a7d4SKrzysztof Kozlowski { WSA884X_ANA_WO_CTL_1, 0x00 },
1404aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_REG_38, 0x00 },
1405aa21a7d4SKrzysztof Kozlowski { WSA884X_OTP_REG_40, FIELD_PREP_CONST(WSA884X_OTP_REG_40_ISENSE_RESCAL_MASK, 0x8) },
1406aa21a7d4SKrzysztof Kozlowski };
1407aa21a7d4SKrzysztof Kozlowski
wsa884x_set_gain_parameters(struct wsa884x_priv * wsa884x)1408aa21a7d4SKrzysztof Kozlowski static void wsa884x_set_gain_parameters(struct wsa884x_priv *wsa884x)
1409aa21a7d4SKrzysztof Kozlowski {
1410aa21a7d4SKrzysztof Kozlowski struct regmap *regmap = wsa884x->regmap;
1411aa21a7d4SKrzysztof Kozlowski unsigned int min_gain, igain, vgain, comp_offset;
1412aa21a7d4SKrzysztof Kozlowski
1413aa21a7d4SKrzysztof Kozlowski /*
1414aa21a7d4SKrzysztof Kozlowski * Downstream sets gain parameters customized per boards per use-case.
1415aa21a7d4SKrzysztof Kozlowski * Choose here some sane values matching knowon users, like QRD8550
1416aa21a7d4SKrzysztof Kozlowski * board:.
1417aa21a7d4SKrzysztof Kozlowski *
1418aa21a7d4SKrzysztof Kozlowski * Values match here downstream:
1419aa21a7d4SKrzysztof Kozlowski * For WSA884X_RECEIVER - G_7P5_DB system gain
1420aa21a7d4SKrzysztof Kozlowski * For WSA884X_SPEAKER - G_21_DB system gain
1421aa21a7d4SKrzysztof Kozlowski */
1422aa21a7d4SKrzysztof Kozlowski if (wsa884x->dev_mode == WSA884X_RECEIVER) {
1423aa21a7d4SKrzysztof Kozlowski comp_offset = COMP_OFFSET4;
1424aa21a7d4SKrzysztof Kozlowski min_gain = G_M6_DB;
1425aa21a7d4SKrzysztof Kozlowski igain = ISENSE_18_DB;
1426aa21a7d4SKrzysztof Kozlowski vgain = VSENSE_M12_DB;
1427aa21a7d4SKrzysztof Kozlowski } else {
1428aa21a7d4SKrzysztof Kozlowski /* WSA884X_SPEAKER */
1429aa21a7d4SKrzysztof Kozlowski comp_offset = COMP_OFFSET0;
1430aa21a7d4SKrzysztof Kozlowski min_gain = G_0_DB;
1431aa21a7d4SKrzysztof Kozlowski igain = ISENSE_12_DB;
1432aa21a7d4SKrzysztof Kozlowski vgain = VSENSE_M24_DB;
1433aa21a7d4SKrzysztof Kozlowski }
1434aa21a7d4SKrzysztof Kozlowski
1435aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_ISENSE2,
1436aa21a7d4SKrzysztof Kozlowski WSA884X_ISENSE2_ISENSE_GAIN_CTL_MASK,
1437aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_ISENSE2_ISENSE_GAIN_CTL_MASK, igain));
1438aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_VSENSE1,
1439aa21a7d4SKrzysztof Kozlowski WSA884X_VSENSE1_GAIN_VSENSE_FE_MASK,
1440aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_VSENSE1_GAIN_VSENSE_FE_MASK, vgain));
1441aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_GAIN_RAMPING_MIN,
1442aa21a7d4SKrzysztof Kozlowski WSA884X_GAIN_RAMPING_MIN_MIN_GAIN_MASK,
1443aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_GAIN_RAMPING_MIN_MIN_GAIN_MASK, min_gain));
1444aa21a7d4SKrzysztof Kozlowski
1445aa21a7d4SKrzysztof Kozlowski if (wsa884x->port_enable[WSA884X_PORT_COMP]) {
1446aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_DRE_CTL_0,
1447aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_0_OFFSET_MASK,
1448aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_DRE_CTL_0_OFFSET_MASK, comp_offset));
1449aa21a7d4SKrzysztof Kozlowski
1450aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_DRE_CTL_1,
1451aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK,
1452aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK, 0x0));
1453aa21a7d4SKrzysztof Kozlowski } else {
1454aa21a7d4SKrzysztof Kozlowski regmap_update_bits(regmap, WSA884X_DRE_CTL_1,
1455aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK,
1456aa21a7d4SKrzysztof Kozlowski FIELD_PREP(WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK, 0x1));
1457aa21a7d4SKrzysztof Kozlowski }
1458aa21a7d4SKrzysztof Kozlowski }
1459aa21a7d4SKrzysztof Kozlowski
wsa884x_init(struct wsa884x_priv * wsa884x)1460aa21a7d4SKrzysztof Kozlowski static void wsa884x_init(struct wsa884x_priv *wsa884x)
1461aa21a7d4SKrzysztof Kozlowski {
1462aa21a7d4SKrzysztof Kozlowski unsigned int wo_ctl_0;
1463aa21a7d4SKrzysztof Kozlowski unsigned int variant = 0;
1464aa21a7d4SKrzysztof Kozlowski
1465aa21a7d4SKrzysztof Kozlowski if (!regmap_read(wsa884x->regmap, WSA884X_OTP_REG_0, &variant))
1466aa21a7d4SKrzysztof Kozlowski wsa884x->variant = variant & WSA884X_OTP_REG_0_ID_MASK;
1467aa21a7d4SKrzysztof Kozlowski
1468aa21a7d4SKrzysztof Kozlowski regmap_multi_reg_write(wsa884x->regmap, wsa884x_reg_init,
1469aa21a7d4SKrzysztof Kozlowski ARRAY_SIZE(wsa884x_reg_init));
1470aa21a7d4SKrzysztof Kozlowski
1471aa21a7d4SKrzysztof Kozlowski wo_ctl_0 = 0xc;
1472aa21a7d4SKrzysztof Kozlowski wo_ctl_0 |= FIELD_PREP(WSA884X_ANA_WO_CTL_0_DAC_CM_CLAMP_EN_MASK,
1473aa21a7d4SKrzysztof Kozlowski WSA884X_ANA_WO_CTL_0_DAC_CM_CLAMP_EN_MODE_SPEAKER);
1474aa21a7d4SKrzysztof Kozlowski /* Assume that compander is enabled by default unless it is haptics sku */
1475aa21a7d4SKrzysztof Kozlowski if (wsa884x->variant == WSA884X_OTP_ID_WSA8845H)
1476aa21a7d4SKrzysztof Kozlowski wo_ctl_0 |= FIELD_PREP(WSA884X_ANA_WO_CTL_0_PA_AUX_GAIN_MASK,
1477aa21a7d4SKrzysztof Kozlowski WSA884X_ANA_WO_CTL_0_PA_AUX_18_DB);
1478aa21a7d4SKrzysztof Kozlowski else
1479aa21a7d4SKrzysztof Kozlowski wo_ctl_0 |= FIELD_PREP(WSA884X_ANA_WO_CTL_0_PA_AUX_GAIN_MASK,
1480aa21a7d4SKrzysztof Kozlowski WSA884X_ANA_WO_CTL_0_PA_AUX_0_DB);
1481aa21a7d4SKrzysztof Kozlowski regmap_write(wsa884x->regmap, WSA884X_ANA_WO_CTL_0, wo_ctl_0);
1482aa21a7d4SKrzysztof Kozlowski
1483aa21a7d4SKrzysztof Kozlowski wsa884x_set_gain_parameters(wsa884x);
1484aa21a7d4SKrzysztof Kozlowski
1485aa21a7d4SKrzysztof Kozlowski wsa884x->hw_init = false;
1486aa21a7d4SKrzysztof Kozlowski }
1487aa21a7d4SKrzysztof Kozlowski
wsa884x_update_status(struct sdw_slave * slave,enum sdw_slave_status status)1488aa21a7d4SKrzysztof Kozlowski static int wsa884x_update_status(struct sdw_slave *slave,
1489aa21a7d4SKrzysztof Kozlowski enum sdw_slave_status status)
1490aa21a7d4SKrzysztof Kozlowski {
1491aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = dev_get_drvdata(&slave->dev);
1492aa21a7d4SKrzysztof Kozlowski int ret;
1493aa21a7d4SKrzysztof Kozlowski
1494aa21a7d4SKrzysztof Kozlowski if (status == SDW_SLAVE_UNATTACHED) {
1495aa21a7d4SKrzysztof Kozlowski wsa884x->hw_init = false;
1496aa21a7d4SKrzysztof Kozlowski regcache_cache_only(wsa884x->regmap, true);
1497aa21a7d4SKrzysztof Kozlowski regcache_mark_dirty(wsa884x->regmap);
1498aa21a7d4SKrzysztof Kozlowski return 0;
1499aa21a7d4SKrzysztof Kozlowski }
1500aa21a7d4SKrzysztof Kozlowski
1501aa21a7d4SKrzysztof Kozlowski if (wsa884x->hw_init || status != SDW_SLAVE_ATTACHED)
1502aa21a7d4SKrzysztof Kozlowski return 0;
1503aa21a7d4SKrzysztof Kozlowski
1504aa21a7d4SKrzysztof Kozlowski regcache_cache_only(wsa884x->regmap, false);
1505aa21a7d4SKrzysztof Kozlowski ret = regcache_sync(wsa884x->regmap);
1506aa21a7d4SKrzysztof Kozlowski if (ret < 0) {
1507aa21a7d4SKrzysztof Kozlowski dev_err(&slave->dev, "Cannot sync regmap cache\n");
1508aa21a7d4SKrzysztof Kozlowski return ret;
1509aa21a7d4SKrzysztof Kozlowski }
1510aa21a7d4SKrzysztof Kozlowski
1511aa21a7d4SKrzysztof Kozlowski wsa884x_init(wsa884x);
1512aa21a7d4SKrzysztof Kozlowski
1513aa21a7d4SKrzysztof Kozlowski return 0;
1514aa21a7d4SKrzysztof Kozlowski }
1515aa21a7d4SKrzysztof Kozlowski
wsa884x_port_prep(struct sdw_slave * slave,struct sdw_prepare_ch * prepare_ch,enum sdw_port_prep_ops state)1516aa21a7d4SKrzysztof Kozlowski static int wsa884x_port_prep(struct sdw_slave *slave,
1517aa21a7d4SKrzysztof Kozlowski struct sdw_prepare_ch *prepare_ch,
1518aa21a7d4SKrzysztof Kozlowski enum sdw_port_prep_ops state)
1519aa21a7d4SKrzysztof Kozlowski {
1520aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = dev_get_drvdata(&slave->dev);
1521aa21a7d4SKrzysztof Kozlowski
1522aa21a7d4SKrzysztof Kozlowski if (state == SDW_OPS_PORT_POST_PREP)
1523aa21a7d4SKrzysztof Kozlowski wsa884x->port_prepared[prepare_ch->num - 1] = true;
1524aa21a7d4SKrzysztof Kozlowski else
1525aa21a7d4SKrzysztof Kozlowski wsa884x->port_prepared[prepare_ch->num - 1] = false;
1526aa21a7d4SKrzysztof Kozlowski
1527aa21a7d4SKrzysztof Kozlowski return 0;
1528aa21a7d4SKrzysztof Kozlowski }
1529aa21a7d4SKrzysztof Kozlowski
1530aa21a7d4SKrzysztof Kozlowski static const struct sdw_slave_ops wsa884x_slave_ops = {
1531aa21a7d4SKrzysztof Kozlowski .update_status = wsa884x_update_status,
1532aa21a7d4SKrzysztof Kozlowski .port_prep = wsa884x_port_prep,
1533aa21a7d4SKrzysztof Kozlowski };
1534aa21a7d4SKrzysztof Kozlowski
wsa884x_dev_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1535aa21a7d4SKrzysztof Kozlowski static int wsa884x_dev_mode_get(struct snd_kcontrol *kcontrol,
1536aa21a7d4SKrzysztof Kozlowski struct snd_ctl_elem_value *ucontrol)
1537aa21a7d4SKrzysztof Kozlowski {
1538aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1539aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(component);
1540aa21a7d4SKrzysztof Kozlowski
1541aa21a7d4SKrzysztof Kozlowski ucontrol->value.enumerated.item[0] = wsa884x->dev_mode;
1542aa21a7d4SKrzysztof Kozlowski
1543aa21a7d4SKrzysztof Kozlowski return 0;
1544aa21a7d4SKrzysztof Kozlowski }
1545aa21a7d4SKrzysztof Kozlowski
wsa884x_dev_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1546aa21a7d4SKrzysztof Kozlowski static int wsa884x_dev_mode_put(struct snd_kcontrol *kcontrol,
1547aa21a7d4SKrzysztof Kozlowski struct snd_ctl_elem_value *ucontrol)
1548aa21a7d4SKrzysztof Kozlowski {
1549aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1550aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(component);
1551aa21a7d4SKrzysztof Kozlowski
1552aa21a7d4SKrzysztof Kozlowski if (wsa884x->dev_mode == ucontrol->value.enumerated.item[0])
1553aa21a7d4SKrzysztof Kozlowski return 0;
1554aa21a7d4SKrzysztof Kozlowski
1555aa21a7d4SKrzysztof Kozlowski wsa884x->dev_mode = ucontrol->value.enumerated.item[0];
1556aa21a7d4SKrzysztof Kozlowski
1557aa21a7d4SKrzysztof Kozlowski return 1;
1558aa21a7d4SKrzysztof Kozlowski }
1559aa21a7d4SKrzysztof Kozlowski
wsa884x_get_swr_port(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1560aa21a7d4SKrzysztof Kozlowski static int wsa884x_get_swr_port(struct snd_kcontrol *kcontrol,
1561aa21a7d4SKrzysztof Kozlowski struct snd_ctl_elem_value *ucontrol)
1562aa21a7d4SKrzysztof Kozlowski {
1563aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
1564aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(comp);
1565aa21a7d4SKrzysztof Kozlowski struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
1566aa21a7d4SKrzysztof Kozlowski int portidx = mixer->reg;
1567aa21a7d4SKrzysztof Kozlowski
1568aa21a7d4SKrzysztof Kozlowski ucontrol->value.integer.value[0] = wsa884x->port_enable[portidx];
1569aa21a7d4SKrzysztof Kozlowski
1570aa21a7d4SKrzysztof Kozlowski return 0;
1571aa21a7d4SKrzysztof Kozlowski }
1572aa21a7d4SKrzysztof Kozlowski
wsa884x_set_swr_port(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1573aa21a7d4SKrzysztof Kozlowski static int wsa884x_set_swr_port(struct snd_kcontrol *kcontrol,
1574aa21a7d4SKrzysztof Kozlowski struct snd_ctl_elem_value *ucontrol)
1575aa21a7d4SKrzysztof Kozlowski {
1576aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
1577aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(comp);
1578aa21a7d4SKrzysztof Kozlowski struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
1579aa21a7d4SKrzysztof Kozlowski int portidx = mixer->reg;
1580aa21a7d4SKrzysztof Kozlowski
1581aa21a7d4SKrzysztof Kozlowski if (ucontrol->value.integer.value[0]) {
1582aa21a7d4SKrzysztof Kozlowski if (wsa884x->port_enable[portidx])
1583aa21a7d4SKrzysztof Kozlowski return 0;
1584aa21a7d4SKrzysztof Kozlowski
1585aa21a7d4SKrzysztof Kozlowski wsa884x->port_enable[portidx] = true;
1586aa21a7d4SKrzysztof Kozlowski } else {
1587aa21a7d4SKrzysztof Kozlowski if (!wsa884x->port_enable[portidx])
1588aa21a7d4SKrzysztof Kozlowski return 0;
1589aa21a7d4SKrzysztof Kozlowski
1590aa21a7d4SKrzysztof Kozlowski wsa884x->port_enable[portidx] = false;
1591aa21a7d4SKrzysztof Kozlowski }
1592aa21a7d4SKrzysztof Kozlowski
1593aa21a7d4SKrzysztof Kozlowski return 1;
1594aa21a7d4SKrzysztof Kozlowski }
1595aa21a7d4SKrzysztof Kozlowski
wsa884x_codec_probe(struct snd_soc_component * comp)1596aa21a7d4SKrzysztof Kozlowski static int wsa884x_codec_probe(struct snd_soc_component *comp)
1597aa21a7d4SKrzysztof Kozlowski {
1598aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(comp);
1599aa21a7d4SKrzysztof Kozlowski
1600aa21a7d4SKrzysztof Kozlowski snd_soc_component_init_regmap(comp, wsa884x->regmap);
1601aa21a7d4SKrzysztof Kozlowski
1602aa21a7d4SKrzysztof Kozlowski return 0;
1603aa21a7d4SKrzysztof Kozlowski }
1604aa21a7d4SKrzysztof Kozlowski
wsa884x_spkr_post_pmu(struct snd_soc_component * component,struct wsa884x_priv * wsa884x)1605aa21a7d4SKrzysztof Kozlowski static void wsa884x_spkr_post_pmu(struct snd_soc_component *component,
1606aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x)
1607aa21a7d4SKrzysztof Kozlowski {
1608aa21a7d4SKrzysztof Kozlowski unsigned int curr_limit, curr_ovrd_en;
1609aa21a7d4SKrzysztof Kozlowski
1610aa21a7d4SKrzysztof Kozlowski wsa884x_set_gain_parameters(wsa884x);
1611aa21a7d4SKrzysztof Kozlowski if (wsa884x->dev_mode == WSA884X_RECEIVER) {
1612aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_DRE_CTL_0,
1613aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_0_PROG_DELAY_MASK, 0x3);
1614aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_CDC_PATH_MODE,
1615aa21a7d4SKrzysztof Kozlowski WSA884X_CDC_PATH_MODE_RXD_MODE_MASK,
1616aa21a7d4SKrzysztof Kozlowski 0x1);
1617aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PWM_CLK_CTL,
1618aa21a7d4SKrzysztof Kozlowski WSA884X_PWM_CLK_CTL_PWM_CLK_FREQ_SEL_MASK,
1619aa21a7d4SKrzysztof Kozlowski 0x1);
1620aa21a7d4SKrzysztof Kozlowski } else {
1621aa21a7d4SKrzysztof Kozlowski /* WSA884X_SPEAKER */
1622aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_DRE_CTL_0,
1623aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_0_PROG_DELAY_MASK, 0xf);
1624aa21a7d4SKrzysztof Kozlowski }
1625aa21a7d4SKrzysztof Kozlowski
1626aa21a7d4SKrzysztof Kozlowski if (wsa884x->port_enable[WSA884X_PORT_PBR]) {
1627aa21a7d4SKrzysztof Kozlowski curr_ovrd_en = 0x0;
1628aa21a7d4SKrzysztof Kozlowski curr_limit = 0x15;
1629aa21a7d4SKrzysztof Kozlowski } else {
1630aa21a7d4SKrzysztof Kozlowski curr_ovrd_en = 0x1;
1631aa21a7d4SKrzysztof Kozlowski if (wsa884x->dev_mode == WSA884X_RECEIVER)
1632aa21a7d4SKrzysztof Kozlowski curr_limit = 0x9;
1633aa21a7d4SKrzysztof Kozlowski else
1634aa21a7d4SKrzysztof Kozlowski curr_limit = 0x15;
1635aa21a7d4SKrzysztof Kozlowski }
1636aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_CURRENT_LIMIT,
1637aa21a7d4SKrzysztof Kozlowski WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_OVRD_EN_MASK,
1638aa21a7d4SKrzysztof Kozlowski curr_ovrd_en);
1639aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_CURRENT_LIMIT,
1640aa21a7d4SKrzysztof Kozlowski WSA884X_CURRENT_LIMIT_CURRENT_LIMIT_MASK,
1641aa21a7d4SKrzysztof Kozlowski curr_limit);
1642aa21a7d4SKrzysztof Kozlowski }
1643aa21a7d4SKrzysztof Kozlowski
wsa884x_spkr_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1644aa21a7d4SKrzysztof Kozlowski static int wsa884x_spkr_event(struct snd_soc_dapm_widget *w,
1645aa21a7d4SKrzysztof Kozlowski struct snd_kcontrol *kcontrol, int event)
1646aa21a7d4SKrzysztof Kozlowski {
1647aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1648aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = snd_soc_component_get_drvdata(component);
1649aa21a7d4SKrzysztof Kozlowski
1650aa21a7d4SKrzysztof Kozlowski switch (event) {
1651aa21a7d4SKrzysztof Kozlowski case SND_SOC_DAPM_POST_PMU:
1652aa21a7d4SKrzysztof Kozlowski wsa884x_spkr_post_pmu(component, wsa884x);
1653aa21a7d4SKrzysztof Kozlowski
1654aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PDM_WD_CTL,
1655aa21a7d4SKrzysztof Kozlowski WSA884X_PDM_WD_CTL_PDM_WD_EN_MASK,
1656aa21a7d4SKrzysztof Kozlowski 0x1);
1657aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PA_FSM_EN,
1658aa21a7d4SKrzysztof Kozlowski WSA884X_PA_FSM_EN_GLOBAL_PA_EN_MASK,
1659aa21a7d4SKrzysztof Kozlowski 0x1);
1660aa21a7d4SKrzysztof Kozlowski
1661aa21a7d4SKrzysztof Kozlowski break;
1662aa21a7d4SKrzysztof Kozlowski case SND_SOC_DAPM_PRE_PMD:
1663aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PA_FSM_EN,
1664aa21a7d4SKrzysztof Kozlowski WSA884X_PA_FSM_EN_GLOBAL_PA_EN_MASK,
1665aa21a7d4SKrzysztof Kozlowski 0x0);
1666aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PDM_WD_CTL,
1667aa21a7d4SKrzysztof Kozlowski WSA884X_PDM_WD_CTL_PDM_WD_EN_MASK,
1668aa21a7d4SKrzysztof Kozlowski 0x0);
1669aa21a7d4SKrzysztof Kozlowski break;
1670aa21a7d4SKrzysztof Kozlowski }
1671aa21a7d4SKrzysztof Kozlowski
1672aa21a7d4SKrzysztof Kozlowski return 0;
1673aa21a7d4SKrzysztof Kozlowski }
1674aa21a7d4SKrzysztof Kozlowski
1675aa21a7d4SKrzysztof Kozlowski static const struct snd_soc_dapm_widget wsa884x_dapm_widgets[] = {
1676aa21a7d4SKrzysztof Kozlowski SND_SOC_DAPM_INPUT("IN"),
1677aa21a7d4SKrzysztof Kozlowski SND_SOC_DAPM_SPK("SPKR", wsa884x_spkr_event),
1678aa21a7d4SKrzysztof Kozlowski };
1679aa21a7d4SKrzysztof Kozlowski
1680aa21a7d4SKrzysztof Kozlowski static const DECLARE_TLV_DB_SCALE(pa_gain, -900, 150, -900);
1681aa21a7d4SKrzysztof Kozlowski
1682aa21a7d4SKrzysztof Kozlowski static const struct snd_kcontrol_new wsa884x_snd_controls[] = {
1683aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_RANGE_TLV("PA Volume", WSA884X_DRE_CTL_1,
1684aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_1_CSR_GAIN_SHIFT,
1685aa21a7d4SKrzysztof Kozlowski 0x0, 0x1f, 1, pa_gain),
1686aa21a7d4SKrzysztof Kozlowski SOC_ENUM_EXT("WSA MODE", wsa884x_dev_mode_enum,
1687aa21a7d4SKrzysztof Kozlowski wsa884x_dev_mode_get, wsa884x_dev_mode_put),
1688aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("DAC Switch", WSA884X_PORT_DAC, 0, 1, 0,
1689aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1690aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("COMP Switch", WSA884X_PORT_COMP, 0, 1, 0,
1691aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1692aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("BOOST Switch", WSA884X_PORT_BOOST, 0, 1, 0,
1693aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1694aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("PBR Switch", WSA884X_PORT_PBR, 0, 1, 0,
1695aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1696aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("VISENSE Switch", WSA884X_PORT_VISENSE, 0, 1, 0,
1697aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1698aa21a7d4SKrzysztof Kozlowski SOC_SINGLE_EXT("CPS Switch", WSA884X_PORT_CPS, 0, 1, 0,
1699aa21a7d4SKrzysztof Kozlowski wsa884x_get_swr_port, wsa884x_set_swr_port),
1700aa21a7d4SKrzysztof Kozlowski };
1701aa21a7d4SKrzysztof Kozlowski
1702aa21a7d4SKrzysztof Kozlowski static const struct snd_soc_dapm_route wsa884x_audio_map[] = {
1703aa21a7d4SKrzysztof Kozlowski {"SPKR", NULL, "IN"},
1704aa21a7d4SKrzysztof Kozlowski };
1705aa21a7d4SKrzysztof Kozlowski
1706aa21a7d4SKrzysztof Kozlowski static const struct snd_soc_component_driver wsa884x_component_drv = {
1707aa21a7d4SKrzysztof Kozlowski .name = "WSA884x",
1708aa21a7d4SKrzysztof Kozlowski .probe = wsa884x_codec_probe,
1709aa21a7d4SKrzysztof Kozlowski .controls = wsa884x_snd_controls,
1710aa21a7d4SKrzysztof Kozlowski .num_controls = ARRAY_SIZE(wsa884x_snd_controls),
1711aa21a7d4SKrzysztof Kozlowski .dapm_widgets = wsa884x_dapm_widgets,
1712aa21a7d4SKrzysztof Kozlowski .num_dapm_widgets = ARRAY_SIZE(wsa884x_dapm_widgets),
1713aa21a7d4SKrzysztof Kozlowski .dapm_routes = wsa884x_audio_map,
1714aa21a7d4SKrzysztof Kozlowski .num_dapm_routes = ARRAY_SIZE(wsa884x_audio_map),
1715aa21a7d4SKrzysztof Kozlowski };
1716aa21a7d4SKrzysztof Kozlowski
wsa884x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1717aa21a7d4SKrzysztof Kozlowski static int wsa884x_hw_params(struct snd_pcm_substream *substream,
1718aa21a7d4SKrzysztof Kozlowski struct snd_pcm_hw_params *params,
1719aa21a7d4SKrzysztof Kozlowski struct snd_soc_dai *dai)
1720aa21a7d4SKrzysztof Kozlowski {
1721aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = dev_get_drvdata(dai->dev);
1722aa21a7d4SKrzysztof Kozlowski int i;
1723aa21a7d4SKrzysztof Kozlowski
1724aa21a7d4SKrzysztof Kozlowski wsa884x->active_ports = 0;
1725aa21a7d4SKrzysztof Kozlowski for (i = 0; i < WSA884X_MAX_SWR_PORTS; i++) {
1726aa21a7d4SKrzysztof Kozlowski if (!wsa884x->port_enable[i])
1727aa21a7d4SKrzysztof Kozlowski continue;
1728aa21a7d4SKrzysztof Kozlowski
1729aa21a7d4SKrzysztof Kozlowski wsa884x->port_config[wsa884x->active_ports] = wsa884x_pconfig[i];
1730aa21a7d4SKrzysztof Kozlowski wsa884x->active_ports++;
1731aa21a7d4SKrzysztof Kozlowski }
1732aa21a7d4SKrzysztof Kozlowski
1733aa21a7d4SKrzysztof Kozlowski wsa884x->sconfig.frame_rate = params_rate(params);
1734aa21a7d4SKrzysztof Kozlowski
1735aa21a7d4SKrzysztof Kozlowski return sdw_stream_add_slave(wsa884x->slave, &wsa884x->sconfig,
1736aa21a7d4SKrzysztof Kozlowski wsa884x->port_config, wsa884x->active_ports,
1737aa21a7d4SKrzysztof Kozlowski wsa884x->sruntime);
1738aa21a7d4SKrzysztof Kozlowski }
1739aa21a7d4SKrzysztof Kozlowski
wsa884x_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)1740aa21a7d4SKrzysztof Kozlowski static int wsa884x_hw_free(struct snd_pcm_substream *substream,
1741aa21a7d4SKrzysztof Kozlowski struct snd_soc_dai *dai)
1742aa21a7d4SKrzysztof Kozlowski {
1743aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = dev_get_drvdata(dai->dev);
1744aa21a7d4SKrzysztof Kozlowski
1745aa21a7d4SKrzysztof Kozlowski sdw_stream_remove_slave(wsa884x->slave, wsa884x->sruntime);
1746aa21a7d4SKrzysztof Kozlowski
1747aa21a7d4SKrzysztof Kozlowski return 0;
1748aa21a7d4SKrzysztof Kozlowski }
1749aa21a7d4SKrzysztof Kozlowski
wsa884x_mute_stream(struct snd_soc_dai * dai,int mute,int stream)1750aa21a7d4SKrzysztof Kozlowski static int wsa884x_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
1751aa21a7d4SKrzysztof Kozlowski {
1752aa21a7d4SKrzysztof Kozlowski struct snd_soc_component *component = dai->component;
1753aa21a7d4SKrzysztof Kozlowski
1754aa21a7d4SKrzysztof Kozlowski if (mute) {
1755aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_DRE_CTL_1,
1756aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK,
1757aa21a7d4SKrzysztof Kozlowski 0x0);
1758aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PA_FSM_EN,
1759aa21a7d4SKrzysztof Kozlowski WSA884X_PA_FSM_EN_GLOBAL_PA_EN_MASK,
1760aa21a7d4SKrzysztof Kozlowski 0x0);
1761aa21a7d4SKrzysztof Kozlowski
1762aa21a7d4SKrzysztof Kozlowski } else {
1763aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_DRE_CTL_1,
1764aa21a7d4SKrzysztof Kozlowski WSA884X_DRE_CTL_1_CSR_GAIN_EN_MASK,
1765aa21a7d4SKrzysztof Kozlowski 0x1);
1766aa21a7d4SKrzysztof Kozlowski snd_soc_component_write_field(component, WSA884X_PA_FSM_EN,
1767aa21a7d4SKrzysztof Kozlowski WSA884X_PA_FSM_EN_GLOBAL_PA_EN_MASK,
1768aa21a7d4SKrzysztof Kozlowski 0x1);
1769aa21a7d4SKrzysztof Kozlowski }
1770aa21a7d4SKrzysztof Kozlowski
1771aa21a7d4SKrzysztof Kozlowski return 0;
1772aa21a7d4SKrzysztof Kozlowski }
1773aa21a7d4SKrzysztof Kozlowski
wsa884x_set_stream(struct snd_soc_dai * dai,void * stream,int direction)1774aa21a7d4SKrzysztof Kozlowski static int wsa884x_set_stream(struct snd_soc_dai *dai,
1775aa21a7d4SKrzysztof Kozlowski void *stream, int direction)
1776aa21a7d4SKrzysztof Kozlowski {
1777aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x = dev_get_drvdata(dai->dev);
1778aa21a7d4SKrzysztof Kozlowski
1779aa21a7d4SKrzysztof Kozlowski wsa884x->sruntime = stream;
1780aa21a7d4SKrzysztof Kozlowski
1781aa21a7d4SKrzysztof Kozlowski return 0;
1782aa21a7d4SKrzysztof Kozlowski }
1783aa21a7d4SKrzysztof Kozlowski
1784aa21a7d4SKrzysztof Kozlowski static const struct snd_soc_dai_ops wsa884x_dai_ops = {
1785aa21a7d4SKrzysztof Kozlowski .hw_params = wsa884x_hw_params,
1786aa21a7d4SKrzysztof Kozlowski .hw_free = wsa884x_hw_free,
1787aa21a7d4SKrzysztof Kozlowski .mute_stream = wsa884x_mute_stream,
1788aa21a7d4SKrzysztof Kozlowski .set_stream = wsa884x_set_stream,
1789aa21a7d4SKrzysztof Kozlowski };
1790aa21a7d4SKrzysztof Kozlowski
1791aa21a7d4SKrzysztof Kozlowski static struct snd_soc_dai_driver wsa884x_dais[] = {
1792aa21a7d4SKrzysztof Kozlowski {
1793aa21a7d4SKrzysztof Kozlowski .name = "SPKR",
1794aa21a7d4SKrzysztof Kozlowski .playback = {
1795aa21a7d4SKrzysztof Kozlowski .stream_name = "SPKR Playback",
1796aa21a7d4SKrzysztof Kozlowski .rates = WSA884X_RATES | WSA884X_FRAC_RATES,
1797aa21a7d4SKrzysztof Kozlowski .formats = WSA884X_FORMATS,
1798aa21a7d4SKrzysztof Kozlowski .rate_min = 8000,
1799aa21a7d4SKrzysztof Kozlowski .rate_max = 384000,
1800aa21a7d4SKrzysztof Kozlowski .channels_min = 1,
1801aa21a7d4SKrzysztof Kozlowski .channels_max = 1,
1802aa21a7d4SKrzysztof Kozlowski },
1803aa21a7d4SKrzysztof Kozlowski .ops = &wsa884x_dai_ops,
1804aa21a7d4SKrzysztof Kozlowski },
1805aa21a7d4SKrzysztof Kozlowski };
1806aa21a7d4SKrzysztof Kozlowski
wsa884x_gpio_powerdown(void * data)1807aa21a7d4SKrzysztof Kozlowski static void wsa884x_gpio_powerdown(void *data)
1808aa21a7d4SKrzysztof Kozlowski {
1809aa21a7d4SKrzysztof Kozlowski gpiod_direction_output(data, 1);
1810aa21a7d4SKrzysztof Kozlowski }
1811aa21a7d4SKrzysztof Kozlowski
wsa884x_regulator_disable(void * data)1812aa21a7d4SKrzysztof Kozlowski static void wsa884x_regulator_disable(void *data)
1813aa21a7d4SKrzysztof Kozlowski {
1814aa21a7d4SKrzysztof Kozlowski regulator_bulk_disable(WSA884X_SUPPLIES_NUM, data);
1815aa21a7d4SKrzysztof Kozlowski }
1816aa21a7d4SKrzysztof Kozlowski
wsa884x_probe(struct sdw_slave * pdev,const struct sdw_device_id * id)1817aa21a7d4SKrzysztof Kozlowski static int wsa884x_probe(struct sdw_slave *pdev,
1818aa21a7d4SKrzysztof Kozlowski const struct sdw_device_id *id)
1819aa21a7d4SKrzysztof Kozlowski {
1820aa21a7d4SKrzysztof Kozlowski struct device *dev = &pdev->dev;
1821aa21a7d4SKrzysztof Kozlowski struct wsa884x_priv *wsa884x;
1822aa21a7d4SKrzysztof Kozlowski unsigned int i;
1823aa21a7d4SKrzysztof Kozlowski int ret;
1824aa21a7d4SKrzysztof Kozlowski
1825aa21a7d4SKrzysztof Kozlowski wsa884x = devm_kzalloc(dev, sizeof(*wsa884x), GFP_KERNEL);
1826aa21a7d4SKrzysztof Kozlowski if (!wsa884x)
1827aa21a7d4SKrzysztof Kozlowski return -ENOMEM;
1828aa21a7d4SKrzysztof Kozlowski
1829aa21a7d4SKrzysztof Kozlowski for (i = 0; i < WSA884X_SUPPLIES_NUM; i++)
1830aa21a7d4SKrzysztof Kozlowski wsa884x->supplies[i].supply = wsa884x_supply_name[i];
1831aa21a7d4SKrzysztof Kozlowski
1832aa21a7d4SKrzysztof Kozlowski ret = devm_regulator_bulk_get(dev, WSA884X_SUPPLIES_NUM,
1833aa21a7d4SKrzysztof Kozlowski wsa884x->supplies);
1834aa21a7d4SKrzysztof Kozlowski if (ret)
1835aa21a7d4SKrzysztof Kozlowski return dev_err_probe(dev, ret, "Failed to get regulators\n");
1836aa21a7d4SKrzysztof Kozlowski
1837aa21a7d4SKrzysztof Kozlowski ret = regulator_bulk_enable(WSA884X_SUPPLIES_NUM, wsa884x->supplies);
1838aa21a7d4SKrzysztof Kozlowski if (ret)
1839aa21a7d4SKrzysztof Kozlowski return dev_err_probe(dev, ret, "Failed to enable regulators\n");
1840aa21a7d4SKrzysztof Kozlowski
1841aa21a7d4SKrzysztof Kozlowski ret = devm_add_action_or_reset(dev, wsa884x_regulator_disable,
1842aa21a7d4SKrzysztof Kozlowski wsa884x->supplies);
1843aa21a7d4SKrzysztof Kozlowski if (ret)
1844aa21a7d4SKrzysztof Kozlowski return ret;
1845aa21a7d4SKrzysztof Kozlowski
1846aa21a7d4SKrzysztof Kozlowski wsa884x->sd_n = devm_gpiod_get_optional(dev, "powerdown",
1847aa21a7d4SKrzysztof Kozlowski GPIOD_OUT_HIGH);
1848aa21a7d4SKrzysztof Kozlowski if (IS_ERR(wsa884x->sd_n))
1849aa21a7d4SKrzysztof Kozlowski return dev_err_probe(dev, PTR_ERR(wsa884x->sd_n),
1850aa21a7d4SKrzysztof Kozlowski "Shutdown Control GPIO not found\n");
1851aa21a7d4SKrzysztof Kozlowski
1852aa21a7d4SKrzysztof Kozlowski dev_set_drvdata(dev, wsa884x);
1853aa21a7d4SKrzysztof Kozlowski wsa884x->slave = pdev;
1854aa21a7d4SKrzysztof Kozlowski wsa884x->dev = dev;
1855aa21a7d4SKrzysztof Kozlowski wsa884x->dev_mode = WSA884X_SPEAKER;
1856aa21a7d4SKrzysztof Kozlowski wsa884x->sconfig.ch_count = 1;
1857aa21a7d4SKrzysztof Kozlowski wsa884x->sconfig.bps = 1;
1858aa21a7d4SKrzysztof Kozlowski wsa884x->sconfig.direction = SDW_DATA_DIR_RX;
1859aa21a7d4SKrzysztof Kozlowski wsa884x->sconfig.type = SDW_STREAM_PDM;
1860aa21a7d4SKrzysztof Kozlowski
1861192af3ceSSrinivas Kandagatla /**
1862192af3ceSSrinivas Kandagatla * Port map index starts with 0, however the data port for this codec
1863192af3ceSSrinivas Kandagatla * are from index 1
1864192af3ceSSrinivas Kandagatla */
1865192af3ceSSrinivas Kandagatla if (of_property_read_u32_array(dev->of_node, "qcom,port-mapping", &pdev->m_port_map[1],
1866192af3ceSSrinivas Kandagatla WSA884X_MAX_SWR_PORTS))
1867192af3ceSSrinivas Kandagatla dev_dbg(dev, "Static Port mapping not specified\n");
1868192af3ceSSrinivas Kandagatla
1869*8485d324SKrzysztof Kozlowski pdev->prop.sink_ports = GENMASK(WSA884X_MAX_SWR_PORTS - 1, 0);
1870aa21a7d4SKrzysztof Kozlowski pdev->prop.simple_clk_stop_capable = true;
1871aa21a7d4SKrzysztof Kozlowski pdev->prop.sink_dpn_prop = wsa884x_sink_dpn_prop;
1872aa21a7d4SKrzysztof Kozlowski pdev->prop.scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
1873aa21a7d4SKrzysztof Kozlowski
1874aa21a7d4SKrzysztof Kozlowski /* Bring out of reset */
1875aa21a7d4SKrzysztof Kozlowski gpiod_direction_output(wsa884x->sd_n, 0);
1876aa21a7d4SKrzysztof Kozlowski ret = devm_add_action_or_reset(dev, wsa884x_gpio_powerdown, wsa884x->sd_n);
1877aa21a7d4SKrzysztof Kozlowski if (ret)
1878aa21a7d4SKrzysztof Kozlowski return ret;
1879aa21a7d4SKrzysztof Kozlowski
1880aa21a7d4SKrzysztof Kozlowski wsa884x->regmap = devm_regmap_init_sdw(pdev, &wsa884x_regmap_config);
1881aa21a7d4SKrzysztof Kozlowski if (IS_ERR(wsa884x->regmap))
1882aa21a7d4SKrzysztof Kozlowski return dev_err_probe(dev, PTR_ERR(wsa884x->regmap),
1883aa21a7d4SKrzysztof Kozlowski "regmap_init failed\n");
1884aa21a7d4SKrzysztof Kozlowski
1885aa21a7d4SKrzysztof Kozlowski /* Start in cache-only until device is enumerated */
1886aa21a7d4SKrzysztof Kozlowski regcache_cache_only(wsa884x->regmap, true);
1887aa21a7d4SKrzysztof Kozlowski wsa884x->hw_init = true;
1888aa21a7d4SKrzysztof Kozlowski
1889aa21a7d4SKrzysztof Kozlowski pm_runtime_set_autosuspend_delay(dev, 3000);
1890aa21a7d4SKrzysztof Kozlowski pm_runtime_use_autosuspend(dev);
1891aa21a7d4SKrzysztof Kozlowski pm_runtime_mark_last_busy(dev);
1892aa21a7d4SKrzysztof Kozlowski pm_runtime_set_active(dev);
1893aa21a7d4SKrzysztof Kozlowski pm_runtime_enable(dev);
1894aa21a7d4SKrzysztof Kozlowski
1895aa21a7d4SKrzysztof Kozlowski return devm_snd_soc_register_component(dev,
1896aa21a7d4SKrzysztof Kozlowski &wsa884x_component_drv,
1897aa21a7d4SKrzysztof Kozlowski wsa884x_dais,
1898aa21a7d4SKrzysztof Kozlowski ARRAY_SIZE(wsa884x_dais));
1899aa21a7d4SKrzysztof Kozlowski }
1900aa21a7d4SKrzysztof Kozlowski
wsa884x_runtime_suspend(struct device * dev)1901aa21a7d4SKrzysztof Kozlowski static int __maybe_unused wsa884x_runtime_suspend(struct device *dev)
1902aa21a7d4SKrzysztof Kozlowski {
1903aa21a7d4SKrzysztof Kozlowski struct regmap *regmap = dev_get_regmap(dev, NULL);
1904aa21a7d4SKrzysztof Kozlowski
1905aa21a7d4SKrzysztof Kozlowski regcache_cache_only(regmap, true);
1906aa21a7d4SKrzysztof Kozlowski regcache_mark_dirty(regmap);
1907aa21a7d4SKrzysztof Kozlowski
1908aa21a7d4SKrzysztof Kozlowski return 0;
1909aa21a7d4SKrzysztof Kozlowski }
1910aa21a7d4SKrzysztof Kozlowski
wsa884x_runtime_resume(struct device * dev)1911aa21a7d4SKrzysztof Kozlowski static int __maybe_unused wsa884x_runtime_resume(struct device *dev)
1912aa21a7d4SKrzysztof Kozlowski {
1913aa21a7d4SKrzysztof Kozlowski struct regmap *regmap = dev_get_regmap(dev, NULL);
1914aa21a7d4SKrzysztof Kozlowski
1915aa21a7d4SKrzysztof Kozlowski regcache_cache_only(regmap, false);
1916aa21a7d4SKrzysztof Kozlowski regcache_sync(regmap);
1917aa21a7d4SKrzysztof Kozlowski
1918aa21a7d4SKrzysztof Kozlowski return 0;
1919aa21a7d4SKrzysztof Kozlowski }
1920aa21a7d4SKrzysztof Kozlowski
1921aa21a7d4SKrzysztof Kozlowski static const struct dev_pm_ops wsa884x_pm_ops = {
1922aa21a7d4SKrzysztof Kozlowski SET_RUNTIME_PM_OPS(wsa884x_runtime_suspend, wsa884x_runtime_resume, NULL)
1923aa21a7d4SKrzysztof Kozlowski };
1924aa21a7d4SKrzysztof Kozlowski
1925aa21a7d4SKrzysztof Kozlowski static const struct sdw_device_id wsa884x_swr_id[] = {
1926aa21a7d4SKrzysztof Kozlowski SDW_SLAVE_ENTRY(0x0217, 0x204, 0),
1927aa21a7d4SKrzysztof Kozlowski {},
1928aa21a7d4SKrzysztof Kozlowski };
1929aa21a7d4SKrzysztof Kozlowski MODULE_DEVICE_TABLE(sdw, wsa884x_swr_id);
1930aa21a7d4SKrzysztof Kozlowski
1931aa21a7d4SKrzysztof Kozlowski static struct sdw_driver wsa884x_codec_driver = {
1932aa21a7d4SKrzysztof Kozlowski .driver = {
1933aa21a7d4SKrzysztof Kozlowski .name = "wsa884x-codec",
1934aa21a7d4SKrzysztof Kozlowski .pm = &wsa884x_pm_ops,
1935aa21a7d4SKrzysztof Kozlowski },
1936aa21a7d4SKrzysztof Kozlowski .probe = wsa884x_probe,
1937aa21a7d4SKrzysztof Kozlowski .ops = &wsa884x_slave_ops,
1938aa21a7d4SKrzysztof Kozlowski .id_table = wsa884x_swr_id,
1939aa21a7d4SKrzysztof Kozlowski };
1940aa21a7d4SKrzysztof Kozlowski module_sdw_driver(wsa884x_codec_driver);
1941aa21a7d4SKrzysztof Kozlowski
1942aa21a7d4SKrzysztof Kozlowski MODULE_AUTHOR("Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>");
1943aa21a7d4SKrzysztof Kozlowski MODULE_DESCRIPTION("WSA884x codec driver");
1944aa21a7d4SKrzysztof Kozlowski MODULE_LICENSE("GPL");
1945