143b8c7dcSSrinivas Kandagatla // SPDX-License-Identifier: GPL-2.0-only
243b8c7dcSSrinivas Kandagatla /*
343b8c7dcSSrinivas Kandagatla * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
443b8c7dcSSrinivas Kandagatla */
543b8c7dcSSrinivas Kandagatla
643b8c7dcSSrinivas Kandagatla #include <linux/bitops.h>
743b8c7dcSSrinivas Kandagatla #include <linux/device.h>
85f52ceddSRandy Dunlap #include <linux/gpio/consumer.h>
943b8c7dcSSrinivas Kandagatla #include <linux/init.h>
1043b8c7dcSSrinivas Kandagatla #include <linux/kernel.h>
1143b8c7dcSSrinivas Kandagatla #include <linux/module.h>
1243b8c7dcSSrinivas Kandagatla #include <linux/of_gpio.h>
1343b8c7dcSSrinivas Kandagatla #include <linux/pm_runtime.h>
1443b8c7dcSSrinivas Kandagatla #include <linux/printk.h>
1543b8c7dcSSrinivas Kandagatla #include <linux/regmap.h>
1643b8c7dcSSrinivas Kandagatla #include <linux/regulator/consumer.h>
1743b8c7dcSSrinivas Kandagatla #include <linux/slab.h>
1843b8c7dcSSrinivas Kandagatla #include <linux/soundwire/sdw.h>
1943b8c7dcSSrinivas Kandagatla #include <linux/soundwire/sdw_registers.h>
2043b8c7dcSSrinivas Kandagatla #include <linux/soundwire/sdw_type.h>
2143b8c7dcSSrinivas Kandagatla #include <sound/pcm.h>
2243b8c7dcSSrinivas Kandagatla #include <sound/pcm_params.h>
2343b8c7dcSSrinivas Kandagatla #include <sound/soc-dapm.h>
2443b8c7dcSSrinivas Kandagatla #include <sound/soc.h>
2543b8c7dcSSrinivas Kandagatla #include <sound/tlv.h>
2643b8c7dcSSrinivas Kandagatla
2743b8c7dcSSrinivas Kandagatla #define WSA883X_BASE 0x3000
2843b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_BG_TSADC_BASE (WSA883X_BASE + 0x00000001)
2943b8c7dcSSrinivas Kandagatla #define WSA883X_REF_CTRL (WSA883X_ANA_BG_TSADC_BASE + 0x0000)
3043b8c7dcSSrinivas Kandagatla #define WSA883X_TEST_CTL_0 (WSA883X_ANA_BG_TSADC_BASE + 0x0001)
3143b8c7dcSSrinivas Kandagatla #define WSA883X_BIAS_0 (WSA883X_ANA_BG_TSADC_BASE + 0x0002)
3243b8c7dcSSrinivas Kandagatla #define WSA883X_OP_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0003)
3343b8c7dcSSrinivas Kandagatla #define WSA883X_IREF_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0004)
3443b8c7dcSSrinivas Kandagatla #define WSA883X_ISENS_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0005)
3543b8c7dcSSrinivas Kandagatla #define WSA883X_CLK_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0006)
3643b8c7dcSSrinivas Kandagatla #define WSA883X_TEST_CTL_1 (WSA883X_ANA_BG_TSADC_BASE + 0x0007)
3743b8c7dcSSrinivas Kandagatla #define WSA883X_BIAS_1 (WSA883X_ANA_BG_TSADC_BASE + 0x0008)
3843b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_CTL (WSA883X_ANA_BG_TSADC_BASE + 0x0009)
3943b8c7dcSSrinivas Kandagatla #define WSA883X_DOUT_MSB (WSA883X_ANA_BG_TSADC_BASE + 0x000A)
4043b8c7dcSSrinivas Kandagatla #define WSA883X_DOUT_LSB (WSA883X_ANA_BG_TSADC_BASE + 0x000B)
4143b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_SNS (WSA883X_ANA_BG_TSADC_BASE + 0x000C)
4243b8c7dcSSrinivas Kandagatla #define WSA883X_ITRIM_CODE (WSA883X_ANA_BG_TSADC_BASE + 0x000D)
4343b8c7dcSSrinivas Kandagatla
4443b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_IVSENSE_BASE (WSA883X_BASE + 0x0000000F)
4543b8c7dcSSrinivas Kandagatla #define WSA883X_EN (WSA883X_ANA_IVSENSE_BASE + 0x0000)
4643b8c7dcSSrinivas Kandagatla #define WSA883X_OVERRIDE1 (WSA883X_ANA_IVSENSE_BASE + 0x0001)
4743b8c7dcSSrinivas Kandagatla #define WSA883X_OVERRIDE2 (WSA883X_ANA_IVSENSE_BASE + 0x0002)
4843b8c7dcSSrinivas Kandagatla #define WSA883X_VSENSE1 (WSA883X_ANA_IVSENSE_BASE + 0x0003)
4943b8c7dcSSrinivas Kandagatla #define WSA883X_ISENSE1 (WSA883X_ANA_IVSENSE_BASE + 0x0004)
5043b8c7dcSSrinivas Kandagatla #define WSA883X_ISENSE2 (WSA883X_ANA_IVSENSE_BASE + 0x0005)
5143b8c7dcSSrinivas Kandagatla #define WSA883X_ISENSE_CAL (WSA883X_ANA_IVSENSE_BASE + 0x0006)
5243b8c7dcSSrinivas Kandagatla #define WSA883X_MISC (WSA883X_ANA_IVSENSE_BASE + 0x0007)
5343b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_0 (WSA883X_ANA_IVSENSE_BASE + 0x0008)
5443b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_1 (WSA883X_ANA_IVSENSE_BASE + 0x0009)
5543b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_2 (WSA883X_ANA_IVSENSE_BASE + 0x000A)
5643b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_3 (WSA883X_ANA_IVSENSE_BASE + 0x000B)
5743b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_4 (WSA883X_ANA_IVSENSE_BASE + 0x000C)
5843b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_5 (WSA883X_ANA_IVSENSE_BASE + 0x000D)
5943b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_6 (WSA883X_ANA_IVSENSE_BASE + 0x000E)
6043b8c7dcSSrinivas Kandagatla #define WSA883X_ADC_7 (WSA883X_ANA_IVSENSE_BASE + 0x000F)
6143b8c7dcSSrinivas Kandagatla #define WSA883X_STATUS (WSA883X_ANA_IVSENSE_BASE + 0x0010)
6243b8c7dcSSrinivas Kandagatla
6343b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_SPK_TOP_BASE (WSA883X_BASE + 0x00000025)
6443b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0000)
6543b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_EN_DEBUG_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0001)
6643b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_OPAMP_BIAS1_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0002)
6743b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_OPAMP_BIAS2_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0003)
6843b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_VCM_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0004)
6943b8c7dcSSrinivas Kandagatla #define WSA883X_DAC_VOLTAGE_CTRL_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0005)
7043b8c7dcSSrinivas Kandagatla #define WSA883X_ATEST1_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0006)
7143b8c7dcSSrinivas Kandagatla #define WSA883X_ATEST2_REG (WSA883X_ANA_SPK_TOP_BASE + 0x0007)
7243b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_TOP_BIAS_REG1 (WSA883X_ANA_SPK_TOP_BASE + 0x0008)
7343b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_TOP_BIAS_REG2 (WSA883X_ANA_SPK_TOP_BASE + 0x0009)
7443b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_TOP_BIAS_REG3 (WSA883X_ANA_SPK_TOP_BASE + 0x000A)
7543b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_TOP_BIAS_REG4 (WSA883X_ANA_SPK_TOP_BASE + 0x000B)
7643b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_CLIP_DET_REG (WSA883X_ANA_SPK_TOP_BASE + 0x000C)
7743b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_LF_BLK_EN (WSA883X_ANA_SPK_TOP_BASE + 0x000D)
7843b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_LF_EN (WSA883X_ANA_SPK_TOP_BASE + 0x000E)
7943b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_LF_MASK_DCC_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x000F)
8043b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_LF_MISC_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0010)
8143b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_LF_REG_GAIN (WSA883X_ANA_SPK_TOP_BASE + 0x0011)
8243b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_OS_CAL_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0012)
8343b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_DRV_OS_CAL_CTL1 (WSA883X_ANA_SPK_TOP_BASE + 0x0013)
8443b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PWM_CLK_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0014)
8543b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PWM_FREQ_SEL_MASK BIT(3)
8643b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PWM_FREQ_F300KHZ 0
8743b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PWM_FREQ_F600KHZ 1
8843b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PDRV_HS_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0015)
8943b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PDRV_LS_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0016)
9043b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_PWRSTG_DBG (WSA883X_ANA_SPK_TOP_BASE + 0x0017)
9143b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_OCP_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0018)
9243b8c7dcSSrinivas Kandagatla #define WSA883X_SPKR_BBM_CTL (WSA883X_ANA_SPK_TOP_BASE + 0x0019)
9343b8c7dcSSrinivas Kandagatla #define WSA883X_PA_STATUS0 (WSA883X_ANA_SPK_TOP_BASE + 0x001A)
9443b8c7dcSSrinivas Kandagatla #define WSA883X_PA_STATUS1 (WSA883X_ANA_SPK_TOP_BASE + 0x001B)
9543b8c7dcSSrinivas Kandagatla #define WSA883X_PA_STATUS2 (WSA883X_ANA_SPK_TOP_BASE + 0x001C)
9643b8c7dcSSrinivas Kandagatla
9743b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_BOOST_BASE (WSA883X_BASE + 0x00000043)
9843b8c7dcSSrinivas Kandagatla #define WSA883X_EN_CTRL (WSA883X_ANA_BOOST_BASE + 0x0000)
9943b8c7dcSSrinivas Kandagatla #define WSA883X_CURRENT_LIMIT (WSA883X_ANA_BOOST_BASE + 0x0001)
10043b8c7dcSSrinivas Kandagatla #define WSA883X_IBIAS1 (WSA883X_ANA_BOOST_BASE + 0x0002)
10143b8c7dcSSrinivas Kandagatla #define WSA883X_IBIAS2 (WSA883X_ANA_BOOST_BASE + 0x0003)
10243b8c7dcSSrinivas Kandagatla #define WSA883X_IBIAS3 (WSA883X_ANA_BOOST_BASE + 0x0004)
10343b8c7dcSSrinivas Kandagatla #define WSA883X_LDO_PROG (WSA883X_ANA_BOOST_BASE + 0x0005)
10443b8c7dcSSrinivas Kandagatla #define WSA883X_STABILITY_CTRL1 (WSA883X_ANA_BOOST_BASE + 0x0006)
10543b8c7dcSSrinivas Kandagatla #define WSA883X_STABILITY_CTRL2 (WSA883X_ANA_BOOST_BASE + 0x0007)
10643b8c7dcSSrinivas Kandagatla #define WSA883X_PWRSTAGE_CTRL1 (WSA883X_ANA_BOOST_BASE + 0x0008)
10743b8c7dcSSrinivas Kandagatla #define WSA883X_PWRSTAGE_CTRL2 (WSA883X_ANA_BOOST_BASE + 0x0009)
10843b8c7dcSSrinivas Kandagatla #define WSA883X_BYPASS_1 (WSA883X_ANA_BOOST_BASE + 0x000A)
10943b8c7dcSSrinivas Kandagatla #define WSA883X_BYPASS_2 (WSA883X_ANA_BOOST_BASE + 0x000B)
11043b8c7dcSSrinivas Kandagatla #define WSA883X_ZX_CTRL_1 (WSA883X_ANA_BOOST_BASE + 0x000C)
11143b8c7dcSSrinivas Kandagatla #define WSA883X_ZX_CTRL_2 (WSA883X_ANA_BOOST_BASE + 0x000D)
11243b8c7dcSSrinivas Kandagatla #define WSA883X_MISC1 (WSA883X_ANA_BOOST_BASE + 0x000E)
11343b8c7dcSSrinivas Kandagatla #define WSA883X_MISC2 (WSA883X_ANA_BOOST_BASE + 0x000F)
11443b8c7dcSSrinivas Kandagatla #define WSA883X_GMAMP_SUP1 (WSA883X_ANA_BOOST_BASE + 0x0010)
11543b8c7dcSSrinivas Kandagatla #define WSA883X_PWRSTAGE_CTRL3 (WSA883X_ANA_BOOST_BASE + 0x0011)
11643b8c7dcSSrinivas Kandagatla #define WSA883X_PWRSTAGE_CTRL4 (WSA883X_ANA_BOOST_BASE + 0x0012)
11743b8c7dcSSrinivas Kandagatla #define WSA883X_TEST1 (WSA883X_ANA_BOOST_BASE + 0x0013)
11843b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE1 (WSA883X_ANA_BOOST_BASE + 0x0014)
11943b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE2 (WSA883X_ANA_BOOST_BASE + 0x0015)
12043b8c7dcSSrinivas Kandagatla
12143b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_PON_LDOL_BASE (WSA883X_BASE + 0x00000059)
12243b8c7dcSSrinivas Kandagatla #define WSA883X_PON_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0000)
12343b8c7dcSSrinivas Kandagatla #define WSA883X_PON_CLT_1 (WSA883X_ANA_PON_LDOL_BASE + 0x0001)
12443b8c7dcSSrinivas Kandagatla #define WSA883X_PON_CTL_2 (WSA883X_ANA_PON_LDOL_BASE + 0x0002)
12543b8c7dcSSrinivas Kandagatla #define WSA883X_PON_CTL_3 (WSA883X_ANA_PON_LDOL_BASE + 0x0003)
12643b8c7dcSSrinivas Kandagatla #define WSA883X_CKWD_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0004)
12743b8c7dcSSrinivas Kandagatla #define WSA883X_CKWD_CTL_1 (WSA883X_ANA_PON_LDOL_BASE + 0x0005)
12843b8c7dcSSrinivas Kandagatla #define WSA883X_CKWD_CTL_2 (WSA883X_ANA_PON_LDOL_BASE + 0x0006)
12943b8c7dcSSrinivas Kandagatla #define WSA883X_CKSK_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0007)
13043b8c7dcSSrinivas Kandagatla #define WSA883X_PADSW_CTL_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0008)
13143b8c7dcSSrinivas Kandagatla #define WSA883X_TEST_0 (WSA883X_ANA_PON_LDOL_BASE + 0x0009)
13243b8c7dcSSrinivas Kandagatla #define WSA883X_TEST_1 (WSA883X_ANA_PON_LDOL_BASE + 0x000A)
13343b8c7dcSSrinivas Kandagatla #define WSA883X_STATUS_0 (WSA883X_ANA_PON_LDOL_BASE + 0x000B)
13443b8c7dcSSrinivas Kandagatla #define WSA883X_STATUS_1 (WSA883X_ANA_PON_LDOL_BASE + 0x000C)
13543b8c7dcSSrinivas Kandagatla
13643b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_CTRL_BASE (WSA883X_BASE + 0x00000400)
13743b8c7dcSSrinivas Kandagatla #define WSA883X_CHIP_ID0 (WSA883X_DIG_CTRL_BASE + 0x0001)
13843b8c7dcSSrinivas Kandagatla #define WSA883X_CHIP_ID1 (WSA883X_DIG_CTRL_BASE + 0x0002)
13943b8c7dcSSrinivas Kandagatla #define WSA883X_CHIP_ID2 (WSA883X_DIG_CTRL_BASE + 0x0003)
14043b8c7dcSSrinivas Kandagatla #define WSA883X_CHIP_ID3 (WSA883X_DIG_CTRL_BASE + 0x0004)
14143b8c7dcSSrinivas Kandagatla #define WSA883X_BUS_ID (WSA883X_DIG_CTRL_BASE + 0x0005)
14243b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_RST_CTL (WSA883X_DIG_CTRL_BASE + 0x0006)
14343b8c7dcSSrinivas Kandagatla #define WSA883X_TOP_CLK_CFG (WSA883X_DIG_CTRL_BASE + 0x0007)
14443b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_PATH_MODE (WSA883X_DIG_CTRL_BASE + 0x0008)
14543b8c7dcSSrinivas Kandagatla #define WSA883X_RXD_MODE_MASK BIT(1)
14643b8c7dcSSrinivas Kandagatla #define WSA883X_RXD_MODE_NORMAL 0
14743b8c7dcSSrinivas Kandagatla #define WSA883X_RXD_MODE_HIFI 1
14843b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_CLK_CTL (WSA883X_DIG_CTRL_BASE + 0x0009)
14943b8c7dcSSrinivas Kandagatla #define WSA883X_SWR_RESET_EN (WSA883X_DIG_CTRL_BASE + 0x000A)
15043b8c7dcSSrinivas Kandagatla #define WSA883X_RESET_CTL (WSA883X_DIG_CTRL_BASE + 0x000B)
15143b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_CTL (WSA883X_DIG_CTRL_BASE + 0x0010)
15243b8c7dcSSrinivas Kandagatla #define WSA883X_GLOBAL_PA_EN_MASK BIT(0)
15343b8c7dcSSrinivas Kandagatla #define WSA883X_GLOBAL_PA_ENABLE 1
15443b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_TIMER0 (WSA883X_DIG_CTRL_BASE + 0x0011)
15543b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_TIMER1 (WSA883X_DIG_CTRL_BASE + 0x0012)
15643b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_STA (WSA883X_DIG_CTRL_BASE + 0x0013)
15743b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_ERR_COND (WSA883X_DIG_CTRL_BASE + 0x0014)
15843b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_MSK (WSA883X_DIG_CTRL_BASE + 0x0015)
15943b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_BYP (WSA883X_DIG_CTRL_BASE + 0x0016)
16043b8c7dcSSrinivas Kandagatla #define WSA883X_PA_FSM_DBG (WSA883X_DIG_CTRL_BASE + 0x0017)
16143b8c7dcSSrinivas Kandagatla #define WSA883X_TADC_VALUE_CTL (WSA883X_DIG_CTRL_BASE + 0x0020)
16243b8c7dcSSrinivas Kandagatla #define WSA883X_TEMP_DETECT_CTL (WSA883X_DIG_CTRL_BASE + 0x0021)
16343b8c7dcSSrinivas Kandagatla #define WSA883X_TEMP_MSB (WSA883X_DIG_CTRL_BASE + 0x0022)
16443b8c7dcSSrinivas Kandagatla #define WSA883X_TEMP_LSB (WSA883X_DIG_CTRL_BASE + 0x0023)
16543b8c7dcSSrinivas Kandagatla #define WSA883X_TEMP_CONFIG0 (WSA883X_DIG_CTRL_BASE + 0x0024)
16643b8c7dcSSrinivas Kandagatla #define WSA883X_TEMP_CONFIG1 (WSA883X_DIG_CTRL_BASE + 0x0025)
16743b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_ADC_FLT_CTL (WSA883X_DIG_CTRL_BASE + 0x0026)
16843b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_ADC_FLT_EN_MASK BIT(0)
16943b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_ADC_COEF_SEL_MASK GENMASK(3, 1)
17043b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_ADC_COEF_F_1DIV2 0x0
17143b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_ADC_COEF_F_1DIV16 0x3
17243b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_DIN_MSB (WSA883X_DIG_CTRL_BASE + 0x0027)
17343b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_DIN_LSB (WSA883X_DIG_CTRL_BASE + 0x0028)
17443b8c7dcSSrinivas Kandagatla #define WSA883X_VBAT_DOUT (WSA883X_DIG_CTRL_BASE + 0x0029)
17543b8c7dcSSrinivas Kandagatla #define WSA883X_SDM_PDM9_LSB (WSA883X_DIG_CTRL_BASE + 0x002A)
17643b8c7dcSSrinivas Kandagatla #define WSA883X_SDM_PDM9_MSB (WSA883X_DIG_CTRL_BASE + 0x002B)
17743b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_RX_CTL (WSA883X_DIG_CTRL_BASE + 0x0030)
17843b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A1_0 (WSA883X_DIG_CTRL_BASE + 0x0031)
17943b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A1_1 (WSA883X_DIG_CTRL_BASE + 0x0032)
18043b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A2_0 (WSA883X_DIG_CTRL_BASE + 0x0033)
18143b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A2_1 (WSA883X_DIG_CTRL_BASE + 0x0034)
18243b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A3_0 (WSA883X_DIG_CTRL_BASE + 0x0035)
18343b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A3_1 (WSA883X_DIG_CTRL_BASE + 0x0036)
18443b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A4_0 (WSA883X_DIG_CTRL_BASE + 0x0037)
18543b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A4_1 (WSA883X_DIG_CTRL_BASE + 0x0038)
18643b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A5_0 (WSA883X_DIG_CTRL_BASE + 0x0039)
18743b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A5_1 (WSA883X_DIG_CTRL_BASE + 0x003A)
18843b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A6_0 (WSA883X_DIG_CTRL_BASE + 0x003B)
18943b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_A7_0 (WSA883X_DIG_CTRL_BASE + 0x003C)
19043b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_C_0 (WSA883X_DIG_CTRL_BASE + 0x003D)
19143b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_C_1 (WSA883X_DIG_CTRL_BASE + 0x003E)
19243b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_C_2 (WSA883X_DIG_CTRL_BASE + 0x003F)
19343b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_C_3 (WSA883X_DIG_CTRL_BASE + 0x0040)
19443b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R1 (WSA883X_DIG_CTRL_BASE + 0x0041)
19543b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R2 (WSA883X_DIG_CTRL_BASE + 0x0042)
19643b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R3 (WSA883X_DIG_CTRL_BASE + 0x0043)
19743b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R4 (WSA883X_DIG_CTRL_BASE + 0x0044)
19843b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R5 (WSA883X_DIG_CTRL_BASE + 0x0045)
19943b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R6 (WSA883X_DIG_CTRL_BASE + 0x0046)
20043b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_DSM_R7 (WSA883X_DIG_CTRL_BASE + 0x0047)
20143b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_GAIN_PDM_0 (WSA883X_DIG_CTRL_BASE + 0x0048)
20243b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_GAIN_PDM_1 (WSA883X_DIG_CTRL_BASE + 0x0049)
20343b8c7dcSSrinivas Kandagatla #define WSA883X_CDC_SPK_GAIN_PDM_2 (WSA883X_DIG_CTRL_BASE + 0x004A)
20443b8c7dcSSrinivas Kandagatla #define WSA883X_PDM_WD_CTL (WSA883X_DIG_CTRL_BASE + 0x004B)
20543b8c7dcSSrinivas Kandagatla #define WSA883X_PDM_EN_MASK BIT(0)
20643b8c7dcSSrinivas Kandagatla #define WSA883X_PDM_ENABLE BIT(0)
20743b8c7dcSSrinivas Kandagatla #define WSA883X_DEM_BYPASS_DATA0 (WSA883X_DIG_CTRL_BASE + 0x004C)
20843b8c7dcSSrinivas Kandagatla #define WSA883X_DEM_BYPASS_DATA1 (WSA883X_DIG_CTRL_BASE + 0x004D)
20943b8c7dcSSrinivas Kandagatla #define WSA883X_DEM_BYPASS_DATA2 (WSA883X_DIG_CTRL_BASE + 0x004E)
21043b8c7dcSSrinivas Kandagatla #define WSA883X_DEM_BYPASS_DATA3 (WSA883X_DIG_CTRL_BASE + 0x004F)
21143b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_CTL (WSA883X_DIG_CTRL_BASE + 0x0050)
21243b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_LRA_PER_0 (WSA883X_DIG_CTRL_BASE + 0x0051)
21343b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_LRA_PER_1 (WSA883X_DIG_CTRL_BASE + 0x0052)
21443b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_DELTA_THETA_0 (WSA883X_DIG_CTRL_BASE + 0x0053)
21543b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_DELTA_THETA_1 (WSA883X_DIG_CTRL_BASE + 0x0054)
21643b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_DIRECT_AMP_0 (WSA883X_DIG_CTRL_BASE + 0x0055)
21743b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_DIRECT_AMP_1 (WSA883X_DIG_CTRL_BASE + 0x0056)
21843b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP0_0 (WSA883X_DIG_CTRL_BASE + 0x0057)
21943b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP0_1 (WSA883X_DIG_CTRL_BASE + 0x0058)
22043b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP1_0 (WSA883X_DIG_CTRL_BASE + 0x0059)
22143b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP1_1 (WSA883X_DIG_CTRL_BASE + 0x005A)
22243b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP2_0 (WSA883X_DIG_CTRL_BASE + 0x005B)
22343b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP2_1 (WSA883X_DIG_CTRL_BASE + 0x005C)
22443b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP3_0 (WSA883X_DIG_CTRL_BASE + 0x005D)
22543b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP3_1 (WSA883X_DIG_CTRL_BASE + 0x005E)
22643b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP4_0 (WSA883X_DIG_CTRL_BASE + 0x005F)
22743b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP4_1 (WSA883X_DIG_CTRL_BASE + 0x0060)
22843b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP5_0 (WSA883X_DIG_CTRL_BASE + 0x0061)
22943b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP5_1 (WSA883X_DIG_CTRL_BASE + 0x0062)
23043b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP6_0 (WSA883X_DIG_CTRL_BASE + 0x0063)
23143b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP6_1 (WSA883X_DIG_CTRL_BASE + 0x0064)
23243b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP7_0 (WSA883X_DIG_CTRL_BASE + 0x0065)
23343b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PTRN_AMP7_1 (WSA883X_DIG_CTRL_BASE + 0x0066)
23443b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PER_0_1 (WSA883X_DIG_CTRL_BASE + 0x0067)
23543b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PER_2_3 (WSA883X_DIG_CTRL_BASE + 0x0068)
23643b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PER_4_5 (WSA883X_DIG_CTRL_BASE + 0x0069)
23743b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_PER_6_7 (WSA883X_DIG_CTRL_BASE + 0x006A)
23843b8c7dcSSrinivas Kandagatla #define WSA883X_WAVG_STA (WSA883X_DIG_CTRL_BASE + 0x006B)
23943b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_CTL_0 (WSA883X_DIG_CTRL_BASE + 0x006C)
24043b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_OFFSET_MASK GENMASK(2, 0)
24143b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_PROG_DELAY_MASK GENMASK(7, 4)
24243b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_CTL_1 (WSA883X_DIG_CTRL_BASE + 0x006D)
24343b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_GAIN_EN_MASK BIT(0)
24443b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_GAIN_FROM_CSR 1
24543b8c7dcSSrinivas Kandagatla #define WSA883X_DRE_IDLE_DET_CTL (WSA883X_DIG_CTRL_BASE + 0x006E)
24643b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_CTL_0 (WSA883X_DIG_CTRL_BASE + 0x0070)
24743b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_CTL_1 (WSA883X_DIG_CTRL_BASE + 0x0071)
24843b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_V_HD_PA (WSA883X_DIG_CTRL_BASE + 0x0072)
24943b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_V_PA_MIN (WSA883X_DIG_CTRL_BASE + 0x0073)
25043b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_OVRD_VAL (WSA883X_DIG_CTRL_BASE + 0x0074)
25143b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_HARD_MAX (WSA883X_DIG_CTRL_BASE + 0x0075)
25243b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_SOFT_MAX (WSA883X_DIG_CTRL_BASE + 0x0076)
25343b8c7dcSSrinivas Kandagatla #define WSA883X_CLSH_SIG_DP (WSA883X_DIG_CTRL_BASE + 0x0077)
25443b8c7dcSSrinivas Kandagatla #define WSA883X_TAGC_CTL (WSA883X_DIG_CTRL_BASE + 0x0078)
25543b8c7dcSSrinivas Kandagatla #define WSA883X_TAGC_TIME (WSA883X_DIG_CTRL_BASE + 0x0079)
25643b8c7dcSSrinivas Kandagatla #define WSA883X_TAGC_E2E_GAIN (WSA883X_DIG_CTRL_BASE + 0x007A)
25743b8c7dcSSrinivas Kandagatla #define WSA883X_TAGC_FORCE_VAL (WSA883X_DIG_CTRL_BASE + 0x007B)
25843b8c7dcSSrinivas Kandagatla #define WSA883X_VAGC_CTL (WSA883X_DIG_CTRL_BASE + 0x007C)
25943b8c7dcSSrinivas Kandagatla #define WSA883X_VAGC_TIME (WSA883X_DIG_CTRL_BASE + 0x007D)
26043b8c7dcSSrinivas Kandagatla #define WSA883X_VAGC_ATTN_LVL_1_2 (WSA883X_DIG_CTRL_BASE + 0x007E)
26143b8c7dcSSrinivas Kandagatla #define WSA883X_VAGC_ATTN_LVL_3 (WSA883X_DIG_CTRL_BASE + 0x007F)
26243b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_MODE (WSA883X_DIG_CTRL_BASE + 0x0080)
26343b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_MASK0 (WSA883X_DIG_CTRL_BASE + 0x0081)
26443b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_MASK1 (WSA883X_DIG_CTRL_BASE + 0x0082)
26543b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_STATUS0 (WSA883X_DIG_CTRL_BASE + 0x0083)
26643b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_STATUS1 (WSA883X_DIG_CTRL_BASE + 0x0084)
26743b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_CLEAR0 (WSA883X_DIG_CTRL_BASE + 0x0085)
26843b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_CLEAR1 (WSA883X_DIG_CTRL_BASE + 0x0086)
26943b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_LEVEL0 (WSA883X_DIG_CTRL_BASE + 0x0087)
27043b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_LEVEL1 (WSA883X_DIG_CTRL_BASE + 0x0088)
27143b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_SET0 (WSA883X_DIG_CTRL_BASE + 0x0089)
27243b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_SET1 (WSA883X_DIG_CTRL_BASE + 0x008A)
27343b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_TEST0 (WSA883X_DIG_CTRL_BASE + 0x008B)
27443b8c7dcSSrinivas Kandagatla #define WSA883X_INTR_TEST1 (WSA883X_DIG_CTRL_BASE + 0x008C)
27543b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_CTRL0 (WSA883X_DIG_CTRL_BASE + 0x0090)
27643b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_CTRL1 (WSA883X_DIG_CTRL_BASE + 0x0091)
27743b8c7dcSSrinivas Kandagatla #define WSA883X_HDRIVE_CTL_GROUP1 (WSA883X_DIG_CTRL_BASE + 0x0092)
27843b8c7dcSSrinivas Kandagatla #define WSA883X_PIN_CTL (WSA883X_DIG_CTRL_BASE + 0x0093)
27943b8c7dcSSrinivas Kandagatla #define WSA883X_PIN_CTL_OE (WSA883X_DIG_CTRL_BASE + 0x0094)
28043b8c7dcSSrinivas Kandagatla #define WSA883X_PIN_WDATA_IOPAD (WSA883X_DIG_CTRL_BASE + 0x0095)
28143b8c7dcSSrinivas Kandagatla #define WSA883X_PIN_STATUS (WSA883X_DIG_CTRL_BASE + 0x0096)
28243b8c7dcSSrinivas Kandagatla #define WSA883X_I2C_SLAVE_CTL (WSA883X_DIG_CTRL_BASE + 0x0097)
28343b8c7dcSSrinivas Kandagatla #define WSA883X_PDM_TEST_MODE (WSA883X_DIG_CTRL_BASE + 0x00A0)
28443b8c7dcSSrinivas Kandagatla #define WSA883X_ATE_TEST_MODE (WSA883X_DIG_CTRL_BASE + 0x00A1)
28543b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_DEBUG_MODE (WSA883X_DIG_CTRL_BASE + 0x00A3)
28643b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_DEBUG_SEL (WSA883X_DIG_CTRL_BASE + 0x00A4)
28743b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_DEBUG_EN (WSA883X_DIG_CTRL_BASE + 0x00A5)
28843b8c7dcSSrinivas Kandagatla #define WSA883X_SWR_HM_TEST0 (WSA883X_DIG_CTRL_BASE + 0x00A6)
28943b8c7dcSSrinivas Kandagatla #define WSA883X_SWR_HM_TEST1 (WSA883X_DIG_CTRL_BASE + 0x00A7)
29043b8c7dcSSrinivas Kandagatla #define WSA883X_SWR_PAD_CTL (WSA883X_DIG_CTRL_BASE + 0x00A8)
29143b8c7dcSSrinivas Kandagatla #define WSA883X_TADC_DETECT_DBG_CTL (WSA883X_DIG_CTRL_BASE + 0x00A9)
29243b8c7dcSSrinivas Kandagatla #define WSA883X_TADC_DEBUG_MSB (WSA883X_DIG_CTRL_BASE + 0x00AA)
29343b8c7dcSSrinivas Kandagatla #define WSA883X_TADC_DEBUG_LSB (WSA883X_DIG_CTRL_BASE + 0x00AB)
29443b8c7dcSSrinivas Kandagatla #define WSA883X_SAMPLE_EDGE_SEL (WSA883X_DIG_CTRL_BASE + 0x00AC)
29543b8c7dcSSrinivas Kandagatla #define WSA883X_SWR_EDGE_SEL (WSA883X_DIG_CTRL_BASE + 0x00AD)
29643b8c7dcSSrinivas Kandagatla #define WSA883X_TEST_MODE_CTL (WSA883X_DIG_CTRL_BASE + 0x00AE)
29743b8c7dcSSrinivas Kandagatla #define WSA883X_IOPAD_CTL (WSA883X_DIG_CTRL_BASE + 0x00AF)
29843b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_CSR_DBG_ADD (WSA883X_DIG_CTRL_BASE + 0x00B0)
29943b8c7dcSSrinivas Kandagatla #define WSA883X_ANA_CSR_DBG_CTL (WSA883X_DIG_CTRL_BASE + 0x00B1)
30043b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE_R (WSA883X_DIG_CTRL_BASE + 0x00BC)
30143b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE_0 (WSA883X_DIG_CTRL_BASE + 0x00BD)
30243b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE_1 (WSA883X_DIG_CTRL_BASE + 0x00BE)
30343b8c7dcSSrinivas Kandagatla #define WSA883X_SPARE_2 (WSA883X_DIG_CTRL_BASE + 0x00BF)
30443b8c7dcSSrinivas Kandagatla #define WSA883X_SCODE (WSA883X_DIG_CTRL_BASE + 0x00C0)
30543b8c7dcSSrinivas Kandagatla
30643b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_TRIM_BASE (WSA883X_BASE + 0x00000500)
30743b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_0 (WSA883X_DIG_TRIM_BASE + 0x0080)
30843b8c7dcSSrinivas Kandagatla #define WSA883X_ID_MASK GENMASK(3, 0)
30943b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_1 (WSA883X_DIG_TRIM_BASE + 0x0081)
31043b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_2 (WSA883X_DIG_TRIM_BASE + 0x0082)
31143b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_3 (WSA883X_DIG_TRIM_BASE + 0x0083)
31243b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_4 (WSA883X_DIG_TRIM_BASE + 0x0084)
31343b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_5 (WSA883X_DIG_TRIM_BASE + 0x0085)
31443b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_6 (WSA883X_DIG_TRIM_BASE + 0x0086)
31543b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_7 (WSA883X_DIG_TRIM_BASE + 0x0087)
31643b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_8 (WSA883X_DIG_TRIM_BASE + 0x0088)
31743b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_9 (WSA883X_DIG_TRIM_BASE + 0x0089)
31843b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_10 (WSA883X_DIG_TRIM_BASE + 0x008A)
31943b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_11 (WSA883X_DIG_TRIM_BASE + 0x008B)
32043b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_12 (WSA883X_DIG_TRIM_BASE + 0x008C)
32143b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_13 (WSA883X_DIG_TRIM_BASE + 0x008D)
32243b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_14 (WSA883X_DIG_TRIM_BASE + 0x008E)
32343b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_15 (WSA883X_DIG_TRIM_BASE + 0x008F)
32443b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_16 (WSA883X_DIG_TRIM_BASE + 0x0090)
32543b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_17 (WSA883X_DIG_TRIM_BASE + 0x0091)
32643b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_18 (WSA883X_DIG_TRIM_BASE + 0x0092)
32743b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_19 (WSA883X_DIG_TRIM_BASE + 0x0093)
32843b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_20 (WSA883X_DIG_TRIM_BASE + 0x0094)
32943b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_21 (WSA883X_DIG_TRIM_BASE + 0x0095)
33043b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_22 (WSA883X_DIG_TRIM_BASE + 0x0096)
33143b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_23 (WSA883X_DIG_TRIM_BASE + 0x0097)
33243b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_24 (WSA883X_DIG_TRIM_BASE + 0x0098)
33343b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_25 (WSA883X_DIG_TRIM_BASE + 0x0099)
33443b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_26 (WSA883X_DIG_TRIM_BASE + 0x009A)
33543b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_27 (WSA883X_DIG_TRIM_BASE + 0x009B)
33643b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_28 (WSA883X_DIG_TRIM_BASE + 0x009C)
33743b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_29 (WSA883X_DIG_TRIM_BASE + 0x009D)
33843b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_30 (WSA883X_DIG_TRIM_BASE + 0x009E)
33943b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_31 (WSA883X_DIG_TRIM_BASE + 0x009F)
34043b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_32 (WSA883X_DIG_TRIM_BASE + 0x00A0)
34143b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_33 (WSA883X_DIG_TRIM_BASE + 0x00A1)
34243b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_34 (WSA883X_DIG_TRIM_BASE + 0x00A2)
34343b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_35 (WSA883X_DIG_TRIM_BASE + 0x00A3)
34443b8c7dcSSrinivas Kandagatla #define WSA883X_OTP_REG_63 (WSA883X_DIG_TRIM_BASE + 0x00BF)
34543b8c7dcSSrinivas Kandagatla
34643b8c7dcSSrinivas Kandagatla #define WSA883X_DIG_EMEM_BASE (WSA883X_BASE + 0x000005C0)
34743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_0 (WSA883X_DIG_EMEM_BASE + 0x0000)
34843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_1 (WSA883X_DIG_EMEM_BASE + 0x0001)
34943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_2 (WSA883X_DIG_EMEM_BASE + 0x0002)
35043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_3 (WSA883X_DIG_EMEM_BASE + 0x0003)
35143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_4 (WSA883X_DIG_EMEM_BASE + 0x0004)
35243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_5 (WSA883X_DIG_EMEM_BASE + 0x0005)
35343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_6 (WSA883X_DIG_EMEM_BASE + 0x0006)
35443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_7 (WSA883X_DIG_EMEM_BASE + 0x0007)
35543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_8 (WSA883X_DIG_EMEM_BASE + 0x0008)
35643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_9 (WSA883X_DIG_EMEM_BASE + 0x0009)
35743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_10 (WSA883X_DIG_EMEM_BASE + 0x000A)
35843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_11 (WSA883X_DIG_EMEM_BASE + 0x000B)
35943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_12 (WSA883X_DIG_EMEM_BASE + 0x000C)
36043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_13 (WSA883X_DIG_EMEM_BASE + 0x000D)
36143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_14 (WSA883X_DIG_EMEM_BASE + 0x000E)
36243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_15 (WSA883X_DIG_EMEM_BASE + 0x000F)
36343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_16 (WSA883X_DIG_EMEM_BASE + 0x0010)
36443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_17 (WSA883X_DIG_EMEM_BASE + 0x0011)
36543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_18 (WSA883X_DIG_EMEM_BASE + 0x0012)
36643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_19 (WSA883X_DIG_EMEM_BASE + 0x0013)
36743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_20 (WSA883X_DIG_EMEM_BASE + 0x0014)
36843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_21 (WSA883X_DIG_EMEM_BASE + 0x0015)
36943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_22 (WSA883X_DIG_EMEM_BASE + 0x0016)
37043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_23 (WSA883X_DIG_EMEM_BASE + 0x0017)
37143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_24 (WSA883X_DIG_EMEM_BASE + 0x0018)
37243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_25 (WSA883X_DIG_EMEM_BASE + 0x0019)
37343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_26 (WSA883X_DIG_EMEM_BASE + 0x001A)
37443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_27 (WSA883X_DIG_EMEM_BASE + 0x001B)
37543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_28 (WSA883X_DIG_EMEM_BASE + 0x001C)
37643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_29 (WSA883X_DIG_EMEM_BASE + 0x001D)
37743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_30 (WSA883X_DIG_EMEM_BASE + 0x001E)
37843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_31 (WSA883X_DIG_EMEM_BASE + 0x001F)
37943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_32 (WSA883X_DIG_EMEM_BASE + 0x0020)
38043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_33 (WSA883X_DIG_EMEM_BASE + 0x0021)
38143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_34 (WSA883X_DIG_EMEM_BASE + 0x0022)
38243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_35 (WSA883X_DIG_EMEM_BASE + 0x0023)
38343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_36 (WSA883X_DIG_EMEM_BASE + 0x0024)
38443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_37 (WSA883X_DIG_EMEM_BASE + 0x0025)
38543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_38 (WSA883X_DIG_EMEM_BASE + 0x0026)
38643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_39 (WSA883X_DIG_EMEM_BASE + 0x0027)
38743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_40 (WSA883X_DIG_EMEM_BASE + 0x0028)
38843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_41 (WSA883X_DIG_EMEM_BASE + 0x0029)
38943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_42 (WSA883X_DIG_EMEM_BASE + 0x002A)
39043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_43 (WSA883X_DIG_EMEM_BASE + 0x002B)
39143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_44 (WSA883X_DIG_EMEM_BASE + 0x002C)
39243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_45 (WSA883X_DIG_EMEM_BASE + 0x002D)
39343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_46 (WSA883X_DIG_EMEM_BASE + 0x002E)
39443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_47 (WSA883X_DIG_EMEM_BASE + 0x002F)
39543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_48 (WSA883X_DIG_EMEM_BASE + 0x0030)
39643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_49 (WSA883X_DIG_EMEM_BASE + 0x0031)
39743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_50 (WSA883X_DIG_EMEM_BASE + 0x0032)
39843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_51 (WSA883X_DIG_EMEM_BASE + 0x0033)
39943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_52 (WSA883X_DIG_EMEM_BASE + 0x0034)
40043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_53 (WSA883X_DIG_EMEM_BASE + 0x0035)
40143b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_54 (WSA883X_DIG_EMEM_BASE + 0x0036)
40243b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_55 (WSA883X_DIG_EMEM_BASE + 0x0037)
40343b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_56 (WSA883X_DIG_EMEM_BASE + 0x0038)
40443b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_57 (WSA883X_DIG_EMEM_BASE + 0x0039)
40543b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_58 (WSA883X_DIG_EMEM_BASE + 0x003A)
40643b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_59 (WSA883X_DIG_EMEM_BASE + 0x003B)
40743b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_60 (WSA883X_DIG_EMEM_BASE + 0x003C)
40843b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_61 (WSA883X_DIG_EMEM_BASE + 0x003D)
40943b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_62 (WSA883X_DIG_EMEM_BASE + 0x003E)
41043b8c7dcSSrinivas Kandagatla #define WSA883X_EMEM_63 (WSA883X_DIG_EMEM_BASE + 0x003F)
41143b8c7dcSSrinivas Kandagatla
41243b8c7dcSSrinivas Kandagatla #define WSA883X_NUM_REGISTERS (WSA883X_EMEM_63 + 1)
41343b8c7dcSSrinivas Kandagatla #define WSA883X_MAX_REGISTER (WSA883X_NUM_REGISTERS - 1)
41443b8c7dcSSrinivas Kandagatla
41543b8c7dcSSrinivas Kandagatla #define WSA883X_VERSION_1_0 0
41643b8c7dcSSrinivas Kandagatla #define WSA883X_VERSION_1_1 1
41743b8c7dcSSrinivas Kandagatla
41843b8c7dcSSrinivas Kandagatla #define WSA883X_MAX_SWR_PORTS 4
41943b8c7dcSSrinivas Kandagatla #define WSA883X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
42043b8c7dcSSrinivas Kandagatla SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
42143b8c7dcSSrinivas Kandagatla SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
42243b8c7dcSSrinivas Kandagatla SNDRV_PCM_RATE_384000)
42343b8c7dcSSrinivas Kandagatla /* Fractional Rates */
42443b8c7dcSSrinivas Kandagatla #define WSA883X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
42543b8c7dcSSrinivas Kandagatla SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
42643b8c7dcSSrinivas Kandagatla
42743b8c7dcSSrinivas Kandagatla #define WSA883X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
42843b8c7dcSSrinivas Kandagatla SNDRV_PCM_FMTBIT_S24_LE |\
42943b8c7dcSSrinivas Kandagatla SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
43043b8c7dcSSrinivas Kandagatla
43143b8c7dcSSrinivas Kandagatla struct wsa883x_priv {
43243b8c7dcSSrinivas Kandagatla struct regmap *regmap;
43343b8c7dcSSrinivas Kandagatla struct device *dev;
43443b8c7dcSSrinivas Kandagatla struct regulator *vdd;
43543b8c7dcSSrinivas Kandagatla struct sdw_slave *slave;
43643b8c7dcSSrinivas Kandagatla struct sdw_stream_config sconfig;
43743b8c7dcSSrinivas Kandagatla struct sdw_stream_runtime *sruntime;
43843b8c7dcSSrinivas Kandagatla struct sdw_port_config port_config[WSA883X_MAX_SWR_PORTS];
43943b8c7dcSSrinivas Kandagatla struct gpio_desc *sd_n;
44043b8c7dcSSrinivas Kandagatla bool port_prepared[WSA883X_MAX_SWR_PORTS];
44143b8c7dcSSrinivas Kandagatla bool port_enable[WSA883X_MAX_SWR_PORTS];
44243b8c7dcSSrinivas Kandagatla int version;
44343b8c7dcSSrinivas Kandagatla int variant;
44443b8c7dcSSrinivas Kandagatla int active_ports;
44543b8c7dcSSrinivas Kandagatla int dev_mode;
44643b8c7dcSSrinivas Kandagatla int comp_offset;
44743b8c7dcSSrinivas Kandagatla };
44843b8c7dcSSrinivas Kandagatla
44943b8c7dcSSrinivas Kandagatla enum {
45043b8c7dcSSrinivas Kandagatla WSA8830 = 0,
45143b8c7dcSSrinivas Kandagatla WSA8835,
45243b8c7dcSSrinivas Kandagatla WSA8832,
45343b8c7dcSSrinivas Kandagatla WSA8835_V2 = 5,
45443b8c7dcSSrinivas Kandagatla };
45543b8c7dcSSrinivas Kandagatla
45643b8c7dcSSrinivas Kandagatla enum {
45743b8c7dcSSrinivas Kandagatla COMP_OFFSET0,
45843b8c7dcSSrinivas Kandagatla COMP_OFFSET1,
45943b8c7dcSSrinivas Kandagatla COMP_OFFSET2,
46043b8c7dcSSrinivas Kandagatla COMP_OFFSET3,
46143b8c7dcSSrinivas Kandagatla COMP_OFFSET4,
46243b8c7dcSSrinivas Kandagatla };
46343b8c7dcSSrinivas Kandagatla
46443b8c7dcSSrinivas Kandagatla enum wsa_port_ids {
46543b8c7dcSSrinivas Kandagatla WSA883X_PORT_DAC,
46643b8c7dcSSrinivas Kandagatla WSA883X_PORT_COMP,
46743b8c7dcSSrinivas Kandagatla WSA883X_PORT_BOOST,
46843b8c7dcSSrinivas Kandagatla WSA883X_PORT_VISENSE,
46943b8c7dcSSrinivas Kandagatla };
47043b8c7dcSSrinivas Kandagatla
471cdb09e62SSrinivas Kandagatla static const char * const wsa_dev_mode_text[] = {
472cdb09e62SSrinivas Kandagatla "Speaker", "Receiver", "Ultrasound"
473cdb09e62SSrinivas Kandagatla };
474cdb09e62SSrinivas Kandagatla
475cdb09e62SSrinivas Kandagatla enum {
476cdb09e62SSrinivas Kandagatla SPEAKER,
477cdb09e62SSrinivas Kandagatla RECEIVER,
478cdb09e62SSrinivas Kandagatla ULTRASOUND,
479cdb09e62SSrinivas Kandagatla };
480cdb09e62SSrinivas Kandagatla
481cdb09e62SSrinivas Kandagatla static const struct soc_enum wsa_dev_mode_enum =
482cdb09e62SSrinivas Kandagatla SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(wsa_dev_mode_text), wsa_dev_mode_text);
483cdb09e62SSrinivas Kandagatla
48443b8c7dcSSrinivas Kandagatla /* 4 ports */
48543b8c7dcSSrinivas Kandagatla static struct sdw_dpn_prop wsa_sink_dpn_prop[WSA883X_MAX_SWR_PORTS] = {
48643b8c7dcSSrinivas Kandagatla {
48743b8c7dcSSrinivas Kandagatla /* DAC */
48843b8c7dcSSrinivas Kandagatla .num = 1,
48943b8c7dcSSrinivas Kandagatla .type = SDW_DPN_SIMPLE,
49043b8c7dcSSrinivas Kandagatla .min_ch = 1,
49143b8c7dcSSrinivas Kandagatla .max_ch = 1,
49243b8c7dcSSrinivas Kandagatla .simple_ch_prep_sm = true,
49343b8c7dcSSrinivas Kandagatla .read_only_wordlength = true,
49443b8c7dcSSrinivas Kandagatla }, {
49543b8c7dcSSrinivas Kandagatla /* COMP */
49643b8c7dcSSrinivas Kandagatla .num = 2,
49743b8c7dcSSrinivas Kandagatla .type = SDW_DPN_SIMPLE,
49843b8c7dcSSrinivas Kandagatla .min_ch = 1,
49943b8c7dcSSrinivas Kandagatla .max_ch = 1,
50043b8c7dcSSrinivas Kandagatla .simple_ch_prep_sm = true,
50143b8c7dcSSrinivas Kandagatla .read_only_wordlength = true,
50243b8c7dcSSrinivas Kandagatla }, {
50343b8c7dcSSrinivas Kandagatla /* BOOST */
50443b8c7dcSSrinivas Kandagatla .num = 3,
50543b8c7dcSSrinivas Kandagatla .type = SDW_DPN_SIMPLE,
50643b8c7dcSSrinivas Kandagatla .min_ch = 1,
50743b8c7dcSSrinivas Kandagatla .max_ch = 1,
50843b8c7dcSSrinivas Kandagatla .simple_ch_prep_sm = true,
50943b8c7dcSSrinivas Kandagatla .read_only_wordlength = true,
51043b8c7dcSSrinivas Kandagatla }, {
51143b8c7dcSSrinivas Kandagatla /* VISENSE */
51243b8c7dcSSrinivas Kandagatla .num = 4,
51343b8c7dcSSrinivas Kandagatla .type = SDW_DPN_SIMPLE,
51443b8c7dcSSrinivas Kandagatla .min_ch = 1,
51543b8c7dcSSrinivas Kandagatla .max_ch = 1,
51643b8c7dcSSrinivas Kandagatla .simple_ch_prep_sm = true,
51743b8c7dcSSrinivas Kandagatla .read_only_wordlength = true,
51843b8c7dcSSrinivas Kandagatla }
51943b8c7dcSSrinivas Kandagatla };
52043b8c7dcSSrinivas Kandagatla
52157dc05c4SKrzysztof Kozlowski static const struct sdw_port_config wsa883x_pconfig[WSA883X_MAX_SWR_PORTS] = {
52243b8c7dcSSrinivas Kandagatla {
52343b8c7dcSSrinivas Kandagatla .num = 1,
52443b8c7dcSSrinivas Kandagatla .ch_mask = 0x1,
52543b8c7dcSSrinivas Kandagatla }, {
52643b8c7dcSSrinivas Kandagatla .num = 2,
52743b8c7dcSSrinivas Kandagatla .ch_mask = 0xf,
52843b8c7dcSSrinivas Kandagatla }, {
52943b8c7dcSSrinivas Kandagatla .num = 3,
53043b8c7dcSSrinivas Kandagatla .ch_mask = 0x3,
53143b8c7dcSSrinivas Kandagatla }, { /* IV feedback */
53243b8c7dcSSrinivas Kandagatla .num = 4,
53343b8c7dcSSrinivas Kandagatla .ch_mask = 0x3,
53443b8c7dcSSrinivas Kandagatla },
53543b8c7dcSSrinivas Kandagatla };
53643b8c7dcSSrinivas Kandagatla
53743b8c7dcSSrinivas Kandagatla static struct reg_default wsa883x_defaults[] = {
53843b8c7dcSSrinivas Kandagatla { WSA883X_REF_CTRL, 0xD5 },
53943b8c7dcSSrinivas Kandagatla { WSA883X_TEST_CTL_0, 0x06 },
54043b8c7dcSSrinivas Kandagatla { WSA883X_BIAS_0, 0xD2 },
54143b8c7dcSSrinivas Kandagatla { WSA883X_OP_CTL, 0xE0 },
54243b8c7dcSSrinivas Kandagatla { WSA883X_IREF_CTL, 0x57 },
54343b8c7dcSSrinivas Kandagatla { WSA883X_ISENS_CTL, 0x47 },
54443b8c7dcSSrinivas Kandagatla { WSA883X_CLK_CTL, 0x87 },
54543b8c7dcSSrinivas Kandagatla { WSA883X_TEST_CTL_1, 0x00 },
54643b8c7dcSSrinivas Kandagatla { WSA883X_BIAS_1, 0x51 },
54743b8c7dcSSrinivas Kandagatla { WSA883X_ADC_CTL, 0x01 },
54843b8c7dcSSrinivas Kandagatla { WSA883X_DOUT_MSB, 0x00 },
54943b8c7dcSSrinivas Kandagatla { WSA883X_DOUT_LSB, 0x00 },
55043b8c7dcSSrinivas Kandagatla { WSA883X_VBAT_SNS, 0x40 },
55143b8c7dcSSrinivas Kandagatla { WSA883X_ITRIM_CODE, 0x9F },
55243b8c7dcSSrinivas Kandagatla { WSA883X_EN, 0x20 },
55343b8c7dcSSrinivas Kandagatla { WSA883X_OVERRIDE1, 0x00 },
55443b8c7dcSSrinivas Kandagatla { WSA883X_OVERRIDE2, 0x08 },
55543b8c7dcSSrinivas Kandagatla { WSA883X_VSENSE1, 0xD3 },
55643b8c7dcSSrinivas Kandagatla { WSA883X_ISENSE1, 0xD4 },
55743b8c7dcSSrinivas Kandagatla { WSA883X_ISENSE2, 0x20 },
55843b8c7dcSSrinivas Kandagatla { WSA883X_ISENSE_CAL, 0x00 },
55943b8c7dcSSrinivas Kandagatla { WSA883X_MISC, 0x08 },
56043b8c7dcSSrinivas Kandagatla { WSA883X_ADC_0, 0x00 },
56143b8c7dcSSrinivas Kandagatla { WSA883X_ADC_1, 0x00 },
56243b8c7dcSSrinivas Kandagatla { WSA883X_ADC_2, 0x40 },
56343b8c7dcSSrinivas Kandagatla { WSA883X_ADC_3, 0x80 },
56443b8c7dcSSrinivas Kandagatla { WSA883X_ADC_4, 0x25 },
56543b8c7dcSSrinivas Kandagatla { WSA883X_ADC_5, 0x25 },
56643b8c7dcSSrinivas Kandagatla { WSA883X_ADC_6, 0x08 },
56743b8c7dcSSrinivas Kandagatla { WSA883X_ADC_7, 0x81 },
56843b8c7dcSSrinivas Kandagatla { WSA883X_STATUS, 0x00 },
56943b8c7dcSSrinivas Kandagatla { WSA883X_DAC_CTRL_REG, 0x53 },
57043b8c7dcSSrinivas Kandagatla { WSA883X_DAC_EN_DEBUG_REG, 0x00 },
57143b8c7dcSSrinivas Kandagatla { WSA883X_DAC_OPAMP_BIAS1_REG, 0x48 },
57243b8c7dcSSrinivas Kandagatla { WSA883X_DAC_OPAMP_BIAS2_REG, 0x48 },
57343b8c7dcSSrinivas Kandagatla { WSA883X_DAC_VCM_CTRL_REG, 0x88 },
57443b8c7dcSSrinivas Kandagatla { WSA883X_DAC_VOLTAGE_CTRL_REG, 0xA5 },
57543b8c7dcSSrinivas Kandagatla { WSA883X_ATEST1_REG, 0x00 },
57643b8c7dcSSrinivas Kandagatla { WSA883X_ATEST2_REG, 0x00 },
57743b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_TOP_BIAS_REG1, 0x6A },
57843b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_TOP_BIAS_REG2, 0x65 },
57943b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_TOP_BIAS_REG3, 0x55 },
58043b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_TOP_BIAS_REG4, 0xA9 },
58143b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_CLIP_DET_REG, 0x9C },
58243b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_LF_BLK_EN, 0x0F },
58343b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_LF_EN, 0x0A },
58443b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_LF_MASK_DCC_CTL, 0x00 },
58543b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_LF_MISC_CTL, 0x3A },
58643b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_LF_REG_GAIN, 0x00 },
58743b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_OS_CAL_CTL, 0x00 },
58843b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_DRV_OS_CAL_CTL1, 0x90 },
58943b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_PWM_CLK_CTL, 0x00 },
59043b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_PDRV_HS_CTL, 0x52 },
59143b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_PDRV_LS_CTL, 0x48 },
59243b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_PWRSTG_DBG, 0x08 },
59343b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_OCP_CTL, 0xE2 },
59443b8c7dcSSrinivas Kandagatla { WSA883X_SPKR_BBM_CTL, 0x92 },
59543b8c7dcSSrinivas Kandagatla { WSA883X_PA_STATUS0, 0x00 },
59643b8c7dcSSrinivas Kandagatla { WSA883X_PA_STATUS1, 0x00 },
59743b8c7dcSSrinivas Kandagatla { WSA883X_PA_STATUS2, 0x80 },
59843b8c7dcSSrinivas Kandagatla { WSA883X_EN_CTRL, 0x44 },
59943b8c7dcSSrinivas Kandagatla { WSA883X_CURRENT_LIMIT, 0xCC },
60043b8c7dcSSrinivas Kandagatla { WSA883X_IBIAS1, 0x00 },
60143b8c7dcSSrinivas Kandagatla { WSA883X_IBIAS2, 0x00 },
60243b8c7dcSSrinivas Kandagatla { WSA883X_IBIAS3, 0x00 },
60343b8c7dcSSrinivas Kandagatla { WSA883X_LDO_PROG, 0x02 },
60443b8c7dcSSrinivas Kandagatla { WSA883X_STABILITY_CTRL1, 0x8E },
60543b8c7dcSSrinivas Kandagatla { WSA883X_STABILITY_CTRL2, 0x10 },
60643b8c7dcSSrinivas Kandagatla { WSA883X_PWRSTAGE_CTRL1, 0x06 },
60743b8c7dcSSrinivas Kandagatla { WSA883X_PWRSTAGE_CTRL2, 0x00 },
60843b8c7dcSSrinivas Kandagatla { WSA883X_BYPASS_1, 0x19 },
60943b8c7dcSSrinivas Kandagatla { WSA883X_BYPASS_2, 0x13 },
61043b8c7dcSSrinivas Kandagatla { WSA883X_ZX_CTRL_1, 0xF0 },
61143b8c7dcSSrinivas Kandagatla { WSA883X_ZX_CTRL_2, 0x04 },
61243b8c7dcSSrinivas Kandagatla { WSA883X_MISC1, 0x06 },
61343b8c7dcSSrinivas Kandagatla { WSA883X_MISC2, 0xA0 },
61443b8c7dcSSrinivas Kandagatla { WSA883X_GMAMP_SUP1, 0x82 },
61543b8c7dcSSrinivas Kandagatla { WSA883X_PWRSTAGE_CTRL3, 0x39 },
61643b8c7dcSSrinivas Kandagatla { WSA883X_PWRSTAGE_CTRL4, 0x5F },
61743b8c7dcSSrinivas Kandagatla { WSA883X_TEST1, 0x00 },
61843b8c7dcSSrinivas Kandagatla { WSA883X_SPARE1, 0x00 },
61943b8c7dcSSrinivas Kandagatla { WSA883X_SPARE2, 0x00 },
62043b8c7dcSSrinivas Kandagatla { WSA883X_PON_CTL_0, 0x10 },
62143b8c7dcSSrinivas Kandagatla { WSA883X_PON_CLT_1, 0xE0 },
62243b8c7dcSSrinivas Kandagatla { WSA883X_PON_CTL_2, 0x90 },
62343b8c7dcSSrinivas Kandagatla { WSA883X_PON_CTL_3, 0x70 },
62443b8c7dcSSrinivas Kandagatla { WSA883X_CKWD_CTL_0, 0x34 },
62543b8c7dcSSrinivas Kandagatla { WSA883X_CKWD_CTL_1, 0x0F },
62643b8c7dcSSrinivas Kandagatla { WSA883X_CKWD_CTL_2, 0x00 },
62743b8c7dcSSrinivas Kandagatla { WSA883X_CKSK_CTL_0, 0x00 },
62843b8c7dcSSrinivas Kandagatla { WSA883X_PADSW_CTL_0, 0x00 },
62943b8c7dcSSrinivas Kandagatla { WSA883X_TEST_0, 0x00 },
63043b8c7dcSSrinivas Kandagatla { WSA883X_TEST_1, 0x00 },
63143b8c7dcSSrinivas Kandagatla { WSA883X_STATUS_0, 0x00 },
63243b8c7dcSSrinivas Kandagatla { WSA883X_STATUS_1, 0x00 },
63343b8c7dcSSrinivas Kandagatla { WSA883X_CHIP_ID0, 0x00 },
63443b8c7dcSSrinivas Kandagatla { WSA883X_CHIP_ID1, 0x00 },
63543b8c7dcSSrinivas Kandagatla { WSA883X_CHIP_ID2, 0x02 },
63643b8c7dcSSrinivas Kandagatla { WSA883X_CHIP_ID3, 0x02 },
63743b8c7dcSSrinivas Kandagatla { WSA883X_BUS_ID, 0x00 },
63843b8c7dcSSrinivas Kandagatla { WSA883X_CDC_RST_CTL, 0x01 },
63943b8c7dcSSrinivas Kandagatla { WSA883X_TOP_CLK_CFG, 0x00 },
64043b8c7dcSSrinivas Kandagatla { WSA883X_CDC_PATH_MODE, 0x00 },
64143b8c7dcSSrinivas Kandagatla { WSA883X_CDC_CLK_CTL, 0xFF },
64243b8c7dcSSrinivas Kandagatla { WSA883X_SWR_RESET_EN, 0x00 },
64343b8c7dcSSrinivas Kandagatla { WSA883X_RESET_CTL, 0x00 },
64443b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_CTL, 0x00 },
64543b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_TIMER0, 0x80 },
64643b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_TIMER1, 0x80 },
64743b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_STA, 0x00 },
64843b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_ERR_COND, 0x00 },
64943b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_MSK, 0x00 },
65043b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_BYP, 0x01 },
65143b8c7dcSSrinivas Kandagatla { WSA883X_PA_FSM_DBG, 0x00 },
65243b8c7dcSSrinivas Kandagatla { WSA883X_TADC_VALUE_CTL, 0x03 },
65343b8c7dcSSrinivas Kandagatla { WSA883X_TEMP_DETECT_CTL, 0x01 },
65443b8c7dcSSrinivas Kandagatla { WSA883X_TEMP_MSB, 0x00 },
65543b8c7dcSSrinivas Kandagatla { WSA883X_TEMP_LSB, 0x00 },
65643b8c7dcSSrinivas Kandagatla { WSA883X_TEMP_CONFIG0, 0x00 },
65743b8c7dcSSrinivas Kandagatla { WSA883X_TEMP_CONFIG1, 0x00 },
65843b8c7dcSSrinivas Kandagatla { WSA883X_VBAT_ADC_FLT_CTL, 0x00 },
65943b8c7dcSSrinivas Kandagatla { WSA883X_VBAT_DIN_MSB, 0x00 },
66043b8c7dcSSrinivas Kandagatla { WSA883X_VBAT_DIN_LSB, 0x00 },
66143b8c7dcSSrinivas Kandagatla { WSA883X_VBAT_DOUT, 0x00 },
66243b8c7dcSSrinivas Kandagatla { WSA883X_SDM_PDM9_LSB, 0x00 },
66343b8c7dcSSrinivas Kandagatla { WSA883X_SDM_PDM9_MSB, 0x00 },
66443b8c7dcSSrinivas Kandagatla { WSA883X_CDC_RX_CTL, 0xFE },
66543b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A1_0, 0x00 },
66643b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A1_1, 0x01 },
66743b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A2_0, 0x96 },
66843b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A2_1, 0x09 },
66943b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A3_0, 0xAB },
67043b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A3_1, 0x05 },
67143b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A4_0, 0x1C },
67243b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A4_1, 0x02 },
67343b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A5_0, 0x17 },
67443b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A5_1, 0x02 },
67543b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A6_0, 0xAA },
67643b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_A7_0, 0xE3 },
67743b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_C_0, 0x69 },
67843b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_C_1, 0x54 },
67943b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_C_2, 0x02 },
68043b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_C_3, 0x15 },
68143b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R1, 0xA4 },
68243b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R2, 0xB5 },
68343b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R3, 0x86 },
68443b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R4, 0x85 },
68543b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R5, 0xAA },
68643b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R6, 0xE2 },
68743b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_DSM_R7, 0x62 },
68843b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_GAIN_PDM_0, 0x00 },
68943b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_GAIN_PDM_1, 0xFC },
69043b8c7dcSSrinivas Kandagatla { WSA883X_CDC_SPK_GAIN_PDM_2, 0x05 },
69143b8c7dcSSrinivas Kandagatla { WSA883X_PDM_WD_CTL, 0x00 },
69243b8c7dcSSrinivas Kandagatla { WSA883X_DEM_BYPASS_DATA0, 0x00 },
69343b8c7dcSSrinivas Kandagatla { WSA883X_DEM_BYPASS_DATA1, 0x00 },
69443b8c7dcSSrinivas Kandagatla { WSA883X_DEM_BYPASS_DATA2, 0x00 },
69543b8c7dcSSrinivas Kandagatla { WSA883X_DEM_BYPASS_DATA3, 0x00 },
69643b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_CTL, 0x06 },
69743b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_LRA_PER_0, 0xD1 },
69843b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_LRA_PER_1, 0x00 },
69943b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_DELTA_THETA_0, 0xE6 },
70043b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_DELTA_THETA_1, 0x04 },
70143b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_DIRECT_AMP_0, 0x50 },
70243b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_DIRECT_AMP_1, 0x00 },
70343b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP0_0, 0x50 },
70443b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP0_1, 0x00 },
70543b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP1_0, 0x50 },
70643b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP1_1, 0x00 },
70743b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP2_0, 0x50 },
70843b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP2_1, 0x00 },
70943b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP3_0, 0x50 },
71043b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP3_1, 0x00 },
71143b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP4_0, 0x50 },
71243b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP4_1, 0x00 },
71343b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP5_0, 0x50 },
71443b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP5_1, 0x00 },
71543b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP6_0, 0x50 },
71643b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP6_1, 0x00 },
71743b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP7_0, 0x50 },
71843b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PTRN_AMP7_1, 0x00 },
71943b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PER_0_1, 0x88 },
72043b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PER_2_3, 0x88 },
72143b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PER_4_5, 0x88 },
72243b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_PER_6_7, 0x88 },
72343b8c7dcSSrinivas Kandagatla { WSA883X_WAVG_STA, 0x00 },
72443b8c7dcSSrinivas Kandagatla { WSA883X_DRE_CTL_0, 0x70 },
72543b8c7dcSSrinivas Kandagatla { WSA883X_DRE_CTL_1, 0x08 },
72643b8c7dcSSrinivas Kandagatla { WSA883X_DRE_IDLE_DET_CTL, 0x1F },
72743b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_CTL_0, 0x37 },
72843b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_CTL_1, 0x81 },
72943b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_V_HD_PA, 0x0F },
73043b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_V_PA_MIN, 0x00 },
73143b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_OVRD_VAL, 0x00 },
73243b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_HARD_MAX, 0xFF },
73343b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_SOFT_MAX, 0xF5 },
73443b8c7dcSSrinivas Kandagatla { WSA883X_CLSH_SIG_DP, 0x00 },
73543b8c7dcSSrinivas Kandagatla { WSA883X_TAGC_CTL, 0x10 },
73643b8c7dcSSrinivas Kandagatla { WSA883X_TAGC_TIME, 0x20 },
73743b8c7dcSSrinivas Kandagatla { WSA883X_TAGC_E2E_GAIN, 0x02 },
73843b8c7dcSSrinivas Kandagatla { WSA883X_TAGC_FORCE_VAL, 0x00 },
73943b8c7dcSSrinivas Kandagatla { WSA883X_VAGC_CTL, 0x00 },
74043b8c7dcSSrinivas Kandagatla { WSA883X_VAGC_TIME, 0x08 },
74143b8c7dcSSrinivas Kandagatla { WSA883X_VAGC_ATTN_LVL_1_2, 0x21 },
74243b8c7dcSSrinivas Kandagatla { WSA883X_VAGC_ATTN_LVL_3, 0x03 },
74343b8c7dcSSrinivas Kandagatla { WSA883X_INTR_MODE, 0x00 },
74443b8c7dcSSrinivas Kandagatla { WSA883X_INTR_MASK0, 0x90 },
74543b8c7dcSSrinivas Kandagatla { WSA883X_INTR_MASK1, 0x00 },
74643b8c7dcSSrinivas Kandagatla { WSA883X_INTR_STATUS0, 0x00 },
74743b8c7dcSSrinivas Kandagatla { WSA883X_INTR_STATUS1, 0x00 },
74843b8c7dcSSrinivas Kandagatla { WSA883X_INTR_CLEAR0, 0x00 },
74943b8c7dcSSrinivas Kandagatla { WSA883X_INTR_CLEAR1, 0x00 },
75043b8c7dcSSrinivas Kandagatla { WSA883X_INTR_LEVEL0, 0x00 },
75143b8c7dcSSrinivas Kandagatla { WSA883X_INTR_LEVEL1, 0x00 },
75243b8c7dcSSrinivas Kandagatla { WSA883X_INTR_SET0, 0x00 },
75343b8c7dcSSrinivas Kandagatla { WSA883X_INTR_SET1, 0x00 },
75443b8c7dcSSrinivas Kandagatla { WSA883X_INTR_TEST0, 0x00 },
75543b8c7dcSSrinivas Kandagatla { WSA883X_INTR_TEST1, 0x00 },
75643b8c7dcSSrinivas Kandagatla { WSA883X_OTP_CTRL0, 0x00 },
75743b8c7dcSSrinivas Kandagatla { WSA883X_OTP_CTRL1, 0x00 },
75843b8c7dcSSrinivas Kandagatla { WSA883X_HDRIVE_CTL_GROUP1, 0x00 },
75943b8c7dcSSrinivas Kandagatla { WSA883X_PIN_CTL, 0x04 },
76043b8c7dcSSrinivas Kandagatla { WSA883X_PIN_CTL_OE, 0x00 },
76143b8c7dcSSrinivas Kandagatla { WSA883X_PIN_WDATA_IOPAD, 0x00 },
76243b8c7dcSSrinivas Kandagatla { WSA883X_PIN_STATUS, 0x00 },
76343b8c7dcSSrinivas Kandagatla { WSA883X_I2C_SLAVE_CTL, 0x00 },
76443b8c7dcSSrinivas Kandagatla { WSA883X_PDM_TEST_MODE, 0x00 },
76543b8c7dcSSrinivas Kandagatla { WSA883X_ATE_TEST_MODE, 0x00 },
76643b8c7dcSSrinivas Kandagatla { WSA883X_DIG_DEBUG_MODE, 0x00 },
76743b8c7dcSSrinivas Kandagatla { WSA883X_DIG_DEBUG_SEL, 0x00 },
76843b8c7dcSSrinivas Kandagatla { WSA883X_DIG_DEBUG_EN, 0x00 },
76943b8c7dcSSrinivas Kandagatla { WSA883X_SWR_HM_TEST0, 0x08 },
77043b8c7dcSSrinivas Kandagatla { WSA883X_SWR_HM_TEST1, 0x00 },
77143b8c7dcSSrinivas Kandagatla { WSA883X_SWR_PAD_CTL, 0x37 },
77243b8c7dcSSrinivas Kandagatla { WSA883X_TADC_DETECT_DBG_CTL, 0x00 },
77343b8c7dcSSrinivas Kandagatla { WSA883X_TADC_DEBUG_MSB, 0x00 },
77443b8c7dcSSrinivas Kandagatla { WSA883X_TADC_DEBUG_LSB, 0x00 },
77543b8c7dcSSrinivas Kandagatla { WSA883X_SAMPLE_EDGE_SEL, 0x7F },
77643b8c7dcSSrinivas Kandagatla { WSA883X_SWR_EDGE_SEL, 0x00 },
77743b8c7dcSSrinivas Kandagatla { WSA883X_TEST_MODE_CTL, 0x04 },
77843b8c7dcSSrinivas Kandagatla { WSA883X_IOPAD_CTL, 0x00 },
77943b8c7dcSSrinivas Kandagatla { WSA883X_ANA_CSR_DBG_ADD, 0x00 },
78043b8c7dcSSrinivas Kandagatla { WSA883X_ANA_CSR_DBG_CTL, 0x12 },
78143b8c7dcSSrinivas Kandagatla { WSA883X_SPARE_R, 0x00 },
78243b8c7dcSSrinivas Kandagatla { WSA883X_SPARE_0, 0x00 },
78343b8c7dcSSrinivas Kandagatla { WSA883X_SPARE_1, 0x00 },
78443b8c7dcSSrinivas Kandagatla { WSA883X_SPARE_2, 0x00 },
78543b8c7dcSSrinivas Kandagatla { WSA883X_SCODE, 0x00 },
78643b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_0, 0x05 },
78743b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_1, 0xFF },
78843b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_2, 0xC0 },
78943b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_3, 0xFF },
79043b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_4, 0xC0 },
79143b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_5, 0xFF },
79243b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_6, 0xFF },
79343b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_7, 0xFF },
79443b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_8, 0xFF },
79543b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_9, 0xFF },
79643b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_10, 0xFF },
79743b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_11, 0xFF },
79843b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_12, 0xFF },
79943b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_13, 0xFF },
80043b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_14, 0xFF },
80143b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_15, 0xFF },
80243b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_16, 0xFF },
80343b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_17, 0xFF },
80443b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_18, 0xFF },
80543b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_19, 0xFF },
80643b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_20, 0xFF },
80743b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_21, 0xFF },
80843b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_22, 0xFF },
80943b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_23, 0xFF },
81043b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_24, 0x37 },
81143b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_25, 0x3F },
81243b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_26, 0x03 },
81343b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_27, 0x00 },
81443b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_28, 0x00 },
81543b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_29, 0x00 },
81643b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_30, 0x00 },
81743b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_31, 0x03 },
81843b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_32, 0x00 },
81943b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_33, 0xFF },
82043b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_34, 0x00 },
82143b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_35, 0x00 },
82243b8c7dcSSrinivas Kandagatla { WSA883X_OTP_REG_63, 0x40 },
82343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_0, 0x00 },
82443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_1, 0x00 },
82543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_2, 0x00 },
82643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_3, 0x00 },
82743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_4, 0x00 },
82843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_5, 0x00 },
82943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_6, 0x00 },
83043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_7, 0x00 },
83143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_8, 0x00 },
83243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_9, 0x00 },
83343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_10, 0x00 },
83443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_11, 0x00 },
83543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_12, 0x00 },
83643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_13, 0x00 },
83743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_14, 0x00 },
83843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_15, 0x00 },
83943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_16, 0x00 },
84043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_17, 0x00 },
84143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_18, 0x00 },
84243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_19, 0x00 },
84343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_20, 0x00 },
84443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_21, 0x00 },
84543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_22, 0x00 },
84643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_23, 0x00 },
84743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_24, 0x00 },
84843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_25, 0x00 },
84943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_26, 0x00 },
85043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_27, 0x00 },
85143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_28, 0x00 },
85243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_29, 0x00 },
85343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_30, 0x00 },
85443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_31, 0x00 },
85543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_32, 0x00 },
85643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_33, 0x00 },
85743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_34, 0x00 },
85843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_35, 0x00 },
85943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_36, 0x00 },
86043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_37, 0x00 },
86143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_38, 0x00 },
86243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_39, 0x00 },
86343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_40, 0x00 },
86443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_41, 0x00 },
86543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_42, 0x00 },
86643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_43, 0x00 },
86743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_44, 0x00 },
86843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_45, 0x00 },
86943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_46, 0x00 },
87043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_47, 0x00 },
87143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_48, 0x00 },
87243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_49, 0x00 },
87343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_50, 0x00 },
87443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_51, 0x00 },
87543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_52, 0x00 },
87643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_53, 0x00 },
87743b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_54, 0x00 },
87843b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_55, 0x00 },
87943b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_56, 0x00 },
88043b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_57, 0x00 },
88143b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_58, 0x00 },
88243b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_59, 0x00 },
88343b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_60, 0x00 },
88443b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_61, 0x00 },
88543b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_62, 0x00 },
88643b8c7dcSSrinivas Kandagatla { WSA883X_EMEM_63, 0x00 },
88743b8c7dcSSrinivas Kandagatla };
88843b8c7dcSSrinivas Kandagatla
wsa883x_readonly_register(struct device * dev,unsigned int reg)88943b8c7dcSSrinivas Kandagatla static bool wsa883x_readonly_register(struct device *dev, unsigned int reg)
89043b8c7dcSSrinivas Kandagatla {
89143b8c7dcSSrinivas Kandagatla switch (reg) {
89243b8c7dcSSrinivas Kandagatla case WSA883X_DOUT_MSB:
89343b8c7dcSSrinivas Kandagatla case WSA883X_DOUT_LSB:
89443b8c7dcSSrinivas Kandagatla case WSA883X_STATUS:
89543b8c7dcSSrinivas Kandagatla case WSA883X_PA_STATUS0:
89643b8c7dcSSrinivas Kandagatla case WSA883X_PA_STATUS1:
89743b8c7dcSSrinivas Kandagatla case WSA883X_PA_STATUS2:
89843b8c7dcSSrinivas Kandagatla case WSA883X_STATUS_0:
89943b8c7dcSSrinivas Kandagatla case WSA883X_STATUS_1:
90043b8c7dcSSrinivas Kandagatla case WSA883X_CHIP_ID0:
90143b8c7dcSSrinivas Kandagatla case WSA883X_CHIP_ID1:
90243b8c7dcSSrinivas Kandagatla case WSA883X_CHIP_ID2:
90343b8c7dcSSrinivas Kandagatla case WSA883X_CHIP_ID3:
90443b8c7dcSSrinivas Kandagatla case WSA883X_BUS_ID:
90543b8c7dcSSrinivas Kandagatla case WSA883X_PA_FSM_STA:
90643b8c7dcSSrinivas Kandagatla case WSA883X_PA_FSM_ERR_COND:
90743b8c7dcSSrinivas Kandagatla case WSA883X_TEMP_MSB:
90843b8c7dcSSrinivas Kandagatla case WSA883X_TEMP_LSB:
90943b8c7dcSSrinivas Kandagatla case WSA883X_VBAT_DIN_MSB:
91043b8c7dcSSrinivas Kandagatla case WSA883X_VBAT_DIN_LSB:
91143b8c7dcSSrinivas Kandagatla case WSA883X_VBAT_DOUT:
91243b8c7dcSSrinivas Kandagatla case WSA883X_SDM_PDM9_LSB:
91343b8c7dcSSrinivas Kandagatla case WSA883X_SDM_PDM9_MSB:
91443b8c7dcSSrinivas Kandagatla case WSA883X_WAVG_STA:
91543b8c7dcSSrinivas Kandagatla case WSA883X_INTR_STATUS0:
91643b8c7dcSSrinivas Kandagatla case WSA883X_INTR_STATUS1:
91743b8c7dcSSrinivas Kandagatla case WSA883X_OTP_CTRL1:
91843b8c7dcSSrinivas Kandagatla case WSA883X_PIN_STATUS:
91943b8c7dcSSrinivas Kandagatla case WSA883X_ATE_TEST_MODE:
92043b8c7dcSSrinivas Kandagatla case WSA883X_SWR_HM_TEST1:
92143b8c7dcSSrinivas Kandagatla case WSA883X_SPARE_R:
92243b8c7dcSSrinivas Kandagatla case WSA883X_OTP_REG_0:
92343b8c7dcSSrinivas Kandagatla return true;
92443b8c7dcSSrinivas Kandagatla }
92543b8c7dcSSrinivas Kandagatla return false;
92643b8c7dcSSrinivas Kandagatla }
92743b8c7dcSSrinivas Kandagatla
wsa883x_writeable_register(struct device * dev,unsigned int reg)92843b8c7dcSSrinivas Kandagatla static bool wsa883x_writeable_register(struct device *dev, unsigned int reg)
92943b8c7dcSSrinivas Kandagatla {
93043b8c7dcSSrinivas Kandagatla return !wsa883x_readonly_register(dev, reg);
93143b8c7dcSSrinivas Kandagatla }
93243b8c7dcSSrinivas Kandagatla
wsa883x_volatile_register(struct device * dev,unsigned int reg)93343b8c7dcSSrinivas Kandagatla static bool wsa883x_volatile_register(struct device *dev, unsigned int reg)
93443b8c7dcSSrinivas Kandagatla {
93543b8c7dcSSrinivas Kandagatla return wsa883x_readonly_register(dev, reg);
93643b8c7dcSSrinivas Kandagatla }
93743b8c7dcSSrinivas Kandagatla
93843b8c7dcSSrinivas Kandagatla static struct regmap_config wsa883x_regmap_config = {
93943b8c7dcSSrinivas Kandagatla .reg_bits = 32,
94043b8c7dcSSrinivas Kandagatla .val_bits = 8,
941e1de0580SMark Brown .cache_type = REGCACHE_MAPLE,
94243b8c7dcSSrinivas Kandagatla .reg_defaults = wsa883x_defaults,
94343b8c7dcSSrinivas Kandagatla .max_register = WSA883X_MAX_REGISTER,
94443b8c7dcSSrinivas Kandagatla .num_reg_defaults = ARRAY_SIZE(wsa883x_defaults),
94543b8c7dcSSrinivas Kandagatla .volatile_reg = wsa883x_volatile_register,
94643b8c7dcSSrinivas Kandagatla .writeable_reg = wsa883x_writeable_register,
94743b8c7dcSSrinivas Kandagatla .reg_format_endian = REGMAP_ENDIAN_NATIVE,
94843b8c7dcSSrinivas Kandagatla .val_format_endian = REGMAP_ENDIAN_NATIVE,
94943b8c7dcSSrinivas Kandagatla .use_single_read = true,
95043b8c7dcSSrinivas Kandagatla };
95143b8c7dcSSrinivas Kandagatla
95243b8c7dcSSrinivas Kandagatla static const struct reg_sequence reg_init[] = {
95343b8c7dcSSrinivas Kandagatla {WSA883X_PA_FSM_BYP, 0x00},
95443b8c7dcSSrinivas Kandagatla {WSA883X_ADC_6, 0x02},
95543b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A2_0, 0x0A},
95643b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A2_1, 0x08},
95743b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A3_0, 0xF3},
95843b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A3_1, 0x07},
95943b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A4_0, 0x79},
96043b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A4_1, 0x02},
96143b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A5_0, 0x0B},
96243b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A5_1, 0x02},
96343b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A6_0, 0x8A},
96443b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_A7_0, 0x9B},
96543b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_C_0, 0x68},
96643b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_C_1, 0x54},
96743b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_C_2, 0xF2},
96843b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_C_3, 0x20},
96943b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R1, 0x83},
97043b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R2, 0x7F},
97143b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R3, 0x9D},
97243b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R4, 0x82},
97343b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R5, 0x8B},
97443b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R6, 0x9B},
97543b8c7dcSSrinivas Kandagatla {WSA883X_CDC_SPK_DSM_R7, 0x3F},
97643b8c7dcSSrinivas Kandagatla {WSA883X_VBAT_SNS, 0x20},
97743b8c7dcSSrinivas Kandagatla {WSA883X_DRE_CTL_0, 0x92},
97843b8c7dcSSrinivas Kandagatla {WSA883X_DRE_IDLE_DET_CTL, 0x0F},
97943b8c7dcSSrinivas Kandagatla {WSA883X_CURRENT_LIMIT, 0xC4},
98043b8c7dcSSrinivas Kandagatla {WSA883X_VAGC_TIME, 0x0F},
98143b8c7dcSSrinivas Kandagatla {WSA883X_VAGC_ATTN_LVL_1_2, 0x00},
98243b8c7dcSSrinivas Kandagatla {WSA883X_VAGC_ATTN_LVL_3, 0x01},
98343b8c7dcSSrinivas Kandagatla {WSA883X_VAGC_CTL, 0x01},
98443b8c7dcSSrinivas Kandagatla {WSA883X_TAGC_CTL, 0x1A},
98543b8c7dcSSrinivas Kandagatla {WSA883X_TAGC_TIME, 0x2C},
98643b8c7dcSSrinivas Kandagatla {WSA883X_TEMP_CONFIG0, 0x02},
98743b8c7dcSSrinivas Kandagatla {WSA883X_TEMP_CONFIG1, 0x02},
98843b8c7dcSSrinivas Kandagatla {WSA883X_OTP_REG_1, 0x49},
98943b8c7dcSSrinivas Kandagatla {WSA883X_OTP_REG_2, 0x80},
99043b8c7dcSSrinivas Kandagatla {WSA883X_OTP_REG_3, 0xC9},
99143b8c7dcSSrinivas Kandagatla {WSA883X_OTP_REG_4, 0x40},
99243b8c7dcSSrinivas Kandagatla {WSA883X_TAGC_CTL, 0x1B},
99343b8c7dcSSrinivas Kandagatla {WSA883X_ADC_2, 0x00},
99443b8c7dcSSrinivas Kandagatla {WSA883X_ADC_7, 0x85},
99543b8c7dcSSrinivas Kandagatla {WSA883X_ADC_7, 0x87},
99643b8c7dcSSrinivas Kandagatla {WSA883X_CKWD_CTL_0, 0x14},
99743b8c7dcSSrinivas Kandagatla {WSA883X_CKWD_CTL_1, 0x1B},
99843b8c7dcSSrinivas Kandagatla {WSA883X_GMAMP_SUP1, 0xE2},
99943b8c7dcSSrinivas Kandagatla };
100043b8c7dcSSrinivas Kandagatla
wsa883x_init(struct wsa883x_priv * wsa883x)1001*71faa656SKrzysztof Kozlowski static int wsa883x_init(struct wsa883x_priv *wsa883x)
100243b8c7dcSSrinivas Kandagatla {
100343b8c7dcSSrinivas Kandagatla struct regmap *regmap = wsa883x->regmap;
1004*71faa656SKrzysztof Kozlowski int variant, version, ret;
100543b8c7dcSSrinivas Kandagatla
1006*71faa656SKrzysztof Kozlowski ret = regmap_read(regmap, WSA883X_OTP_REG_0, &variant);
1007*71faa656SKrzysztof Kozlowski if (ret)
1008*71faa656SKrzysztof Kozlowski return ret;
100943b8c7dcSSrinivas Kandagatla wsa883x->variant = variant & WSA883X_ID_MASK;
101043b8c7dcSSrinivas Kandagatla
1011*71faa656SKrzysztof Kozlowski ret = regmap_read(regmap, WSA883X_CHIP_ID0, &version);
1012*71faa656SKrzysztof Kozlowski if (ret)
1013*71faa656SKrzysztof Kozlowski return ret;
101443b8c7dcSSrinivas Kandagatla wsa883x->version = version;
101543b8c7dcSSrinivas Kandagatla
101643b8c7dcSSrinivas Kandagatla switch (wsa883x->variant) {
101743b8c7dcSSrinivas Kandagatla case WSA8830:
101843b8c7dcSSrinivas Kandagatla dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8830\n",
101943b8c7dcSSrinivas Kandagatla wsa883x->version);
102043b8c7dcSSrinivas Kandagatla break;
102143b8c7dcSSrinivas Kandagatla case WSA8835:
102243b8c7dcSSrinivas Kandagatla dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8835\n",
102343b8c7dcSSrinivas Kandagatla wsa883x->version);
102443b8c7dcSSrinivas Kandagatla break;
102543b8c7dcSSrinivas Kandagatla case WSA8832:
102643b8c7dcSSrinivas Kandagatla dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8832\n",
102743b8c7dcSSrinivas Kandagatla wsa883x->version);
102843b8c7dcSSrinivas Kandagatla break;
102943b8c7dcSSrinivas Kandagatla case WSA8835_V2:
103043b8c7dcSSrinivas Kandagatla dev_info(wsa883x->dev, "WSA883X Version 1_%d, Variant: WSA8835_V2\n",
103143b8c7dcSSrinivas Kandagatla wsa883x->version);
103243b8c7dcSSrinivas Kandagatla break;
103343b8c7dcSSrinivas Kandagatla default:
103443b8c7dcSSrinivas Kandagatla break;
103543b8c7dcSSrinivas Kandagatla }
103643b8c7dcSSrinivas Kandagatla
103743b8c7dcSSrinivas Kandagatla wsa883x->comp_offset = COMP_OFFSET2;
103843b8c7dcSSrinivas Kandagatla
103943b8c7dcSSrinivas Kandagatla /* Initial settings */
104043b8c7dcSSrinivas Kandagatla regmap_multi_reg_write(regmap, reg_init, ARRAY_SIZE(reg_init));
104143b8c7dcSSrinivas Kandagatla
104243b8c7dcSSrinivas Kandagatla if (wsa883x->variant == WSA8830 || wsa883x->variant == WSA8832) {
104343b8c7dcSSrinivas Kandagatla wsa883x->comp_offset = COMP_OFFSET3;
104443b8c7dcSSrinivas Kandagatla regmap_update_bits(regmap, WSA883X_DRE_CTL_0,
104543b8c7dcSSrinivas Kandagatla WSA883X_DRE_OFFSET_MASK,
104643b8c7dcSSrinivas Kandagatla wsa883x->comp_offset);
104743b8c7dcSSrinivas Kandagatla }
1048*71faa656SKrzysztof Kozlowski
1049*71faa656SKrzysztof Kozlowski return 0;
105043b8c7dcSSrinivas Kandagatla }
105143b8c7dcSSrinivas Kandagatla
wsa883x_update_status(struct sdw_slave * slave,enum sdw_slave_status status)105243b8c7dcSSrinivas Kandagatla static int wsa883x_update_status(struct sdw_slave *slave,
105343b8c7dcSSrinivas Kandagatla enum sdw_slave_status status)
105443b8c7dcSSrinivas Kandagatla {
105543b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = dev_get_drvdata(&slave->dev);
105643b8c7dcSSrinivas Kandagatla
105743b8c7dcSSrinivas Kandagatla if (status == SDW_SLAVE_ATTACHED && slave->dev_num > 0)
1058*71faa656SKrzysztof Kozlowski return wsa883x_init(wsa883x);
105943b8c7dcSSrinivas Kandagatla
106043b8c7dcSSrinivas Kandagatla return 0;
106143b8c7dcSSrinivas Kandagatla }
106243b8c7dcSSrinivas Kandagatla
wsa883x_port_prep(struct sdw_slave * slave,struct sdw_prepare_ch * prepare_ch,enum sdw_port_prep_ops state)106343b8c7dcSSrinivas Kandagatla static int wsa883x_port_prep(struct sdw_slave *slave,
106443b8c7dcSSrinivas Kandagatla struct sdw_prepare_ch *prepare_ch,
106543b8c7dcSSrinivas Kandagatla enum sdw_port_prep_ops state)
106643b8c7dcSSrinivas Kandagatla {
106743b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = dev_get_drvdata(&slave->dev);
106843b8c7dcSSrinivas Kandagatla
106943b8c7dcSSrinivas Kandagatla if (state == SDW_OPS_PORT_POST_PREP)
107043b8c7dcSSrinivas Kandagatla wsa883x->port_prepared[prepare_ch->num - 1] = true;
107143b8c7dcSSrinivas Kandagatla else
107243b8c7dcSSrinivas Kandagatla wsa883x->port_prepared[prepare_ch->num - 1] = false;
107343b8c7dcSSrinivas Kandagatla
107443b8c7dcSSrinivas Kandagatla return 0;
107543b8c7dcSSrinivas Kandagatla }
107643b8c7dcSSrinivas Kandagatla
107765b7b869SKrzysztof Kozlowski static const struct sdw_slave_ops wsa883x_slave_ops = {
107843b8c7dcSSrinivas Kandagatla .update_status = wsa883x_update_status,
107943b8c7dcSSrinivas Kandagatla .port_prep = wsa883x_port_prep,
108043b8c7dcSSrinivas Kandagatla };
108143b8c7dcSSrinivas Kandagatla
wsa_dev_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1082cdb09e62SSrinivas Kandagatla static int wsa_dev_mode_get(struct snd_kcontrol *kcontrol,
1083cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1084cdb09e62SSrinivas Kandagatla {
1085cdb09e62SSrinivas Kandagatla struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1086cdb09e62SSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
1087cdb09e62SSrinivas Kandagatla
1088cdb09e62SSrinivas Kandagatla ucontrol->value.enumerated.item[0] = wsa883x->dev_mode;
1089cdb09e62SSrinivas Kandagatla
1090cdb09e62SSrinivas Kandagatla return 0;
1091cdb09e62SSrinivas Kandagatla }
1092cdb09e62SSrinivas Kandagatla
wsa_dev_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1093cdb09e62SSrinivas Kandagatla static int wsa_dev_mode_put(struct snd_kcontrol *kcontrol,
1094cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1095cdb09e62SSrinivas Kandagatla {
1096cdb09e62SSrinivas Kandagatla struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1097cdb09e62SSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
1098cdb09e62SSrinivas Kandagatla
1099cdb09e62SSrinivas Kandagatla if (wsa883x->dev_mode == ucontrol->value.enumerated.item[0])
1100cdb09e62SSrinivas Kandagatla return 0;
1101cdb09e62SSrinivas Kandagatla
1102cdb09e62SSrinivas Kandagatla wsa883x->dev_mode = ucontrol->value.enumerated.item[0];
1103cdb09e62SSrinivas Kandagatla
1104cdb09e62SSrinivas Kandagatla return 1;
1105cdb09e62SSrinivas Kandagatla }
1106cdb09e62SSrinivas Kandagatla
11074f891867SJohan Hovold static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(pa_gain,
11084f891867SJohan Hovold 0, 14, TLV_DB_SCALE_ITEM(-300, 0, 0),
11094f891867SJohan Hovold 15, 29, TLV_DB_SCALE_ITEM(-300, 150, 0),
11104f891867SJohan Hovold 30, 31, TLV_DB_SCALE_ITEM(1800, 0, 0),
11114f891867SJohan Hovold );
1112cdb09e62SSrinivas Kandagatla
wsa883x_get_swr_port(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1113cdb09e62SSrinivas Kandagatla static int wsa883x_get_swr_port(struct snd_kcontrol *kcontrol,
1114cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1115cdb09e62SSrinivas Kandagatla {
1116cdb09e62SSrinivas Kandagatla struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
1117cdb09e62SSrinivas Kandagatla struct wsa883x_priv *data = snd_soc_component_get_drvdata(comp);
1118cdb09e62SSrinivas Kandagatla struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
1119cdb09e62SSrinivas Kandagatla int portidx = mixer->reg;
1120cdb09e62SSrinivas Kandagatla
1121cdb09e62SSrinivas Kandagatla ucontrol->value.integer.value[0] = data->port_enable[portidx];
1122cdb09e62SSrinivas Kandagatla
1123cdb09e62SSrinivas Kandagatla return 0;
1124cdb09e62SSrinivas Kandagatla }
1125cdb09e62SSrinivas Kandagatla
wsa883x_set_swr_port(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1126cdb09e62SSrinivas Kandagatla static int wsa883x_set_swr_port(struct snd_kcontrol *kcontrol,
1127cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1128cdb09e62SSrinivas Kandagatla {
1129cdb09e62SSrinivas Kandagatla struct snd_soc_component *comp = snd_soc_kcontrol_component(kcontrol);
1130cdb09e62SSrinivas Kandagatla struct wsa883x_priv *data = snd_soc_component_get_drvdata(comp);
1131cdb09e62SSrinivas Kandagatla struct soc_mixer_control *mixer = (struct soc_mixer_control *)kcontrol->private_value;
1132cdb09e62SSrinivas Kandagatla int portidx = mixer->reg;
1133cdb09e62SSrinivas Kandagatla
1134cdb09e62SSrinivas Kandagatla if (ucontrol->value.integer.value[0]) {
1135cdb09e62SSrinivas Kandagatla if (data->port_enable[portidx])
1136cdb09e62SSrinivas Kandagatla return 0;
1137cdb09e62SSrinivas Kandagatla
1138cdb09e62SSrinivas Kandagatla data->port_enable[portidx] = true;
1139cdb09e62SSrinivas Kandagatla } else {
1140cdb09e62SSrinivas Kandagatla if (!data->port_enable[portidx])
1141cdb09e62SSrinivas Kandagatla return 0;
1142cdb09e62SSrinivas Kandagatla
1143cdb09e62SSrinivas Kandagatla data->port_enable[portidx] = false;
1144cdb09e62SSrinivas Kandagatla }
1145cdb09e62SSrinivas Kandagatla
1146cdb09e62SSrinivas Kandagatla return 1;
1147cdb09e62SSrinivas Kandagatla }
1148cdb09e62SSrinivas Kandagatla
wsa883x_get_comp_offset(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1149cdb09e62SSrinivas Kandagatla static int wsa883x_get_comp_offset(struct snd_kcontrol *kcontrol,
1150cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1151cdb09e62SSrinivas Kandagatla {
1152cdb09e62SSrinivas Kandagatla struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1153cdb09e62SSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
1154cdb09e62SSrinivas Kandagatla
1155cdb09e62SSrinivas Kandagatla ucontrol->value.integer.value[0] = wsa883x->comp_offset;
1156cdb09e62SSrinivas Kandagatla
1157cdb09e62SSrinivas Kandagatla return 0;
1158cdb09e62SSrinivas Kandagatla }
1159cdb09e62SSrinivas Kandagatla
wsa883x_set_comp_offset(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1160cdb09e62SSrinivas Kandagatla static int wsa883x_set_comp_offset(struct snd_kcontrol *kcontrol,
1161cdb09e62SSrinivas Kandagatla struct snd_ctl_elem_value *ucontrol)
1162cdb09e62SSrinivas Kandagatla {
1163cdb09e62SSrinivas Kandagatla struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1164cdb09e62SSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
1165cdb09e62SSrinivas Kandagatla
1166cdb09e62SSrinivas Kandagatla if (wsa883x->comp_offset == ucontrol->value.integer.value[0])
1167cdb09e62SSrinivas Kandagatla return 0;
1168cdb09e62SSrinivas Kandagatla
1169cdb09e62SSrinivas Kandagatla wsa883x->comp_offset = ucontrol->value.integer.value[0];
1170cdb09e62SSrinivas Kandagatla
1171cdb09e62SSrinivas Kandagatla return 1;
1172cdb09e62SSrinivas Kandagatla }
1173cdb09e62SSrinivas Kandagatla
wsa883x_codec_probe(struct snd_soc_component * comp)117443b8c7dcSSrinivas Kandagatla static int wsa883x_codec_probe(struct snd_soc_component *comp)
117543b8c7dcSSrinivas Kandagatla {
117643b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(comp);
117743b8c7dcSSrinivas Kandagatla
117843b8c7dcSSrinivas Kandagatla snd_soc_component_init_regmap(comp, wsa883x->regmap);
117943b8c7dcSSrinivas Kandagatla
118043b8c7dcSSrinivas Kandagatla return 0;
118143b8c7dcSSrinivas Kandagatla }
118243b8c7dcSSrinivas Kandagatla
wsa883x_spkr_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1183cdb09e62SSrinivas Kandagatla static int wsa883x_spkr_event(struct snd_soc_dapm_widget *w,
1184cdb09e62SSrinivas Kandagatla struct snd_kcontrol *kcontrol, int event)
1185cdb09e62SSrinivas Kandagatla {
1186cdb09e62SSrinivas Kandagatla struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1187cdb09e62SSrinivas Kandagatla struct wsa883x_priv *wsa883x = snd_soc_component_get_drvdata(component);
1188cdb09e62SSrinivas Kandagatla
1189cdb09e62SSrinivas Kandagatla switch (event) {
1190cdb09e62SSrinivas Kandagatla case SND_SOC_DAPM_POST_PMU:
1191cdb09e62SSrinivas Kandagatla switch (wsa883x->dev_mode) {
1192cdb09e62SSrinivas Kandagatla case RECEIVER:
1193cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_CDC_PATH_MODE,
1194cdb09e62SSrinivas Kandagatla WSA883X_RXD_MODE_MASK,
1195cdb09e62SSrinivas Kandagatla WSA883X_RXD_MODE_HIFI);
1196cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_SPKR_PWM_CLK_CTL,
1197cdb09e62SSrinivas Kandagatla WSA883X_SPKR_PWM_FREQ_SEL_MASK,
1198cdb09e62SSrinivas Kandagatla WSA883X_SPKR_PWM_FREQ_F600KHZ);
1199cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
1200cdb09e62SSrinivas Kandagatla WSA883X_DRE_PROG_DELAY_MASK, 0x0);
1201cdb09e62SSrinivas Kandagatla break;
1202cdb09e62SSrinivas Kandagatla case SPEAKER:
1203cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_CDC_PATH_MODE,
1204cdb09e62SSrinivas Kandagatla WSA883X_RXD_MODE_MASK,
1205cdb09e62SSrinivas Kandagatla WSA883X_RXD_MODE_NORMAL);
1206cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_SPKR_PWM_CLK_CTL,
1207cdb09e62SSrinivas Kandagatla WSA883X_SPKR_PWM_FREQ_SEL_MASK,
1208cdb09e62SSrinivas Kandagatla WSA883X_SPKR_PWM_FREQ_F300KHZ);
1209cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
1210cdb09e62SSrinivas Kandagatla WSA883X_DRE_PROG_DELAY_MASK, 0x9);
121168f26639SSrinivas Kandagatla break;
1212cdb09e62SSrinivas Kandagatla default:
1213cdb09e62SSrinivas Kandagatla break;
1214cdb09e62SSrinivas Kandagatla }
1215cdb09e62SSrinivas Kandagatla
1216cdb09e62SSrinivas Kandagatla if (wsa883x->port_enable[WSA883X_PORT_COMP])
1217cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_DRE_CTL_0,
1218cdb09e62SSrinivas Kandagatla WSA883X_DRE_OFFSET_MASK,
1219cdb09e62SSrinivas Kandagatla wsa883x->comp_offset);
1220cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
1221cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_COEF_SEL_MASK,
1222cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_COEF_F_1DIV16);
1223cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
1224cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_FLT_EN_MASK, 0x1);
1225cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_PDM_WD_CTL,
1226cdb09e62SSrinivas Kandagatla WSA883X_PDM_EN_MASK,
1227cdb09e62SSrinivas Kandagatla WSA883X_PDM_ENABLE);
1228cdb09e62SSrinivas Kandagatla
1229cdb09e62SSrinivas Kandagatla break;
1230cdb09e62SSrinivas Kandagatla case SND_SOC_DAPM_PRE_PMD:
1231cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
1232cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_FLT_EN_MASK, 0x0);
1233cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_VBAT_ADC_FLT_CTL,
1234cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_COEF_SEL_MASK,
1235cdb09e62SSrinivas Kandagatla WSA883X_VBAT_ADC_COEF_F_1DIV2);
1236cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
1237cdb09e62SSrinivas Kandagatla WSA883X_GLOBAL_PA_EN_MASK, 0);
1238cdb09e62SSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_PDM_WD_CTL,
1239cdb09e62SSrinivas Kandagatla WSA883X_PDM_EN_MASK, 0);
1240cdb09e62SSrinivas Kandagatla break;
1241cdb09e62SSrinivas Kandagatla }
1242cdb09e62SSrinivas Kandagatla return 0;
1243cdb09e62SSrinivas Kandagatla }
1244cdb09e62SSrinivas Kandagatla
1245cdb09e62SSrinivas Kandagatla static const struct snd_soc_dapm_widget wsa883x_dapm_widgets[] = {
1246cdb09e62SSrinivas Kandagatla SND_SOC_DAPM_INPUT("IN"),
1247cdb09e62SSrinivas Kandagatla SND_SOC_DAPM_SPK("SPKR", wsa883x_spkr_event),
1248cdb09e62SSrinivas Kandagatla };
1249cdb09e62SSrinivas Kandagatla
1250cdb09e62SSrinivas Kandagatla static const struct snd_kcontrol_new wsa883x_snd_controls[] = {
1251cdb09e62SSrinivas Kandagatla SOC_SINGLE_RANGE_TLV("PA Volume", WSA883X_DRE_CTL_1, 1,
1252cdb09e62SSrinivas Kandagatla 0x0, 0x1f, 1, pa_gain),
1253cdb09e62SSrinivas Kandagatla SOC_ENUM_EXT("WSA MODE", wsa_dev_mode_enum,
1254cdb09e62SSrinivas Kandagatla wsa_dev_mode_get, wsa_dev_mode_put),
1255cdb09e62SSrinivas Kandagatla SOC_SINGLE_EXT("COMP Offset", SND_SOC_NOPM, 0, 4, 0,
1256cdb09e62SSrinivas Kandagatla wsa883x_get_comp_offset, wsa883x_set_comp_offset),
1257cdb09e62SSrinivas Kandagatla SOC_SINGLE_EXT("DAC Switch", WSA883X_PORT_DAC, 0, 1, 0,
1258cdb09e62SSrinivas Kandagatla wsa883x_get_swr_port, wsa883x_set_swr_port),
1259cdb09e62SSrinivas Kandagatla SOC_SINGLE_EXT("COMP Switch", WSA883X_PORT_COMP, 0, 1, 0,
1260cdb09e62SSrinivas Kandagatla wsa883x_get_swr_port, wsa883x_set_swr_port),
1261cdb09e62SSrinivas Kandagatla SOC_SINGLE_EXT("BOOST Switch", WSA883X_PORT_BOOST, 0, 1, 0,
1262cdb09e62SSrinivas Kandagatla wsa883x_get_swr_port, wsa883x_set_swr_port),
1263cdb09e62SSrinivas Kandagatla SOC_SINGLE_EXT("VISENSE Switch", WSA883X_PORT_VISENSE, 0, 1, 0,
1264cdb09e62SSrinivas Kandagatla wsa883x_get_swr_port, wsa883x_set_swr_port),
1265cdb09e62SSrinivas Kandagatla };
1266cdb09e62SSrinivas Kandagatla
1267cdb09e62SSrinivas Kandagatla static const struct snd_soc_dapm_route wsa883x_audio_map[] = {
1268cdb09e62SSrinivas Kandagatla {"SPKR", NULL, "IN"},
1269cdb09e62SSrinivas Kandagatla };
1270cdb09e62SSrinivas Kandagatla
127143b8c7dcSSrinivas Kandagatla static const struct snd_soc_component_driver wsa883x_component_drv = {
127243b8c7dcSSrinivas Kandagatla .name = "WSA883x",
127343b8c7dcSSrinivas Kandagatla .probe = wsa883x_codec_probe,
1274cdb09e62SSrinivas Kandagatla .controls = wsa883x_snd_controls,
1275cdb09e62SSrinivas Kandagatla .num_controls = ARRAY_SIZE(wsa883x_snd_controls),
1276cdb09e62SSrinivas Kandagatla .dapm_widgets = wsa883x_dapm_widgets,
1277cdb09e62SSrinivas Kandagatla .num_dapm_widgets = ARRAY_SIZE(wsa883x_dapm_widgets),
1278cdb09e62SSrinivas Kandagatla .dapm_routes = wsa883x_audio_map,
1279cdb09e62SSrinivas Kandagatla .num_dapm_routes = ARRAY_SIZE(wsa883x_audio_map),
128043b8c7dcSSrinivas Kandagatla };
128143b8c7dcSSrinivas Kandagatla
wsa883x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)128243b8c7dcSSrinivas Kandagatla static int wsa883x_hw_params(struct snd_pcm_substream *substream,
128343b8c7dcSSrinivas Kandagatla struct snd_pcm_hw_params *params,
128443b8c7dcSSrinivas Kandagatla struct snd_soc_dai *dai)
128543b8c7dcSSrinivas Kandagatla {
128643b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
128743b8c7dcSSrinivas Kandagatla int i;
128843b8c7dcSSrinivas Kandagatla
128943b8c7dcSSrinivas Kandagatla wsa883x->active_ports = 0;
129043b8c7dcSSrinivas Kandagatla for (i = 0; i < WSA883X_MAX_SWR_PORTS; i++) {
129143b8c7dcSSrinivas Kandagatla if (!wsa883x->port_enable[i])
129243b8c7dcSSrinivas Kandagatla continue;
129343b8c7dcSSrinivas Kandagatla
129443b8c7dcSSrinivas Kandagatla wsa883x->port_config[wsa883x->active_ports] = wsa883x_pconfig[i];
129543b8c7dcSSrinivas Kandagatla wsa883x->active_ports++;
129643b8c7dcSSrinivas Kandagatla }
129743b8c7dcSSrinivas Kandagatla
129843b8c7dcSSrinivas Kandagatla wsa883x->sconfig.frame_rate = params_rate(params);
129943b8c7dcSSrinivas Kandagatla
130043b8c7dcSSrinivas Kandagatla return sdw_stream_add_slave(wsa883x->slave, &wsa883x->sconfig,
130143b8c7dcSSrinivas Kandagatla wsa883x->port_config, wsa883x->active_ports,
130243b8c7dcSSrinivas Kandagatla wsa883x->sruntime);
130343b8c7dcSSrinivas Kandagatla }
130443b8c7dcSSrinivas Kandagatla
wsa883x_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)130543b8c7dcSSrinivas Kandagatla static int wsa883x_hw_free(struct snd_pcm_substream *substream,
130643b8c7dcSSrinivas Kandagatla struct snd_soc_dai *dai)
130743b8c7dcSSrinivas Kandagatla {
130843b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
130943b8c7dcSSrinivas Kandagatla
131043b8c7dcSSrinivas Kandagatla sdw_stream_remove_slave(wsa883x->slave, wsa883x->sruntime);
131143b8c7dcSSrinivas Kandagatla
131243b8c7dcSSrinivas Kandagatla return 0;
131343b8c7dcSSrinivas Kandagatla }
131443b8c7dcSSrinivas Kandagatla
wsa883x_set_sdw_stream(struct snd_soc_dai * dai,void * stream,int direction)131543b8c7dcSSrinivas Kandagatla static int wsa883x_set_sdw_stream(struct snd_soc_dai *dai,
131643b8c7dcSSrinivas Kandagatla void *stream, int direction)
131743b8c7dcSSrinivas Kandagatla {
131843b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x = dev_get_drvdata(dai->dev);
131943b8c7dcSSrinivas Kandagatla
132043b8c7dcSSrinivas Kandagatla wsa883x->sruntime = stream;
132143b8c7dcSSrinivas Kandagatla
132243b8c7dcSSrinivas Kandagatla return 0;
132343b8c7dcSSrinivas Kandagatla }
132443b8c7dcSSrinivas Kandagatla
wsa883x_digital_mute(struct snd_soc_dai * dai,int mute,int stream)132543b8c7dcSSrinivas Kandagatla static int wsa883x_digital_mute(struct snd_soc_dai *dai, int mute, int stream)
132643b8c7dcSSrinivas Kandagatla {
132743b8c7dcSSrinivas Kandagatla struct snd_soc_component *component = dai->component;
132843b8c7dcSSrinivas Kandagatla
132943b8c7dcSSrinivas Kandagatla if (mute) {
133043b8c7dcSSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_DRE_CTL_1,
133143b8c7dcSSrinivas Kandagatla WSA883X_DRE_GAIN_EN_MASK, 0);
133243b8c7dcSSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
133343b8c7dcSSrinivas Kandagatla WSA883X_GLOBAL_PA_EN_MASK, 0);
133443b8c7dcSSrinivas Kandagatla
133543b8c7dcSSrinivas Kandagatla } else {
133643b8c7dcSSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_DRE_CTL_1,
133743b8c7dcSSrinivas Kandagatla WSA883X_DRE_GAIN_EN_MASK,
133843b8c7dcSSrinivas Kandagatla WSA883X_DRE_GAIN_FROM_CSR);
133943b8c7dcSSrinivas Kandagatla snd_soc_component_write_field(component, WSA883X_PA_FSM_CTL,
134099f3e7deSKrzysztof Kozlowski WSA883X_GLOBAL_PA_EN_MASK,
134199f3e7deSKrzysztof Kozlowski WSA883X_GLOBAL_PA_ENABLE);
134243b8c7dcSSrinivas Kandagatla
134343b8c7dcSSrinivas Kandagatla }
134443b8c7dcSSrinivas Kandagatla
134543b8c7dcSSrinivas Kandagatla return 0;
134643b8c7dcSSrinivas Kandagatla }
134743b8c7dcSSrinivas Kandagatla
134843b8c7dcSSrinivas Kandagatla static const struct snd_soc_dai_ops wsa883x_dai_ops = {
134943b8c7dcSSrinivas Kandagatla .hw_params = wsa883x_hw_params,
135043b8c7dcSSrinivas Kandagatla .hw_free = wsa883x_hw_free,
135143b8c7dcSSrinivas Kandagatla .mute_stream = wsa883x_digital_mute,
135243b8c7dcSSrinivas Kandagatla .set_stream = wsa883x_set_sdw_stream,
13530e0aa710SSrinivas Kandagatla .mute_unmute_on_trigger = true,
135443b8c7dcSSrinivas Kandagatla };
135543b8c7dcSSrinivas Kandagatla
135643b8c7dcSSrinivas Kandagatla static struct snd_soc_dai_driver wsa883x_dais[] = {
135743b8c7dcSSrinivas Kandagatla {
135843b8c7dcSSrinivas Kandagatla .name = "SPKR",
135943b8c7dcSSrinivas Kandagatla .playback = {
136043b8c7dcSSrinivas Kandagatla .stream_name = "SPKR Playback",
136143b8c7dcSSrinivas Kandagatla .rates = WSA883X_RATES | WSA883X_FRAC_RATES,
136243b8c7dcSSrinivas Kandagatla .formats = WSA883X_FORMATS,
1363100c94ffSKrzysztof Kozlowski .rate_min = 8000,
1364100c94ffSKrzysztof Kozlowski .rate_max = 352800,
136543b8c7dcSSrinivas Kandagatla .channels_min = 1,
136643b8c7dcSSrinivas Kandagatla .channels_max = 1,
136743b8c7dcSSrinivas Kandagatla },
136843b8c7dcSSrinivas Kandagatla .ops = &wsa883x_dai_ops,
136943b8c7dcSSrinivas Kandagatla },
137043b8c7dcSSrinivas Kandagatla };
137143b8c7dcSSrinivas Kandagatla
wsa883x_probe(struct sdw_slave * pdev,const struct sdw_device_id * id)137243b8c7dcSSrinivas Kandagatla static int wsa883x_probe(struct sdw_slave *pdev,
137343b8c7dcSSrinivas Kandagatla const struct sdw_device_id *id)
137443b8c7dcSSrinivas Kandagatla {
137543b8c7dcSSrinivas Kandagatla struct wsa883x_priv *wsa883x;
137643b8c7dcSSrinivas Kandagatla struct device *dev = &pdev->dev;
137743b8c7dcSSrinivas Kandagatla int ret;
137843b8c7dcSSrinivas Kandagatla
1379d5ce5d38SKrzysztof Kozlowski wsa883x = devm_kzalloc(dev, sizeof(*wsa883x), GFP_KERNEL);
138043b8c7dcSSrinivas Kandagatla if (!wsa883x)
138143b8c7dcSSrinivas Kandagatla return -ENOMEM;
138243b8c7dcSSrinivas Kandagatla
138343b8c7dcSSrinivas Kandagatla wsa883x->vdd = devm_regulator_get(dev, "vdd");
13846b6ab406SKrzysztof Kozlowski if (IS_ERR(wsa883x->vdd))
13856b6ab406SKrzysztof Kozlowski return dev_err_probe(dev, PTR_ERR(wsa883x->vdd),
13866b6ab406SKrzysztof Kozlowski "No vdd regulator found\n");
138743b8c7dcSSrinivas Kandagatla
138843b8c7dcSSrinivas Kandagatla ret = regulator_enable(wsa883x->vdd);
13896b6ab406SKrzysztof Kozlowski if (ret)
13906b6ab406SKrzysztof Kozlowski return dev_err_probe(dev, ret, "Failed to enable vdd regulator\n");
139143b8c7dcSSrinivas Kandagatla
1392d5ce5d38SKrzysztof Kozlowski wsa883x->sd_n = devm_gpiod_get_optional(dev, "powerdown",
1393ec5dba73SKrzysztof Kozlowski GPIOD_FLAGS_BIT_NONEXCLUSIVE | GPIOD_OUT_HIGH);
139443b8c7dcSSrinivas Kandagatla if (IS_ERR(wsa883x->sd_n)) {
1395d5ce5d38SKrzysztof Kozlowski ret = dev_err_probe(dev, PTR_ERR(wsa883x->sd_n),
13966b6ab406SKrzysztof Kozlowski "Shutdown Control GPIO not found\n");
139743b8c7dcSSrinivas Kandagatla goto err;
139843b8c7dcSSrinivas Kandagatla }
139943b8c7dcSSrinivas Kandagatla
1400d5ce5d38SKrzysztof Kozlowski dev_set_drvdata(dev, wsa883x);
140143b8c7dcSSrinivas Kandagatla wsa883x->slave = pdev;
1402d5ce5d38SKrzysztof Kozlowski wsa883x->dev = dev;
140343b8c7dcSSrinivas Kandagatla wsa883x->sconfig.ch_count = 1;
140443b8c7dcSSrinivas Kandagatla wsa883x->sconfig.bps = 1;
140543b8c7dcSSrinivas Kandagatla wsa883x->sconfig.direction = SDW_DATA_DIR_RX;
140643b8c7dcSSrinivas Kandagatla wsa883x->sconfig.type = SDW_STREAM_PDM;
140743b8c7dcSSrinivas Kandagatla
1408986141e3SSrinivas Kandagatla /**
1409986141e3SSrinivas Kandagatla * Port map index starts with 0, however the data port for this codec
1410986141e3SSrinivas Kandagatla * are from index 1
1411986141e3SSrinivas Kandagatla */
1412986141e3SSrinivas Kandagatla if (of_property_read_u32_array(dev->of_node, "qcom,port-mapping", &pdev->m_port_map[1],
1413986141e3SSrinivas Kandagatla WSA883X_MAX_SWR_PORTS))
1414986141e3SSrinivas Kandagatla dev_dbg(dev, "Static Port mapping not specified\n");
1415986141e3SSrinivas Kandagatla
1416e79e2d8fSKrzysztof Kozlowski pdev->prop.sink_ports = GENMASK(WSA883X_MAX_SWR_PORTS - 1, 0);
14173e29fb74SSrinivas Kandagatla pdev->prop.simple_clk_stop_capable = true;
141843b8c7dcSSrinivas Kandagatla pdev->prop.sink_dpn_prop = wsa_sink_dpn_prop;
141943b8c7dcSSrinivas Kandagatla pdev->prop.scp_int1_mask = SDW_SCP_INT1_BUS_CLASH | SDW_SCP_INT1_PARITY;
1420ec5dba73SKrzysztof Kozlowski gpiod_direction_output(wsa883x->sd_n, 0);
142143b8c7dcSSrinivas Kandagatla
142243b8c7dcSSrinivas Kandagatla wsa883x->regmap = devm_regmap_init_sdw(pdev, &wsa883x_regmap_config);
142343b8c7dcSSrinivas Kandagatla if (IS_ERR(wsa883x->regmap)) {
14248e022387SKrzysztof Kozlowski gpiod_direction_output(wsa883x->sd_n, 1);
1425d5ce5d38SKrzysztof Kozlowski ret = dev_err_probe(dev, PTR_ERR(wsa883x->regmap),
14266b6ab406SKrzysztof Kozlowski "regmap_init failed\n");
142743b8c7dcSSrinivas Kandagatla goto err;
142843b8c7dcSSrinivas Kandagatla }
142943b8c7dcSSrinivas Kandagatla pm_runtime_set_autosuspend_delay(dev, 3000);
143043b8c7dcSSrinivas Kandagatla pm_runtime_use_autosuspend(dev);
143143b8c7dcSSrinivas Kandagatla pm_runtime_mark_last_busy(dev);
143243b8c7dcSSrinivas Kandagatla pm_runtime_set_active(dev);
143343b8c7dcSSrinivas Kandagatla pm_runtime_enable(dev);
143443b8c7dcSSrinivas Kandagatla
1435d5ce5d38SKrzysztof Kozlowski ret = devm_snd_soc_register_component(dev,
143643b8c7dcSSrinivas Kandagatla &wsa883x_component_drv,
143743b8c7dcSSrinivas Kandagatla wsa883x_dais,
143843b8c7dcSSrinivas Kandagatla ARRAY_SIZE(wsa883x_dais));
143943b8c7dcSSrinivas Kandagatla err:
144043b8c7dcSSrinivas Kandagatla if (ret)
144143b8c7dcSSrinivas Kandagatla regulator_disable(wsa883x->vdd);
144243b8c7dcSSrinivas Kandagatla
144343b8c7dcSSrinivas Kandagatla return ret;
144443b8c7dcSSrinivas Kandagatla
144543b8c7dcSSrinivas Kandagatla }
144643b8c7dcSSrinivas Kandagatla
wsa883x_runtime_suspend(struct device * dev)144743b8c7dcSSrinivas Kandagatla static int __maybe_unused wsa883x_runtime_suspend(struct device *dev)
144843b8c7dcSSrinivas Kandagatla {
144943b8c7dcSSrinivas Kandagatla struct regmap *regmap = dev_get_regmap(dev, NULL);
145043b8c7dcSSrinivas Kandagatla
145143b8c7dcSSrinivas Kandagatla regcache_cache_only(regmap, true);
145243b8c7dcSSrinivas Kandagatla regcache_mark_dirty(regmap);
145343b8c7dcSSrinivas Kandagatla
145443b8c7dcSSrinivas Kandagatla return 0;
145543b8c7dcSSrinivas Kandagatla }
145643b8c7dcSSrinivas Kandagatla
wsa883x_runtime_resume(struct device * dev)145743b8c7dcSSrinivas Kandagatla static int __maybe_unused wsa883x_runtime_resume(struct device *dev)
145843b8c7dcSSrinivas Kandagatla {
145943b8c7dcSSrinivas Kandagatla struct regmap *regmap = dev_get_regmap(dev, NULL);
146043b8c7dcSSrinivas Kandagatla
146143b8c7dcSSrinivas Kandagatla regcache_cache_only(regmap, false);
146243b8c7dcSSrinivas Kandagatla regcache_sync(regmap);
146343b8c7dcSSrinivas Kandagatla
146443b8c7dcSSrinivas Kandagatla return 0;
146543b8c7dcSSrinivas Kandagatla }
146643b8c7dcSSrinivas Kandagatla
146743b8c7dcSSrinivas Kandagatla static const struct dev_pm_ops wsa883x_pm_ops = {
146843b8c7dcSSrinivas Kandagatla SET_RUNTIME_PM_OPS(wsa883x_runtime_suspend, wsa883x_runtime_resume, NULL)
146943b8c7dcSSrinivas Kandagatla };
147043b8c7dcSSrinivas Kandagatla
147143b8c7dcSSrinivas Kandagatla static const struct sdw_device_id wsa883x_swr_id[] = {
147243b8c7dcSSrinivas Kandagatla SDW_SLAVE_ENTRY(0x0217, 0x0202, 0),
147343b8c7dcSSrinivas Kandagatla {},
147443b8c7dcSSrinivas Kandagatla };
147543b8c7dcSSrinivas Kandagatla
1476eec8a5f4SGaosheng Cui MODULE_DEVICE_TABLE(sdw, wsa883x_swr_id);
1477eec8a5f4SGaosheng Cui
147843b8c7dcSSrinivas Kandagatla static struct sdw_driver wsa883x_codec_driver = {
147943b8c7dcSSrinivas Kandagatla .driver = {
148043b8c7dcSSrinivas Kandagatla .name = "wsa883x-codec",
148143b8c7dcSSrinivas Kandagatla .pm = &wsa883x_pm_ops,
148243b8c7dcSSrinivas Kandagatla .suppress_bind_attrs = true,
148343b8c7dcSSrinivas Kandagatla },
148443b8c7dcSSrinivas Kandagatla .probe = wsa883x_probe,
148543b8c7dcSSrinivas Kandagatla .ops = &wsa883x_slave_ops,
148643b8c7dcSSrinivas Kandagatla .id_table = wsa883x_swr_id,
148743b8c7dcSSrinivas Kandagatla };
148843b8c7dcSSrinivas Kandagatla
148943b8c7dcSSrinivas Kandagatla module_sdw_driver(wsa883x_codec_driver);
149043b8c7dcSSrinivas Kandagatla
149143b8c7dcSSrinivas Kandagatla MODULE_DESCRIPTION("WSA883x codec driver");
149243b8c7dcSSrinivas Kandagatla MODULE_LICENSE("GPL");
1493