1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29a76f1ffSMark Brown /*
39a76f1ffSMark Brown * wm8962.c -- WM8962 ALSA SoC Audio driver
49a76f1ffSMark Brown *
5656baaebSMark Brown * Copyright 2010-2 Wolfson Microelectronics plc
69a76f1ffSMark Brown *
79a76f1ffSMark Brown * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
89a76f1ffSMark Brown */
99a76f1ffSMark Brown
109a76f1ffSMark Brown #include <linux/module.h>
119a76f1ffSMark Brown #include <linux/moduleparam.h>
129a76f1ffSMark Brown #include <linux/init.h>
13d7821953SNicolin Chen #include <linux/clk.h>
149a76f1ffSMark Brown #include <linux/delay.h>
159a76f1ffSMark Brown #include <linux/pm.h>
169a76f1ffSMark Brown #include <linux/gcd.h>
17f42b6f58SLinus Walleij #include <linux/gpio/driver.h>
189a76f1ffSMark Brown #include <linux/i2c.h>
199a76f1ffSMark Brown #include <linux/input.h>
20d23031a4SMark Brown #include <linux/pm_runtime.h>
217b16f560SMark Brown #include <linux/regmap.h>
229a76f1ffSMark Brown #include <linux/regulator/consumer.h>
239a76f1ffSMark Brown #include <linux/slab.h>
249a76f1ffSMark Brown #include <linux/workqueue.h>
253e4199efSLars-Peter Clausen #include <linux/mutex.h>
269a76f1ffSMark Brown #include <sound/core.h>
277711308aSMark Brown #include <sound/jack.h>
289a76f1ffSMark Brown #include <sound/pcm.h>
299a76f1ffSMark Brown #include <sound/pcm_params.h>
309a76f1ffSMark Brown #include <sound/soc.h>
319a76f1ffSMark Brown #include <sound/initval.h>
329a76f1ffSMark Brown #include <sound/tlv.h>
339a76f1ffSMark Brown #include <sound/wm8962.h>
342bbb5d66SMark Brown #include <trace/events/asoc.h>
359a76f1ffSMark Brown
369a76f1ffSMark Brown #include "wm8962.h"
379a76f1ffSMark Brown
389a76f1ffSMark Brown #define WM8962_NUM_SUPPLIES 8
399a76f1ffSMark Brown static const char *wm8962_supply_names[WM8962_NUM_SUPPLIES] = {
409a76f1ffSMark Brown "DCVDD",
419a76f1ffSMark Brown "DBVDD",
429a76f1ffSMark Brown "AVDD",
439a76f1ffSMark Brown "CPVDD",
449a76f1ffSMark Brown "MICVDD",
459a76f1ffSMark Brown "PLLVDD",
469a76f1ffSMark Brown "SPKVDD1",
479a76f1ffSMark Brown "SPKVDD2",
489a76f1ffSMark Brown };
499a76f1ffSMark Brown
509a76f1ffSMark Brown /* codec private data */
519a76f1ffSMark Brown struct wm8962_priv {
52e75a52c6SNicolin Chen struct wm8962_pdata pdata;
537b16f560SMark Brown struct regmap *regmap;
54f4ee2717SKuninori Morimoto struct snd_soc_component *component;
5554d8d0aeSMark Brown
569a76f1ffSMark Brown int sysclk;
579a76f1ffSMark Brown int sysclk_rate;
589a76f1ffSMark Brown
599a76f1ffSMark Brown int bclk; /* Desired BCLK */
609a76f1ffSMark Brown int lrclk;
619a76f1ffSMark Brown
623b8a6d80SMark Brown struct completion fll_lock;
639a76f1ffSMark Brown int fll_src;
649a76f1ffSMark Brown int fll_fref;
659a76f1ffSMark Brown int fll_fout;
669a76f1ffSMark Brown
673e4199efSLars-Peter Clausen struct mutex dsp2_ena_lock;
686f88a4e5SMark Brown u16 dsp2_ena;
696f88a4e5SMark Brown
707711308aSMark Brown struct delayed_work mic_work;
717711308aSMark Brown struct snd_soc_jack *jack;
727711308aSMark Brown
739a76f1ffSMark Brown struct regulator_bulk_data supplies[WM8962_NUM_SUPPLIES];
749a76f1ffSMark Brown struct notifier_block disable_nb[WM8962_NUM_SUPPLIES];
759a76f1ffSMark Brown
769a76f1ffSMark Brown struct input_dev *beep;
779a76f1ffSMark Brown struct work_struct beep_work;
789a76f1ffSMark Brown int beep_rate;
793367b8d4SMark Brown
803367b8d4SMark Brown #ifdef CONFIG_GPIOLIB
813367b8d4SMark Brown struct gpio_chip gpio_chip;
823367b8d4SMark Brown #endif
83c7356da9SMark Brown
84c7356da9SMark Brown int irq;
859a76f1ffSMark Brown };
869a76f1ffSMark Brown
879a76f1ffSMark Brown /* We can't use the same notifier block for more than one supply and
889a76f1ffSMark Brown * there's no way I can see to get from a callback to the caller
899a76f1ffSMark Brown * except container_of().
909a76f1ffSMark Brown */
919a76f1ffSMark Brown #define WM8962_REGULATOR_EVENT(n) \
929a76f1ffSMark Brown static int wm8962_regulator_event_##n(struct notifier_block *nb, \
939a76f1ffSMark Brown unsigned long event, void *data) \
949a76f1ffSMark Brown { \
959a76f1ffSMark Brown struct wm8962_priv *wm8962 = container_of(nb, struct wm8962_priv, \
969a76f1ffSMark Brown disable_nb[n]); \
979a76f1ffSMark Brown if (event & REGULATOR_EVENT_DISABLE) { \
985539a102SMark Brown regcache_mark_dirty(wm8962->regmap); \
999a76f1ffSMark Brown } \
1009a76f1ffSMark Brown return 0; \
1019a76f1ffSMark Brown }
1029a76f1ffSMark Brown
1039a76f1ffSMark Brown WM8962_REGULATOR_EVENT(0)
1049a76f1ffSMark Brown WM8962_REGULATOR_EVENT(1)
1059a76f1ffSMark Brown WM8962_REGULATOR_EVENT(2)
1069a76f1ffSMark Brown WM8962_REGULATOR_EVENT(3)
1079a76f1ffSMark Brown WM8962_REGULATOR_EVENT(4)
1089a76f1ffSMark Brown WM8962_REGULATOR_EVENT(5)
1099a76f1ffSMark Brown WM8962_REGULATOR_EVENT(6)
1109a76f1ffSMark Brown WM8962_REGULATOR_EVENT(7)
1119a76f1ffSMark Brown
112c418a84aSAxel Lin static const struct reg_default wm8962_reg[] = {
1137b16f560SMark Brown { 0, 0x009F }, /* R0 - Left Input volume */
1147b16f560SMark Brown { 1, 0x049F }, /* R1 - Right Input volume */
1157b16f560SMark Brown { 2, 0x0000 }, /* R2 - HPOUTL volume */
1167b16f560SMark Brown { 3, 0x0000 }, /* R3 - HPOUTR volume */
117ba106ce3SMark Brown
1187b16f560SMark Brown { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */
1197b16f560SMark Brown { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */
1207b16f560SMark Brown { 7, 0x000A }, /* R7 - Audio Interface 0 */
121c38b6085SShengjiu Wang { 8, 0x01E4 }, /* R8 - Clocking2 */
1227b16f560SMark Brown { 9, 0x0300 }, /* R9 - Audio Interface 1 */
1237b16f560SMark Brown { 10, 0x00C0 }, /* R10 - Left DAC volume */
1247b16f560SMark Brown { 11, 0x00C0 }, /* R11 - Right DAC volume */
125f57f6c04SMark Brown
1267b16f560SMark Brown { 14, 0x0040 }, /* R14 - Audio Interface 2 */
1277b16f560SMark Brown { 15, 0x6243 }, /* R15 - Software Reset */
128f57f6c04SMark Brown
1297b16f560SMark Brown { 17, 0x007B }, /* R17 - ALC1 */
1300b170f7aSJiada Wang { 18, 0x0000 }, /* R18 - ALC2 */
1317b16f560SMark Brown { 19, 0x1C32 }, /* R19 - ALC3 */
1327b16f560SMark Brown { 20, 0x3200 }, /* R20 - Noise Gate */
1337b16f560SMark Brown { 21, 0x00C0 }, /* R21 - Left ADC volume */
1347b16f560SMark Brown { 22, 0x00C0 }, /* R22 - Right ADC volume */
1357b16f560SMark Brown { 23, 0x0160 }, /* R23 - Additional control(1) */
1367b16f560SMark Brown { 24, 0x0000 }, /* R24 - Additional control(2) */
1377b16f560SMark Brown { 25, 0x0000 }, /* R25 - Pwr Mgmt (1) */
1387b16f560SMark Brown { 26, 0x0000 }, /* R26 - Pwr Mgmt (2) */
1397b16f560SMark Brown { 27, 0x0010 }, /* R27 - Additional Control (3) */
1407b16f560SMark Brown { 28, 0x0000 }, /* R28 - Anti-pop */
141f57f6c04SMark Brown
1427b16f560SMark Brown { 30, 0x005E }, /* R30 - Clocking 3 */
1437b16f560SMark Brown { 31, 0x0000 }, /* R31 - Input mixer control (1) */
1447b16f560SMark Brown { 32, 0x0145 }, /* R32 - Left input mixer volume */
1457b16f560SMark Brown { 33, 0x0145 }, /* R33 - Right input mixer volume */
1467b16f560SMark Brown { 34, 0x0009 }, /* R34 - Input mixer control (2) */
1477b16f560SMark Brown { 35, 0x0003 }, /* R35 - Input bias control */
1487b16f560SMark Brown { 37, 0x0008 }, /* R37 - Left input PGA control */
1497b16f560SMark Brown { 38, 0x0008 }, /* R38 - Right input PGA control */
150f57f6c04SMark Brown
1517b16f560SMark Brown { 40, 0x0000 }, /* R40 - SPKOUTL volume */
1527b16f560SMark Brown { 41, 0x0000 }, /* R41 - SPKOUTR volume */
153f57f6c04SMark Brown
15444330ab5SCharles Keepax { 49, 0x0010 }, /* R49 - Class D Control 1 */
1557b16f560SMark Brown { 51, 0x0003 }, /* R51 - Class D Control 2 */
156f57f6c04SMark Brown
1577b16f560SMark Brown { 56, 0x0506 }, /* R56 - Clocking 4 */
1587b16f560SMark Brown { 57, 0x0000 }, /* R57 - DAC DSP Mixing (1) */
1597b16f560SMark Brown { 58, 0x0000 }, /* R58 - DAC DSP Mixing (2) */
160f57f6c04SMark Brown
1617b16f560SMark Brown { 60, 0x0300 }, /* R60 - DC Servo 0 */
1627b16f560SMark Brown { 61, 0x0300 }, /* R61 - DC Servo 1 */
163f57f6c04SMark Brown
1647b16f560SMark Brown { 64, 0x0810 }, /* R64 - DC Servo 4 */
165f57f6c04SMark Brown
1667b16f560SMark Brown { 68, 0x001B }, /* R68 - Analogue PGA Bias */
1677b16f560SMark Brown { 69, 0x0000 }, /* R69 - Analogue HP 0 */
168f57f6c04SMark Brown
1697b16f560SMark Brown { 71, 0x01FB }, /* R71 - Analogue HP 2 */
1707b16f560SMark Brown { 72, 0x0000 }, /* R72 - Charge Pump 1 */
171f57f6c04SMark Brown
1727b16f560SMark Brown { 82, 0x0004 }, /* R82 - Charge Pump B */
173f57f6c04SMark Brown
1747b16f560SMark Brown { 87, 0x0000 }, /* R87 - Write Sequencer Control 1 */
175f57f6c04SMark Brown
1767b16f560SMark Brown { 90, 0x0000 }, /* R90 - Write Sequencer Control 2 */
177f57f6c04SMark Brown
1787b16f560SMark Brown { 93, 0x0000 }, /* R93 - Write Sequencer Control 3 */
1797b16f560SMark Brown { 94, 0x0000 }, /* R94 - Control Interface */
180f57f6c04SMark Brown
1817b16f560SMark Brown { 99, 0x0000 }, /* R99 - Mixer Enables */
1827b16f560SMark Brown { 100, 0x0000 }, /* R100 - Headphone Mixer (1) */
1837b16f560SMark Brown { 101, 0x0000 }, /* R101 - Headphone Mixer (2) */
1847b16f560SMark Brown { 102, 0x013F }, /* R102 - Headphone Mixer (3) */
1857b16f560SMark Brown { 103, 0x013F }, /* R103 - Headphone Mixer (4) */
186f57f6c04SMark Brown
1877b16f560SMark Brown { 105, 0x0000 }, /* R105 - Speaker Mixer (1) */
1887b16f560SMark Brown { 106, 0x0000 }, /* R106 - Speaker Mixer (2) */
1897b16f560SMark Brown { 107, 0x013F }, /* R107 - Speaker Mixer (3) */
1907b16f560SMark Brown { 108, 0x013F }, /* R108 - Speaker Mixer (4) */
1917b16f560SMark Brown { 109, 0x0003 }, /* R109 - Speaker Mixer (5) */
1927b16f560SMark Brown { 110, 0x0002 }, /* R110 - Beep Generator (1) */
193f57f6c04SMark Brown
1947b16f560SMark Brown { 115, 0x0006 }, /* R115 - Oscillator Trim (3) */
1957b16f560SMark Brown { 116, 0x0026 }, /* R116 - Oscillator Trim (4) */
196f57f6c04SMark Brown
1977b16f560SMark Brown { 119, 0x0000 }, /* R119 - Oscillator Trim (7) */
198f57f6c04SMark Brown
1997b16f560SMark Brown { 124, 0x0011 }, /* R124 - Analogue Clocking1 */
2007b16f560SMark Brown { 125, 0x004B }, /* R125 - Analogue Clocking2 */
2017b16f560SMark Brown { 126, 0x000D }, /* R126 - Analogue Clocking3 */
2027b16f560SMark Brown { 127, 0x0000 }, /* R127 - PLL Software Reset */
203f57f6c04SMark Brown
2047b16f560SMark Brown { 131, 0x0000 }, /* R131 - PLL 4 */
205f57f6c04SMark Brown
2067b16f560SMark Brown { 136, 0x0067 }, /* R136 - PLL 9 */
2077b16f560SMark Brown { 137, 0x001C }, /* R137 - PLL 10 */
2087b16f560SMark Brown { 138, 0x0071 }, /* R138 - PLL 11 */
2097b16f560SMark Brown { 139, 0x00C7 }, /* R139 - PLL 12 */
2107b16f560SMark Brown { 140, 0x0067 }, /* R140 - PLL 13 */
2117b16f560SMark Brown { 141, 0x0048 }, /* R141 - PLL 14 */
2127b16f560SMark Brown { 142, 0x0022 }, /* R142 - PLL 15 */
2137b16f560SMark Brown { 143, 0x0097 }, /* R143 - PLL 16 */
214f57f6c04SMark Brown
2157b16f560SMark Brown { 155, 0x000C }, /* R155 - FLL Control (1) */
2167b16f560SMark Brown { 156, 0x0039 }, /* R156 - FLL Control (2) */
2177b16f560SMark Brown { 157, 0x0180 }, /* R157 - FLL Control (3) */
218f57f6c04SMark Brown
2197b16f560SMark Brown { 159, 0x0032 }, /* R159 - FLL Control (5) */
2207b16f560SMark Brown { 160, 0x0018 }, /* R160 - FLL Control (6) */
2217b16f560SMark Brown { 161, 0x007D }, /* R161 - FLL Control (7) */
2227b16f560SMark Brown { 162, 0x0008 }, /* R162 - FLL Control (8) */
223f57f6c04SMark Brown
2247b16f560SMark Brown { 252, 0x0005 }, /* R252 - General test 1 */
225f57f6c04SMark Brown
2267b16f560SMark Brown { 256, 0x0000 }, /* R256 - DF1 */
2277b16f560SMark Brown { 257, 0x0000 }, /* R257 - DF2 */
2287b16f560SMark Brown { 258, 0x0000 }, /* R258 - DF3 */
2297b16f560SMark Brown { 259, 0x0000 }, /* R259 - DF4 */
2307b16f560SMark Brown { 260, 0x0000 }, /* R260 - DF5 */
2317b16f560SMark Brown { 261, 0x0000 }, /* R261 - DF6 */
2327b16f560SMark Brown { 262, 0x0000 }, /* R262 - DF7 */
233f57f6c04SMark Brown
2347b16f560SMark Brown { 264, 0x0000 }, /* R264 - LHPF1 */
2357b16f560SMark Brown { 265, 0x0000 }, /* R265 - LHPF2 */
236f57f6c04SMark Brown
2377b16f560SMark Brown { 268, 0x0000 }, /* R268 - THREED1 */
2387b16f560SMark Brown { 269, 0x0000 }, /* R269 - THREED2 */
2397b16f560SMark Brown { 270, 0x0000 }, /* R270 - THREED3 */
2407b16f560SMark Brown { 271, 0x0000 }, /* R271 - THREED4 */
241f57f6c04SMark Brown
2427b16f560SMark Brown { 276, 0x000C }, /* R276 - DRC 1 */
2437b16f560SMark Brown { 277, 0x0925 }, /* R277 - DRC 2 */
2447b16f560SMark Brown { 278, 0x0000 }, /* R278 - DRC 3 */
2457b16f560SMark Brown { 279, 0x0000 }, /* R279 - DRC 4 */
2467b16f560SMark Brown { 280, 0x0000 }, /* R280 - DRC 5 */
247f57f6c04SMark Brown
2487b16f560SMark Brown { 285, 0x0000 }, /* R285 - Tloopback */
249f57f6c04SMark Brown
2507b16f560SMark Brown { 335, 0x0004 }, /* R335 - EQ1 */
2517b16f560SMark Brown { 336, 0x6318 }, /* R336 - EQ2 */
2527b16f560SMark Brown { 337, 0x6300 }, /* R337 - EQ3 */
2537b16f560SMark Brown { 338, 0x0FCA }, /* R338 - EQ4 */
2547b16f560SMark Brown { 339, 0x0400 }, /* R339 - EQ5 */
2557b16f560SMark Brown { 340, 0x00D8 }, /* R340 - EQ6 */
2567b16f560SMark Brown { 341, 0x1EB5 }, /* R341 - EQ7 */
2577b16f560SMark Brown { 342, 0xF145 }, /* R342 - EQ8 */
2587b16f560SMark Brown { 343, 0x0B75 }, /* R343 - EQ9 */
2597b16f560SMark Brown { 344, 0x01C5 }, /* R344 - EQ10 */
2607b16f560SMark Brown { 345, 0x1C58 }, /* R345 - EQ11 */
2617b16f560SMark Brown { 346, 0xF373 }, /* R346 - EQ12 */
2627b16f560SMark Brown { 347, 0x0A54 }, /* R347 - EQ13 */
2637b16f560SMark Brown { 348, 0x0558 }, /* R348 - EQ14 */
2647b16f560SMark Brown { 349, 0x168E }, /* R349 - EQ15 */
2657b16f560SMark Brown { 350, 0xF829 }, /* R350 - EQ16 */
2667b16f560SMark Brown { 351, 0x07AD }, /* R351 - EQ17 */
2677b16f560SMark Brown { 352, 0x1103 }, /* R352 - EQ18 */
2687b16f560SMark Brown { 353, 0x0564 }, /* R353 - EQ19 */
2697b16f560SMark Brown { 354, 0x0559 }, /* R354 - EQ20 */
2707b16f560SMark Brown { 355, 0x4000 }, /* R355 - EQ21 */
2717b16f560SMark Brown { 356, 0x6318 }, /* R356 - EQ22 */
2727b16f560SMark Brown { 357, 0x6300 }, /* R357 - EQ23 */
2737b16f560SMark Brown { 358, 0x0FCA }, /* R358 - EQ24 */
2747b16f560SMark Brown { 359, 0x0400 }, /* R359 - EQ25 */
2757b16f560SMark Brown { 360, 0x00D8 }, /* R360 - EQ26 */
2767b16f560SMark Brown { 361, 0x1EB5 }, /* R361 - EQ27 */
2777b16f560SMark Brown { 362, 0xF145 }, /* R362 - EQ28 */
2787b16f560SMark Brown { 363, 0x0B75 }, /* R363 - EQ29 */
2797b16f560SMark Brown { 364, 0x01C5 }, /* R364 - EQ30 */
2807b16f560SMark Brown { 365, 0x1C58 }, /* R365 - EQ31 */
2817b16f560SMark Brown { 366, 0xF373 }, /* R366 - EQ32 */
2827b16f560SMark Brown { 367, 0x0A54 }, /* R367 - EQ33 */
2837b16f560SMark Brown { 368, 0x0558 }, /* R368 - EQ34 */
2847b16f560SMark Brown { 369, 0x168E }, /* R369 - EQ35 */
2857b16f560SMark Brown { 370, 0xF829 }, /* R370 - EQ36 */
2867b16f560SMark Brown { 371, 0x07AD }, /* R371 - EQ37 */
2877b16f560SMark Brown { 372, 0x1103 }, /* R372 - EQ38 */
2887b16f560SMark Brown { 373, 0x0564 }, /* R373 - EQ39 */
2897b16f560SMark Brown { 374, 0x0559 }, /* R374 - EQ40 */
2907b16f560SMark Brown { 375, 0x4000 }, /* R375 - EQ41 */
291f57f6c04SMark Brown
2927b16f560SMark Brown { 513, 0x0000 }, /* R513 - GPIO 2 */
2937b16f560SMark Brown { 514, 0x0000 }, /* R514 - GPIO 3 */
294f57f6c04SMark Brown
2957b16f560SMark Brown { 516, 0x8100 }, /* R516 - GPIO 5 */
2967b16f560SMark Brown { 517, 0x8100 }, /* R517 - GPIO 6 */
297f57f6c04SMark Brown
2987b16f560SMark Brown { 568, 0x0030 }, /* R568 - Interrupt Status 1 Mask */
2997b16f560SMark Brown { 569, 0xFFED }, /* R569 - Interrupt Status 2 Mask */
300f57f6c04SMark Brown
3017b16f560SMark Brown { 576, 0x0000 }, /* R576 - Interrupt Control */
302f57f6c04SMark Brown
3037b16f560SMark Brown { 584, 0x002D }, /* R584 - IRQ Debounce */
304f57f6c04SMark Brown
3057b16f560SMark Brown { 586, 0x0000 }, /* R586 - MICINT Source Pol */
306f57f6c04SMark Brown
3077b16f560SMark Brown { 768, 0x1C00 }, /* R768 - DSP2 Power Management */
308f57f6c04SMark Brown
3097b16f560SMark Brown { 8192, 0x0000 }, /* R8192 - DSP2 Instruction RAM 0 */
310f57f6c04SMark Brown
3117b16f560SMark Brown { 9216, 0x0030 }, /* R9216 - DSP2 Address RAM 2 */
3127b16f560SMark Brown { 9217, 0x0000 }, /* R9217 - DSP2 Address RAM 1 */
3137b16f560SMark Brown { 9218, 0x0000 }, /* R9218 - DSP2 Address RAM 0 */
314f57f6c04SMark Brown
3157b16f560SMark Brown { 12288, 0x0000 }, /* R12288 - DSP2 Data1 RAM 1 */
3167b16f560SMark Brown { 12289, 0x0000 }, /* R12289 - DSP2 Data1 RAM 0 */
317f57f6c04SMark Brown
3187b16f560SMark Brown { 13312, 0x0000 }, /* R13312 - DSP2 Data2 RAM 1 */
3197b16f560SMark Brown { 13313, 0x0000 }, /* R13313 - DSP2 Data2 RAM 0 */
320f57f6c04SMark Brown
3217b16f560SMark Brown { 14336, 0x0000 }, /* R14336 - DSP2 Data3 RAM 1 */
3227b16f560SMark Brown { 14337, 0x0000 }, /* R14337 - DSP2 Data3 RAM 0 */
323f57f6c04SMark Brown
3247b16f560SMark Brown { 15360, 0x000A }, /* R15360 - DSP2 Coeff RAM 0 */
325f57f6c04SMark Brown
3267b16f560SMark Brown { 16384, 0x0000 }, /* R16384 - RETUNEADC_SHARED_COEFF_1 */
3277b16f560SMark Brown { 16385, 0x0000 }, /* R16385 - RETUNEADC_SHARED_COEFF_0 */
3287b16f560SMark Brown { 16386, 0x0000 }, /* R16386 - RETUNEDAC_SHARED_COEFF_1 */
3297b16f560SMark Brown { 16387, 0x0000 }, /* R16387 - RETUNEDAC_SHARED_COEFF_0 */
3307b16f560SMark Brown { 16388, 0x0000 }, /* R16388 - SOUNDSTAGE_ENABLES_1 */
3317b16f560SMark Brown { 16389, 0x0000 }, /* R16389 - SOUNDSTAGE_ENABLES_0 */
332f57f6c04SMark Brown
3337b16f560SMark Brown { 16896, 0x0002 }, /* R16896 - HDBASS_AI_1 */
3347b16f560SMark Brown { 16897, 0xBD12 }, /* R16897 - HDBASS_AI_0 */
3357b16f560SMark Brown { 16898, 0x007C }, /* R16898 - HDBASS_AR_1 */
3367b16f560SMark Brown { 16899, 0x586C }, /* R16899 - HDBASS_AR_0 */
3377b16f560SMark Brown { 16900, 0x0053 }, /* R16900 - HDBASS_B_1 */
3387b16f560SMark Brown { 16901, 0x8121 }, /* R16901 - HDBASS_B_0 */
3397b16f560SMark Brown { 16902, 0x003F }, /* R16902 - HDBASS_K_1 */
3407b16f560SMark Brown { 16903, 0x8BD8 }, /* R16903 - HDBASS_K_0 */
3417b16f560SMark Brown { 16904, 0x0032 }, /* R16904 - HDBASS_N1_1 */
3427b16f560SMark Brown { 16905, 0xF52D }, /* R16905 - HDBASS_N1_0 */
3437b16f560SMark Brown { 16906, 0x0065 }, /* R16906 - HDBASS_N2_1 */
3447b16f560SMark Brown { 16907, 0xAC8C }, /* R16907 - HDBASS_N2_0 */
3457b16f560SMark Brown { 16908, 0x006B }, /* R16908 - HDBASS_N3_1 */
3467b16f560SMark Brown { 16909, 0xE087 }, /* R16909 - HDBASS_N3_0 */
3477b16f560SMark Brown { 16910, 0x0072 }, /* R16910 - HDBASS_N4_1 */
3487b16f560SMark Brown { 16911, 0x1483 }, /* R16911 - HDBASS_N4_0 */
3497b16f560SMark Brown { 16912, 0x0072 }, /* R16912 - HDBASS_N5_1 */
3507b16f560SMark Brown { 16913, 0x1483 }, /* R16913 - HDBASS_N5_0 */
3517b16f560SMark Brown { 16914, 0x0043 }, /* R16914 - HDBASS_X1_1 */
3527b16f560SMark Brown { 16915, 0x3525 }, /* R16915 - HDBASS_X1_0 */
3537b16f560SMark Brown { 16916, 0x0006 }, /* R16916 - HDBASS_X2_1 */
3547b16f560SMark Brown { 16917, 0x6A4A }, /* R16917 - HDBASS_X2_0 */
3557b16f560SMark Brown { 16918, 0x0043 }, /* R16918 - HDBASS_X3_1 */
3567b16f560SMark Brown { 16919, 0x6079 }, /* R16919 - HDBASS_X3_0 */
3577b16f560SMark Brown { 16920, 0x0008 }, /* R16920 - HDBASS_ATK_1 */
3587b16f560SMark Brown { 16921, 0x0000 }, /* R16921 - HDBASS_ATK_0 */
3597b16f560SMark Brown { 16922, 0x0001 }, /* R16922 - HDBASS_DCY_1 */
3607b16f560SMark Brown { 16923, 0x0000 }, /* R16923 - HDBASS_DCY_0 */
3617b16f560SMark Brown { 16924, 0x0059 }, /* R16924 - HDBASS_PG_1 */
3627b16f560SMark Brown { 16925, 0x999A }, /* R16925 - HDBASS_PG_0 */
363f57f6c04SMark Brown
364e9f96bc5SSachin Pandhare { 17408, 0x0083 }, /* R17408 - HPF_C_1 */
365e9f96bc5SSachin Pandhare { 17409, 0x98AD }, /* R17409 - HPF_C_0 */
366f57f6c04SMark Brown
3677b16f560SMark Brown { 17920, 0x007F }, /* R17920 - ADCL_RETUNE_C1_1 */
3687b16f560SMark Brown { 17921, 0xFFFF }, /* R17921 - ADCL_RETUNE_C1_0 */
3697b16f560SMark Brown { 17922, 0x0000 }, /* R17922 - ADCL_RETUNE_C2_1 */
3707b16f560SMark Brown { 17923, 0x0000 }, /* R17923 - ADCL_RETUNE_C2_0 */
3717b16f560SMark Brown { 17924, 0x0000 }, /* R17924 - ADCL_RETUNE_C3_1 */
3727b16f560SMark Brown { 17925, 0x0000 }, /* R17925 - ADCL_RETUNE_C3_0 */
3737b16f560SMark Brown { 17926, 0x0000 }, /* R17926 - ADCL_RETUNE_C4_1 */
3747b16f560SMark Brown { 17927, 0x0000 }, /* R17927 - ADCL_RETUNE_C4_0 */
3757b16f560SMark Brown { 17928, 0x0000 }, /* R17928 - ADCL_RETUNE_C5_1 */
3767b16f560SMark Brown { 17929, 0x0000 }, /* R17929 - ADCL_RETUNE_C5_0 */
3777b16f560SMark Brown { 17930, 0x0000 }, /* R17930 - ADCL_RETUNE_C6_1 */
3787b16f560SMark Brown { 17931, 0x0000 }, /* R17931 - ADCL_RETUNE_C6_0 */
3797b16f560SMark Brown { 17932, 0x0000 }, /* R17932 - ADCL_RETUNE_C7_1 */
3807b16f560SMark Brown { 17933, 0x0000 }, /* R17933 - ADCL_RETUNE_C7_0 */
3817b16f560SMark Brown { 17934, 0x0000 }, /* R17934 - ADCL_RETUNE_C8_1 */
3827b16f560SMark Brown { 17935, 0x0000 }, /* R17935 - ADCL_RETUNE_C8_0 */
3837b16f560SMark Brown { 17936, 0x0000 }, /* R17936 - ADCL_RETUNE_C9_1 */
3847b16f560SMark Brown { 17937, 0x0000 }, /* R17937 - ADCL_RETUNE_C9_0 */
3857b16f560SMark Brown { 17938, 0x0000 }, /* R17938 - ADCL_RETUNE_C10_1 */
3867b16f560SMark Brown { 17939, 0x0000 }, /* R17939 - ADCL_RETUNE_C10_0 */
3877b16f560SMark Brown { 17940, 0x0000 }, /* R17940 - ADCL_RETUNE_C11_1 */
3887b16f560SMark Brown { 17941, 0x0000 }, /* R17941 - ADCL_RETUNE_C11_0 */
3897b16f560SMark Brown { 17942, 0x0000 }, /* R17942 - ADCL_RETUNE_C12_1 */
3907b16f560SMark Brown { 17943, 0x0000 }, /* R17943 - ADCL_RETUNE_C12_0 */
3917b16f560SMark Brown { 17944, 0x0000 }, /* R17944 - ADCL_RETUNE_C13_1 */
3927b16f560SMark Brown { 17945, 0x0000 }, /* R17945 - ADCL_RETUNE_C13_0 */
3937b16f560SMark Brown { 17946, 0x0000 }, /* R17946 - ADCL_RETUNE_C14_1 */
3947b16f560SMark Brown { 17947, 0x0000 }, /* R17947 - ADCL_RETUNE_C14_0 */
3957b16f560SMark Brown { 17948, 0x0000 }, /* R17948 - ADCL_RETUNE_C15_1 */
3967b16f560SMark Brown { 17949, 0x0000 }, /* R17949 - ADCL_RETUNE_C15_0 */
3977b16f560SMark Brown { 17950, 0x0000 }, /* R17950 - ADCL_RETUNE_C16_1 */
3987b16f560SMark Brown { 17951, 0x0000 }, /* R17951 - ADCL_RETUNE_C16_0 */
3997b16f560SMark Brown { 17952, 0x0000 }, /* R17952 - ADCL_RETUNE_C17_1 */
4007b16f560SMark Brown { 17953, 0x0000 }, /* R17953 - ADCL_RETUNE_C17_0 */
4017b16f560SMark Brown { 17954, 0x0000 }, /* R17954 - ADCL_RETUNE_C18_1 */
4027b16f560SMark Brown { 17955, 0x0000 }, /* R17955 - ADCL_RETUNE_C18_0 */
4037b16f560SMark Brown { 17956, 0x0000 }, /* R17956 - ADCL_RETUNE_C19_1 */
4047b16f560SMark Brown { 17957, 0x0000 }, /* R17957 - ADCL_RETUNE_C19_0 */
4057b16f560SMark Brown { 17958, 0x0000 }, /* R17958 - ADCL_RETUNE_C20_1 */
4067b16f560SMark Brown { 17959, 0x0000 }, /* R17959 - ADCL_RETUNE_C20_0 */
4077b16f560SMark Brown { 17960, 0x0000 }, /* R17960 - ADCL_RETUNE_C21_1 */
4087b16f560SMark Brown { 17961, 0x0000 }, /* R17961 - ADCL_RETUNE_C21_0 */
4097b16f560SMark Brown { 17962, 0x0000 }, /* R17962 - ADCL_RETUNE_C22_1 */
4107b16f560SMark Brown { 17963, 0x0000 }, /* R17963 - ADCL_RETUNE_C22_0 */
4117b16f560SMark Brown { 17964, 0x0000 }, /* R17964 - ADCL_RETUNE_C23_1 */
4127b16f560SMark Brown { 17965, 0x0000 }, /* R17965 - ADCL_RETUNE_C23_0 */
4137b16f560SMark Brown { 17966, 0x0000 }, /* R17966 - ADCL_RETUNE_C24_1 */
4147b16f560SMark Brown { 17967, 0x0000 }, /* R17967 - ADCL_RETUNE_C24_0 */
4157b16f560SMark Brown { 17968, 0x0000 }, /* R17968 - ADCL_RETUNE_C25_1 */
4167b16f560SMark Brown { 17969, 0x0000 }, /* R17969 - ADCL_RETUNE_C25_0 */
4177b16f560SMark Brown { 17970, 0x0000 }, /* R17970 - ADCL_RETUNE_C26_1 */
4187b16f560SMark Brown { 17971, 0x0000 }, /* R17971 - ADCL_RETUNE_C26_0 */
4197b16f560SMark Brown { 17972, 0x0000 }, /* R17972 - ADCL_RETUNE_C27_1 */
4207b16f560SMark Brown { 17973, 0x0000 }, /* R17973 - ADCL_RETUNE_C27_0 */
4217b16f560SMark Brown { 17974, 0x0000 }, /* R17974 - ADCL_RETUNE_C28_1 */
4227b16f560SMark Brown { 17975, 0x0000 }, /* R17975 - ADCL_RETUNE_C28_0 */
4237b16f560SMark Brown { 17976, 0x0000 }, /* R17976 - ADCL_RETUNE_C29_1 */
4247b16f560SMark Brown { 17977, 0x0000 }, /* R17977 - ADCL_RETUNE_C29_0 */
4257b16f560SMark Brown { 17978, 0x0000 }, /* R17978 - ADCL_RETUNE_C30_1 */
4267b16f560SMark Brown { 17979, 0x0000 }, /* R17979 - ADCL_RETUNE_C30_0 */
4277b16f560SMark Brown { 17980, 0x0000 }, /* R17980 - ADCL_RETUNE_C31_1 */
4287b16f560SMark Brown { 17981, 0x0000 }, /* R17981 - ADCL_RETUNE_C31_0 */
4297b16f560SMark Brown { 17982, 0x0000 }, /* R17982 - ADCL_RETUNE_C32_1 */
4307b16f560SMark Brown { 17983, 0x0000 }, /* R17983 - ADCL_RETUNE_C32_0 */
431f57f6c04SMark Brown
4327b16f560SMark Brown { 18432, 0x0020 }, /* R18432 - RETUNEADC_PG2_1 */
4337b16f560SMark Brown { 18433, 0x0000 }, /* R18433 - RETUNEADC_PG2_0 */
4347b16f560SMark Brown { 18434, 0x0040 }, /* R18434 - RETUNEADC_PG_1 */
4357b16f560SMark Brown { 18435, 0x0000 }, /* R18435 - RETUNEADC_PG_0 */
436f57f6c04SMark Brown
4377b16f560SMark Brown { 18944, 0x007F }, /* R18944 - ADCR_RETUNE_C1_1 */
4387b16f560SMark Brown { 18945, 0xFFFF }, /* R18945 - ADCR_RETUNE_C1_0 */
4397b16f560SMark Brown { 18946, 0x0000 }, /* R18946 - ADCR_RETUNE_C2_1 */
4407b16f560SMark Brown { 18947, 0x0000 }, /* R18947 - ADCR_RETUNE_C2_0 */
4417b16f560SMark Brown { 18948, 0x0000 }, /* R18948 - ADCR_RETUNE_C3_1 */
4427b16f560SMark Brown { 18949, 0x0000 }, /* R18949 - ADCR_RETUNE_C3_0 */
4437b16f560SMark Brown { 18950, 0x0000 }, /* R18950 - ADCR_RETUNE_C4_1 */
4447b16f560SMark Brown { 18951, 0x0000 }, /* R18951 - ADCR_RETUNE_C4_0 */
4457b16f560SMark Brown { 18952, 0x0000 }, /* R18952 - ADCR_RETUNE_C5_1 */
4467b16f560SMark Brown { 18953, 0x0000 }, /* R18953 - ADCR_RETUNE_C5_0 */
4477b16f560SMark Brown { 18954, 0x0000 }, /* R18954 - ADCR_RETUNE_C6_1 */
4487b16f560SMark Brown { 18955, 0x0000 }, /* R18955 - ADCR_RETUNE_C6_0 */
4497b16f560SMark Brown { 18956, 0x0000 }, /* R18956 - ADCR_RETUNE_C7_1 */
4507b16f560SMark Brown { 18957, 0x0000 }, /* R18957 - ADCR_RETUNE_C7_0 */
4517b16f560SMark Brown { 18958, 0x0000 }, /* R18958 - ADCR_RETUNE_C8_1 */
4527b16f560SMark Brown { 18959, 0x0000 }, /* R18959 - ADCR_RETUNE_C8_0 */
4537b16f560SMark Brown { 18960, 0x0000 }, /* R18960 - ADCR_RETUNE_C9_1 */
4547b16f560SMark Brown { 18961, 0x0000 }, /* R18961 - ADCR_RETUNE_C9_0 */
4557b16f560SMark Brown { 18962, 0x0000 }, /* R18962 - ADCR_RETUNE_C10_1 */
4567b16f560SMark Brown { 18963, 0x0000 }, /* R18963 - ADCR_RETUNE_C10_0 */
4577b16f560SMark Brown { 18964, 0x0000 }, /* R18964 - ADCR_RETUNE_C11_1 */
4587b16f560SMark Brown { 18965, 0x0000 }, /* R18965 - ADCR_RETUNE_C11_0 */
4597b16f560SMark Brown { 18966, 0x0000 }, /* R18966 - ADCR_RETUNE_C12_1 */
4607b16f560SMark Brown { 18967, 0x0000 }, /* R18967 - ADCR_RETUNE_C12_0 */
4617b16f560SMark Brown { 18968, 0x0000 }, /* R18968 - ADCR_RETUNE_C13_1 */
4627b16f560SMark Brown { 18969, 0x0000 }, /* R18969 - ADCR_RETUNE_C13_0 */
4637b16f560SMark Brown { 18970, 0x0000 }, /* R18970 - ADCR_RETUNE_C14_1 */
4647b16f560SMark Brown { 18971, 0x0000 }, /* R18971 - ADCR_RETUNE_C14_0 */
4657b16f560SMark Brown { 18972, 0x0000 }, /* R18972 - ADCR_RETUNE_C15_1 */
4667b16f560SMark Brown { 18973, 0x0000 }, /* R18973 - ADCR_RETUNE_C15_0 */
4677b16f560SMark Brown { 18974, 0x0000 }, /* R18974 - ADCR_RETUNE_C16_1 */
4687b16f560SMark Brown { 18975, 0x0000 }, /* R18975 - ADCR_RETUNE_C16_0 */
4697b16f560SMark Brown { 18976, 0x0000 }, /* R18976 - ADCR_RETUNE_C17_1 */
4707b16f560SMark Brown { 18977, 0x0000 }, /* R18977 - ADCR_RETUNE_C17_0 */
4717b16f560SMark Brown { 18978, 0x0000 }, /* R18978 - ADCR_RETUNE_C18_1 */
4727b16f560SMark Brown { 18979, 0x0000 }, /* R18979 - ADCR_RETUNE_C18_0 */
4737b16f560SMark Brown { 18980, 0x0000 }, /* R18980 - ADCR_RETUNE_C19_1 */
4747b16f560SMark Brown { 18981, 0x0000 }, /* R18981 - ADCR_RETUNE_C19_0 */
4757b16f560SMark Brown { 18982, 0x0000 }, /* R18982 - ADCR_RETUNE_C20_1 */
4767b16f560SMark Brown { 18983, 0x0000 }, /* R18983 - ADCR_RETUNE_C20_0 */
4777b16f560SMark Brown { 18984, 0x0000 }, /* R18984 - ADCR_RETUNE_C21_1 */
4787b16f560SMark Brown { 18985, 0x0000 }, /* R18985 - ADCR_RETUNE_C21_0 */
4797b16f560SMark Brown { 18986, 0x0000 }, /* R18986 - ADCR_RETUNE_C22_1 */
4807b16f560SMark Brown { 18987, 0x0000 }, /* R18987 - ADCR_RETUNE_C22_0 */
4817b16f560SMark Brown { 18988, 0x0000 }, /* R18988 - ADCR_RETUNE_C23_1 */
4827b16f560SMark Brown { 18989, 0x0000 }, /* R18989 - ADCR_RETUNE_C23_0 */
4837b16f560SMark Brown { 18990, 0x0000 }, /* R18990 - ADCR_RETUNE_C24_1 */
4847b16f560SMark Brown { 18991, 0x0000 }, /* R18991 - ADCR_RETUNE_C24_0 */
4857b16f560SMark Brown { 18992, 0x0000 }, /* R18992 - ADCR_RETUNE_C25_1 */
4867b16f560SMark Brown { 18993, 0x0000 }, /* R18993 - ADCR_RETUNE_C25_0 */
4877b16f560SMark Brown { 18994, 0x0000 }, /* R18994 - ADCR_RETUNE_C26_1 */
4887b16f560SMark Brown { 18995, 0x0000 }, /* R18995 - ADCR_RETUNE_C26_0 */
4897b16f560SMark Brown { 18996, 0x0000 }, /* R18996 - ADCR_RETUNE_C27_1 */
4907b16f560SMark Brown { 18997, 0x0000 }, /* R18997 - ADCR_RETUNE_C27_0 */
4917b16f560SMark Brown { 18998, 0x0000 }, /* R18998 - ADCR_RETUNE_C28_1 */
4927b16f560SMark Brown { 18999, 0x0000 }, /* R18999 - ADCR_RETUNE_C28_0 */
4937b16f560SMark Brown { 19000, 0x0000 }, /* R19000 - ADCR_RETUNE_C29_1 */
4947b16f560SMark Brown { 19001, 0x0000 }, /* R19001 - ADCR_RETUNE_C29_0 */
4957b16f560SMark Brown { 19002, 0x0000 }, /* R19002 - ADCR_RETUNE_C30_1 */
4967b16f560SMark Brown { 19003, 0x0000 }, /* R19003 - ADCR_RETUNE_C30_0 */
4977b16f560SMark Brown { 19004, 0x0000 }, /* R19004 - ADCR_RETUNE_C31_1 */
4987b16f560SMark Brown { 19005, 0x0000 }, /* R19005 - ADCR_RETUNE_C31_0 */
4997b16f560SMark Brown { 19006, 0x0000 }, /* R19006 - ADCR_RETUNE_C32_1 */
5007b16f560SMark Brown { 19007, 0x0000 }, /* R19007 - ADCR_RETUNE_C32_0 */
501f57f6c04SMark Brown
5027b16f560SMark Brown { 19456, 0x007F }, /* R19456 - DACL_RETUNE_C1_1 */
5037b16f560SMark Brown { 19457, 0xFFFF }, /* R19457 - DACL_RETUNE_C1_0 */
5047b16f560SMark Brown { 19458, 0x0000 }, /* R19458 - DACL_RETUNE_C2_1 */
5057b16f560SMark Brown { 19459, 0x0000 }, /* R19459 - DACL_RETUNE_C2_0 */
5067b16f560SMark Brown { 19460, 0x0000 }, /* R19460 - DACL_RETUNE_C3_1 */
5077b16f560SMark Brown { 19461, 0x0000 }, /* R19461 - DACL_RETUNE_C3_0 */
5087b16f560SMark Brown { 19462, 0x0000 }, /* R19462 - DACL_RETUNE_C4_1 */
5097b16f560SMark Brown { 19463, 0x0000 }, /* R19463 - DACL_RETUNE_C4_0 */
5107b16f560SMark Brown { 19464, 0x0000 }, /* R19464 - DACL_RETUNE_C5_1 */
5117b16f560SMark Brown { 19465, 0x0000 }, /* R19465 - DACL_RETUNE_C5_0 */
5127b16f560SMark Brown { 19466, 0x0000 }, /* R19466 - DACL_RETUNE_C6_1 */
5137b16f560SMark Brown { 19467, 0x0000 }, /* R19467 - DACL_RETUNE_C6_0 */
5147b16f560SMark Brown { 19468, 0x0000 }, /* R19468 - DACL_RETUNE_C7_1 */
5157b16f560SMark Brown { 19469, 0x0000 }, /* R19469 - DACL_RETUNE_C7_0 */
5167b16f560SMark Brown { 19470, 0x0000 }, /* R19470 - DACL_RETUNE_C8_1 */
5177b16f560SMark Brown { 19471, 0x0000 }, /* R19471 - DACL_RETUNE_C8_0 */
5187b16f560SMark Brown { 19472, 0x0000 }, /* R19472 - DACL_RETUNE_C9_1 */
5197b16f560SMark Brown { 19473, 0x0000 }, /* R19473 - DACL_RETUNE_C9_0 */
5207b16f560SMark Brown { 19474, 0x0000 }, /* R19474 - DACL_RETUNE_C10_1 */
5217b16f560SMark Brown { 19475, 0x0000 }, /* R19475 - DACL_RETUNE_C10_0 */
5227b16f560SMark Brown { 19476, 0x0000 }, /* R19476 - DACL_RETUNE_C11_1 */
5237b16f560SMark Brown { 19477, 0x0000 }, /* R19477 - DACL_RETUNE_C11_0 */
5247b16f560SMark Brown { 19478, 0x0000 }, /* R19478 - DACL_RETUNE_C12_1 */
5257b16f560SMark Brown { 19479, 0x0000 }, /* R19479 - DACL_RETUNE_C12_0 */
5267b16f560SMark Brown { 19480, 0x0000 }, /* R19480 - DACL_RETUNE_C13_1 */
5277b16f560SMark Brown { 19481, 0x0000 }, /* R19481 - DACL_RETUNE_C13_0 */
5287b16f560SMark Brown { 19482, 0x0000 }, /* R19482 - DACL_RETUNE_C14_1 */
5297b16f560SMark Brown { 19483, 0x0000 }, /* R19483 - DACL_RETUNE_C14_0 */
5307b16f560SMark Brown { 19484, 0x0000 }, /* R19484 - DACL_RETUNE_C15_1 */
5317b16f560SMark Brown { 19485, 0x0000 }, /* R19485 - DACL_RETUNE_C15_0 */
5327b16f560SMark Brown { 19486, 0x0000 }, /* R19486 - DACL_RETUNE_C16_1 */
5337b16f560SMark Brown { 19487, 0x0000 }, /* R19487 - DACL_RETUNE_C16_0 */
5347b16f560SMark Brown { 19488, 0x0000 }, /* R19488 - DACL_RETUNE_C17_1 */
5357b16f560SMark Brown { 19489, 0x0000 }, /* R19489 - DACL_RETUNE_C17_0 */
5367b16f560SMark Brown { 19490, 0x0000 }, /* R19490 - DACL_RETUNE_C18_1 */
5377b16f560SMark Brown { 19491, 0x0000 }, /* R19491 - DACL_RETUNE_C18_0 */
5387b16f560SMark Brown { 19492, 0x0000 }, /* R19492 - DACL_RETUNE_C19_1 */
5397b16f560SMark Brown { 19493, 0x0000 }, /* R19493 - DACL_RETUNE_C19_0 */
5407b16f560SMark Brown { 19494, 0x0000 }, /* R19494 - DACL_RETUNE_C20_1 */
5417b16f560SMark Brown { 19495, 0x0000 }, /* R19495 - DACL_RETUNE_C20_0 */
5427b16f560SMark Brown { 19496, 0x0000 }, /* R19496 - DACL_RETUNE_C21_1 */
5437b16f560SMark Brown { 19497, 0x0000 }, /* R19497 - DACL_RETUNE_C21_0 */
5447b16f560SMark Brown { 19498, 0x0000 }, /* R19498 - DACL_RETUNE_C22_1 */
5457b16f560SMark Brown { 19499, 0x0000 }, /* R19499 - DACL_RETUNE_C22_0 */
5467b16f560SMark Brown { 19500, 0x0000 }, /* R19500 - DACL_RETUNE_C23_1 */
5477b16f560SMark Brown { 19501, 0x0000 }, /* R19501 - DACL_RETUNE_C23_0 */
5487b16f560SMark Brown { 19502, 0x0000 }, /* R19502 - DACL_RETUNE_C24_1 */
5497b16f560SMark Brown { 19503, 0x0000 }, /* R19503 - DACL_RETUNE_C24_0 */
5507b16f560SMark Brown { 19504, 0x0000 }, /* R19504 - DACL_RETUNE_C25_1 */
5517b16f560SMark Brown { 19505, 0x0000 }, /* R19505 - DACL_RETUNE_C25_0 */
5527b16f560SMark Brown { 19506, 0x0000 }, /* R19506 - DACL_RETUNE_C26_1 */
5537b16f560SMark Brown { 19507, 0x0000 }, /* R19507 - DACL_RETUNE_C26_0 */
5547b16f560SMark Brown { 19508, 0x0000 }, /* R19508 - DACL_RETUNE_C27_1 */
5557b16f560SMark Brown { 19509, 0x0000 }, /* R19509 - DACL_RETUNE_C27_0 */
5567b16f560SMark Brown { 19510, 0x0000 }, /* R19510 - DACL_RETUNE_C28_1 */
5577b16f560SMark Brown { 19511, 0x0000 }, /* R19511 - DACL_RETUNE_C28_0 */
5587b16f560SMark Brown { 19512, 0x0000 }, /* R19512 - DACL_RETUNE_C29_1 */
5597b16f560SMark Brown { 19513, 0x0000 }, /* R19513 - DACL_RETUNE_C29_0 */
5607b16f560SMark Brown { 19514, 0x0000 }, /* R19514 - DACL_RETUNE_C30_1 */
5617b16f560SMark Brown { 19515, 0x0000 }, /* R19515 - DACL_RETUNE_C30_0 */
5627b16f560SMark Brown { 19516, 0x0000 }, /* R19516 - DACL_RETUNE_C31_1 */
5637b16f560SMark Brown { 19517, 0x0000 }, /* R19517 - DACL_RETUNE_C31_0 */
5647b16f560SMark Brown { 19518, 0x0000 }, /* R19518 - DACL_RETUNE_C32_1 */
5657b16f560SMark Brown { 19519, 0x0000 }, /* R19519 - DACL_RETUNE_C32_0 */
566f57f6c04SMark Brown
5677b16f560SMark Brown { 19968, 0x0020 }, /* R19968 - RETUNEDAC_PG2_1 */
5687b16f560SMark Brown { 19969, 0x0000 }, /* R19969 - RETUNEDAC_PG2_0 */
5697b16f560SMark Brown { 19970, 0x0040 }, /* R19970 - RETUNEDAC_PG_1 */
5707b16f560SMark Brown { 19971, 0x0000 }, /* R19971 - RETUNEDAC_PG_0 */
571f57f6c04SMark Brown
5727b16f560SMark Brown { 20480, 0x007F }, /* R20480 - DACR_RETUNE_C1_1 */
5737b16f560SMark Brown { 20481, 0xFFFF }, /* R20481 - DACR_RETUNE_C1_0 */
5747b16f560SMark Brown { 20482, 0x0000 }, /* R20482 - DACR_RETUNE_C2_1 */
5757b16f560SMark Brown { 20483, 0x0000 }, /* R20483 - DACR_RETUNE_C2_0 */
5767b16f560SMark Brown { 20484, 0x0000 }, /* R20484 - DACR_RETUNE_C3_1 */
5777b16f560SMark Brown { 20485, 0x0000 }, /* R20485 - DACR_RETUNE_C3_0 */
5787b16f560SMark Brown { 20486, 0x0000 }, /* R20486 - DACR_RETUNE_C4_1 */
5797b16f560SMark Brown { 20487, 0x0000 }, /* R20487 - DACR_RETUNE_C4_0 */
5807b16f560SMark Brown { 20488, 0x0000 }, /* R20488 - DACR_RETUNE_C5_1 */
5817b16f560SMark Brown { 20489, 0x0000 }, /* R20489 - DACR_RETUNE_C5_0 */
5827b16f560SMark Brown { 20490, 0x0000 }, /* R20490 - DACR_RETUNE_C6_1 */
5837b16f560SMark Brown { 20491, 0x0000 }, /* R20491 - DACR_RETUNE_C6_0 */
5847b16f560SMark Brown { 20492, 0x0000 }, /* R20492 - DACR_RETUNE_C7_1 */
5857b16f560SMark Brown { 20493, 0x0000 }, /* R20493 - DACR_RETUNE_C7_0 */
5867b16f560SMark Brown { 20494, 0x0000 }, /* R20494 - DACR_RETUNE_C8_1 */
5877b16f560SMark Brown { 20495, 0x0000 }, /* R20495 - DACR_RETUNE_C8_0 */
5887b16f560SMark Brown { 20496, 0x0000 }, /* R20496 - DACR_RETUNE_C9_1 */
5897b16f560SMark Brown { 20497, 0x0000 }, /* R20497 - DACR_RETUNE_C9_0 */
5907b16f560SMark Brown { 20498, 0x0000 }, /* R20498 - DACR_RETUNE_C10_1 */
5917b16f560SMark Brown { 20499, 0x0000 }, /* R20499 - DACR_RETUNE_C10_0 */
5927b16f560SMark Brown { 20500, 0x0000 }, /* R20500 - DACR_RETUNE_C11_1 */
5937b16f560SMark Brown { 20501, 0x0000 }, /* R20501 - DACR_RETUNE_C11_0 */
5947b16f560SMark Brown { 20502, 0x0000 }, /* R20502 - DACR_RETUNE_C12_1 */
5957b16f560SMark Brown { 20503, 0x0000 }, /* R20503 - DACR_RETUNE_C12_0 */
5967b16f560SMark Brown { 20504, 0x0000 }, /* R20504 - DACR_RETUNE_C13_1 */
5977b16f560SMark Brown { 20505, 0x0000 }, /* R20505 - DACR_RETUNE_C13_0 */
5987b16f560SMark Brown { 20506, 0x0000 }, /* R20506 - DACR_RETUNE_C14_1 */
5997b16f560SMark Brown { 20507, 0x0000 }, /* R20507 - DACR_RETUNE_C14_0 */
6007b16f560SMark Brown { 20508, 0x0000 }, /* R20508 - DACR_RETUNE_C15_1 */
6017b16f560SMark Brown { 20509, 0x0000 }, /* R20509 - DACR_RETUNE_C15_0 */
6027b16f560SMark Brown { 20510, 0x0000 }, /* R20510 - DACR_RETUNE_C16_1 */
6037b16f560SMark Brown { 20511, 0x0000 }, /* R20511 - DACR_RETUNE_C16_0 */
6047b16f560SMark Brown { 20512, 0x0000 }, /* R20512 - DACR_RETUNE_C17_1 */
6057b16f560SMark Brown { 20513, 0x0000 }, /* R20513 - DACR_RETUNE_C17_0 */
6067b16f560SMark Brown { 20514, 0x0000 }, /* R20514 - DACR_RETUNE_C18_1 */
6077b16f560SMark Brown { 20515, 0x0000 }, /* R20515 - DACR_RETUNE_C18_0 */
6087b16f560SMark Brown { 20516, 0x0000 }, /* R20516 - DACR_RETUNE_C19_1 */
6097b16f560SMark Brown { 20517, 0x0000 }, /* R20517 - DACR_RETUNE_C19_0 */
6107b16f560SMark Brown { 20518, 0x0000 }, /* R20518 - DACR_RETUNE_C20_1 */
6117b16f560SMark Brown { 20519, 0x0000 }, /* R20519 - DACR_RETUNE_C20_0 */
6127b16f560SMark Brown { 20520, 0x0000 }, /* R20520 - DACR_RETUNE_C21_1 */
6137b16f560SMark Brown { 20521, 0x0000 }, /* R20521 - DACR_RETUNE_C21_0 */
6147b16f560SMark Brown { 20522, 0x0000 }, /* R20522 - DACR_RETUNE_C22_1 */
6157b16f560SMark Brown { 20523, 0x0000 }, /* R20523 - DACR_RETUNE_C22_0 */
6167b16f560SMark Brown { 20524, 0x0000 }, /* R20524 - DACR_RETUNE_C23_1 */
6177b16f560SMark Brown { 20525, 0x0000 }, /* R20525 - DACR_RETUNE_C23_0 */
6187b16f560SMark Brown { 20526, 0x0000 }, /* R20526 - DACR_RETUNE_C24_1 */
6197b16f560SMark Brown { 20527, 0x0000 }, /* R20527 - DACR_RETUNE_C24_0 */
6207b16f560SMark Brown { 20528, 0x0000 }, /* R20528 - DACR_RETUNE_C25_1 */
6217b16f560SMark Brown { 20529, 0x0000 }, /* R20529 - DACR_RETUNE_C25_0 */
6227b16f560SMark Brown { 20530, 0x0000 }, /* R20530 - DACR_RETUNE_C26_1 */
6237b16f560SMark Brown { 20531, 0x0000 }, /* R20531 - DACR_RETUNE_C26_0 */
6247b16f560SMark Brown { 20532, 0x0000 }, /* R20532 - DACR_RETUNE_C27_1 */
6257b16f560SMark Brown { 20533, 0x0000 }, /* R20533 - DACR_RETUNE_C27_0 */
6267b16f560SMark Brown { 20534, 0x0000 }, /* R20534 - DACR_RETUNE_C28_1 */
6277b16f560SMark Brown { 20535, 0x0000 }, /* R20535 - DACR_RETUNE_C28_0 */
6287b16f560SMark Brown { 20536, 0x0000 }, /* R20536 - DACR_RETUNE_C29_1 */
6297b16f560SMark Brown { 20537, 0x0000 }, /* R20537 - DACR_RETUNE_C29_0 */
6307b16f560SMark Brown { 20538, 0x0000 }, /* R20538 - DACR_RETUNE_C30_1 */
6317b16f560SMark Brown { 20539, 0x0000 }, /* R20539 - DACR_RETUNE_C30_0 */
6327b16f560SMark Brown { 20540, 0x0000 }, /* R20540 - DACR_RETUNE_C31_1 */
6337b16f560SMark Brown { 20541, 0x0000 }, /* R20541 - DACR_RETUNE_C31_0 */
6347b16f560SMark Brown { 20542, 0x0000 }, /* R20542 - DACR_RETUNE_C32_1 */
6357b16f560SMark Brown { 20543, 0x0000 }, /* R20543 - DACR_RETUNE_C32_0 */
636f57f6c04SMark Brown
6377b16f560SMark Brown { 20992, 0x008C }, /* R20992 - VSS_XHD2_1 */
6387b16f560SMark Brown { 20993, 0x0200 }, /* R20993 - VSS_XHD2_0 */
6397b16f560SMark Brown { 20994, 0x0035 }, /* R20994 - VSS_XHD3_1 */
6407b16f560SMark Brown { 20995, 0x0700 }, /* R20995 - VSS_XHD3_0 */
6417b16f560SMark Brown { 20996, 0x003A }, /* R20996 - VSS_XHN1_1 */
6427b16f560SMark Brown { 20997, 0x4100 }, /* R20997 - VSS_XHN1_0 */
6437b16f560SMark Brown { 20998, 0x008B }, /* R20998 - VSS_XHN2_1 */
6447b16f560SMark Brown { 20999, 0x7D00 }, /* R20999 - VSS_XHN2_0 */
6457b16f560SMark Brown { 21000, 0x003A }, /* R21000 - VSS_XHN3_1 */
6467b16f560SMark Brown { 21001, 0x4100 }, /* R21001 - VSS_XHN3_0 */
6477b16f560SMark Brown { 21002, 0x008C }, /* R21002 - VSS_XLA_1 */
6487b16f560SMark Brown { 21003, 0xFEE8 }, /* R21003 - VSS_XLA_0 */
6497b16f560SMark Brown { 21004, 0x0078 }, /* R21004 - VSS_XLB_1 */
6507b16f560SMark Brown { 21005, 0x0000 }, /* R21005 - VSS_XLB_0 */
6517b16f560SMark Brown { 21006, 0x003F }, /* R21006 - VSS_XLG_1 */
6527b16f560SMark Brown { 21007, 0xB260 }, /* R21007 - VSS_XLG_0 */
6537b16f560SMark Brown { 21008, 0x002D }, /* R21008 - VSS_PG2_1 */
6547b16f560SMark Brown { 21009, 0x1818 }, /* R21009 - VSS_PG2_0 */
6557b16f560SMark Brown { 21010, 0x0020 }, /* R21010 - VSS_PG_1 */
6567b16f560SMark Brown { 21011, 0x0000 }, /* R21011 - VSS_PG_0 */
6577b16f560SMark Brown { 21012, 0x00F1 }, /* R21012 - VSS_XTD1_1 */
6587b16f560SMark Brown { 21013, 0x8340 }, /* R21013 - VSS_XTD1_0 */
6597b16f560SMark Brown { 21014, 0x00FB }, /* R21014 - VSS_XTD2_1 */
6607b16f560SMark Brown { 21015, 0x8300 }, /* R21015 - VSS_XTD2_0 */
6617b16f560SMark Brown { 21016, 0x00EE }, /* R21016 - VSS_XTD3_1 */
6627b16f560SMark Brown { 21017, 0xAEC0 }, /* R21017 - VSS_XTD3_0 */
6637b16f560SMark Brown { 21018, 0x00FB }, /* R21018 - VSS_XTD4_1 */
6647b16f560SMark Brown { 21019, 0xAC40 }, /* R21019 - VSS_XTD4_0 */
6657b16f560SMark Brown { 21020, 0x00F1 }, /* R21020 - VSS_XTD5_1 */
6667b16f560SMark Brown { 21021, 0x7F80 }, /* R21021 - VSS_XTD5_0 */
6677b16f560SMark Brown { 21022, 0x00F4 }, /* R21022 - VSS_XTD6_1 */
6687b16f560SMark Brown { 21023, 0x3B40 }, /* R21023 - VSS_XTD6_0 */
6697b16f560SMark Brown { 21024, 0x00F5 }, /* R21024 - VSS_XTD7_1 */
6707b16f560SMark Brown { 21025, 0xFB00 }, /* R21025 - VSS_XTD7_0 */
6717b16f560SMark Brown { 21026, 0x00EA }, /* R21026 - VSS_XTD8_1 */
6727b16f560SMark Brown { 21027, 0x10C0 }, /* R21027 - VSS_XTD8_0 */
6737b16f560SMark Brown { 21028, 0x00FC }, /* R21028 - VSS_XTD9_1 */
6747b16f560SMark Brown { 21029, 0xC580 }, /* R21029 - VSS_XTD9_0 */
6757b16f560SMark Brown { 21030, 0x00E2 }, /* R21030 - VSS_XTD10_1 */
6767b16f560SMark Brown { 21031, 0x75C0 }, /* R21031 - VSS_XTD10_0 */
6777b16f560SMark Brown { 21032, 0x0004 }, /* R21032 - VSS_XTD11_1 */
6787b16f560SMark Brown { 21033, 0xB480 }, /* R21033 - VSS_XTD11_0 */
6797b16f560SMark Brown { 21034, 0x00D4 }, /* R21034 - VSS_XTD12_1 */
6807b16f560SMark Brown { 21035, 0xF980 }, /* R21035 - VSS_XTD12_0 */
6817b16f560SMark Brown { 21036, 0x0004 }, /* R21036 - VSS_XTD13_1 */
6827b16f560SMark Brown { 21037, 0x9140 }, /* R21037 - VSS_XTD13_0 */
6837b16f560SMark Brown { 21038, 0x00D8 }, /* R21038 - VSS_XTD14_1 */
6847b16f560SMark Brown { 21039, 0xA480 }, /* R21039 - VSS_XTD14_0 */
6857b16f560SMark Brown { 21040, 0x0002 }, /* R21040 - VSS_XTD15_1 */
6867b16f560SMark Brown { 21041, 0x3DC0 }, /* R21041 - VSS_XTD15_0 */
6877b16f560SMark Brown { 21042, 0x00CF }, /* R21042 - VSS_XTD16_1 */
6887b16f560SMark Brown { 21043, 0x7A80 }, /* R21043 - VSS_XTD16_0 */
6897b16f560SMark Brown { 21044, 0x00DC }, /* R21044 - VSS_XTD17_1 */
6907b16f560SMark Brown { 21045, 0x0600 }, /* R21045 - VSS_XTD17_0 */
6917b16f560SMark Brown { 21046, 0x00F2 }, /* R21046 - VSS_XTD18_1 */
6927b16f560SMark Brown { 21047, 0xDAC0 }, /* R21047 - VSS_XTD18_0 */
6937b16f560SMark Brown { 21048, 0x00BA }, /* R21048 - VSS_XTD19_1 */
6947b16f560SMark Brown { 21049, 0xF340 }, /* R21049 - VSS_XTD19_0 */
6957b16f560SMark Brown { 21050, 0x000A }, /* R21050 - VSS_XTD20_1 */
6967b16f560SMark Brown { 21051, 0x7940 }, /* R21051 - VSS_XTD20_0 */
6977b16f560SMark Brown { 21052, 0x001C }, /* R21052 - VSS_XTD21_1 */
6987b16f560SMark Brown { 21053, 0x0680 }, /* R21053 - VSS_XTD21_0 */
6997b16f560SMark Brown { 21054, 0x00FD }, /* R21054 - VSS_XTD22_1 */
7007b16f560SMark Brown { 21055, 0x2D00 }, /* R21055 - VSS_XTD22_0 */
7017b16f560SMark Brown { 21056, 0x001C }, /* R21056 - VSS_XTD23_1 */
7027b16f560SMark Brown { 21057, 0xE840 }, /* R21057 - VSS_XTD23_0 */
7037b16f560SMark Brown { 21058, 0x000D }, /* R21058 - VSS_XTD24_1 */
7047b16f560SMark Brown { 21059, 0xDC40 }, /* R21059 - VSS_XTD24_0 */
7057b16f560SMark Brown { 21060, 0x00FC }, /* R21060 - VSS_XTD25_1 */
7067b16f560SMark Brown { 21061, 0x9D00 }, /* R21061 - VSS_XTD25_0 */
7077b16f560SMark Brown { 21062, 0x0009 }, /* R21062 - VSS_XTD26_1 */
7087b16f560SMark Brown { 21063, 0x5580 }, /* R21063 - VSS_XTD26_0 */
7097b16f560SMark Brown { 21064, 0x00FE }, /* R21064 - VSS_XTD27_1 */
7107b16f560SMark Brown { 21065, 0x7E80 }, /* R21065 - VSS_XTD27_0 */
7117b16f560SMark Brown { 21066, 0x000E }, /* R21066 - VSS_XTD28_1 */
7127b16f560SMark Brown { 21067, 0xAB40 }, /* R21067 - VSS_XTD28_0 */
7137b16f560SMark Brown { 21068, 0x00F9 }, /* R21068 - VSS_XTD29_1 */
7147b16f560SMark Brown { 21069, 0x9880 }, /* R21069 - VSS_XTD29_0 */
7157b16f560SMark Brown { 21070, 0x0009 }, /* R21070 - VSS_XTD30_1 */
7167b16f560SMark Brown { 21071, 0x87C0 }, /* R21071 - VSS_XTD30_0 */
7177b16f560SMark Brown { 21072, 0x00FD }, /* R21072 - VSS_XTD31_1 */
7187b16f560SMark Brown { 21073, 0x2C40 }, /* R21073 - VSS_XTD31_0 */
7197b16f560SMark Brown { 21074, 0x0009 }, /* R21074 - VSS_XTD32_1 */
7207b16f560SMark Brown { 21075, 0x4800 }, /* R21075 - VSS_XTD32_0 */
7217b16f560SMark Brown { 21076, 0x0003 }, /* R21076 - VSS_XTS1_1 */
7227b16f560SMark Brown { 21077, 0x5F40 }, /* R21077 - VSS_XTS1_0 */
7237b16f560SMark Brown { 21078, 0x0000 }, /* R21078 - VSS_XTS2_1 */
7247b16f560SMark Brown { 21079, 0x8700 }, /* R21079 - VSS_XTS2_0 */
7257b16f560SMark Brown { 21080, 0x00FA }, /* R21080 - VSS_XTS3_1 */
7267b16f560SMark Brown { 21081, 0xE4C0 }, /* R21081 - VSS_XTS3_0 */
7277b16f560SMark Brown { 21082, 0x0000 }, /* R21082 - VSS_XTS4_1 */
7287b16f560SMark Brown { 21083, 0x0B40 }, /* R21083 - VSS_XTS4_0 */
7297b16f560SMark Brown { 21084, 0x0004 }, /* R21084 - VSS_XTS5_1 */
7307b16f560SMark Brown { 21085, 0xE180 }, /* R21085 - VSS_XTS5_0 */
7317b16f560SMark Brown { 21086, 0x0001 }, /* R21086 - VSS_XTS6_1 */
7327b16f560SMark Brown { 21087, 0x1F40 }, /* R21087 - VSS_XTS6_0 */
7337b16f560SMark Brown { 21088, 0x00F8 }, /* R21088 - VSS_XTS7_1 */
7347b16f560SMark Brown { 21089, 0xB000 }, /* R21089 - VSS_XTS7_0 */
7357b16f560SMark Brown { 21090, 0x00FB }, /* R21090 - VSS_XTS8_1 */
7367b16f560SMark Brown { 21091, 0xCBC0 }, /* R21091 - VSS_XTS8_0 */
7377b16f560SMark Brown { 21092, 0x0004 }, /* R21092 - VSS_XTS9_1 */
7387b16f560SMark Brown { 21093, 0xF380 }, /* R21093 - VSS_XTS9_0 */
7397b16f560SMark Brown { 21094, 0x0007 }, /* R21094 - VSS_XTS10_1 */
7407b16f560SMark Brown { 21095, 0xDF40 }, /* R21095 - VSS_XTS10_0 */
7417b16f560SMark Brown { 21096, 0x00FF }, /* R21096 - VSS_XTS11_1 */
7427b16f560SMark Brown { 21097, 0x0700 }, /* R21097 - VSS_XTS11_0 */
7437b16f560SMark Brown { 21098, 0x00EF }, /* R21098 - VSS_XTS12_1 */
7447b16f560SMark Brown { 21099, 0xD700 }, /* R21099 - VSS_XTS12_0 */
7457b16f560SMark Brown { 21100, 0x00FB }, /* R21100 - VSS_XTS13_1 */
7467b16f560SMark Brown { 21101, 0xAF40 }, /* R21101 - VSS_XTS13_0 */
7477b16f560SMark Brown { 21102, 0x0010 }, /* R21102 - VSS_XTS14_1 */
7487b16f560SMark Brown { 21103, 0x8A80 }, /* R21103 - VSS_XTS14_0 */
7497b16f560SMark Brown { 21104, 0x0011 }, /* R21104 - VSS_XTS15_1 */
7507b16f560SMark Brown { 21105, 0x07C0 }, /* R21105 - VSS_XTS15_0 */
7517b16f560SMark Brown { 21106, 0x00E0 }, /* R21106 - VSS_XTS16_1 */
7527b16f560SMark Brown { 21107, 0x0800 }, /* R21107 - VSS_XTS16_0 */
7537b16f560SMark Brown { 21108, 0x00D2 }, /* R21108 - VSS_XTS17_1 */
7547b16f560SMark Brown { 21109, 0x7600 }, /* R21109 - VSS_XTS17_0 */
7557b16f560SMark Brown { 21110, 0x0020 }, /* R21110 - VSS_XTS18_1 */
7567b16f560SMark Brown { 21111, 0xCF40 }, /* R21111 - VSS_XTS18_0 */
7577b16f560SMark Brown { 21112, 0x0030 }, /* R21112 - VSS_XTS19_1 */
7587b16f560SMark Brown { 21113, 0x2340 }, /* R21113 - VSS_XTS19_0 */
7597b16f560SMark Brown { 21114, 0x00FD }, /* R21114 - VSS_XTS20_1 */
7607b16f560SMark Brown { 21115, 0x69C0 }, /* R21115 - VSS_XTS20_0 */
7617b16f560SMark Brown { 21116, 0x0028 }, /* R21116 - VSS_XTS21_1 */
7627b16f560SMark Brown { 21117, 0x3500 }, /* R21117 - VSS_XTS21_0 */
7637b16f560SMark Brown { 21118, 0x0006 }, /* R21118 - VSS_XTS22_1 */
7647b16f560SMark Brown { 21119, 0x3300 }, /* R21119 - VSS_XTS22_0 */
7657b16f560SMark Brown { 21120, 0x00D9 }, /* R21120 - VSS_XTS23_1 */
7667b16f560SMark Brown { 21121, 0xF6C0 }, /* R21121 - VSS_XTS23_0 */
7677b16f560SMark Brown { 21122, 0x00F3 }, /* R21122 - VSS_XTS24_1 */
7687b16f560SMark Brown { 21123, 0x3340 }, /* R21123 - VSS_XTS24_0 */
7697b16f560SMark Brown { 21124, 0x000F }, /* R21124 - VSS_XTS25_1 */
7707b16f560SMark Brown { 21125, 0x4200 }, /* R21125 - VSS_XTS25_0 */
7717b16f560SMark Brown { 21126, 0x0004 }, /* R21126 - VSS_XTS26_1 */
7727b16f560SMark Brown { 21127, 0x0C80 }, /* R21127 - VSS_XTS26_0 */
7737b16f560SMark Brown { 21128, 0x00FB }, /* R21128 - VSS_XTS27_1 */
7747b16f560SMark Brown { 21129, 0x3F80 }, /* R21129 - VSS_XTS27_0 */
7757b16f560SMark Brown { 21130, 0x00F7 }, /* R21130 - VSS_XTS28_1 */
7767b16f560SMark Brown { 21131, 0x57C0 }, /* R21131 - VSS_XTS28_0 */
7777b16f560SMark Brown { 21132, 0x0003 }, /* R21132 - VSS_XTS29_1 */
7787b16f560SMark Brown { 21133, 0x5400 }, /* R21133 - VSS_XTS29_0 */
7797b16f560SMark Brown { 21134, 0x0000 }, /* R21134 - VSS_XTS30_1 */
7807b16f560SMark Brown { 21135, 0xC6C0 }, /* R21135 - VSS_XTS30_0 */
7817b16f560SMark Brown { 21136, 0x0003 }, /* R21136 - VSS_XTS31_1 */
7827b16f560SMark Brown { 21137, 0x12C0 }, /* R21137 - VSS_XTS31_0 */
7837b16f560SMark Brown { 21138, 0x00FD }, /* R21138 - VSS_XTS32_1 */
7847b16f560SMark Brown { 21139, 0x8580 }, /* R21139 - VSS_XTS32_0 */
785f57f6c04SMark Brown };
786f57f6c04SMark Brown
wm8962_volatile_register(struct device * dev,unsigned int reg)7877b16f560SMark Brown static bool wm8962_volatile_register(struct device *dev, unsigned int reg)
7889a76f1ffSMark Brown {
789cef6d1d4SMark Brown switch (reg) {
790cef6d1d4SMark Brown case WM8962_CLOCKING1:
791cef6d1d4SMark Brown case WM8962_SOFTWARE_RESET:
792cef6d1d4SMark Brown case WM8962_THERMAL_SHUTDOWN_STATUS:
793cef6d1d4SMark Brown case WM8962_ADDITIONAL_CONTROL_4:
794cef6d1d4SMark Brown case WM8962_DC_SERVO_6:
795cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_1:
796cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_2:
797cef6d1d4SMark Brown case WM8962_DSP2_EXECCONTROL:
798cef6d1d4SMark Brown return true;
799cef6d1d4SMark Brown default:
800cef6d1d4SMark Brown return false;
801cef6d1d4SMark Brown }
8029a76f1ffSMark Brown }
8039a76f1ffSMark Brown
wm8962_readable_register(struct device * dev,unsigned int reg)8047b16f560SMark Brown static bool wm8962_readable_register(struct device *dev, unsigned int reg)
8059a76f1ffSMark Brown {
806cef6d1d4SMark Brown switch (reg) {
807cef6d1d4SMark Brown case WM8962_LEFT_INPUT_VOLUME:
808cef6d1d4SMark Brown case WM8962_RIGHT_INPUT_VOLUME:
809cef6d1d4SMark Brown case WM8962_HPOUTL_VOLUME:
810cef6d1d4SMark Brown case WM8962_HPOUTR_VOLUME:
811cef6d1d4SMark Brown case WM8962_CLOCKING1:
812cef6d1d4SMark Brown case WM8962_ADC_DAC_CONTROL_1:
813cef6d1d4SMark Brown case WM8962_ADC_DAC_CONTROL_2:
814cef6d1d4SMark Brown case WM8962_AUDIO_INTERFACE_0:
815cef6d1d4SMark Brown case WM8962_CLOCKING2:
816cef6d1d4SMark Brown case WM8962_AUDIO_INTERFACE_1:
817cef6d1d4SMark Brown case WM8962_LEFT_DAC_VOLUME:
818cef6d1d4SMark Brown case WM8962_RIGHT_DAC_VOLUME:
819cef6d1d4SMark Brown case WM8962_AUDIO_INTERFACE_2:
820cef6d1d4SMark Brown case WM8962_SOFTWARE_RESET:
821cef6d1d4SMark Brown case WM8962_ALC1:
822cef6d1d4SMark Brown case WM8962_ALC2:
823cef6d1d4SMark Brown case WM8962_ALC3:
824cef6d1d4SMark Brown case WM8962_NOISE_GATE:
825cef6d1d4SMark Brown case WM8962_LEFT_ADC_VOLUME:
826cef6d1d4SMark Brown case WM8962_RIGHT_ADC_VOLUME:
827cef6d1d4SMark Brown case WM8962_ADDITIONAL_CONTROL_1:
828cef6d1d4SMark Brown case WM8962_ADDITIONAL_CONTROL_2:
829cef6d1d4SMark Brown case WM8962_PWR_MGMT_1:
830cef6d1d4SMark Brown case WM8962_PWR_MGMT_2:
831cef6d1d4SMark Brown case WM8962_ADDITIONAL_CONTROL_3:
832cef6d1d4SMark Brown case WM8962_ANTI_POP:
833cef6d1d4SMark Brown case WM8962_CLOCKING_3:
834cef6d1d4SMark Brown case WM8962_INPUT_MIXER_CONTROL_1:
835cef6d1d4SMark Brown case WM8962_LEFT_INPUT_MIXER_VOLUME:
836cef6d1d4SMark Brown case WM8962_RIGHT_INPUT_MIXER_VOLUME:
837cef6d1d4SMark Brown case WM8962_INPUT_MIXER_CONTROL_2:
838cef6d1d4SMark Brown case WM8962_INPUT_BIAS_CONTROL:
839cef6d1d4SMark Brown case WM8962_LEFT_INPUT_PGA_CONTROL:
840cef6d1d4SMark Brown case WM8962_RIGHT_INPUT_PGA_CONTROL:
841cef6d1d4SMark Brown case WM8962_SPKOUTL_VOLUME:
842cef6d1d4SMark Brown case WM8962_SPKOUTR_VOLUME:
843cef6d1d4SMark Brown case WM8962_THERMAL_SHUTDOWN_STATUS:
844b023666eSFabio Estevam case WM8962_ADDITIONAL_CONTROL_4:
845cef6d1d4SMark Brown case WM8962_CLASS_D_CONTROL_1:
846cef6d1d4SMark Brown case WM8962_CLASS_D_CONTROL_2:
847cef6d1d4SMark Brown case WM8962_CLOCKING_4:
848cef6d1d4SMark Brown case WM8962_DAC_DSP_MIXING_1:
849cef6d1d4SMark Brown case WM8962_DAC_DSP_MIXING_2:
850cef6d1d4SMark Brown case WM8962_DC_SERVO_0:
851cef6d1d4SMark Brown case WM8962_DC_SERVO_1:
852cef6d1d4SMark Brown case WM8962_DC_SERVO_4:
853cef6d1d4SMark Brown case WM8962_DC_SERVO_6:
854cef6d1d4SMark Brown case WM8962_ANALOGUE_PGA_BIAS:
855cef6d1d4SMark Brown case WM8962_ANALOGUE_HP_0:
856cef6d1d4SMark Brown case WM8962_ANALOGUE_HP_2:
857cef6d1d4SMark Brown case WM8962_CHARGE_PUMP_1:
858cef6d1d4SMark Brown case WM8962_CHARGE_PUMP_B:
859cef6d1d4SMark Brown case WM8962_WRITE_SEQUENCER_CONTROL_1:
860cef6d1d4SMark Brown case WM8962_WRITE_SEQUENCER_CONTROL_2:
861cef6d1d4SMark Brown case WM8962_WRITE_SEQUENCER_CONTROL_3:
862cef6d1d4SMark Brown case WM8962_CONTROL_INTERFACE:
863cef6d1d4SMark Brown case WM8962_MIXER_ENABLES:
864cef6d1d4SMark Brown case WM8962_HEADPHONE_MIXER_1:
865cef6d1d4SMark Brown case WM8962_HEADPHONE_MIXER_2:
866cef6d1d4SMark Brown case WM8962_HEADPHONE_MIXER_3:
867cef6d1d4SMark Brown case WM8962_HEADPHONE_MIXER_4:
868cef6d1d4SMark Brown case WM8962_SPEAKER_MIXER_1:
869cef6d1d4SMark Brown case WM8962_SPEAKER_MIXER_2:
870cef6d1d4SMark Brown case WM8962_SPEAKER_MIXER_3:
871cef6d1d4SMark Brown case WM8962_SPEAKER_MIXER_4:
872cef6d1d4SMark Brown case WM8962_SPEAKER_MIXER_5:
873cef6d1d4SMark Brown case WM8962_BEEP_GENERATOR_1:
874cef6d1d4SMark Brown case WM8962_OSCILLATOR_TRIM_3:
875cef6d1d4SMark Brown case WM8962_OSCILLATOR_TRIM_4:
876cef6d1d4SMark Brown case WM8962_OSCILLATOR_TRIM_7:
877cef6d1d4SMark Brown case WM8962_ANALOGUE_CLOCKING1:
878cef6d1d4SMark Brown case WM8962_ANALOGUE_CLOCKING2:
879cef6d1d4SMark Brown case WM8962_ANALOGUE_CLOCKING3:
880cef6d1d4SMark Brown case WM8962_PLL_SOFTWARE_RESET:
881cef6d1d4SMark Brown case WM8962_PLL2:
882cef6d1d4SMark Brown case WM8962_PLL_4:
883cef6d1d4SMark Brown case WM8962_PLL_9:
884cef6d1d4SMark Brown case WM8962_PLL_10:
885cef6d1d4SMark Brown case WM8962_PLL_11:
886cef6d1d4SMark Brown case WM8962_PLL_12:
887cef6d1d4SMark Brown case WM8962_PLL_13:
888cef6d1d4SMark Brown case WM8962_PLL_14:
889cef6d1d4SMark Brown case WM8962_PLL_15:
890cef6d1d4SMark Brown case WM8962_PLL_16:
891cef6d1d4SMark Brown case WM8962_FLL_CONTROL_1:
892cef6d1d4SMark Brown case WM8962_FLL_CONTROL_2:
893cef6d1d4SMark Brown case WM8962_FLL_CONTROL_3:
894cef6d1d4SMark Brown case WM8962_FLL_CONTROL_5:
895cef6d1d4SMark Brown case WM8962_FLL_CONTROL_6:
896cef6d1d4SMark Brown case WM8962_FLL_CONTROL_7:
897cef6d1d4SMark Brown case WM8962_FLL_CONTROL_8:
898cef6d1d4SMark Brown case WM8962_GENERAL_TEST_1:
899cef6d1d4SMark Brown case WM8962_DF1:
900cef6d1d4SMark Brown case WM8962_DF2:
901cef6d1d4SMark Brown case WM8962_DF3:
902cef6d1d4SMark Brown case WM8962_DF4:
903cef6d1d4SMark Brown case WM8962_DF5:
904cef6d1d4SMark Brown case WM8962_DF6:
905cef6d1d4SMark Brown case WM8962_DF7:
906cef6d1d4SMark Brown case WM8962_LHPF1:
907cef6d1d4SMark Brown case WM8962_LHPF2:
908cef6d1d4SMark Brown case WM8962_THREED1:
909cef6d1d4SMark Brown case WM8962_THREED2:
910cef6d1d4SMark Brown case WM8962_THREED3:
911cef6d1d4SMark Brown case WM8962_THREED4:
912cef6d1d4SMark Brown case WM8962_DRC_1:
913cef6d1d4SMark Brown case WM8962_DRC_2:
914cef6d1d4SMark Brown case WM8962_DRC_3:
915cef6d1d4SMark Brown case WM8962_DRC_4:
916cef6d1d4SMark Brown case WM8962_DRC_5:
917cef6d1d4SMark Brown case WM8962_TLOOPBACK:
918cef6d1d4SMark Brown case WM8962_EQ1:
919cef6d1d4SMark Brown case WM8962_EQ2:
920cef6d1d4SMark Brown case WM8962_EQ3:
921cef6d1d4SMark Brown case WM8962_EQ4:
922cef6d1d4SMark Brown case WM8962_EQ5:
923cef6d1d4SMark Brown case WM8962_EQ6:
924cef6d1d4SMark Brown case WM8962_EQ7:
925cef6d1d4SMark Brown case WM8962_EQ8:
926cef6d1d4SMark Brown case WM8962_EQ9:
927cef6d1d4SMark Brown case WM8962_EQ10:
928cef6d1d4SMark Brown case WM8962_EQ11:
929cef6d1d4SMark Brown case WM8962_EQ12:
930cef6d1d4SMark Brown case WM8962_EQ13:
931cef6d1d4SMark Brown case WM8962_EQ14:
932cef6d1d4SMark Brown case WM8962_EQ15:
933cef6d1d4SMark Brown case WM8962_EQ16:
934cef6d1d4SMark Brown case WM8962_EQ17:
935cef6d1d4SMark Brown case WM8962_EQ18:
936cef6d1d4SMark Brown case WM8962_EQ19:
937cef6d1d4SMark Brown case WM8962_EQ20:
938cef6d1d4SMark Brown case WM8962_EQ21:
939cef6d1d4SMark Brown case WM8962_EQ22:
940cef6d1d4SMark Brown case WM8962_EQ23:
941cef6d1d4SMark Brown case WM8962_EQ24:
942cef6d1d4SMark Brown case WM8962_EQ25:
943cef6d1d4SMark Brown case WM8962_EQ26:
944cef6d1d4SMark Brown case WM8962_EQ27:
945cef6d1d4SMark Brown case WM8962_EQ28:
946cef6d1d4SMark Brown case WM8962_EQ29:
947cef6d1d4SMark Brown case WM8962_EQ30:
948cef6d1d4SMark Brown case WM8962_EQ31:
949cef6d1d4SMark Brown case WM8962_EQ32:
950cef6d1d4SMark Brown case WM8962_EQ33:
951cef6d1d4SMark Brown case WM8962_EQ34:
952cef6d1d4SMark Brown case WM8962_EQ35:
953cef6d1d4SMark Brown case WM8962_EQ36:
954cef6d1d4SMark Brown case WM8962_EQ37:
955cef6d1d4SMark Brown case WM8962_EQ38:
956cef6d1d4SMark Brown case WM8962_EQ39:
957cef6d1d4SMark Brown case WM8962_EQ40:
958cef6d1d4SMark Brown case WM8962_EQ41:
959cef6d1d4SMark Brown case WM8962_GPIO_2:
960cef6d1d4SMark Brown case WM8962_GPIO_3:
961cef6d1d4SMark Brown case WM8962_GPIO_5:
962cef6d1d4SMark Brown case WM8962_GPIO_6:
963cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_1:
964cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_2:
965cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_1_MASK:
966cef6d1d4SMark Brown case WM8962_INTERRUPT_STATUS_2_MASK:
967cef6d1d4SMark Brown case WM8962_INTERRUPT_CONTROL:
968cef6d1d4SMark Brown case WM8962_IRQ_DEBOUNCE:
969cef6d1d4SMark Brown case WM8962_MICINT_SOURCE_POL:
970cef6d1d4SMark Brown case WM8962_DSP2_POWER_MANAGEMENT:
971cef6d1d4SMark Brown case WM8962_DSP2_EXECCONTROL:
972cef6d1d4SMark Brown case WM8962_DSP2_INSTRUCTION_RAM_0:
973cef6d1d4SMark Brown case WM8962_DSP2_ADDRESS_RAM_2:
974cef6d1d4SMark Brown case WM8962_DSP2_ADDRESS_RAM_1:
975cef6d1d4SMark Brown case WM8962_DSP2_ADDRESS_RAM_0:
976cef6d1d4SMark Brown case WM8962_DSP2_DATA1_RAM_1:
977cef6d1d4SMark Brown case WM8962_DSP2_DATA1_RAM_0:
978cef6d1d4SMark Brown case WM8962_DSP2_DATA2_RAM_1:
979cef6d1d4SMark Brown case WM8962_DSP2_DATA2_RAM_0:
980cef6d1d4SMark Brown case WM8962_DSP2_DATA3_RAM_1:
981cef6d1d4SMark Brown case WM8962_DSP2_DATA3_RAM_0:
982cef6d1d4SMark Brown case WM8962_DSP2_COEFF_RAM_0:
983cef6d1d4SMark Brown case WM8962_RETUNEADC_SHARED_COEFF_1:
984cef6d1d4SMark Brown case WM8962_RETUNEADC_SHARED_COEFF_0:
985cef6d1d4SMark Brown case WM8962_RETUNEDAC_SHARED_COEFF_1:
986cef6d1d4SMark Brown case WM8962_RETUNEDAC_SHARED_COEFF_0:
987cef6d1d4SMark Brown case WM8962_SOUNDSTAGE_ENABLES_1:
988cef6d1d4SMark Brown case WM8962_SOUNDSTAGE_ENABLES_0:
989cef6d1d4SMark Brown case WM8962_HDBASS_AI_1:
990cef6d1d4SMark Brown case WM8962_HDBASS_AI_0:
991cef6d1d4SMark Brown case WM8962_HDBASS_AR_1:
992cef6d1d4SMark Brown case WM8962_HDBASS_AR_0:
993cef6d1d4SMark Brown case WM8962_HDBASS_B_1:
994cef6d1d4SMark Brown case WM8962_HDBASS_B_0:
995cef6d1d4SMark Brown case WM8962_HDBASS_K_1:
996cef6d1d4SMark Brown case WM8962_HDBASS_K_0:
997cef6d1d4SMark Brown case WM8962_HDBASS_N1_1:
998cef6d1d4SMark Brown case WM8962_HDBASS_N1_0:
999cef6d1d4SMark Brown case WM8962_HDBASS_N2_1:
1000cef6d1d4SMark Brown case WM8962_HDBASS_N2_0:
1001cef6d1d4SMark Brown case WM8962_HDBASS_N3_1:
1002cef6d1d4SMark Brown case WM8962_HDBASS_N3_0:
1003cef6d1d4SMark Brown case WM8962_HDBASS_N4_1:
1004cef6d1d4SMark Brown case WM8962_HDBASS_N4_0:
1005cef6d1d4SMark Brown case WM8962_HDBASS_N5_1:
1006cef6d1d4SMark Brown case WM8962_HDBASS_N5_0:
1007cef6d1d4SMark Brown case WM8962_HDBASS_X1_1:
1008cef6d1d4SMark Brown case WM8962_HDBASS_X1_0:
1009cef6d1d4SMark Brown case WM8962_HDBASS_X2_1:
1010cef6d1d4SMark Brown case WM8962_HDBASS_X2_0:
1011cef6d1d4SMark Brown case WM8962_HDBASS_X3_1:
1012cef6d1d4SMark Brown case WM8962_HDBASS_X3_0:
1013cef6d1d4SMark Brown case WM8962_HDBASS_ATK_1:
1014cef6d1d4SMark Brown case WM8962_HDBASS_ATK_0:
1015cef6d1d4SMark Brown case WM8962_HDBASS_DCY_1:
1016cef6d1d4SMark Brown case WM8962_HDBASS_DCY_0:
1017cef6d1d4SMark Brown case WM8962_HDBASS_PG_1:
1018cef6d1d4SMark Brown case WM8962_HDBASS_PG_0:
1019cef6d1d4SMark Brown case WM8962_HPF_C_1:
1020cef6d1d4SMark Brown case WM8962_HPF_C_0:
1021cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C1_1:
1022cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C1_0:
1023cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C2_1:
1024cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C2_0:
1025cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C3_1:
1026cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C3_0:
1027cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C4_1:
1028cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C4_0:
1029cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C5_1:
1030cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C5_0:
1031cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C6_1:
1032cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C6_0:
1033cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C7_1:
1034cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C7_0:
1035cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C8_1:
1036cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C8_0:
1037cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C9_1:
1038cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C9_0:
1039cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C10_1:
1040cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C10_0:
1041cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C11_1:
1042cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C11_0:
1043cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C12_1:
1044cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C12_0:
1045cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C13_1:
1046cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C13_0:
1047cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C14_1:
1048cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C14_0:
1049cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C15_1:
1050cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C15_0:
1051cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C16_1:
1052cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C16_0:
1053cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C17_1:
1054cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C17_0:
1055cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C18_1:
1056cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C18_0:
1057cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C19_1:
1058cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C19_0:
1059cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C20_1:
1060cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C20_0:
1061cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C21_1:
1062cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C21_0:
1063cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C22_1:
1064cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C22_0:
1065cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C23_1:
1066cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C23_0:
1067cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C24_1:
1068cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C24_0:
1069cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C25_1:
1070cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C25_0:
1071cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C26_1:
1072cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C26_0:
1073cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C27_1:
1074cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C27_0:
1075cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C28_1:
1076cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C28_0:
1077cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C29_1:
1078cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C29_0:
1079cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C30_1:
1080cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C30_0:
1081cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C31_1:
1082cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C31_0:
1083cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C32_1:
1084cef6d1d4SMark Brown case WM8962_ADCL_RETUNE_C32_0:
1085cef6d1d4SMark Brown case WM8962_RETUNEADC_PG2_1:
1086cef6d1d4SMark Brown case WM8962_RETUNEADC_PG2_0:
1087cef6d1d4SMark Brown case WM8962_RETUNEADC_PG_1:
1088cef6d1d4SMark Brown case WM8962_RETUNEADC_PG_0:
1089cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C1_1:
1090cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C1_0:
1091cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C2_1:
1092cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C2_0:
1093cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C3_1:
1094cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C3_0:
1095cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C4_1:
1096cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C4_0:
1097cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C5_1:
1098cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C5_0:
1099cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C6_1:
1100cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C6_0:
1101cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C7_1:
1102cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C7_0:
1103cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C8_1:
1104cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C8_0:
1105cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C9_1:
1106cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C9_0:
1107cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C10_1:
1108cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C10_0:
1109cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C11_1:
1110cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C11_0:
1111cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C12_1:
1112cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C12_0:
1113cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C13_1:
1114cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C13_0:
1115cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C14_1:
1116cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C14_0:
1117cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C15_1:
1118cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C15_0:
1119cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C16_1:
1120cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C16_0:
1121cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C17_1:
1122cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C17_0:
1123cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C18_1:
1124cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C18_0:
1125cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C19_1:
1126cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C19_0:
1127cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C20_1:
1128cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C20_0:
1129cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C21_1:
1130cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C21_0:
1131cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C22_1:
1132cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C22_0:
1133cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C23_1:
1134cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C23_0:
1135cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C24_1:
1136cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C24_0:
1137cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C25_1:
1138cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C25_0:
1139cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C26_1:
1140cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C26_0:
1141cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C27_1:
1142cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C27_0:
1143cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C28_1:
1144cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C28_0:
1145cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C29_1:
1146cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C29_0:
1147cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C30_1:
1148cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C30_0:
1149cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C31_1:
1150cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C31_0:
1151cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C32_1:
1152cef6d1d4SMark Brown case WM8962_ADCR_RETUNE_C32_0:
1153cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C1_1:
1154cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C1_0:
1155cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C2_1:
1156cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C2_0:
1157cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C3_1:
1158cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C3_0:
1159cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C4_1:
1160cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C4_0:
1161cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C5_1:
1162cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C5_0:
1163cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C6_1:
1164cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C6_0:
1165cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C7_1:
1166cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C7_0:
1167cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C8_1:
1168cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C8_0:
1169cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C9_1:
1170cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C9_0:
1171cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C10_1:
1172cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C10_0:
1173cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C11_1:
1174cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C11_0:
1175cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C12_1:
1176cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C12_0:
1177cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C13_1:
1178cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C13_0:
1179cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C14_1:
1180cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C14_0:
1181cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C15_1:
1182cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C15_0:
1183cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C16_1:
1184cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C16_0:
1185cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C17_1:
1186cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C17_0:
1187cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C18_1:
1188cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C18_0:
1189cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C19_1:
1190cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C19_0:
1191cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C20_1:
1192cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C20_0:
1193cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C21_1:
1194cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C21_0:
1195cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C22_1:
1196cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C22_0:
1197cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C23_1:
1198cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C23_0:
1199cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C24_1:
1200cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C24_0:
1201cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C25_1:
1202cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C25_0:
1203cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C26_1:
1204cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C26_0:
1205cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C27_1:
1206cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C27_0:
1207cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C28_1:
1208cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C28_0:
1209cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C29_1:
1210cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C29_0:
1211cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C30_1:
1212cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C30_0:
1213cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C31_1:
1214cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C31_0:
1215cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C32_1:
1216cef6d1d4SMark Brown case WM8962_DACL_RETUNE_C32_0:
1217cef6d1d4SMark Brown case WM8962_RETUNEDAC_PG2_1:
1218cef6d1d4SMark Brown case WM8962_RETUNEDAC_PG2_0:
1219cef6d1d4SMark Brown case WM8962_RETUNEDAC_PG_1:
1220cef6d1d4SMark Brown case WM8962_RETUNEDAC_PG_0:
1221cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C1_1:
1222cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C1_0:
1223cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C2_1:
1224cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C2_0:
1225cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C3_1:
1226cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C3_0:
1227cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C4_1:
1228cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C4_0:
1229cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C5_1:
1230cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C5_0:
1231cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C6_1:
1232cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C6_0:
1233cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C7_1:
1234cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C7_0:
1235cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C8_1:
1236cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C8_0:
1237cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C9_1:
1238cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C9_0:
1239cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C10_1:
1240cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C10_0:
1241cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C11_1:
1242cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C11_0:
1243cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C12_1:
1244cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C12_0:
1245cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C13_1:
1246cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C13_0:
1247cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C14_1:
1248cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C14_0:
1249cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C15_1:
1250cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C15_0:
1251cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C16_1:
1252cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C16_0:
1253cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C17_1:
1254cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C17_0:
1255cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C18_1:
1256cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C18_0:
1257cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C19_1:
1258cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C19_0:
1259cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C20_1:
1260cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C20_0:
1261cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C21_1:
1262cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C21_0:
1263cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C22_1:
1264cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C22_0:
1265cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C23_1:
1266cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C23_0:
1267cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C24_1:
1268cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C24_0:
1269cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C25_1:
1270cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C25_0:
1271cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C26_1:
1272cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C26_0:
1273cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C27_1:
1274cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C27_0:
1275cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C28_1:
1276cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C28_0:
1277cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C29_1:
1278cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C29_0:
1279cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C30_1:
1280cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C30_0:
1281cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C31_1:
1282cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C31_0:
1283cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C32_1:
1284cef6d1d4SMark Brown case WM8962_DACR_RETUNE_C32_0:
1285cef6d1d4SMark Brown case WM8962_VSS_XHD2_1:
1286cef6d1d4SMark Brown case WM8962_VSS_XHD2_0:
1287cef6d1d4SMark Brown case WM8962_VSS_XHD3_1:
1288cef6d1d4SMark Brown case WM8962_VSS_XHD3_0:
1289cef6d1d4SMark Brown case WM8962_VSS_XHN1_1:
1290cef6d1d4SMark Brown case WM8962_VSS_XHN1_0:
1291cef6d1d4SMark Brown case WM8962_VSS_XHN2_1:
1292cef6d1d4SMark Brown case WM8962_VSS_XHN2_0:
1293cef6d1d4SMark Brown case WM8962_VSS_XHN3_1:
1294cef6d1d4SMark Brown case WM8962_VSS_XHN3_0:
1295cef6d1d4SMark Brown case WM8962_VSS_XLA_1:
1296cef6d1d4SMark Brown case WM8962_VSS_XLA_0:
1297cef6d1d4SMark Brown case WM8962_VSS_XLB_1:
1298cef6d1d4SMark Brown case WM8962_VSS_XLB_0:
1299cef6d1d4SMark Brown case WM8962_VSS_XLG_1:
1300cef6d1d4SMark Brown case WM8962_VSS_XLG_0:
1301cef6d1d4SMark Brown case WM8962_VSS_PG2_1:
1302cef6d1d4SMark Brown case WM8962_VSS_PG2_0:
1303cef6d1d4SMark Brown case WM8962_VSS_PG_1:
1304cef6d1d4SMark Brown case WM8962_VSS_PG_0:
1305cef6d1d4SMark Brown case WM8962_VSS_XTD1_1:
1306cef6d1d4SMark Brown case WM8962_VSS_XTD1_0:
1307cef6d1d4SMark Brown case WM8962_VSS_XTD2_1:
1308cef6d1d4SMark Brown case WM8962_VSS_XTD2_0:
1309cef6d1d4SMark Brown case WM8962_VSS_XTD3_1:
1310cef6d1d4SMark Brown case WM8962_VSS_XTD3_0:
1311cef6d1d4SMark Brown case WM8962_VSS_XTD4_1:
1312cef6d1d4SMark Brown case WM8962_VSS_XTD4_0:
1313cef6d1d4SMark Brown case WM8962_VSS_XTD5_1:
1314cef6d1d4SMark Brown case WM8962_VSS_XTD5_0:
1315cef6d1d4SMark Brown case WM8962_VSS_XTD6_1:
1316cef6d1d4SMark Brown case WM8962_VSS_XTD6_0:
1317cef6d1d4SMark Brown case WM8962_VSS_XTD7_1:
1318cef6d1d4SMark Brown case WM8962_VSS_XTD7_0:
1319cef6d1d4SMark Brown case WM8962_VSS_XTD8_1:
1320cef6d1d4SMark Brown case WM8962_VSS_XTD8_0:
1321cef6d1d4SMark Brown case WM8962_VSS_XTD9_1:
1322cef6d1d4SMark Brown case WM8962_VSS_XTD9_0:
1323cef6d1d4SMark Brown case WM8962_VSS_XTD10_1:
1324cef6d1d4SMark Brown case WM8962_VSS_XTD10_0:
1325cef6d1d4SMark Brown case WM8962_VSS_XTD11_1:
1326cef6d1d4SMark Brown case WM8962_VSS_XTD11_0:
1327cef6d1d4SMark Brown case WM8962_VSS_XTD12_1:
1328cef6d1d4SMark Brown case WM8962_VSS_XTD12_0:
1329cef6d1d4SMark Brown case WM8962_VSS_XTD13_1:
1330cef6d1d4SMark Brown case WM8962_VSS_XTD13_0:
1331cef6d1d4SMark Brown case WM8962_VSS_XTD14_1:
1332cef6d1d4SMark Brown case WM8962_VSS_XTD14_0:
1333cef6d1d4SMark Brown case WM8962_VSS_XTD15_1:
1334cef6d1d4SMark Brown case WM8962_VSS_XTD15_0:
1335cef6d1d4SMark Brown case WM8962_VSS_XTD16_1:
1336cef6d1d4SMark Brown case WM8962_VSS_XTD16_0:
1337cef6d1d4SMark Brown case WM8962_VSS_XTD17_1:
1338cef6d1d4SMark Brown case WM8962_VSS_XTD17_0:
1339cef6d1d4SMark Brown case WM8962_VSS_XTD18_1:
1340cef6d1d4SMark Brown case WM8962_VSS_XTD18_0:
1341cef6d1d4SMark Brown case WM8962_VSS_XTD19_1:
1342cef6d1d4SMark Brown case WM8962_VSS_XTD19_0:
1343cef6d1d4SMark Brown case WM8962_VSS_XTD20_1:
1344cef6d1d4SMark Brown case WM8962_VSS_XTD20_0:
1345cef6d1d4SMark Brown case WM8962_VSS_XTD21_1:
1346cef6d1d4SMark Brown case WM8962_VSS_XTD21_0:
1347cef6d1d4SMark Brown case WM8962_VSS_XTD22_1:
1348cef6d1d4SMark Brown case WM8962_VSS_XTD22_0:
1349cef6d1d4SMark Brown case WM8962_VSS_XTD23_1:
1350cef6d1d4SMark Brown case WM8962_VSS_XTD23_0:
1351cef6d1d4SMark Brown case WM8962_VSS_XTD24_1:
1352cef6d1d4SMark Brown case WM8962_VSS_XTD24_0:
1353cef6d1d4SMark Brown case WM8962_VSS_XTD25_1:
1354cef6d1d4SMark Brown case WM8962_VSS_XTD25_0:
1355cef6d1d4SMark Brown case WM8962_VSS_XTD26_1:
1356cef6d1d4SMark Brown case WM8962_VSS_XTD26_0:
1357cef6d1d4SMark Brown case WM8962_VSS_XTD27_1:
1358cef6d1d4SMark Brown case WM8962_VSS_XTD27_0:
1359cef6d1d4SMark Brown case WM8962_VSS_XTD28_1:
1360cef6d1d4SMark Brown case WM8962_VSS_XTD28_0:
1361cef6d1d4SMark Brown case WM8962_VSS_XTD29_1:
1362cef6d1d4SMark Brown case WM8962_VSS_XTD29_0:
1363cef6d1d4SMark Brown case WM8962_VSS_XTD30_1:
1364cef6d1d4SMark Brown case WM8962_VSS_XTD30_0:
1365cef6d1d4SMark Brown case WM8962_VSS_XTD31_1:
1366cef6d1d4SMark Brown case WM8962_VSS_XTD31_0:
1367cef6d1d4SMark Brown case WM8962_VSS_XTD32_1:
1368cef6d1d4SMark Brown case WM8962_VSS_XTD32_0:
1369cef6d1d4SMark Brown case WM8962_VSS_XTS1_1:
1370cef6d1d4SMark Brown case WM8962_VSS_XTS1_0:
1371cef6d1d4SMark Brown case WM8962_VSS_XTS2_1:
1372cef6d1d4SMark Brown case WM8962_VSS_XTS2_0:
1373cef6d1d4SMark Brown case WM8962_VSS_XTS3_1:
1374cef6d1d4SMark Brown case WM8962_VSS_XTS3_0:
1375cef6d1d4SMark Brown case WM8962_VSS_XTS4_1:
1376cef6d1d4SMark Brown case WM8962_VSS_XTS4_0:
1377cef6d1d4SMark Brown case WM8962_VSS_XTS5_1:
1378cef6d1d4SMark Brown case WM8962_VSS_XTS5_0:
1379cef6d1d4SMark Brown case WM8962_VSS_XTS6_1:
1380cef6d1d4SMark Brown case WM8962_VSS_XTS6_0:
1381cef6d1d4SMark Brown case WM8962_VSS_XTS7_1:
1382cef6d1d4SMark Brown case WM8962_VSS_XTS7_0:
1383cef6d1d4SMark Brown case WM8962_VSS_XTS8_1:
1384cef6d1d4SMark Brown case WM8962_VSS_XTS8_0:
1385cef6d1d4SMark Brown case WM8962_VSS_XTS9_1:
1386cef6d1d4SMark Brown case WM8962_VSS_XTS9_0:
1387cef6d1d4SMark Brown case WM8962_VSS_XTS10_1:
1388cef6d1d4SMark Brown case WM8962_VSS_XTS10_0:
1389cef6d1d4SMark Brown case WM8962_VSS_XTS11_1:
1390cef6d1d4SMark Brown case WM8962_VSS_XTS11_0:
1391cef6d1d4SMark Brown case WM8962_VSS_XTS12_1:
1392cef6d1d4SMark Brown case WM8962_VSS_XTS12_0:
1393cef6d1d4SMark Brown case WM8962_VSS_XTS13_1:
1394cef6d1d4SMark Brown case WM8962_VSS_XTS13_0:
1395cef6d1d4SMark Brown case WM8962_VSS_XTS14_1:
1396cef6d1d4SMark Brown case WM8962_VSS_XTS14_0:
1397cef6d1d4SMark Brown case WM8962_VSS_XTS15_1:
1398cef6d1d4SMark Brown case WM8962_VSS_XTS15_0:
1399cef6d1d4SMark Brown case WM8962_VSS_XTS16_1:
1400cef6d1d4SMark Brown case WM8962_VSS_XTS16_0:
1401cef6d1d4SMark Brown case WM8962_VSS_XTS17_1:
1402cef6d1d4SMark Brown case WM8962_VSS_XTS17_0:
1403cef6d1d4SMark Brown case WM8962_VSS_XTS18_1:
1404cef6d1d4SMark Brown case WM8962_VSS_XTS18_0:
1405cef6d1d4SMark Brown case WM8962_VSS_XTS19_1:
1406cef6d1d4SMark Brown case WM8962_VSS_XTS19_0:
1407cef6d1d4SMark Brown case WM8962_VSS_XTS20_1:
1408cef6d1d4SMark Brown case WM8962_VSS_XTS20_0:
1409cef6d1d4SMark Brown case WM8962_VSS_XTS21_1:
1410cef6d1d4SMark Brown case WM8962_VSS_XTS21_0:
1411cef6d1d4SMark Brown case WM8962_VSS_XTS22_1:
1412cef6d1d4SMark Brown case WM8962_VSS_XTS22_0:
1413cef6d1d4SMark Brown case WM8962_VSS_XTS23_1:
1414cef6d1d4SMark Brown case WM8962_VSS_XTS23_0:
1415cef6d1d4SMark Brown case WM8962_VSS_XTS24_1:
1416cef6d1d4SMark Brown case WM8962_VSS_XTS24_0:
1417cef6d1d4SMark Brown case WM8962_VSS_XTS25_1:
1418cef6d1d4SMark Brown case WM8962_VSS_XTS25_0:
1419cef6d1d4SMark Brown case WM8962_VSS_XTS26_1:
1420cef6d1d4SMark Brown case WM8962_VSS_XTS26_0:
1421cef6d1d4SMark Brown case WM8962_VSS_XTS27_1:
1422cef6d1d4SMark Brown case WM8962_VSS_XTS27_0:
1423cef6d1d4SMark Brown case WM8962_VSS_XTS28_1:
1424cef6d1d4SMark Brown case WM8962_VSS_XTS28_0:
1425cef6d1d4SMark Brown case WM8962_VSS_XTS29_1:
1426cef6d1d4SMark Brown case WM8962_VSS_XTS29_0:
1427cef6d1d4SMark Brown case WM8962_VSS_XTS30_1:
1428cef6d1d4SMark Brown case WM8962_VSS_XTS30_0:
1429cef6d1d4SMark Brown case WM8962_VSS_XTS31_1:
1430cef6d1d4SMark Brown case WM8962_VSS_XTS31_0:
1431cef6d1d4SMark Brown case WM8962_VSS_XTS32_1:
1432cef6d1d4SMark Brown case WM8962_VSS_XTS32_0:
1433cef6d1d4SMark Brown return true;
1434cef6d1d4SMark Brown default:
1435cef6d1d4SMark Brown return false;
1436cef6d1d4SMark Brown }
14379a76f1ffSMark Brown }
14389a76f1ffSMark Brown
wm8962_reset(struct wm8962_priv * wm8962)14397b16f560SMark Brown static int wm8962_reset(struct wm8962_priv *wm8962)
14409a76f1ffSMark Brown {
14414f4488abSMark Brown int ret;
14424f4488abSMark Brown
14437b16f560SMark Brown ret = regmap_write(wm8962->regmap, WM8962_SOFTWARE_RESET, 0x6243);
14444f4488abSMark Brown if (ret != 0)
14454f4488abSMark Brown return ret;
14464f4488abSMark Brown
14477b16f560SMark Brown return regmap_write(wm8962->regmap, WM8962_PLL_SOFTWARE_RESET, 0);
14489a76f1ffSMark Brown }
14499a76f1ffSMark Brown
14509a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(inpga_tlv, -2325, 75, 0);
14519a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(mixin_tlv, -1500, 300, 0);
1452fcbb71e9SLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(mixinpga_tlv,
14539a76f1ffSMark Brown 0, 1, TLV_DB_SCALE_ITEM(0, 600, 0),
14549a76f1ffSMark Brown 2, 2, TLV_DB_SCALE_ITEM(1300, 1300, 0),
14559a76f1ffSMark Brown 3, 4, TLV_DB_SCALE_ITEM(1800, 200, 0),
14569a76f1ffSMark Brown 5, 5, TLV_DB_SCALE_ITEM(2400, 0, 0),
1457fcbb71e9SLars-Peter Clausen 6, 7, TLV_DB_SCALE_ITEM(2700, 300, 0)
1458fcbb71e9SLars-Peter Clausen );
14599a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(beep_tlv, -9600, 600, 1);
14609a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
14619a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
14629a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(inmix_tlv, -600, 600, 0);
14639a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(bypass_tlv, -1500, 300, 0);
14649a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
14659a76f1ffSMark Brown static const DECLARE_TLV_DB_SCALE(hp_tlv, -700, 100, 0);
1466fcbb71e9SLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(classd_tlv,
14679a76f1ffSMark Brown 0, 6, TLV_DB_SCALE_ITEM(0, 150, 0),
1468fcbb71e9SLars-Peter Clausen 7, 7, TLV_DB_SCALE_ITEM(1200, 0, 0)
1469fcbb71e9SLars-Peter Clausen );
14708f63aaa8SMark Brown static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
14719a76f1ffSMark Brown
wm8962_dsp2_write_config(struct snd_soc_component * component)1472f4ee2717SKuninori Morimoto static int wm8962_dsp2_write_config(struct snd_soc_component *component)
14736f88a4e5SMark Brown {
1474f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
1475d7f31d3cSLars-Peter Clausen
1476d7f31d3cSLars-Peter Clausen return regcache_sync_region(wm8962->regmap,
147726b427a7SMark Brown WM8962_HDBASS_AI_1, WM8962_MAX_REGISTER);
14786f88a4e5SMark Brown }
14796f88a4e5SMark Brown
wm8962_dsp2_set_enable(struct snd_soc_component * component,u16 val)1480f4ee2717SKuninori Morimoto static int wm8962_dsp2_set_enable(struct snd_soc_component *component, u16 val)
14816f88a4e5SMark Brown {
14826d75dfc3SKuninori Morimoto u16 adcl = snd_soc_component_read(component, WM8962_LEFT_ADC_VOLUME);
14836d75dfc3SKuninori Morimoto u16 adcr = snd_soc_component_read(component, WM8962_RIGHT_ADC_VOLUME);
14846d75dfc3SKuninori Morimoto u16 dac = snd_soc_component_read(component, WM8962_ADC_DAC_CONTROL_1);
14856f88a4e5SMark Brown
14866f88a4e5SMark Brown /* Mute the ADCs and DACs */
1487f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_LEFT_ADC_VOLUME, 0);
1488f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_RIGHT_ADC_VOLUME, WM8962_ADC_VU);
1489f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
14906f88a4e5SMark Brown WM8962_DAC_MUTE, WM8962_DAC_MUTE);
14916f88a4e5SMark Brown
1492f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_SOUNDSTAGE_ENABLES_0, val);
14936f88a4e5SMark Brown
14946f88a4e5SMark Brown /* Restore the ADCs and DACs */
1495f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_LEFT_ADC_VOLUME, adcl);
1496f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_RIGHT_ADC_VOLUME, adcr);
1497f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
14986f88a4e5SMark Brown WM8962_DAC_MUTE, dac);
14996f88a4e5SMark Brown
15006f88a4e5SMark Brown return 0;
15016f88a4e5SMark Brown }
15026f88a4e5SMark Brown
wm8962_dsp2_start(struct snd_soc_component * component)1503f4ee2717SKuninori Morimoto static int wm8962_dsp2_start(struct snd_soc_component *component)
15046f88a4e5SMark Brown {
1505f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
15066f88a4e5SMark Brown
1507f4ee2717SKuninori Morimoto wm8962_dsp2_write_config(component);
15086f88a4e5SMark Brown
1509f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_RUNR);
15106f88a4e5SMark Brown
1511f4ee2717SKuninori Morimoto wm8962_dsp2_set_enable(component, wm8962->dsp2_ena);
15126f88a4e5SMark Brown
15136f88a4e5SMark Brown return 0;
15146f88a4e5SMark Brown }
15156f88a4e5SMark Brown
wm8962_dsp2_stop(struct snd_soc_component * component)1516f4ee2717SKuninori Morimoto static int wm8962_dsp2_stop(struct snd_soc_component *component)
15176f88a4e5SMark Brown {
1518f4ee2717SKuninori Morimoto wm8962_dsp2_set_enable(component, 0);
15196f88a4e5SMark Brown
1520f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_DSP2_EXECCONTROL, WM8962_DSP2_STOP);
15216f88a4e5SMark Brown
15226f88a4e5SMark Brown return 0;
15236f88a4e5SMark Brown }
15246f88a4e5SMark Brown
15256f88a4e5SMark Brown #define WM8962_DSP2_ENABLE(xname, xshift) \
15266f88a4e5SMark Brown { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
15276f88a4e5SMark Brown .info = wm8962_dsp2_ena_info, \
15286f88a4e5SMark Brown .get = wm8962_dsp2_ena_get, .put = wm8962_dsp2_ena_put, \
15296f88a4e5SMark Brown .private_value = xshift }
15306f88a4e5SMark Brown
wm8962_dsp2_ena_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)15316f88a4e5SMark Brown static int wm8962_dsp2_ena_info(struct snd_kcontrol *kcontrol,
15326f88a4e5SMark Brown struct snd_ctl_elem_info *uinfo)
15336f88a4e5SMark Brown {
15346f88a4e5SMark Brown uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
15356f88a4e5SMark Brown
15366f88a4e5SMark Brown uinfo->count = 1;
15376f88a4e5SMark Brown uinfo->value.integer.min = 0;
15386f88a4e5SMark Brown uinfo->value.integer.max = 1;
15396f88a4e5SMark Brown
15406f88a4e5SMark Brown return 0;
15416f88a4e5SMark Brown }
15426f88a4e5SMark Brown
wm8962_dsp2_ena_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)15436f88a4e5SMark Brown static int wm8962_dsp2_ena_get(struct snd_kcontrol *kcontrol,
15446f88a4e5SMark Brown struct snd_ctl_elem_value *ucontrol)
15456f88a4e5SMark Brown {
15466f88a4e5SMark Brown int shift = kcontrol->private_value;
1547f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1548f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
15496f88a4e5SMark Brown
15506f88a4e5SMark Brown ucontrol->value.integer.value[0] = !!(wm8962->dsp2_ena & 1 << shift);
15516f88a4e5SMark Brown
15526f88a4e5SMark Brown return 0;
15536f88a4e5SMark Brown }
15546f88a4e5SMark Brown
wm8962_dsp2_ena_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)15556f88a4e5SMark Brown static int wm8962_dsp2_ena_put(struct snd_kcontrol *kcontrol,
15566f88a4e5SMark Brown struct snd_ctl_elem_value *ucontrol)
15576f88a4e5SMark Brown {
15586f88a4e5SMark Brown int shift = kcontrol->private_value;
1559f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
1560f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
15616f88a4e5SMark Brown int old = wm8962->dsp2_ena;
15626f88a4e5SMark Brown int ret = 0;
15636d75dfc3SKuninori Morimoto int dsp2_running = snd_soc_component_read(component, WM8962_DSP2_POWER_MANAGEMENT) &
15646f88a4e5SMark Brown WM8962_DSP2_ENA;
15656f88a4e5SMark Brown
15663e4199efSLars-Peter Clausen mutex_lock(&wm8962->dsp2_ena_lock);
15676f88a4e5SMark Brown
15686f88a4e5SMark Brown if (ucontrol->value.integer.value[0])
15696f88a4e5SMark Brown wm8962->dsp2_ena |= 1 << shift;
15706f88a4e5SMark Brown else
15716f88a4e5SMark Brown wm8962->dsp2_ena &= ~(1 << shift);
15726f88a4e5SMark Brown
15736f88a4e5SMark Brown if (wm8962->dsp2_ena == old)
15746f88a4e5SMark Brown goto out;
15756f88a4e5SMark Brown
15766f88a4e5SMark Brown ret = 1;
15776f88a4e5SMark Brown
15786f88a4e5SMark Brown if (dsp2_running) {
15796f88a4e5SMark Brown if (wm8962->dsp2_ena)
1580f4ee2717SKuninori Morimoto wm8962_dsp2_set_enable(component, wm8962->dsp2_ena);
15816f88a4e5SMark Brown else
1582f4ee2717SKuninori Morimoto wm8962_dsp2_stop(component);
15836f88a4e5SMark Brown }
15846f88a4e5SMark Brown
15856f88a4e5SMark Brown out:
15863e4199efSLars-Peter Clausen mutex_unlock(&wm8962->dsp2_ena_lock);
15876f88a4e5SMark Brown
15886f88a4e5SMark Brown return ret;
15896f88a4e5SMark Brown }
15906f88a4e5SMark Brown
15919a76f1ffSMark Brown /* The VU bits for the headphones are in a different register to the mute
15929a76f1ffSMark Brown * bits and only take effect on the PGA if it is actually powered.
15939a76f1ffSMark Brown */
wm8962_put_hp_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)15949a76f1ffSMark Brown static int wm8962_put_hp_sw(struct snd_kcontrol *kcontrol,
15959a76f1ffSMark Brown struct snd_ctl_elem_value *ucontrol)
15969a76f1ffSMark Brown {
1597f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
15989a76f1ffSMark Brown int ret;
15999a76f1ffSMark Brown
16009a76f1ffSMark Brown /* Apply the update (if any) */
16019a76f1ffSMark Brown ret = snd_soc_put_volsw(kcontrol, ucontrol);
16029a76f1ffSMark Brown if (ret == 0)
16039a76f1ffSMark Brown return 0;
16049a76f1ffSMark Brown
16059a76f1ffSMark Brown /* If the left PGA is enabled hit that VU bit... */
16066d75dfc3SKuninori Morimoto ret = snd_soc_component_read(component, WM8962_PWR_MGMT_2);
16072e7ee15cSNicolin Chen if (ret & WM8962_HPOUTL_PGA_ENA) {
1608f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_HPOUTL_VOLUME,
16096d75dfc3SKuninori Morimoto snd_soc_component_read(component, WM8962_HPOUTL_VOLUME));
16102e7ee15cSNicolin Chen return 1;
16112e7ee15cSNicolin Chen }
16129a76f1ffSMark Brown
16139a76f1ffSMark Brown /* ...otherwise the right. The VU is stereo. */
16142e7ee15cSNicolin Chen if (ret & WM8962_HPOUTR_PGA_ENA)
1615f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_HPOUTR_VOLUME,
16166d75dfc3SKuninori Morimoto snd_soc_component_read(component, WM8962_HPOUTR_VOLUME));
16179a76f1ffSMark Brown
16182e7ee15cSNicolin Chen return 1;
16199a76f1ffSMark Brown }
16209a76f1ffSMark Brown
16219a76f1ffSMark Brown /* The VU bits for the speakers are in a different register to the mute
16229a76f1ffSMark Brown * bits and only take effect on the PGA if it is actually powered.
16239a76f1ffSMark Brown */
wm8962_put_spk_sw(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)16249a76f1ffSMark Brown static int wm8962_put_spk_sw(struct snd_kcontrol *kcontrol,
16259a76f1ffSMark Brown struct snd_ctl_elem_value *ucontrol)
16269a76f1ffSMark Brown {
1627f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
16289a76f1ffSMark Brown int ret;
16299a76f1ffSMark Brown
16309a76f1ffSMark Brown /* Apply the update (if any) */
16319a76f1ffSMark Brown ret = snd_soc_put_volsw(kcontrol, ucontrol);
16329a76f1ffSMark Brown if (ret == 0)
16339a76f1ffSMark Brown return 0;
16349a76f1ffSMark Brown
16359a76f1ffSMark Brown /* If the left PGA is enabled hit that VU bit... */
16366d75dfc3SKuninori Morimoto ret = snd_soc_component_read(component, WM8962_PWR_MGMT_2);
163738f3f31aSMark Brown if (ret & WM8962_SPKOUTL_PGA_ENA) {
1638f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_SPKOUTL_VOLUME,
16396d75dfc3SKuninori Morimoto snd_soc_component_read(component, WM8962_SPKOUTL_VOLUME));
164038f3f31aSMark Brown return 1;
164138f3f31aSMark Brown }
16429a76f1ffSMark Brown
16439a76f1ffSMark Brown /* ...otherwise the right. The VU is stereo. */
164438f3f31aSMark Brown if (ret & WM8962_SPKOUTR_PGA_ENA)
1645f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_SPKOUTR_VOLUME,
16466d75dfc3SKuninori Morimoto snd_soc_component_read(component, WM8962_SPKOUTR_VOLUME));
16479a76f1ffSMark Brown
164838f3f31aSMark Brown return 1;
16499a76f1ffSMark Brown }
16509a76f1ffSMark Brown
16516be449e5SMark Brown static const char *cap_hpf_mode_text[] = {
16526be449e5SMark Brown "Hi-fi", "Application"
16536be449e5SMark Brown };
16546be449e5SMark Brown
1655da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(cap_hpf_mode,
1656da6ebf83STakashi Iwai WM8962_ADC_DAC_CONTROL_2, 10, cap_hpf_mode_text);
16576be449e5SMark Brown
16581ab63da7SMark Brown
16591ab63da7SMark Brown static const char *cap_lhpf_mode_text[] = {
16601ab63da7SMark Brown "LPF", "HPF"
16611ab63da7SMark Brown };
16621ab63da7SMark Brown
1663da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(cap_lhpf_mode,
1664da6ebf83STakashi Iwai WM8962_LHPF1, 1, cap_lhpf_mode_text);
16651ab63da7SMark Brown
16669a76f1ffSMark Brown static const struct snd_kcontrol_new wm8962_snd_controls[] = {
16679a76f1ffSMark Brown SOC_DOUBLE("Input Mixer Switch", WM8962_INPUT_MIXER_CONTROL_1, 3, 2, 1, 1),
16689a76f1ffSMark Brown
16699a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINL IN2L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 6, 7, 0,
16709a76f1ffSMark Brown mixin_tlv),
16719a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINL PGA Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 3, 7, 0,
16729a76f1ffSMark Brown mixinpga_tlv),
16739a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINL IN3L Volume", WM8962_LEFT_INPUT_MIXER_VOLUME, 0, 7, 0,
16749a76f1ffSMark Brown mixin_tlv),
16759a76f1ffSMark Brown
16769a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINR IN2R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 6, 7, 0,
16779a76f1ffSMark Brown mixin_tlv),
16789a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINR PGA Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 3, 7, 0,
16799a76f1ffSMark Brown mixinpga_tlv),
16809a76f1ffSMark Brown SOC_SINGLE_TLV("MIXINR IN3R Volume", WM8962_RIGHT_INPUT_MIXER_VOLUME, 0, 7, 0,
16819a76f1ffSMark Brown mixin_tlv),
16829a76f1ffSMark Brown
16839a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8962_LEFT_ADC_VOLUME,
16849a76f1ffSMark Brown WM8962_RIGHT_ADC_VOLUME, 1, 127, 0, digital_tlv),
16859a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Capture Volume", WM8962_LEFT_INPUT_VOLUME,
16869a76f1ffSMark Brown WM8962_RIGHT_INPUT_VOLUME, 0, 63, 0, inpga_tlv),
16879a76f1ffSMark Brown SOC_DOUBLE_R("Capture Switch", WM8962_LEFT_INPUT_VOLUME,
16889a76f1ffSMark Brown WM8962_RIGHT_INPUT_VOLUME, 7, 1, 1),
16899a76f1ffSMark Brown SOC_DOUBLE_R("Capture ZC Switch", WM8962_LEFT_INPUT_VOLUME,
16909a76f1ffSMark Brown WM8962_RIGHT_INPUT_VOLUME, 6, 1, 1),
16916be449e5SMark Brown SOC_SINGLE("Capture HPF Switch", WM8962_ADC_DAC_CONTROL_1, 0, 1, 1),
16926be449e5SMark Brown SOC_ENUM("Capture HPF Mode", cap_hpf_mode),
16936be449e5SMark Brown SOC_SINGLE("Capture HPF Cutoff", WM8962_ADC_DAC_CONTROL_2, 7, 7, 0),
16941ab63da7SMark Brown SOC_SINGLE("Capture LHPF Switch", WM8962_LHPF1, 0, 1, 0),
16951ab63da7SMark Brown SOC_ENUM("Capture LHPF Mode", cap_lhpf_mode),
16969a76f1ffSMark Brown
16979a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Sidetone Volume", WM8962_DAC_DSP_MIXING_1,
16989a76f1ffSMark Brown WM8962_DAC_DSP_MIXING_2, 4, 12, 0, st_tlv),
16999a76f1ffSMark Brown
17009a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8962_LEFT_DAC_VOLUME,
17019a76f1ffSMark Brown WM8962_RIGHT_DAC_VOLUME, 1, 127, 0, digital_tlv),
17029a76f1ffSMark Brown SOC_SINGLE("DAC High Performance Switch", WM8962_ADC_DAC_CONTROL_2, 0, 1, 0),
17035f52ee48SMark Brown SOC_SINGLE("DAC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 5, 1, 0),
17045f52ee48SMark Brown SOC_SINGLE("ADC L/R Swap Switch", WM8962_AUDIO_INTERFACE_0, 8, 1, 0),
170589383a27SSebastian Krzyszkowiak SOC_SINGLE("DAC Monomix Switch", WM8962_DAC_DSP_MIXING_1, WM8962_DAC_MONOMIX_SHIFT, 1, 0),
170689383a27SSebastian Krzyszkowiak SOC_SINGLE("ADC Monomix Switch", WM8962_THREED1, WM8962_ADC_MONOMIX_SHIFT, 1, 0),
17079a76f1ffSMark Brown
17089a76f1ffSMark Brown SOC_SINGLE("ADC High Performance Switch", WM8962_ADDITIONAL_CONTROL_1,
17099a76f1ffSMark Brown 5, 1, 0),
17109a76f1ffSMark Brown
17119a76f1ffSMark Brown SOC_SINGLE_TLV("Beep Volume", WM8962_BEEP_GENERATOR_1, 4, 15, 0, beep_tlv),
17129a76f1ffSMark Brown
17139a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Headphone Volume", WM8962_HPOUTL_VOLUME,
17149a76f1ffSMark Brown WM8962_HPOUTR_VOLUME, 0, 127, 0, out_tlv),
17159a76f1ffSMark Brown SOC_DOUBLE_EXT("Headphone Switch", WM8962_PWR_MGMT_2, 1, 0, 1, 1,
17169a76f1ffSMark Brown snd_soc_get_volsw, wm8962_put_hp_sw),
17179a76f1ffSMark Brown SOC_DOUBLE_R("Headphone ZC Switch", WM8962_HPOUTL_VOLUME, WM8962_HPOUTR_VOLUME,
17189a76f1ffSMark Brown 7, 1, 0),
17199a76f1ffSMark Brown SOC_DOUBLE_TLV("Headphone Aux Volume", WM8962_ANALOGUE_HP_2, 3, 6, 7, 0,
17209a76f1ffSMark Brown hp_tlv),
17219a76f1ffSMark Brown
17229a76f1ffSMark Brown SOC_DOUBLE_R("Headphone Mixer Switch", WM8962_HEADPHONE_MIXER_3,
17239a76f1ffSMark Brown WM8962_HEADPHONE_MIXER_4, 8, 1, 1),
17249a76f1ffSMark Brown
17259a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXL IN4L Volume", WM8962_HEADPHONE_MIXER_3,
17269a76f1ffSMark Brown 3, 7, 0, bypass_tlv),
17279a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXL IN4R Volume", WM8962_HEADPHONE_MIXER_3,
17289a76f1ffSMark Brown 0, 7, 0, bypass_tlv),
17299a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXL MIXINL Volume", WM8962_HEADPHONE_MIXER_3,
17309a76f1ffSMark Brown 7, 1, 1, inmix_tlv),
17319a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXL MIXINR Volume", WM8962_HEADPHONE_MIXER_3,
17329a76f1ffSMark Brown 6, 1, 1, inmix_tlv),
17339a76f1ffSMark Brown
17349a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXR IN4L Volume", WM8962_HEADPHONE_MIXER_4,
17359a76f1ffSMark Brown 3, 7, 0, bypass_tlv),
17369a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXR IN4R Volume", WM8962_HEADPHONE_MIXER_4,
17379a76f1ffSMark Brown 0, 7, 0, bypass_tlv),
17389a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXR MIXINL Volume", WM8962_HEADPHONE_MIXER_4,
17399a76f1ffSMark Brown 7, 1, 1, inmix_tlv),
17409a76f1ffSMark Brown SOC_SINGLE_TLV("HPMIXR MIXINR Volume", WM8962_HEADPHONE_MIXER_4,
17419a76f1ffSMark Brown 6, 1, 1, inmix_tlv),
17429a76f1ffSMark Brown
17439a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Boost Volume", WM8962_CLASS_D_CONTROL_2, 0, 7, 0,
17449a76f1ffSMark Brown classd_tlv),
17458f63aaa8SMark Brown
17468f63aaa8SMark Brown SOC_SINGLE("EQ Switch", WM8962_EQ1, WM8962_EQ_ENA_SHIFT, 1, 0),
17478f63aaa8SMark Brown SOC_DOUBLE_R_TLV("EQ1 Volume", WM8962_EQ2, WM8962_EQ22,
17488f63aaa8SMark Brown WM8962_EQL_B1_GAIN_SHIFT, 31, 0, eq_tlv),
17498f63aaa8SMark Brown SOC_DOUBLE_R_TLV("EQ2 Volume", WM8962_EQ2, WM8962_EQ22,
17508f63aaa8SMark Brown WM8962_EQL_B2_GAIN_SHIFT, 31, 0, eq_tlv),
17518f63aaa8SMark Brown SOC_DOUBLE_R_TLV("EQ3 Volume", WM8962_EQ2, WM8962_EQ22,
17528f63aaa8SMark Brown WM8962_EQL_B3_GAIN_SHIFT, 31, 0, eq_tlv),
17538f63aaa8SMark Brown SOC_DOUBLE_R_TLV("EQ4 Volume", WM8962_EQ3, WM8962_EQ23,
17548f63aaa8SMark Brown WM8962_EQL_B4_GAIN_SHIFT, 31, 0, eq_tlv),
17558f63aaa8SMark Brown SOC_DOUBLE_R_TLV("EQ5 Volume", WM8962_EQ3, WM8962_EQ23,
17568f63aaa8SMark Brown WM8962_EQL_B5_GAIN_SHIFT, 31, 0, eq_tlv),
1757ae2ff9f6SRichard Fitzgerald SND_SOC_BYTES("EQL Coefficients", WM8962_EQ4, 18),
1758ae2ff9f6SRichard Fitzgerald SND_SOC_BYTES("EQR Coefficients", WM8962_EQ24, 18),
1759ae2ff9f6SRichard Fitzgerald
17606f88a4e5SMark Brown
176169e5a39fSMark Brown SOC_SINGLE("3D Switch", WM8962_THREED1, 0, 1, 0),
176269e5a39fSMark Brown SND_SOC_BYTES_MASK("3D Coefficients", WM8962_THREED1, 4, WM8962_THREED_ENA),
176369e5a39fSMark Brown
1764acf31d43SMark Brown SOC_SINGLE("DF1 Switch", WM8962_DF1, 0, 1, 0),
1765acf31d43SMark Brown SND_SOC_BYTES_MASK("DF1 Coefficients", WM8962_DF1, 7, WM8962_DF1_ENA),
1766acf31d43SMark Brown
1767fd0ca45bSMark Brown SOC_SINGLE("DRC Switch", WM8962_DRC_1, 0, 1, 0),
1768fd0ca45bSMark Brown SND_SOC_BYTES_MASK("DRC Coefficients", WM8962_DRC_1, 5, WM8962_DRC_ENA),
1769fd0ca45bSMark Brown
17706f88a4e5SMark Brown WM8962_DSP2_ENABLE("VSS Switch", WM8962_VSS_ENA_SHIFT),
17715462fccdSMark Brown SND_SOC_BYTES("VSS Coefficients", WM8962_VSS_XHD2_1, 148),
17726f88a4e5SMark Brown WM8962_DSP2_ENABLE("HPF1 Switch", WM8962_HPF1_ENA_SHIFT),
17736f88a4e5SMark Brown WM8962_DSP2_ENABLE("HPF2 Switch", WM8962_HPF2_ENA_SHIFT),
177493a86beaSMark Brown SND_SOC_BYTES("HPF Coefficients", WM8962_LHPF2, 1),
17756f88a4e5SMark Brown WM8962_DSP2_ENABLE("HD Bass Switch", WM8962_HDBASS_ENA_SHIFT),
17765462fccdSMark Brown SND_SOC_BYTES("HD Bass Coefficients", WM8962_HDBASS_AI_1, 30),
1777dea0c74fSRichard Fitzgerald
1778dea0c74fSRichard Fitzgerald SOC_DOUBLE("ALC Switch", WM8962_ALC1, WM8962_ALCL_ENA_SHIFT,
1779dea0c74fSRichard Fitzgerald WM8962_ALCR_ENA_SHIFT, 1, 0),
1780dea0c74fSRichard Fitzgerald SND_SOC_BYTES_MASK("ALC Coefficients", WM8962_ALC1, 4,
1781dea0c74fSRichard Fitzgerald WM8962_ALCL_ENA_MASK | WM8962_ALCR_ENA_MASK),
17829a76f1ffSMark Brown };
17839a76f1ffSMark Brown
17849a76f1ffSMark Brown static const struct snd_kcontrol_new wm8962_spk_mono_controls[] = {
17859a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME, 0, 127, 0, out_tlv),
17869a76f1ffSMark Brown SOC_SINGLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 1, 1,
17879a76f1ffSMark Brown snd_soc_get_volsw, wm8962_put_spk_sw),
17889a76f1ffSMark Brown SOC_SINGLE("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, 7, 1, 0),
17899a76f1ffSMark Brown
17909a76f1ffSMark Brown SOC_SINGLE("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3, 8, 1, 1),
17919a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
17929a76f1ffSMark Brown 3, 7, 0, bypass_tlv),
17939a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
17949a76f1ffSMark Brown 0, 7, 0, bypass_tlv),
17959a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
17969a76f1ffSMark Brown 7, 1, 1, inmix_tlv),
17979a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
17989a76f1ffSMark Brown 6, 1, 1, inmix_tlv),
17999a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
18009a76f1ffSMark Brown 7, 1, 0, inmix_tlv),
18019a76f1ffSMark Brown SOC_SINGLE_TLV("Speaker Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
18029a76f1ffSMark Brown 6, 1, 0, inmix_tlv),
18039a76f1ffSMark Brown };
18049a76f1ffSMark Brown
18059a76f1ffSMark Brown static const struct snd_kcontrol_new wm8962_spk_stereo_controls[] = {
18069a76f1ffSMark Brown SOC_DOUBLE_R_TLV("Speaker Volume", WM8962_SPKOUTL_VOLUME,
18079a76f1ffSMark Brown WM8962_SPKOUTR_VOLUME, 0, 127, 0, out_tlv),
18089a76f1ffSMark Brown SOC_DOUBLE_EXT("Speaker Switch", WM8962_CLASS_D_CONTROL_1, 1, 0, 1, 1,
18099a76f1ffSMark Brown snd_soc_get_volsw, wm8962_put_spk_sw),
18109a76f1ffSMark Brown SOC_DOUBLE_R("Speaker ZC Switch", WM8962_SPKOUTL_VOLUME, WM8962_SPKOUTR_VOLUME,
18119a76f1ffSMark Brown 7, 1, 0),
18129a76f1ffSMark Brown
18139a76f1ffSMark Brown SOC_DOUBLE_R("Speaker Mixer Switch", WM8962_SPEAKER_MIXER_3,
18149a76f1ffSMark Brown WM8962_SPEAKER_MIXER_4, 8, 1, 1),
18159a76f1ffSMark Brown
18169a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer IN4L Volume", WM8962_SPEAKER_MIXER_3,
18179a76f1ffSMark Brown 3, 7, 0, bypass_tlv),
18189a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer IN4R Volume", WM8962_SPEAKER_MIXER_3,
18199a76f1ffSMark Brown 0, 7, 0, bypass_tlv),
18209a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_3,
18219a76f1ffSMark Brown 7, 1, 1, inmix_tlv),
18229a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_3,
18239a76f1ffSMark Brown 6, 1, 1, inmix_tlv),
18249a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
18259a76f1ffSMark Brown 7, 1, 0, inmix_tlv),
18269a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTL Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
18279a76f1ffSMark Brown 6, 1, 0, inmix_tlv),
18289a76f1ffSMark Brown
18299a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer IN4L Volume", WM8962_SPEAKER_MIXER_4,
18309a76f1ffSMark Brown 3, 7, 0, bypass_tlv),
18319a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer IN4R Volume", WM8962_SPEAKER_MIXER_4,
18329a76f1ffSMark Brown 0, 7, 0, bypass_tlv),
18339a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer MIXINL Volume", WM8962_SPEAKER_MIXER_4,
18349a76f1ffSMark Brown 7, 1, 1, inmix_tlv),
18359a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer MIXINR Volume", WM8962_SPEAKER_MIXER_4,
18369a76f1ffSMark Brown 6, 1, 1, inmix_tlv),
18379a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer DACL Volume", WM8962_SPEAKER_MIXER_5,
18389a76f1ffSMark Brown 5, 1, 0, inmix_tlv),
18399a76f1ffSMark Brown SOC_SINGLE_TLV("SPKOUTR Mixer DACR Volume", WM8962_SPEAKER_MIXER_5,
18409a76f1ffSMark Brown 4, 1, 0, inmix_tlv),
18419a76f1ffSMark Brown };
18429a76f1ffSMark Brown
tp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1843ee1aa2aeSXiaolei Wang static int tp_event(struct snd_soc_dapm_widget *w,
1844ee1aa2aeSXiaolei Wang struct snd_kcontrol *kcontrol, int event)
1845ee1aa2aeSXiaolei Wang {
1846ee1aa2aeSXiaolei Wang int ret, reg, val, mask;
1847ee1aa2aeSXiaolei Wang struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1848ee1aa2aeSXiaolei Wang
1849ee1aa2aeSXiaolei Wang ret = pm_runtime_resume_and_get(component->dev);
1850ee1aa2aeSXiaolei Wang if (ret < 0) {
1851ee1aa2aeSXiaolei Wang dev_err(component->dev, "Failed to resume device: %d\n", ret);
1852ee1aa2aeSXiaolei Wang return ret;
1853ee1aa2aeSXiaolei Wang }
1854ee1aa2aeSXiaolei Wang
1855ee1aa2aeSXiaolei Wang reg = WM8962_ADDITIONAL_CONTROL_4;
1856ee1aa2aeSXiaolei Wang
1857ee1aa2aeSXiaolei Wang if (!strcmp(w->name, "TEMP_HP")) {
1858ee1aa2aeSXiaolei Wang mask = WM8962_TEMP_ENA_HP_MASK;
1859ee1aa2aeSXiaolei Wang val = WM8962_TEMP_ENA_HP;
1860ee1aa2aeSXiaolei Wang } else if (!strcmp(w->name, "TEMP_SPK")) {
1861ee1aa2aeSXiaolei Wang mask = WM8962_TEMP_ENA_SPK_MASK;
1862ee1aa2aeSXiaolei Wang val = WM8962_TEMP_ENA_SPK;
1863ee1aa2aeSXiaolei Wang } else {
1864ee1aa2aeSXiaolei Wang pm_runtime_put(component->dev);
1865ee1aa2aeSXiaolei Wang return -EINVAL;
1866ee1aa2aeSXiaolei Wang }
1867ee1aa2aeSXiaolei Wang
1868ee1aa2aeSXiaolei Wang switch (event) {
1869ee1aa2aeSXiaolei Wang case SND_SOC_DAPM_POST_PMD:
1870ee1aa2aeSXiaolei Wang val = 0;
1871ee1aa2aeSXiaolei Wang fallthrough;
1872ee1aa2aeSXiaolei Wang case SND_SOC_DAPM_POST_PMU:
1873ee1aa2aeSXiaolei Wang ret = snd_soc_component_update_bits(component, reg, mask, val);
1874ee1aa2aeSXiaolei Wang break;
1875ee1aa2aeSXiaolei Wang default:
1876ee1aa2aeSXiaolei Wang WARN(1, "Invalid event %d\n", event);
1877ee1aa2aeSXiaolei Wang pm_runtime_put(component->dev);
1878ee1aa2aeSXiaolei Wang return -EINVAL;
1879ee1aa2aeSXiaolei Wang }
1880ee1aa2aeSXiaolei Wang
1881ee1aa2aeSXiaolei Wang pm_runtime_put(component->dev);
1882ee1aa2aeSXiaolei Wang
1883ee1aa2aeSXiaolei Wang return 0;
1884ee1aa2aeSXiaolei Wang }
1885ee1aa2aeSXiaolei Wang
cp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)18869a76f1ffSMark Brown static int cp_event(struct snd_soc_dapm_widget *w,
18879a76f1ffSMark Brown struct snd_kcontrol *kcontrol, int event)
18889a76f1ffSMark Brown {
18899a76f1ffSMark Brown switch (event) {
18909a76f1ffSMark Brown case SND_SOC_DAPM_POST_PMU:
18919a76f1ffSMark Brown msleep(5);
18929a76f1ffSMark Brown break;
18939a76f1ffSMark Brown
18949a76f1ffSMark Brown default:
189569134367STakashi Iwai WARN(1, "Invalid event %d\n", event);
18969a76f1ffSMark Brown return -EINVAL;
18979a76f1ffSMark Brown }
18989a76f1ffSMark Brown
18999a76f1ffSMark Brown return 0;
19009a76f1ffSMark Brown }
19019a76f1ffSMark Brown
hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)19029a76f1ffSMark Brown static int hp_event(struct snd_soc_dapm_widget *w,
19039a76f1ffSMark Brown struct snd_kcontrol *kcontrol, int event)
19049a76f1ffSMark Brown {
1905f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
19069a76f1ffSMark Brown int timeout;
19079a76f1ffSMark Brown int reg;
19089a76f1ffSMark Brown int expected = (WM8962_DCS_STARTUP_DONE_HP1L |
19099a76f1ffSMark Brown WM8962_DCS_STARTUP_DONE_HP1R);
19109a76f1ffSMark Brown
19119a76f1ffSMark Brown switch (event) {
19129a76f1ffSMark Brown case SND_SOC_DAPM_POST_PMU:
1913f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19149a76f1ffSMark Brown WM8962_HP1L_ENA | WM8962_HP1R_ENA,
19159a76f1ffSMark Brown WM8962_HP1L_ENA | WM8962_HP1R_ENA);
19169a76f1ffSMark Brown udelay(20);
19179a76f1ffSMark Brown
1918f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19199a76f1ffSMark Brown WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY,
19209a76f1ffSMark Brown WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY);
19219a76f1ffSMark Brown
19229a76f1ffSMark Brown /* Start the DC servo */
1923f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_DC_SERVO_1,
19249a76f1ffSMark Brown WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
19259a76f1ffSMark Brown WM8962_HP1L_DCS_STARTUP |
19269a76f1ffSMark Brown WM8962_HP1R_DCS_STARTUP,
19279a76f1ffSMark Brown WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
19289a76f1ffSMark Brown WM8962_HP1L_DCS_STARTUP |
19299a76f1ffSMark Brown WM8962_HP1R_DCS_STARTUP);
19309a76f1ffSMark Brown
19319a76f1ffSMark Brown /* Wait for it to complete, should be well under 100ms */
19329a76f1ffSMark Brown timeout = 0;
19339a76f1ffSMark Brown do {
19349a76f1ffSMark Brown msleep(1);
19356d75dfc3SKuninori Morimoto reg = snd_soc_component_read(component, WM8962_DC_SERVO_6);
19369a76f1ffSMark Brown if (reg < 0) {
1937f4ee2717SKuninori Morimoto dev_err(component->dev,
19389a76f1ffSMark Brown "Failed to read DCS status: %d\n",
19399a76f1ffSMark Brown reg);
19409a76f1ffSMark Brown continue;
19419a76f1ffSMark Brown }
1942f4ee2717SKuninori Morimoto dev_dbg(component->dev, "DCS status: %x\n", reg);
19439a76f1ffSMark Brown } while (++timeout < 200 && (reg & expected) != expected);
19449a76f1ffSMark Brown
19459a76f1ffSMark Brown if ((reg & expected) != expected)
1946f4ee2717SKuninori Morimoto dev_err(component->dev, "DC servo timed out\n");
19479a76f1ffSMark Brown else
1948f4ee2717SKuninori Morimoto dev_dbg(component->dev, "DC servo complete after %dms\n",
19499a76f1ffSMark Brown timeout);
19509a76f1ffSMark Brown
1951f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19529a76f1ffSMark Brown WM8962_HP1L_ENA_OUTP |
19539a76f1ffSMark Brown WM8962_HP1R_ENA_OUTP,
19549a76f1ffSMark Brown WM8962_HP1L_ENA_OUTP |
19559a76f1ffSMark Brown WM8962_HP1R_ENA_OUTP);
19569a76f1ffSMark Brown udelay(20);
19579a76f1ffSMark Brown
1958f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19599a76f1ffSMark Brown WM8962_HP1L_RMV_SHORT |
19609a76f1ffSMark Brown WM8962_HP1R_RMV_SHORT,
19619a76f1ffSMark Brown WM8962_HP1L_RMV_SHORT |
19629a76f1ffSMark Brown WM8962_HP1R_RMV_SHORT);
19639a76f1ffSMark Brown break;
19649a76f1ffSMark Brown
19659a76f1ffSMark Brown case SND_SOC_DAPM_PRE_PMD:
1966f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19679a76f1ffSMark Brown WM8962_HP1L_RMV_SHORT |
19689a76f1ffSMark Brown WM8962_HP1R_RMV_SHORT, 0);
19699a76f1ffSMark Brown
19709a76f1ffSMark Brown udelay(20);
19719a76f1ffSMark Brown
1972f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_DC_SERVO_1,
19739a76f1ffSMark Brown WM8962_HP1L_DCS_ENA | WM8962_HP1R_DCS_ENA |
19749a76f1ffSMark Brown WM8962_HP1L_DCS_STARTUP |
19759a76f1ffSMark Brown WM8962_HP1R_DCS_STARTUP,
19769a76f1ffSMark Brown 0);
19779a76f1ffSMark Brown
1978f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ANALOGUE_HP_0,
19799a76f1ffSMark Brown WM8962_HP1L_ENA | WM8962_HP1R_ENA |
19809a76f1ffSMark Brown WM8962_HP1L_ENA_DLY | WM8962_HP1R_ENA_DLY |
19819a76f1ffSMark Brown WM8962_HP1L_ENA_OUTP |
19829a76f1ffSMark Brown WM8962_HP1R_ENA_OUTP, 0);
19839a76f1ffSMark Brown
19849a76f1ffSMark Brown break;
19859a76f1ffSMark Brown
19869a76f1ffSMark Brown default:
198769134367STakashi Iwai WARN(1, "Invalid event %d\n", event);
19889a76f1ffSMark Brown return -EINVAL;
19899a76f1ffSMark Brown
19909a76f1ffSMark Brown }
19919a76f1ffSMark Brown
19929a76f1ffSMark Brown return 0;
19939a76f1ffSMark Brown }
19949a76f1ffSMark Brown
19959a76f1ffSMark Brown /* VU bits for the output PGAs only take effect while the PGA is powered */
out_pga_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)19969a76f1ffSMark Brown static int out_pga_event(struct snd_soc_dapm_widget *w,
19979a76f1ffSMark Brown struct snd_kcontrol *kcontrol, int event)
19989a76f1ffSMark Brown {
1999f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
20009a76f1ffSMark Brown int reg;
20019a76f1ffSMark Brown
20029a76f1ffSMark Brown switch (w->shift) {
20039a76f1ffSMark Brown case WM8962_HPOUTR_PGA_ENA_SHIFT:
20049a76f1ffSMark Brown reg = WM8962_HPOUTR_VOLUME;
20059a76f1ffSMark Brown break;
20069a76f1ffSMark Brown case WM8962_HPOUTL_PGA_ENA_SHIFT:
20079a76f1ffSMark Brown reg = WM8962_HPOUTL_VOLUME;
20089a76f1ffSMark Brown break;
20099a76f1ffSMark Brown case WM8962_SPKOUTR_PGA_ENA_SHIFT:
20109a76f1ffSMark Brown reg = WM8962_SPKOUTR_VOLUME;
20119a76f1ffSMark Brown break;
20129a76f1ffSMark Brown case WM8962_SPKOUTL_PGA_ENA_SHIFT:
20139a76f1ffSMark Brown reg = WM8962_SPKOUTL_VOLUME;
20149a76f1ffSMark Brown break;
20159a76f1ffSMark Brown default:
201669134367STakashi Iwai WARN(1, "Invalid shift %d\n", w->shift);
20179a76f1ffSMark Brown return -EINVAL;
20189a76f1ffSMark Brown }
20199a76f1ffSMark Brown
20209a76f1ffSMark Brown switch (event) {
20219a76f1ffSMark Brown case SND_SOC_DAPM_POST_PMU:
20226d75dfc3SKuninori Morimoto return snd_soc_component_write(component, reg,
20236d75dfc3SKuninori Morimoto snd_soc_component_read(component, reg));
20249a76f1ffSMark Brown default:
202569134367STakashi Iwai WARN(1, "Invalid event %d\n", event);
20269a76f1ffSMark Brown return -EINVAL;
20279a76f1ffSMark Brown }
20289a76f1ffSMark Brown }
20299a76f1ffSMark Brown
dsp2_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)20306f88a4e5SMark Brown static int dsp2_event(struct snd_soc_dapm_widget *w,
20316f88a4e5SMark Brown struct snd_kcontrol *kcontrol, int event)
20326f88a4e5SMark Brown {
2033f4ee2717SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2034f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
20356f88a4e5SMark Brown
20366f88a4e5SMark Brown switch (event) {
20376f88a4e5SMark Brown case SND_SOC_DAPM_POST_PMU:
20386f88a4e5SMark Brown if (wm8962->dsp2_ena)
2039f4ee2717SKuninori Morimoto wm8962_dsp2_start(component);
20406f88a4e5SMark Brown break;
20416f88a4e5SMark Brown
20426f88a4e5SMark Brown case SND_SOC_DAPM_PRE_PMD:
20436f88a4e5SMark Brown if (wm8962->dsp2_ena)
2044f4ee2717SKuninori Morimoto wm8962_dsp2_stop(component);
20456f88a4e5SMark Brown break;
20466f88a4e5SMark Brown
20476f88a4e5SMark Brown default:
204869134367STakashi Iwai WARN(1, "Invalid event %d\n", event);
20496f88a4e5SMark Brown return -EINVAL;
20506f88a4e5SMark Brown }
20516f88a4e5SMark Brown
20526f88a4e5SMark Brown return 0;
20536f88a4e5SMark Brown }
20546f88a4e5SMark Brown
205531794bc3SMark Brown static const char *st_text[] = { "None", "Left", "Right" };
20569a76f1ffSMark Brown
2057da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(str_enum,
2058da6ebf83STakashi Iwai WM8962_DAC_DSP_MIXING_1, 2, st_text);
20599a76f1ffSMark Brown
20609a76f1ffSMark Brown static const struct snd_kcontrol_new str_mux =
20619a76f1ffSMark Brown SOC_DAPM_ENUM("Right Sidetone", str_enum);
20629a76f1ffSMark Brown
2063da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(stl_enum,
2064da6ebf83STakashi Iwai WM8962_DAC_DSP_MIXING_2, 2, st_text);
20659a76f1ffSMark Brown
20669a76f1ffSMark Brown static const struct snd_kcontrol_new stl_mux =
20679a76f1ffSMark Brown SOC_DAPM_ENUM("Left Sidetone", stl_enum);
20689a76f1ffSMark Brown
20699a76f1ffSMark Brown static const char *outmux_text[] = { "DAC", "Mixer" };
20709a76f1ffSMark Brown
2071da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(spkoutr_enum,
2072da6ebf83STakashi Iwai WM8962_SPEAKER_MIXER_2, 7, outmux_text);
20739a76f1ffSMark Brown
20749a76f1ffSMark Brown static const struct snd_kcontrol_new spkoutr_mux =
20759a76f1ffSMark Brown SOC_DAPM_ENUM("SPKOUTR Mux", spkoutr_enum);
20769a76f1ffSMark Brown
2077da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(spkoutl_enum,
2078da6ebf83STakashi Iwai WM8962_SPEAKER_MIXER_1, 7, outmux_text);
20799a76f1ffSMark Brown
20809a76f1ffSMark Brown static const struct snd_kcontrol_new spkoutl_mux =
20819a76f1ffSMark Brown SOC_DAPM_ENUM("SPKOUTL Mux", spkoutl_enum);
20829a76f1ffSMark Brown
2083da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(hpoutr_enum,
2084da6ebf83STakashi Iwai WM8962_HEADPHONE_MIXER_2, 7, outmux_text);
20859a76f1ffSMark Brown
20869a76f1ffSMark Brown static const struct snd_kcontrol_new hpoutr_mux =
20879a76f1ffSMark Brown SOC_DAPM_ENUM("HPOUTR Mux", hpoutr_enum);
20889a76f1ffSMark Brown
2089da6ebf83STakashi Iwai static SOC_ENUM_SINGLE_DECL(hpoutl_enum,
2090da6ebf83STakashi Iwai WM8962_HEADPHONE_MIXER_1, 7, outmux_text);
20919a76f1ffSMark Brown
20929a76f1ffSMark Brown static const struct snd_kcontrol_new hpoutl_mux =
20939a76f1ffSMark Brown SOC_DAPM_ENUM("HPOUTL Mux", hpoutl_enum);
20949a76f1ffSMark Brown
2095b5083c0cSCharles Keepax static const char * const input_mode_text[] = { "Analog", "Digital" };
2096b5083c0cSCharles Keepax
2097b5083c0cSCharles Keepax static SOC_ENUM_SINGLE_VIRT_DECL(input_mode_enum, input_mode_text);
2098b5083c0cSCharles Keepax
2099b5083c0cSCharles Keepax static const struct snd_kcontrol_new input_mode_mux =
2100b5083c0cSCharles Keepax SOC_DAPM_ENUM("Input Mode", input_mode_enum);
2101b5083c0cSCharles Keepax
21029a76f1ffSMark Brown static const struct snd_kcontrol_new inpgal[] = {
21039a76f1ffSMark Brown SOC_DAPM_SINGLE("IN1L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 3, 1, 0),
21049a76f1ffSMark Brown SOC_DAPM_SINGLE("IN2L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 2, 1, 0),
21059a76f1ffSMark Brown SOC_DAPM_SINGLE("IN3L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 1, 1, 0),
21069a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4L Switch", WM8962_LEFT_INPUT_PGA_CONTROL, 0, 1, 0),
21079a76f1ffSMark Brown };
21089a76f1ffSMark Brown
21099a76f1ffSMark Brown static const struct snd_kcontrol_new inpgar[] = {
21109a76f1ffSMark Brown SOC_DAPM_SINGLE("IN1R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 3, 1, 0),
21119a76f1ffSMark Brown SOC_DAPM_SINGLE("IN2R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 2, 1, 0),
21129a76f1ffSMark Brown SOC_DAPM_SINGLE("IN3R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 1, 1, 0),
21139a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4R Switch", WM8962_RIGHT_INPUT_PGA_CONTROL, 0, 1, 0),
21149a76f1ffSMark Brown };
21159a76f1ffSMark Brown
21169a76f1ffSMark Brown static const struct snd_kcontrol_new mixinl[] = {
21179a76f1ffSMark Brown SOC_DAPM_SINGLE("IN2L Switch", WM8962_INPUT_MIXER_CONTROL_2, 5, 1, 0),
21189a76f1ffSMark Brown SOC_DAPM_SINGLE("IN3L Switch", WM8962_INPUT_MIXER_CONTROL_2, 4, 1, 0),
21199a76f1ffSMark Brown SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 3, 1, 0),
21209a76f1ffSMark Brown };
21219a76f1ffSMark Brown
21229a76f1ffSMark Brown static const struct snd_kcontrol_new mixinr[] = {
21239a76f1ffSMark Brown SOC_DAPM_SINGLE("IN2R Switch", WM8962_INPUT_MIXER_CONTROL_2, 2, 1, 0),
21249a76f1ffSMark Brown SOC_DAPM_SINGLE("IN3R Switch", WM8962_INPUT_MIXER_CONTROL_2, 1, 1, 0),
21259a76f1ffSMark Brown SOC_DAPM_SINGLE("PGA Switch", WM8962_INPUT_MIXER_CONTROL_2, 0, 1, 0),
21269a76f1ffSMark Brown };
21279a76f1ffSMark Brown
21289a76f1ffSMark Brown static const struct snd_kcontrol_new hpmixl[] = {
21299a76f1ffSMark Brown SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_1, 5, 1, 0),
21309a76f1ffSMark Brown SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_1, 4, 1, 0),
21319a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_1, 3, 1, 0),
21329a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_1, 2, 1, 0),
21339a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_1, 1, 1, 0),
21349a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_1, 0, 1, 0),
21359a76f1ffSMark Brown };
21369a76f1ffSMark Brown
21379a76f1ffSMark Brown static const struct snd_kcontrol_new hpmixr[] = {
21389a76f1ffSMark Brown SOC_DAPM_SINGLE("DACL Switch", WM8962_HEADPHONE_MIXER_2, 5, 1, 0),
21399a76f1ffSMark Brown SOC_DAPM_SINGLE("DACR Switch", WM8962_HEADPHONE_MIXER_2, 4, 1, 0),
21409a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINL Switch", WM8962_HEADPHONE_MIXER_2, 3, 1, 0),
21419a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINR Switch", WM8962_HEADPHONE_MIXER_2, 2, 1, 0),
21429a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4L Switch", WM8962_HEADPHONE_MIXER_2, 1, 1, 0),
21439a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4R Switch", WM8962_HEADPHONE_MIXER_2, 0, 1, 0),
21449a76f1ffSMark Brown };
21459a76f1ffSMark Brown
21469a76f1ffSMark Brown static const struct snd_kcontrol_new spkmixl[] = {
21479a76f1ffSMark Brown SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_1, 5, 1, 0),
21489a76f1ffSMark Brown SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_1, 4, 1, 0),
21499a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_1, 3, 1, 0),
21509a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_1, 2, 1, 0),
21519a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_1, 1, 1, 0),
21529a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_1, 0, 1, 0),
21539a76f1ffSMark Brown };
21549a76f1ffSMark Brown
21559a76f1ffSMark Brown static const struct snd_kcontrol_new spkmixr[] = {
21569a76f1ffSMark Brown SOC_DAPM_SINGLE("DACL Switch", WM8962_SPEAKER_MIXER_2, 5, 1, 0),
21579a76f1ffSMark Brown SOC_DAPM_SINGLE("DACR Switch", WM8962_SPEAKER_MIXER_2, 4, 1, 0),
21589a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINL Switch", WM8962_SPEAKER_MIXER_2, 3, 1, 0),
21599a76f1ffSMark Brown SOC_DAPM_SINGLE("MIXINR Switch", WM8962_SPEAKER_MIXER_2, 2, 1, 0),
21609a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4L Switch", WM8962_SPEAKER_MIXER_2, 1, 1, 0),
21619a76f1ffSMark Brown SOC_DAPM_SINGLE("IN4R Switch", WM8962_SPEAKER_MIXER_2, 0, 1, 0),
21629a76f1ffSMark Brown };
21639a76f1ffSMark Brown
21649a76f1ffSMark Brown static const struct snd_soc_dapm_widget wm8962_dapm_widgets[] = {
21659a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN1L"),
21669a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN1R"),
21679a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN2L"),
21689a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN2R"),
21699a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN3L"),
21709a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN3R"),
21719a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN4L"),
21729a76f1ffSMark Brown SND_SOC_DAPM_INPUT("IN4R"),
217336c6b54cSMark Brown SND_SOC_DAPM_SIGGEN("Beep"),
2174e47ac37cSMark Brown SND_SOC_DAPM_INPUT("DMICDAT"),
21759a76f1ffSMark Brown
2176086d7f80SMark Brown SND_SOC_DAPM_SUPPLY("MICBIAS", WM8962_PWR_MGMT_1, 1, 0, NULL, 0),
2177a4f28c00SMark Brown
21789a76f1ffSMark Brown SND_SOC_DAPM_SUPPLY("Class G", WM8962_CHARGE_PUMP_B, 0, 1, NULL, 0),
2179a968d9dbSMark Brown SND_SOC_DAPM_SUPPLY("SYSCLK", WM8962_CLOCKING2, 5, 0, NULL, 0),
21809a76f1ffSMark Brown SND_SOC_DAPM_SUPPLY("Charge Pump", WM8962_CHARGE_PUMP_1, 0, 0, cp_event,
21819a76f1ffSMark Brown SND_SOC_DAPM_POST_PMU),
21829a76f1ffSMark Brown SND_SOC_DAPM_SUPPLY("TOCLK", WM8962_ADDITIONAL_CONTROL_1, 0, 0, NULL, 0),
21836f88a4e5SMark Brown SND_SOC_DAPM_SUPPLY_S("DSP2", 1, WM8962_DSP2_POWER_MANAGEMENT,
21846f88a4e5SMark Brown WM8962_DSP2_ENA_SHIFT, 0, dsp2_event,
21856f88a4e5SMark Brown SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
2186ee1aa2aeSXiaolei Wang SND_SOC_DAPM_SUPPLY("TEMP_HP", SND_SOC_NOPM, 0, 0, tp_event,
2187ee1aa2aeSXiaolei Wang SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
2188ee1aa2aeSXiaolei Wang SND_SOC_DAPM_SUPPLY("TEMP_SPK", SND_SOC_NOPM, 0, 0, tp_event,
2189ee1aa2aeSXiaolei Wang SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
21909a76f1ffSMark Brown
21919a76f1ffSMark Brown SND_SOC_DAPM_MIXER("INPGAL", WM8962_LEFT_INPUT_PGA_CONTROL, 4, 0,
21929a76f1ffSMark Brown inpgal, ARRAY_SIZE(inpgal)),
21939a76f1ffSMark Brown SND_SOC_DAPM_MIXER("INPGAR", WM8962_RIGHT_INPUT_PGA_CONTROL, 4, 0,
21949a76f1ffSMark Brown inpgar, ARRAY_SIZE(inpgar)),
21959a76f1ffSMark Brown SND_SOC_DAPM_MIXER("MIXINL", WM8962_PWR_MGMT_1, 5, 0,
21969a76f1ffSMark Brown mixinl, ARRAY_SIZE(mixinl)),
21979a76f1ffSMark Brown SND_SOC_DAPM_MIXER("MIXINR", WM8962_PWR_MGMT_1, 4, 0,
21989a76f1ffSMark Brown mixinr, ARRAY_SIZE(mixinr)),
21999a76f1ffSMark Brown
22003f7d55a1SMark Brown SND_SOC_DAPM_AIF_IN("DMIC_ENA", NULL, 0, WM8962_PWR_MGMT_1, 10, 0),
2201e47ac37cSMark Brown
2202b5083c0cSCharles Keepax SND_SOC_DAPM_MUX("Input Mode L", SND_SOC_NOPM, 0, 0, &input_mode_mux),
2203b5083c0cSCharles Keepax SND_SOC_DAPM_MUX("Input Mode R", SND_SOC_NOPM, 0, 0, &input_mode_mux),
2204b5083c0cSCharles Keepax
22059a76f1ffSMark Brown SND_SOC_DAPM_ADC("ADCL", "Capture", WM8962_PWR_MGMT_1, 3, 0),
22069a76f1ffSMark Brown SND_SOC_DAPM_ADC("ADCR", "Capture", WM8962_PWR_MGMT_1, 2, 0),
22079a76f1ffSMark Brown
22089a76f1ffSMark Brown SND_SOC_DAPM_MUX("STL", SND_SOC_NOPM, 0, 0, &stl_mux),
22099a76f1ffSMark Brown SND_SOC_DAPM_MUX("STR", SND_SOC_NOPM, 0, 0, &str_mux),
22109a76f1ffSMark Brown
22119a76f1ffSMark Brown SND_SOC_DAPM_DAC("DACL", "Playback", WM8962_PWR_MGMT_2, 8, 0),
22129a76f1ffSMark Brown SND_SOC_DAPM_DAC("DACR", "Playback", WM8962_PWR_MGMT_2, 7, 0),
22139a76f1ffSMark Brown
22149a76f1ffSMark Brown SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
22159a76f1ffSMark Brown SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0),
22169a76f1ffSMark Brown
22179a76f1ffSMark Brown SND_SOC_DAPM_MIXER("HPMIXL", WM8962_MIXER_ENABLES, 3, 0,
22189a76f1ffSMark Brown hpmixl, ARRAY_SIZE(hpmixl)),
22199a76f1ffSMark Brown SND_SOC_DAPM_MIXER("HPMIXR", WM8962_MIXER_ENABLES, 2, 0,
22209a76f1ffSMark Brown hpmixr, ARRAY_SIZE(hpmixr)),
22219a76f1ffSMark Brown
22229a76f1ffSMark Brown SND_SOC_DAPM_MUX_E("HPOUTL PGA", WM8962_PWR_MGMT_2, 6, 0, &hpoutl_mux,
22239a76f1ffSMark Brown out_pga_event, SND_SOC_DAPM_POST_PMU),
22249a76f1ffSMark Brown SND_SOC_DAPM_MUX_E("HPOUTR PGA", WM8962_PWR_MGMT_2, 5, 0, &hpoutr_mux,
22259a76f1ffSMark Brown out_pga_event, SND_SOC_DAPM_POST_PMU),
22269a76f1ffSMark Brown
22279a76f1ffSMark Brown SND_SOC_DAPM_PGA_E("HPOUT", SND_SOC_NOPM, 0, 0, NULL, 0, hp_event,
22289a76f1ffSMark Brown SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
22299a76f1ffSMark Brown
22309a76f1ffSMark Brown SND_SOC_DAPM_OUTPUT("HPOUTL"),
22319a76f1ffSMark Brown SND_SOC_DAPM_OUTPUT("HPOUTR"),
22322108a49fSStuart Henderson
22332108a49fSStuart Henderson SND_SOC_DAPM_PGA("SPKOUTL Output", WM8962_CLASS_D_CONTROL_1, 6, 0, NULL, 0),
22342108a49fSStuart Henderson SND_SOC_DAPM_PGA("SPKOUTR Output", WM8962_CLASS_D_CONTROL_1, 7, 0, NULL, 0),
22359a76f1ffSMark Brown };
22369a76f1ffSMark Brown
22379a76f1ffSMark Brown static const struct snd_soc_dapm_widget wm8962_dapm_spk_mono_widgets[] = {
22389a76f1ffSMark Brown SND_SOC_DAPM_MIXER("Speaker Mixer", WM8962_MIXER_ENABLES, 1, 0,
22399a76f1ffSMark Brown spkmixl, ARRAY_SIZE(spkmixl)),
22409a76f1ffSMark Brown SND_SOC_DAPM_MUX_E("Speaker PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
22419a76f1ffSMark Brown out_pga_event, SND_SOC_DAPM_POST_PMU),
22429a76f1ffSMark Brown SND_SOC_DAPM_OUTPUT("SPKOUT"),
22439a76f1ffSMark Brown };
22449a76f1ffSMark Brown
22459a76f1ffSMark Brown static const struct snd_soc_dapm_widget wm8962_dapm_spk_stereo_widgets[] = {
22469a76f1ffSMark Brown SND_SOC_DAPM_MIXER("SPKOUTL Mixer", WM8962_MIXER_ENABLES, 1, 0,
22479a76f1ffSMark Brown spkmixl, ARRAY_SIZE(spkmixl)),
22489a76f1ffSMark Brown SND_SOC_DAPM_MIXER("SPKOUTR Mixer", WM8962_MIXER_ENABLES, 0, 0,
22499a76f1ffSMark Brown spkmixr, ARRAY_SIZE(spkmixr)),
22509a76f1ffSMark Brown
22519a76f1ffSMark Brown SND_SOC_DAPM_MUX_E("SPKOUTL PGA", WM8962_PWR_MGMT_2, 4, 0, &spkoutl_mux,
22529a76f1ffSMark Brown out_pga_event, SND_SOC_DAPM_POST_PMU),
22539a76f1ffSMark Brown SND_SOC_DAPM_MUX_E("SPKOUTR PGA", WM8962_PWR_MGMT_2, 3, 0, &spkoutr_mux,
22549a76f1ffSMark Brown out_pga_event, SND_SOC_DAPM_POST_PMU),
22559a76f1ffSMark Brown
22569a76f1ffSMark Brown SND_SOC_DAPM_OUTPUT("SPKOUTL"),
22579a76f1ffSMark Brown SND_SOC_DAPM_OUTPUT("SPKOUTR"),
22589a76f1ffSMark Brown };
22599a76f1ffSMark Brown
22609a76f1ffSMark Brown static const struct snd_soc_dapm_route wm8962_intercon[] = {
22619a76f1ffSMark Brown { "INPGAL", "IN1L Switch", "IN1L" },
22629a76f1ffSMark Brown { "INPGAL", "IN2L Switch", "IN2L" },
22639a76f1ffSMark Brown { "INPGAL", "IN3L Switch", "IN3L" },
22649a76f1ffSMark Brown { "INPGAL", "IN4L Switch", "IN4L" },
22659a76f1ffSMark Brown
22669a76f1ffSMark Brown { "INPGAR", "IN1R Switch", "IN1R" },
22679a76f1ffSMark Brown { "INPGAR", "IN2R Switch", "IN2R" },
22689a76f1ffSMark Brown { "INPGAR", "IN3R Switch", "IN3R" },
22699a76f1ffSMark Brown { "INPGAR", "IN4R Switch", "IN4R" },
22709a76f1ffSMark Brown
22719a76f1ffSMark Brown { "MIXINL", "IN2L Switch", "IN2L" },
22729a76f1ffSMark Brown { "MIXINL", "IN3L Switch", "IN3L" },
22739a76f1ffSMark Brown { "MIXINL", "PGA Switch", "INPGAL" },
22749a76f1ffSMark Brown
22759a76f1ffSMark Brown { "MIXINR", "IN2R Switch", "IN2R" },
22769a76f1ffSMark Brown { "MIXINR", "IN3R Switch", "IN3R" },
22779a76f1ffSMark Brown { "MIXINR", "PGA Switch", "INPGAR" },
22789a76f1ffSMark Brown
2279821f4206SMark Brown { "MICBIAS", NULL, "SYSCLK" },
2280821f4206SMark Brown
22813f7d55a1SMark Brown { "DMIC_ENA", NULL, "DMICDAT" },
2282e47ac37cSMark Brown
2283b5083c0cSCharles Keepax { "Input Mode L", "Analog", "MIXINL" },
2284b5083c0cSCharles Keepax { "Input Mode L", "Digital", "DMIC_ENA" },
2285b5083c0cSCharles Keepax { "Input Mode R", "Analog", "MIXINR" },
2286b5083c0cSCharles Keepax { "Input Mode R", "Digital", "DMIC_ENA" },
2287b5083c0cSCharles Keepax
22889a76f1ffSMark Brown { "ADCL", NULL, "SYSCLK" },
22899a76f1ffSMark Brown { "ADCL", NULL, "TOCLK" },
2290b5083c0cSCharles Keepax { "ADCL", NULL, "Input Mode L" },
22916f88a4e5SMark Brown { "ADCL", NULL, "DSP2" },
22929a76f1ffSMark Brown
22939a76f1ffSMark Brown { "ADCR", NULL, "SYSCLK" },
22949a76f1ffSMark Brown { "ADCR", NULL, "TOCLK" },
2295b5083c0cSCharles Keepax { "ADCR", NULL, "Input Mode R" },
22966f88a4e5SMark Brown { "ADCR", NULL, "DSP2" },
22979a76f1ffSMark Brown
22989a76f1ffSMark Brown { "STL", "Left", "ADCL" },
22999a76f1ffSMark Brown { "STL", "Right", "ADCR" },
23001355ab14SMark Brown { "STL", NULL, "Class G" },
23019a76f1ffSMark Brown
23029a76f1ffSMark Brown { "STR", "Left", "ADCL" },
23039a76f1ffSMark Brown { "STR", "Right", "ADCR" },
23041355ab14SMark Brown { "STR", NULL, "Class G" },
23059a76f1ffSMark Brown
23069a76f1ffSMark Brown { "DACL", NULL, "SYSCLK" },
23079a76f1ffSMark Brown { "DACL", NULL, "TOCLK" },
23089a76f1ffSMark Brown { "DACL", NULL, "Beep" },
23099a76f1ffSMark Brown { "DACL", NULL, "STL" },
23106f88a4e5SMark Brown { "DACL", NULL, "DSP2" },
23119a76f1ffSMark Brown
23129a76f1ffSMark Brown { "DACR", NULL, "SYSCLK" },
23139a76f1ffSMark Brown { "DACR", NULL, "TOCLK" },
23149a76f1ffSMark Brown { "DACR", NULL, "Beep" },
23159a76f1ffSMark Brown { "DACR", NULL, "STR" },
23166f88a4e5SMark Brown { "DACR", NULL, "DSP2" },
23179a76f1ffSMark Brown
23189a76f1ffSMark Brown { "HPMIXL", "IN4L Switch", "IN4L" },
23199a76f1ffSMark Brown { "HPMIXL", "IN4R Switch", "IN4R" },
23209a76f1ffSMark Brown { "HPMIXL", "DACL Switch", "DACL" },
23219a76f1ffSMark Brown { "HPMIXL", "DACR Switch", "DACR" },
23229a76f1ffSMark Brown { "HPMIXL", "MIXINL Switch", "MIXINL" },
23239a76f1ffSMark Brown { "HPMIXL", "MIXINR Switch", "MIXINR" },
23249a76f1ffSMark Brown
23259a76f1ffSMark Brown { "HPMIXR", "IN4L Switch", "IN4L" },
23269a76f1ffSMark Brown { "HPMIXR", "IN4R Switch", "IN4R" },
23279a76f1ffSMark Brown { "HPMIXR", "DACL Switch", "DACL" },
23289a76f1ffSMark Brown { "HPMIXR", "DACR Switch", "DACR" },
23299a76f1ffSMark Brown { "HPMIXR", "MIXINL Switch", "MIXINL" },
23309a76f1ffSMark Brown { "HPMIXR", "MIXINR Switch", "MIXINR" },
23319a76f1ffSMark Brown
23329a76f1ffSMark Brown { "Left Bypass", NULL, "HPMIXL" },
23339a76f1ffSMark Brown { "Left Bypass", NULL, "Class G" },
23349a76f1ffSMark Brown
23359a76f1ffSMark Brown { "Right Bypass", NULL, "HPMIXR" },
23369a76f1ffSMark Brown { "Right Bypass", NULL, "Class G" },
23379a76f1ffSMark Brown
23389a76f1ffSMark Brown { "HPOUTL PGA", "Mixer", "Left Bypass" },
23399a76f1ffSMark Brown { "HPOUTL PGA", "DAC", "DACL" },
23409a76f1ffSMark Brown
23419a76f1ffSMark Brown { "HPOUTR PGA", "Mixer", "Right Bypass" },
23429a76f1ffSMark Brown { "HPOUTR PGA", "DAC", "DACR" },
23439a76f1ffSMark Brown
23449a76f1ffSMark Brown { "HPOUT", NULL, "HPOUTL PGA" },
23459a76f1ffSMark Brown { "HPOUT", NULL, "HPOUTR PGA" },
23469a76f1ffSMark Brown { "HPOUT", NULL, "Charge Pump" },
23479a76f1ffSMark Brown { "HPOUT", NULL, "SYSCLK" },
23489a76f1ffSMark Brown { "HPOUT", NULL, "TOCLK" },
23499a76f1ffSMark Brown
23509a76f1ffSMark Brown { "HPOUTL", NULL, "HPOUT" },
23519a76f1ffSMark Brown { "HPOUTR", NULL, "HPOUT" },
235294b88e64SMark Brown
235394b88e64SMark Brown { "HPOUTL", NULL, "TEMP_HP" },
235494b88e64SMark Brown { "HPOUTR", NULL, "TEMP_HP" },
23559a76f1ffSMark Brown };
23569a76f1ffSMark Brown
23579a76f1ffSMark Brown static const struct snd_soc_dapm_route wm8962_spk_mono_intercon[] = {
23589a76f1ffSMark Brown { "Speaker Mixer", "IN4L Switch", "IN4L" },
23599a76f1ffSMark Brown { "Speaker Mixer", "IN4R Switch", "IN4R" },
23609a76f1ffSMark Brown { "Speaker Mixer", "DACL Switch", "DACL" },
23619a76f1ffSMark Brown { "Speaker Mixer", "DACR Switch", "DACR" },
23629a76f1ffSMark Brown { "Speaker Mixer", "MIXINL Switch", "MIXINL" },
23639a76f1ffSMark Brown { "Speaker Mixer", "MIXINR Switch", "MIXINR" },
23649a76f1ffSMark Brown
23659a76f1ffSMark Brown { "Speaker PGA", "Mixer", "Speaker Mixer" },
23669a76f1ffSMark Brown { "Speaker PGA", "DAC", "DACL" },
23679a76f1ffSMark Brown
23682108a49fSStuart Henderson { "SPKOUTL Output", NULL, "Speaker PGA" },
23692108a49fSStuart Henderson { "SPKOUTL Output", NULL, "SYSCLK" },
23702108a49fSStuart Henderson { "SPKOUTL Output", NULL, "TOCLK" },
23712108a49fSStuart Henderson { "SPKOUTL Output", NULL, "TEMP_SPK" },
23729a76f1ffSMark Brown
23732108a49fSStuart Henderson { "SPKOUTR Output", NULL, "Speaker PGA" },
23742108a49fSStuart Henderson { "SPKOUTR Output", NULL, "SYSCLK" },
23752108a49fSStuart Henderson { "SPKOUTR Output", NULL, "TOCLK" },
23762108a49fSStuart Henderson { "SPKOUTR Output", NULL, "TEMP_SPK" },
23772108a49fSStuart Henderson
23782108a49fSStuart Henderson { "SPKOUT", NULL, "SPKOUTL Output" },
23792108a49fSStuart Henderson { "SPKOUT", NULL, "SPKOUTR Output" },
23809a76f1ffSMark Brown };
23819a76f1ffSMark Brown
23829a76f1ffSMark Brown static const struct snd_soc_dapm_route wm8962_spk_stereo_intercon[] = {
23839a76f1ffSMark Brown { "SPKOUTL Mixer", "IN4L Switch", "IN4L" },
23849a76f1ffSMark Brown { "SPKOUTL Mixer", "IN4R Switch", "IN4R" },
23859a76f1ffSMark Brown { "SPKOUTL Mixer", "DACL Switch", "DACL" },
23869a76f1ffSMark Brown { "SPKOUTL Mixer", "DACR Switch", "DACR" },
23879a76f1ffSMark Brown { "SPKOUTL Mixer", "MIXINL Switch", "MIXINL" },
23889a76f1ffSMark Brown { "SPKOUTL Mixer", "MIXINR Switch", "MIXINR" },
23899a76f1ffSMark Brown
23909a76f1ffSMark Brown { "SPKOUTR Mixer", "IN4L Switch", "IN4L" },
23919a76f1ffSMark Brown { "SPKOUTR Mixer", "IN4R Switch", "IN4R" },
23929a76f1ffSMark Brown { "SPKOUTR Mixer", "DACL Switch", "DACL" },
23939a76f1ffSMark Brown { "SPKOUTR Mixer", "DACR Switch", "DACR" },
23949a76f1ffSMark Brown { "SPKOUTR Mixer", "MIXINL Switch", "MIXINL" },
23959a76f1ffSMark Brown { "SPKOUTR Mixer", "MIXINR Switch", "MIXINR" },
23969a76f1ffSMark Brown
23979a76f1ffSMark Brown { "SPKOUTL PGA", "Mixer", "SPKOUTL Mixer" },
23989a76f1ffSMark Brown { "SPKOUTL PGA", "DAC", "DACL" },
23999a76f1ffSMark Brown
24009a76f1ffSMark Brown { "SPKOUTR PGA", "Mixer", "SPKOUTR Mixer" },
24019a76f1ffSMark Brown { "SPKOUTR PGA", "DAC", "DACR" },
24029a76f1ffSMark Brown
24039a76f1ffSMark Brown { "SPKOUTL Output", NULL, "SPKOUTL PGA" },
24049a76f1ffSMark Brown { "SPKOUTL Output", NULL, "SYSCLK" },
24059a76f1ffSMark Brown { "SPKOUTL Output", NULL, "TOCLK" },
240694b88e64SMark Brown { "SPKOUTL Output", NULL, "TEMP_SPK" },
24079a76f1ffSMark Brown
24089a76f1ffSMark Brown { "SPKOUTR Output", NULL, "SPKOUTR PGA" },
24099a76f1ffSMark Brown { "SPKOUTR Output", NULL, "SYSCLK" },
24109a76f1ffSMark Brown { "SPKOUTR Output", NULL, "TOCLK" },
241194b88e64SMark Brown { "SPKOUTR Output", NULL, "TEMP_SPK" },
24129a76f1ffSMark Brown
24139a76f1ffSMark Brown { "SPKOUTL", NULL, "SPKOUTL Output" },
24149a76f1ffSMark Brown { "SPKOUTR", NULL, "SPKOUTR Output" },
24159a76f1ffSMark Brown };
24169a76f1ffSMark Brown
wm8962_add_widgets(struct snd_soc_component * component)2417f4ee2717SKuninori Morimoto static int wm8962_add_widgets(struct snd_soc_component *component)
24189a76f1ffSMark Brown {
2419f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2420e75a52c6SNicolin Chen struct wm8962_pdata *pdata = &wm8962->pdata;
2421f4ee2717SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
24229a76f1ffSMark Brown
2423f4ee2717SKuninori Morimoto snd_soc_add_component_controls(component, wm8962_snd_controls,
24249a76f1ffSMark Brown ARRAY_SIZE(wm8962_snd_controls));
2425e75a52c6SNicolin Chen if (pdata->spk_mono)
2426f4ee2717SKuninori Morimoto snd_soc_add_component_controls(component, wm8962_spk_mono_controls,
24279a76f1ffSMark Brown ARRAY_SIZE(wm8962_spk_mono_controls));
24289a76f1ffSMark Brown else
2429f4ee2717SKuninori Morimoto snd_soc_add_component_controls(component, wm8962_spk_stereo_controls,
24309a76f1ffSMark Brown ARRAY_SIZE(wm8962_spk_stereo_controls));
24319a76f1ffSMark Brown
24329a76f1ffSMark Brown
2433ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8962_dapm_widgets,
24349a76f1ffSMark Brown ARRAY_SIZE(wm8962_dapm_widgets));
2435e75a52c6SNicolin Chen if (pdata->spk_mono)
2436ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_mono_widgets,
24379a76f1ffSMark Brown ARRAY_SIZE(wm8962_dapm_spk_mono_widgets));
24389a76f1ffSMark Brown else
2439ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8962_dapm_spk_stereo_widgets,
24409a76f1ffSMark Brown ARRAY_SIZE(wm8962_dapm_spk_stereo_widgets));
24419a76f1ffSMark Brown
2442ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, wm8962_intercon,
24439a76f1ffSMark Brown ARRAY_SIZE(wm8962_intercon));
2444e75a52c6SNicolin Chen if (pdata->spk_mono)
2445ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, wm8962_spk_mono_intercon,
24469a76f1ffSMark Brown ARRAY_SIZE(wm8962_spk_mono_intercon));
24479a76f1ffSMark Brown else
2448ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, wm8962_spk_stereo_intercon,
24499a76f1ffSMark Brown ARRAY_SIZE(wm8962_spk_stereo_intercon));
24509a76f1ffSMark Brown
24519a76f1ffSMark Brown
2452ce6120ccSLiam Girdwood snd_soc_dapm_disable_pin(dapm, "Beep");
24539a76f1ffSMark Brown
24549a76f1ffSMark Brown return 0;
24559a76f1ffSMark Brown }
24569a76f1ffSMark Brown
24579a76f1ffSMark Brown /* -1 for reserved values */
24589a76f1ffSMark Brown static const int bclk_divs[] = {
24599a76f1ffSMark Brown 1, -1, 2, 3, 4, -1, 6, 8, -1, 12, 16, 24, -1, 32, 32, 32
24609a76f1ffSMark Brown };
24619a76f1ffSMark Brown
2462417ceff9SMark Brown static const int sysclk_rates[] = {
246307fabd1bSMark Brown 64, 128, 192, 256, 384, 512, 768, 1024, 1408, 1536, 3072, 6144
2464417ceff9SMark Brown };
2465417ceff9SMark Brown
wm8962_configure_bclk(struct snd_soc_component * component)2466f4ee2717SKuninori Morimoto static void wm8962_configure_bclk(struct snd_soc_component *component)
24679a76f1ffSMark Brown {
2468f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
2469aa4890f6SShengjiu Wang int best, min_diff, diff;
24709a76f1ffSMark Brown int dspclk, i;
24719a76f1ffSMark Brown int clocking2 = 0;
2472417ceff9SMark Brown int clocking4 = 0;
24739a76f1ffSMark Brown int aif2 = 0;
24749a76f1ffSMark Brown
2475417ceff9SMark Brown if (!wm8962->sysclk_rate) {
2476f4ee2717SKuninori Morimoto dev_dbg(component->dev, "No SYSCLK configured\n");
24779a76f1ffSMark Brown return;
24789a76f1ffSMark Brown }
24799a76f1ffSMark Brown
2480417ceff9SMark Brown if (!wm8962->bclk || !wm8962->lrclk) {
2481f4ee2717SKuninori Morimoto dev_dbg(component->dev, "No audio clocks configured\n");
2482417ceff9SMark Brown return;
2483417ceff9SMark Brown }
2484417ceff9SMark Brown
2485417ceff9SMark Brown for (i = 0; i < ARRAY_SIZE(sysclk_rates); i++) {
2486417ceff9SMark Brown if (sysclk_rates[i] == wm8962->sysclk_rate / wm8962->lrclk) {
2487417ceff9SMark Brown clocking4 |= i << WM8962_SYSCLK_RATE_SHIFT;
2488417ceff9SMark Brown break;
2489417ceff9SMark Brown }
2490417ceff9SMark Brown }
2491417ceff9SMark Brown
2492417ceff9SMark Brown if (i == ARRAY_SIZE(sysclk_rates)) {
2493f4ee2717SKuninori Morimoto dev_err(component->dev, "Unsupported sysclk ratio %d\n",
2494417ceff9SMark Brown wm8962->sysclk_rate / wm8962->lrclk);
2495417ceff9SMark Brown return;
2496417ceff9SMark Brown }
2497417ceff9SMark Brown
2498f4ee2717SKuninori Morimoto dev_dbg(component->dev, "Selected sysclk ratio %d\n", sysclk_rates[i]);
2499eeba1f8bSMark Brown
2500f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_CLOCKING_4,
2501417ceff9SMark Brown WM8962_SYSCLK_RATE_MASK, clocking4);
2502417ceff9SMark Brown
250375704ecfSNicolin Chen /* DSPCLK_DIV can be only generated correctly after enabling SYSCLK.
250475704ecfSNicolin Chen * So we here provisionally enable it and then disable it afterward
250575704ecfSNicolin Chen * if current bias_level hasn't reached SND_SOC_BIAS_ON.
250675704ecfSNicolin Chen */
2507f4ee2717SKuninori Morimoto if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON)
2508f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_CLOCKING2,
250975704ecfSNicolin Chen WM8962_SYSCLK_ENA_MASK, WM8962_SYSCLK_ENA);
251075704ecfSNicolin Chen
25113ca507bfSChancel Liu /* DSPCLK_DIV field in WM8962_CLOCKING1 register is used to generate
25123ca507bfSChancel Liu * correct frequency of LRCLK and BCLK. Sometimes the read-only value
25133ca507bfSChancel Liu * can't be updated timely after enabling SYSCLK. This results in wrong
25143ca507bfSChancel Liu * calculation values. Delay is introduced here to wait for newest
25153ca507bfSChancel Liu * value from register. The time of the delay should be at least
25163ca507bfSChancel Liu * 500~1000us according to test.
25173ca507bfSChancel Liu */
25183ca507bfSChancel Liu usleep_range(500, 1000);
25196d75dfc3SKuninori Morimoto dspclk = snd_soc_component_read(component, WM8962_CLOCKING1);
252075704ecfSNicolin Chen
2521f4ee2717SKuninori Morimoto if (snd_soc_component_get_bias_level(component) != SND_SOC_BIAS_ON)
2522f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_CLOCKING2,
252375704ecfSNicolin Chen WM8962_SYSCLK_ENA_MASK, 0);
252475704ecfSNicolin Chen
25259a76f1ffSMark Brown if (dspclk < 0) {
2526f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to read DSPCLK: %d\n", dspclk);
25279a76f1ffSMark Brown return;
25289a76f1ffSMark Brown }
25299a76f1ffSMark Brown
25309a76f1ffSMark Brown dspclk = (dspclk & WM8962_DSPCLK_DIV_MASK) >> WM8962_DSPCLK_DIV_SHIFT;
25319a76f1ffSMark Brown switch (dspclk) {
25329a76f1ffSMark Brown case 0:
25339a76f1ffSMark Brown dspclk = wm8962->sysclk_rate;
25349a76f1ffSMark Brown break;
25359a76f1ffSMark Brown case 1:
25369a76f1ffSMark Brown dspclk = wm8962->sysclk_rate / 2;
25379a76f1ffSMark Brown break;
25389a76f1ffSMark Brown case 2:
25399a76f1ffSMark Brown dspclk = wm8962->sysclk_rate / 4;
25409a76f1ffSMark Brown break;
25419a76f1ffSMark Brown default:
2542f4ee2717SKuninori Morimoto dev_warn(component->dev, "Unknown DSPCLK divisor read back\n");
254333362c69SCharles Keepax dspclk = wm8962->sysclk_rate;
25449a76f1ffSMark Brown }
25459a76f1ffSMark Brown
2546f4ee2717SKuninori Morimoto dev_dbg(component->dev, "DSPCLK is %dHz, BCLK %d\n", dspclk, wm8962->bclk);
25479a76f1ffSMark Brown
2548aa4890f6SShengjiu Wang /* Search a proper bclk, not exact match. */
2549aa4890f6SShengjiu Wang best = 0;
2550aa4890f6SShengjiu Wang min_diff = INT_MAX;
25519a76f1ffSMark Brown for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
25529a76f1ffSMark Brown if (bclk_divs[i] < 0)
25539a76f1ffSMark Brown continue;
25549a76f1ffSMark Brown
2555aa4890f6SShengjiu Wang diff = (dspclk / bclk_divs[i]) - wm8962->bclk;
2556aa4890f6SShengjiu Wang if (diff < 0) /* Table is sorted */
25579a76f1ffSMark Brown break;
2558aa4890f6SShengjiu Wang if (diff < min_diff) {
2559aa4890f6SShengjiu Wang best = i;
2560aa4890f6SShengjiu Wang min_diff = diff;
25619a76f1ffSMark Brown }
25629a76f1ffSMark Brown }
2563aa4890f6SShengjiu Wang wm8962->bclk = dspclk / bclk_divs[best];
2564aa4890f6SShengjiu Wang clocking2 |= best;
2565aa4890f6SShengjiu Wang dev_dbg(component->dev, "Selected BCLK_DIV %d for %dHz\n",
2566aa4890f6SShengjiu Wang bclk_divs[best], wm8962->bclk);
25679a76f1ffSMark Brown
25689a76f1ffSMark Brown aif2 |= wm8962->bclk / wm8962->lrclk;
2569f4ee2717SKuninori Morimoto dev_dbg(component->dev, "Selected LRCLK divisor %d for %dHz\n",
25709a76f1ffSMark Brown wm8962->bclk / wm8962->lrclk, wm8962->lrclk);
25719a76f1ffSMark Brown
2572f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_CLOCKING2,
25739a76f1ffSMark Brown WM8962_BCLK_DIV_MASK, clocking2);
2574f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_2,
25759a76f1ffSMark Brown WM8962_AIF_RATE_MASK, aif2);
25769a76f1ffSMark Brown }
25779a76f1ffSMark Brown
wm8962_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)2578f4ee2717SKuninori Morimoto static int wm8962_set_bias_level(struct snd_soc_component *component,
25799a76f1ffSMark Brown enum snd_soc_bias_level level)
25809a76f1ffSMark Brown {
25819a76f1ffSMark Brown switch (level) {
25829a76f1ffSMark Brown case SND_SOC_BIAS_ON:
25839a76f1ffSMark Brown break;
25849a76f1ffSMark Brown
25859a76f1ffSMark Brown case SND_SOC_BIAS_PREPARE:
25869a76f1ffSMark Brown /* VMID 2*50k */
2587f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_PWR_MGMT_1,
25889a76f1ffSMark Brown WM8962_VMID_SEL_MASK, 0x80);
2589417ceff9SMark Brown
2590f4ee2717SKuninori Morimoto wm8962_configure_bclk(component);
25919a76f1ffSMark Brown break;
25929a76f1ffSMark Brown
25939a76f1ffSMark Brown case SND_SOC_BIAS_STANDBY:
25949a76f1ffSMark Brown /* VMID 2*250k */
2595f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_PWR_MGMT_1,
25969a76f1ffSMark Brown WM8962_VMID_SEL_MASK, 0x100);
25979d40e558SMark Brown
2598f4ee2717SKuninori Morimoto if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
25999d40e558SMark Brown msleep(100);
26009a76f1ffSMark Brown break;
26019a76f1ffSMark Brown
26029a76f1ffSMark Brown case SND_SOC_BIAS_OFF:
26039a76f1ffSMark Brown break;
26049a76f1ffSMark Brown }
2605d23031a4SMark Brown
26069a76f1ffSMark Brown return 0;
26079a76f1ffSMark Brown }
26089a76f1ffSMark Brown
26099a76f1ffSMark Brown static const struct {
26109a76f1ffSMark Brown int rate;
26119a76f1ffSMark Brown int reg;
26129a76f1ffSMark Brown } sr_vals[] = {
26139a76f1ffSMark Brown { 48000, 0 },
26149a76f1ffSMark Brown { 44100, 0 },
26159a76f1ffSMark Brown { 32000, 1 },
26169a76f1ffSMark Brown { 22050, 2 },
26179a76f1ffSMark Brown { 24000, 2 },
26189a76f1ffSMark Brown { 16000, 3 },
26199a76f1ffSMark Brown { 11025, 4 },
26209a76f1ffSMark Brown { 12000, 4 },
26219a76f1ffSMark Brown { 8000, 5 },
26229a76f1ffSMark Brown { 88200, 6 },
26239a76f1ffSMark Brown { 96000, 6 },
26249a76f1ffSMark Brown };
26259a76f1ffSMark Brown
wm8962_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)26269a76f1ffSMark Brown static int wm8962_hw_params(struct snd_pcm_substream *substream,
26279a76f1ffSMark Brown struct snd_pcm_hw_params *params,
26289a76f1ffSMark Brown struct snd_soc_dai *dai)
26299a76f1ffSMark Brown {
2630f4ee2717SKuninori Morimoto struct snd_soc_component *component = dai->component;
2631f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
26329a76f1ffSMark Brown int i;
26339a76f1ffSMark Brown int aif0 = 0;
26349a76f1ffSMark Brown int adctl3 = 0;
26359a76f1ffSMark Brown
26369a76f1ffSMark Brown wm8962->bclk = snd_soc_params_to_bclk(params);
26374c6c0b5eSMark Brown if (params_channels(params) == 1)
26384c6c0b5eSMark Brown wm8962->bclk *= 2;
26394c6c0b5eSMark Brown
26409a76f1ffSMark Brown wm8962->lrclk = params_rate(params);
26419a76f1ffSMark Brown
26429a76f1ffSMark Brown for (i = 0; i < ARRAY_SIZE(sr_vals); i++) {
2643417ceff9SMark Brown if (sr_vals[i].rate == wm8962->lrclk) {
26449a76f1ffSMark Brown adctl3 |= sr_vals[i].reg;
26459a76f1ffSMark Brown break;
26469a76f1ffSMark Brown }
26479a76f1ffSMark Brown }
26489a76f1ffSMark Brown if (i == ARRAY_SIZE(sr_vals)) {
2649f4ee2717SKuninori Morimoto dev_err(component->dev, "Unsupported rate %dHz\n", wm8962->lrclk);
26509a76f1ffSMark Brown return -EINVAL;
26519a76f1ffSMark Brown }
26529a76f1ffSMark Brown
2653417ceff9SMark Brown if (wm8962->lrclk % 8000 == 0)
26549a76f1ffSMark Brown adctl3 |= WM8962_SAMPLE_RATE_INT_MODE;
26559a76f1ffSMark Brown
2656ec4dc01eSMark Brown switch (params_width(params)) {
2657ec4dc01eSMark Brown case 16:
26589a76f1ffSMark Brown break;
2659ec4dc01eSMark Brown case 20:
26602b6712b1SSusan Gao aif0 |= 0x4;
26619a76f1ffSMark Brown break;
2662ec4dc01eSMark Brown case 24:
26632b6712b1SSusan Gao aif0 |= 0x8;
26649a76f1ffSMark Brown break;
2665ec4dc01eSMark Brown case 32:
26662b6712b1SSusan Gao aif0 |= 0xc;
26679a76f1ffSMark Brown break;
26689a76f1ffSMark Brown default:
26699a76f1ffSMark Brown return -EINVAL;
26709a76f1ffSMark Brown }
26719a76f1ffSMark Brown
2672f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_0,
26739a76f1ffSMark Brown WM8962_WL_MASK, aif0);
2674f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ADDITIONAL_CONTROL_3,
26759a76f1ffSMark Brown WM8962_SAMPLE_RATE_INT_MODE |
26769a76f1ffSMark Brown WM8962_SAMPLE_RATE_MASK, adctl3);
26779a76f1ffSMark Brown
2678f4ee2717SKuninori Morimoto dev_dbg(component->dev, "hw_params set BCLK %dHz LRCLK %dHz\n",
2679081413f2SMark Brown wm8962->bclk, wm8962->lrclk);
2680081413f2SMark Brown
2681f4ee2717SKuninori Morimoto if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_ON)
2682f4ee2717SKuninori Morimoto wm8962_configure_bclk(component);
26839a76f1ffSMark Brown
26849a76f1ffSMark Brown return 0;
26859a76f1ffSMark Brown }
26869a76f1ffSMark Brown
wm8962_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)26879a76f1ffSMark Brown static int wm8962_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
26889a76f1ffSMark Brown unsigned int freq, int dir)
26899a76f1ffSMark Brown {
2690f4ee2717SKuninori Morimoto struct snd_soc_component *component = dai->component;
2691f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
26929a76f1ffSMark Brown int src;
26939a76f1ffSMark Brown
26949a76f1ffSMark Brown switch (clk_id) {
26959a76f1ffSMark Brown case WM8962_SYSCLK_MCLK:
26969a76f1ffSMark Brown wm8962->sysclk = WM8962_SYSCLK_MCLK;
26979a76f1ffSMark Brown src = 0;
26989a76f1ffSMark Brown break;
26999a76f1ffSMark Brown case WM8962_SYSCLK_FLL:
27009a76f1ffSMark Brown wm8962->sysclk = WM8962_SYSCLK_FLL;
27019a76f1ffSMark Brown src = 1 << WM8962_SYSCLK_SRC_SHIFT;
27029a76f1ffSMark Brown break;
27039a76f1ffSMark Brown default:
27049a76f1ffSMark Brown return -EINVAL;
27059a76f1ffSMark Brown }
27069a76f1ffSMark Brown
2707f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_CLOCKING2, WM8962_SYSCLK_SRC_MASK,
27089a76f1ffSMark Brown src);
27099a76f1ffSMark Brown
27109a76f1ffSMark Brown wm8962->sysclk_rate = freq;
27119a76f1ffSMark Brown
27129a76f1ffSMark Brown return 0;
27139a76f1ffSMark Brown }
27149a76f1ffSMark Brown
wm8962_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)27159a76f1ffSMark Brown static int wm8962_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
27169a76f1ffSMark Brown {
2717f4ee2717SKuninori Morimoto struct snd_soc_component *component = dai->component;
27189a76f1ffSMark Brown int aif0 = 0;
27199a76f1ffSMark Brown
27209a76f1ffSMark Brown switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
27219a76f1ffSMark Brown case SND_SOC_DAIFMT_DSP_B:
2722fbc7c62aSSusan Gao aif0 |= WM8962_LRCLK_INV | 3;
27233e146b55SGustavo A. R. Silva fallthrough;
2724fbc7c62aSSusan Gao case SND_SOC_DAIFMT_DSP_A:
27259a76f1ffSMark Brown aif0 |= 3;
27269a76f1ffSMark Brown
27279a76f1ffSMark Brown switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
27289a76f1ffSMark Brown case SND_SOC_DAIFMT_NB_NF:
27299a76f1ffSMark Brown case SND_SOC_DAIFMT_IB_NF:
27309a76f1ffSMark Brown break;
27319a76f1ffSMark Brown default:
27329a76f1ffSMark Brown return -EINVAL;
27339a76f1ffSMark Brown }
27349a76f1ffSMark Brown break;
27359a76f1ffSMark Brown
27369a76f1ffSMark Brown case SND_SOC_DAIFMT_RIGHT_J:
27379a76f1ffSMark Brown break;
27389a76f1ffSMark Brown case SND_SOC_DAIFMT_LEFT_J:
27399a76f1ffSMark Brown aif0 |= 1;
27409a76f1ffSMark Brown break;
27419a76f1ffSMark Brown case SND_SOC_DAIFMT_I2S:
27429a76f1ffSMark Brown aif0 |= 2;
27439a76f1ffSMark Brown break;
27449a76f1ffSMark Brown default:
27459a76f1ffSMark Brown return -EINVAL;
27469a76f1ffSMark Brown }
27479a76f1ffSMark Brown
27489a76f1ffSMark Brown switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
27499a76f1ffSMark Brown case SND_SOC_DAIFMT_NB_NF:
27509a76f1ffSMark Brown break;
27519a76f1ffSMark Brown case SND_SOC_DAIFMT_IB_NF:
27529a76f1ffSMark Brown aif0 |= WM8962_BCLK_INV;
27539a76f1ffSMark Brown break;
27549a76f1ffSMark Brown case SND_SOC_DAIFMT_NB_IF:
27559a76f1ffSMark Brown aif0 |= WM8962_LRCLK_INV;
27569a76f1ffSMark Brown break;
27579a76f1ffSMark Brown case SND_SOC_DAIFMT_IB_IF:
27589a76f1ffSMark Brown aif0 |= WM8962_BCLK_INV | WM8962_LRCLK_INV;
27599a76f1ffSMark Brown break;
27609a76f1ffSMark Brown default:
27619a76f1ffSMark Brown return -EINVAL;
27629a76f1ffSMark Brown }
27639a76f1ffSMark Brown
27649a76f1ffSMark Brown switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
27659a76f1ffSMark Brown case SND_SOC_DAIFMT_CBM_CFM:
27669a76f1ffSMark Brown aif0 |= WM8962_MSTR;
27679a76f1ffSMark Brown break;
27689a76f1ffSMark Brown case SND_SOC_DAIFMT_CBS_CFS:
27699a76f1ffSMark Brown break;
27709a76f1ffSMark Brown default:
27719a76f1ffSMark Brown return -EINVAL;
27729a76f1ffSMark Brown }
27739a76f1ffSMark Brown
2774f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_AUDIO_INTERFACE_0,
27759a76f1ffSMark Brown WM8962_FMT_MASK | WM8962_BCLK_INV | WM8962_MSTR |
27769a76f1ffSMark Brown WM8962_LRCLK_INV, aif0);
27779a76f1ffSMark Brown
27789a76f1ffSMark Brown return 0;
27799a76f1ffSMark Brown }
27809a76f1ffSMark Brown
27819a76f1ffSMark Brown struct _fll_div {
27829a76f1ffSMark Brown u16 fll_fratio;
27839a76f1ffSMark Brown u16 fll_outdiv;
27849a76f1ffSMark Brown u16 fll_refclk_div;
27859a76f1ffSMark Brown u16 n;
27869a76f1ffSMark Brown u16 theta;
27879a76f1ffSMark Brown u16 lambda;
27889a76f1ffSMark Brown };
27899a76f1ffSMark Brown
27909a76f1ffSMark Brown /* The size in bits of the FLL divide multiplied by 10
27919a76f1ffSMark Brown * to allow rounding later */
27929a76f1ffSMark Brown #define FIXED_FLL_SIZE ((1 << 16) * 10)
27939a76f1ffSMark Brown
27949a76f1ffSMark Brown static struct {
27959a76f1ffSMark Brown unsigned int min;
27969a76f1ffSMark Brown unsigned int max;
27979a76f1ffSMark Brown u16 fll_fratio;
27989a76f1ffSMark Brown int ratio;
27999a76f1ffSMark Brown } fll_fratios[] = {
28009a76f1ffSMark Brown { 0, 64000, 4, 16 },
28019a76f1ffSMark Brown { 64000, 128000, 3, 8 },
28029a76f1ffSMark Brown { 128000, 256000, 2, 4 },
28039a76f1ffSMark Brown { 256000, 1000000, 1, 2 },
28049a76f1ffSMark Brown { 1000000, 13500000, 0, 1 },
28059a76f1ffSMark Brown };
28069a76f1ffSMark Brown
fll_factors(struct _fll_div * fll_div,unsigned int Fref,unsigned int Fout)28079a76f1ffSMark Brown static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
28089a76f1ffSMark Brown unsigned int Fout)
28099a76f1ffSMark Brown {
28109a76f1ffSMark Brown unsigned int target;
28119a76f1ffSMark Brown unsigned int div;
28129a76f1ffSMark Brown unsigned int fratio, gcd_fll;
28139a76f1ffSMark Brown int i;
28149a76f1ffSMark Brown
28159a76f1ffSMark Brown /* Fref must be <=13.5MHz */
28169a76f1ffSMark Brown div = 1;
28179a76f1ffSMark Brown fll_div->fll_refclk_div = 0;
28189a76f1ffSMark Brown while ((Fref / div) > 13500000) {
28199a76f1ffSMark Brown div *= 2;
28209a76f1ffSMark Brown fll_div->fll_refclk_div++;
28219a76f1ffSMark Brown
28229a76f1ffSMark Brown if (div > 4) {
28239a76f1ffSMark Brown pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
28249a76f1ffSMark Brown Fref);
28259a76f1ffSMark Brown return -EINVAL;
28269a76f1ffSMark Brown }
28279a76f1ffSMark Brown }
28289a76f1ffSMark Brown
28299a76f1ffSMark Brown pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
28309a76f1ffSMark Brown
28319a76f1ffSMark Brown /* Apply the division for our remaining calculations */
28329a76f1ffSMark Brown Fref /= div;
28339a76f1ffSMark Brown
28349a76f1ffSMark Brown /* Fvco should be 90-100MHz; don't check the upper bound */
28359a76f1ffSMark Brown div = 2;
28369a76f1ffSMark Brown while (Fout * div < 90000000) {
28379a76f1ffSMark Brown div++;
28389a76f1ffSMark Brown if (div > 64) {
28399a76f1ffSMark Brown pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
28409a76f1ffSMark Brown Fout);
28419a76f1ffSMark Brown return -EINVAL;
28429a76f1ffSMark Brown }
28439a76f1ffSMark Brown }
28449a76f1ffSMark Brown target = Fout * div;
28459a76f1ffSMark Brown fll_div->fll_outdiv = div - 1;
28469a76f1ffSMark Brown
28479a76f1ffSMark Brown pr_debug("FLL Fvco=%dHz\n", target);
28489a76f1ffSMark Brown
284925985edcSLucas De Marchi /* Find an appropriate FLL_FRATIO and factor it out of the target */
28509a76f1ffSMark Brown for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
28519a76f1ffSMark Brown if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
28529a76f1ffSMark Brown fll_div->fll_fratio = fll_fratios[i].fll_fratio;
28539a76f1ffSMark Brown fratio = fll_fratios[i].ratio;
28549a76f1ffSMark Brown break;
28559a76f1ffSMark Brown }
28569a76f1ffSMark Brown }
28579a76f1ffSMark Brown if (i == ARRAY_SIZE(fll_fratios)) {
28589a76f1ffSMark Brown pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
28599a76f1ffSMark Brown return -EINVAL;
28609a76f1ffSMark Brown }
28619a76f1ffSMark Brown
28629a76f1ffSMark Brown fll_div->n = target / (fratio * Fref);
28639a76f1ffSMark Brown
28649a76f1ffSMark Brown if (target % Fref == 0) {
28659a76f1ffSMark Brown fll_div->theta = 0;
2866556672d7SShengjiu Wang fll_div->lambda = 1;
28679a76f1ffSMark Brown } else {
28689a76f1ffSMark Brown gcd_fll = gcd(target, fratio * Fref);
28699a76f1ffSMark Brown
28709a76f1ffSMark Brown fll_div->theta = (target - (fll_div->n * fratio * Fref))
28719a76f1ffSMark Brown / gcd_fll;
28729a76f1ffSMark Brown fll_div->lambda = (fratio * Fref) / gcd_fll;
28739a76f1ffSMark Brown }
28749a76f1ffSMark Brown
28759a76f1ffSMark Brown pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
28769a76f1ffSMark Brown fll_div->n, fll_div->theta, fll_div->lambda);
28779a76f1ffSMark Brown pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
28789a76f1ffSMark Brown fll_div->fll_fratio, fll_div->fll_outdiv,
28799a76f1ffSMark Brown fll_div->fll_refclk_div);
28809a76f1ffSMark Brown
28819a76f1ffSMark Brown return 0;
28829a76f1ffSMark Brown }
28839a76f1ffSMark Brown
wm8962_set_fll(struct snd_soc_component * component,int fll_id,int source,unsigned int Fref,unsigned int Fout)2884f4ee2717SKuninori Morimoto static int wm8962_set_fll(struct snd_soc_component *component, int fll_id, int source,
28859a76f1ffSMark Brown unsigned int Fref, unsigned int Fout)
28869a76f1ffSMark Brown {
2887f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
28889a76f1ffSMark Brown struct _fll_div fll_div;
28893b8a6d80SMark Brown unsigned long timeout;
28909a76f1ffSMark Brown int ret;
2891a968d9dbSMark Brown int fll1 = 0;
28929a76f1ffSMark Brown
28939a76f1ffSMark Brown /* Any change? */
28949a76f1ffSMark Brown if (source == wm8962->fll_src && Fref == wm8962->fll_fref &&
28959a76f1ffSMark Brown Fout == wm8962->fll_fout)
28969a76f1ffSMark Brown return 0;
28979a76f1ffSMark Brown
28989a76f1ffSMark Brown if (Fout == 0) {
2899f4ee2717SKuninori Morimoto dev_dbg(component->dev, "FLL disabled\n");
29009a76f1ffSMark Brown
29019a76f1ffSMark Brown wm8962->fll_fref = 0;
29029a76f1ffSMark Brown wm8962->fll_fout = 0;
29039a76f1ffSMark Brown
2904f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
29059a76f1ffSMark Brown WM8962_FLL_ENA, 0);
29069a76f1ffSMark Brown
2907f4ee2717SKuninori Morimoto pm_runtime_put(component->dev);
2908d23031a4SMark Brown
29099a76f1ffSMark Brown return 0;
29109a76f1ffSMark Brown }
29119a76f1ffSMark Brown
29129a76f1ffSMark Brown ret = fll_factors(&fll_div, Fref, Fout);
29139a76f1ffSMark Brown if (ret != 0)
29149a76f1ffSMark Brown return ret;
29159a76f1ffSMark Brown
2916a968d9dbSMark Brown /* Parameters good, disable so we can reprogram */
2917f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
2918a968d9dbSMark Brown
29199a76f1ffSMark Brown switch (fll_id) {
29209a76f1ffSMark Brown case WM8962_FLL_MCLK:
29219a76f1ffSMark Brown case WM8962_FLL_BCLK:
2922e5ff56e8SStuart Henderson fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
2923e5ff56e8SStuart Henderson break;
29249a76f1ffSMark Brown case WM8962_FLL_OSC:
29259a76f1ffSMark Brown fll1 |= (fll_id - 1) << WM8962_FLL_REFCLK_SRC_SHIFT;
2926e5ff56e8SStuart Henderson snd_soc_component_update_bits(component, WM8962_PLL2,
2927e5ff56e8SStuart Henderson WM8962_OSC_ENA, WM8962_OSC_ENA);
29289a76f1ffSMark Brown break;
29299a76f1ffSMark Brown case WM8962_FLL_INT:
2930f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
29319a76f1ffSMark Brown WM8962_FLL_OSC_ENA, WM8962_FLL_OSC_ENA);
2932f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_5,
29339a76f1ffSMark Brown WM8962_FLL_FRC_NCO, WM8962_FLL_FRC_NCO);
29349a76f1ffSMark Brown break;
29359a76f1ffSMark Brown default:
2936*47a03a1aSStuart Henderson dev_err(component->dev, "Unknown FLL source %d\n", source);
29379a76f1ffSMark Brown return -EINVAL;
29389a76f1ffSMark Brown }
29399a76f1ffSMark Brown
2940556672d7SShengjiu Wang if (fll_div.theta)
29419a76f1ffSMark Brown fll1 |= WM8962_FLL_FRAC;
29429a76f1ffSMark Brown
29439a76f1ffSMark Brown /* Stop the FLL while we reconfigure */
2944f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1, WM8962_FLL_ENA, 0);
29459a76f1ffSMark Brown
2946f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_2,
29479a76f1ffSMark Brown WM8962_FLL_OUTDIV_MASK |
29489a76f1ffSMark Brown WM8962_FLL_REFCLK_DIV_MASK,
29499a76f1ffSMark Brown (fll_div.fll_outdiv << WM8962_FLL_OUTDIV_SHIFT) |
29509a76f1ffSMark Brown (fll_div.fll_refclk_div));
29519a76f1ffSMark Brown
2952f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_3,
29539a76f1ffSMark Brown WM8962_FLL_FRATIO_MASK, fll_div.fll_fratio);
29549a76f1ffSMark Brown
2955f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_FLL_CONTROL_6, fll_div.theta);
2956f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_FLL_CONTROL_7, fll_div.lambda);
2957f4ee2717SKuninori Morimoto snd_soc_component_write(component, WM8962_FLL_CONTROL_8, fll_div.n);
29589a76f1ffSMark Brown
29599d7433b0SMark Brown reinit_completion(&wm8962->fll_lock);
29604df0cb2fSMark Brown
2961e65f2fceSMinghao Chi ret = pm_runtime_resume_and_get(component->dev);
2962df6ab65fSMark Brown if (ret < 0) {
2963f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to resume device: %d\n", ret);
2964df6ab65fSMark Brown return ret;
2965df6ab65fSMark Brown }
29662a761cdeSMark Brown
2967f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
29689a76f1ffSMark Brown WM8962_FLL_FRAC | WM8962_FLL_REFCLK_SRC_MASK |
2969a968d9dbSMark Brown WM8962_FLL_ENA, fll1 | WM8962_FLL_ENA);
29709a76f1ffSMark Brown
2971f4ee2717SKuninori Morimoto dev_dbg(component->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
29729a76f1ffSMark Brown
2973649a1a0eSMark Brown /* This should be a massive overestimate but go even
2974649a1a0eSMark Brown * higher if we'll error out
2975649a1a0eSMark Brown */
2976649a1a0eSMark Brown if (wm8962->irq)
2977649a1a0eSMark Brown timeout = msecs_to_jiffies(5);
2978649a1a0eSMark Brown else
29793b8a6d80SMark Brown timeout = msecs_to_jiffies(1);
29803b8a6d80SMark Brown
2981649a1a0eSMark Brown timeout = wait_for_completion_timeout(&wm8962->fll_lock,
2982649a1a0eSMark Brown timeout);
2983649a1a0eSMark Brown
2984649a1a0eSMark Brown if (timeout == 0 && wm8962->irq) {
2985f4ee2717SKuninori Morimoto dev_err(component->dev, "FLL lock timed out");
2986f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_FLL_CONTROL_1,
2987d6f95e54SMark Brown WM8962_FLL_ENA, 0);
2988f4ee2717SKuninori Morimoto pm_runtime_put(component->dev);
2989d6f95e54SMark Brown return -ETIMEDOUT;
2990649a1a0eSMark Brown }
29913b8a6d80SMark Brown
29929a76f1ffSMark Brown wm8962->fll_fref = Fref;
29939a76f1ffSMark Brown wm8962->fll_fout = Fout;
29949a76f1ffSMark Brown wm8962->fll_src = source;
29959a76f1ffSMark Brown
2996d6f95e54SMark Brown return 0;
29979a76f1ffSMark Brown }
29989a76f1ffSMark Brown
wm8962_mute(struct snd_soc_dai * dai,int mute,int direction)299926d3c16eSKuninori Morimoto static int wm8962_mute(struct snd_soc_dai *dai, int mute, int direction)
30009a76f1ffSMark Brown {
3001f4ee2717SKuninori Morimoto struct snd_soc_component *component = dai->component;
300244330ab5SCharles Keepax int val, ret;
30039a76f1ffSMark Brown
30049a76f1ffSMark Brown if (mute)
300544330ab5SCharles Keepax val = WM8962_DAC_MUTE | WM8962_DAC_MUTE_ALT;
30069a76f1ffSMark Brown else
30079a76f1ffSMark Brown val = 0;
30089a76f1ffSMark Brown
300944330ab5SCharles Keepax /**
301044330ab5SCharles Keepax * The DAC mute bit is mirrored in two registers, update both to keep
301144330ab5SCharles Keepax * the register cache consistent.
301244330ab5SCharles Keepax */
3013f4ee2717SKuninori Morimoto ret = snd_soc_component_update_bits(component, WM8962_CLASS_D_CONTROL_1,
301444330ab5SCharles Keepax WM8962_DAC_MUTE_ALT, val);
301544330ab5SCharles Keepax if (ret < 0)
301644330ab5SCharles Keepax return ret;
301744330ab5SCharles Keepax
3018f4ee2717SKuninori Morimoto return snd_soc_component_update_bits(component, WM8962_ADC_DAC_CONTROL_1,
30199a76f1ffSMark Brown WM8962_DAC_MUTE, val);
30209a76f1ffSMark Brown }
30219a76f1ffSMark Brown
3022ee92cfb0SZidan Wang #define WM8962_RATES (SNDRV_PCM_RATE_8000_48000 |\
3023ee92cfb0SZidan Wang SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
30249a76f1ffSMark Brown
30259a76f1ffSMark Brown #define WM8962_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
30269a76f1ffSMark Brown SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
30279a76f1ffSMark Brown
302885e7652dSLars-Peter Clausen static const struct snd_soc_dai_ops wm8962_dai_ops = {
30299a76f1ffSMark Brown .hw_params = wm8962_hw_params,
30309a76f1ffSMark Brown .set_sysclk = wm8962_set_dai_sysclk,
30319a76f1ffSMark Brown .set_fmt = wm8962_set_dai_fmt,
303226d3c16eSKuninori Morimoto .mute_stream = wm8962_mute,
303326d3c16eSKuninori Morimoto .no_capture_mute = 1,
30349a76f1ffSMark Brown };
30359a76f1ffSMark Brown
303654d8d0aeSMark Brown static struct snd_soc_dai_driver wm8962_dai = {
303754d8d0aeSMark Brown .name = "wm8962",
30389a76f1ffSMark Brown .playback = {
30399a76f1ffSMark Brown .stream_name = "Playback",
30404c6c0b5eSMark Brown .channels_min = 1,
30419a76f1ffSMark Brown .channels_max = 2,
30429a76f1ffSMark Brown .rates = WM8962_RATES,
30439a76f1ffSMark Brown .formats = WM8962_FORMATS,
30449a76f1ffSMark Brown },
30459a76f1ffSMark Brown .capture = {
30469a76f1ffSMark Brown .stream_name = "Capture",
30474c6c0b5eSMark Brown .channels_min = 1,
30489a76f1ffSMark Brown .channels_max = 2,
30499a76f1ffSMark Brown .rates = WM8962_RATES,
30509a76f1ffSMark Brown .formats = WM8962_FORMATS,
30519a76f1ffSMark Brown },
30529a76f1ffSMark Brown .ops = &wm8962_dai_ops,
305307695752SKuninori Morimoto .symmetric_rate = 1,
30549a76f1ffSMark Brown };
30559a76f1ffSMark Brown
wm8962_mic_work(struct work_struct * work)30567711308aSMark Brown static void wm8962_mic_work(struct work_struct *work)
30577711308aSMark Brown {
30587711308aSMark Brown struct wm8962_priv *wm8962 = container_of(work,
30597711308aSMark Brown struct wm8962_priv,
30607711308aSMark Brown mic_work.work);
3061f4ee2717SKuninori Morimoto struct snd_soc_component *component = wm8962->component;
30627711308aSMark Brown int status = 0;
30637711308aSMark Brown int irq_pol = 0;
30647711308aSMark Brown int reg;
30657711308aSMark Brown
30666d75dfc3SKuninori Morimoto reg = snd_soc_component_read(component, WM8962_ADDITIONAL_CONTROL_4);
30677711308aSMark Brown
30687711308aSMark Brown if (reg & WM8962_MICDET_STS) {
30697711308aSMark Brown status |= SND_JACK_MICROPHONE;
30707711308aSMark Brown irq_pol |= WM8962_MICD_IRQ_POL;
30717711308aSMark Brown }
30727711308aSMark Brown
30737711308aSMark Brown if (reg & WM8962_MICSHORT_STS) {
30747711308aSMark Brown status |= SND_JACK_BTN_0;
30757711308aSMark Brown irq_pol |= WM8962_MICSCD_IRQ_POL;
30767711308aSMark Brown }
30777711308aSMark Brown
30787711308aSMark Brown snd_soc_jack_report(wm8962->jack, status,
30797711308aSMark Brown SND_JACK_MICROPHONE | SND_JACK_BTN_0);
30807711308aSMark Brown
3081f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_MICINT_SOURCE_POL,
30827711308aSMark Brown WM8962_MICSCD_IRQ_POL |
30837711308aSMark Brown WM8962_MICD_IRQ_POL, irq_pol);
30847711308aSMark Brown }
30857711308aSMark Brown
wm8962_irq(int irq,void * data)308645e65504SMark Brown static irqreturn_t wm8962_irq(int irq, void *data)
308745e65504SMark Brown {
30880512615dSMark Brown struct device *dev = data;
30890512615dSMark Brown struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
30900512615dSMark Brown unsigned int mask;
30910512615dSMark Brown unsigned int active;
30920512615dSMark Brown int reg, ret;
309345e65504SMark Brown
3094e65f2fceSMinghao Chi ret = pm_runtime_resume_and_get(dev);
30957e9614ebSMark Brown if (ret < 0) {
30967e9614ebSMark Brown dev_err(dev, "Failed to resume: %d\n", ret);
30977e9614ebSMark Brown return IRQ_NONE;
30987e9614ebSMark Brown }
30997e9614ebSMark Brown
31000512615dSMark Brown ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2_MASK,
31010512615dSMark Brown &mask);
31020512615dSMark Brown if (ret != 0) {
31037e9614ebSMark Brown pm_runtime_put(dev);
31040512615dSMark Brown dev_err(dev, "Failed to read interrupt mask: %d\n",
31050512615dSMark Brown ret);
31060512615dSMark Brown return IRQ_NONE;
31070512615dSMark Brown }
310845e65504SMark Brown
31090512615dSMark Brown ret = regmap_read(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, &active);
31100512615dSMark Brown if (ret != 0) {
31117e9614ebSMark Brown pm_runtime_put(dev);
31120512615dSMark Brown dev_err(dev, "Failed to read interrupt: %d\n", ret);
31130512615dSMark Brown return IRQ_NONE;
31140512615dSMark Brown }
31150512615dSMark Brown
311645e65504SMark Brown active &= ~mask;
311745e65504SMark Brown
31187e9614ebSMark Brown if (!active) {
31197e9614ebSMark Brown pm_runtime_put(dev);
3120e6ef5870SMark Brown return IRQ_NONE;
31217e9614ebSMark Brown }
3122e6ef5870SMark Brown
31233198b9ebSMark Brown /* Acknowledge the interrupts */
31240512615dSMark Brown ret = regmap_write(wm8962->regmap, WM8962_INTERRUPT_STATUS_2, active);
31250512615dSMark Brown if (ret != 0)
31260512615dSMark Brown dev_warn(dev, "Failed to ack interrupt: %d\n", ret);
31273198b9ebSMark Brown
31283b8a6d80SMark Brown if (active & WM8962_FLL_LOCK_EINT) {
31290512615dSMark Brown dev_dbg(dev, "FLL locked\n");
31303b8a6d80SMark Brown complete(&wm8962->fll_lock);
31313b8a6d80SMark Brown }
31323b8a6d80SMark Brown
313345e65504SMark Brown if (active & WM8962_FIFOS_ERR_EINT)
31340512615dSMark Brown dev_err(dev, "FIFO error\n");
313545e65504SMark Brown
3136fbf04076SMark Brown if (active & WM8962_TEMP_SHUT_EINT) {
31370512615dSMark Brown dev_crit(dev, "Thermal shutdown\n");
313845e65504SMark Brown
31390512615dSMark Brown ret = regmap_read(wm8962->regmap,
31400512615dSMark Brown WM8962_THERMAL_SHUTDOWN_STATUS, ®);
31410512615dSMark Brown if (ret != 0) {
31420512615dSMark Brown dev_warn(dev, "Failed to read thermal status: %d\n",
31430512615dSMark Brown ret);
31440512615dSMark Brown reg = 0;
31450512615dSMark Brown }
3146fbf04076SMark Brown
3147fbf04076SMark Brown if (reg & WM8962_TEMP_ERR_HP)
31480512615dSMark Brown dev_crit(dev, "Headphone thermal error\n");
3149fbf04076SMark Brown if (reg & WM8962_TEMP_WARN_HP)
31500512615dSMark Brown dev_crit(dev, "Headphone thermal warning\n");
3151fbf04076SMark Brown if (reg & WM8962_TEMP_ERR_SPK)
31520512615dSMark Brown dev_crit(dev, "Speaker thermal error\n");
3153fbf04076SMark Brown if (reg & WM8962_TEMP_WARN_SPK)
31540512615dSMark Brown dev_crit(dev, "Speaker thermal warning\n");
3155fbf04076SMark Brown }
3156fbf04076SMark Brown
31577711308aSMark Brown if (active & (WM8962_MICSCD_EINT | WM8962_MICD_EINT)) {
31580512615dSMark Brown dev_dbg(dev, "Microphone event detected\n");
31597711308aSMark Brown
31606dc47e97SMark Brown #ifndef CONFIG_SND_SOC_WM8962_MODULE
31610512615dSMark Brown trace_snd_soc_jack_irq(dev_name(dev));
31621435b940SMark Brown #endif
31632bbb5d66SMark Brown
31640512615dSMark Brown pm_wakeup_event(dev, 300);
316511e16eb3SMark Brown
3166da72c961SMark Brown queue_delayed_work(system_power_efficient_wq,
3167da72c961SMark Brown &wm8962->mic_work,
31687711308aSMark Brown msecs_to_jiffies(250));
31697711308aSMark Brown }
31707711308aSMark Brown
31717e9614ebSMark Brown pm_runtime_put(dev);
31727e9614ebSMark Brown
317345e65504SMark Brown return IRQ_HANDLED;
317445e65504SMark Brown }
317545e65504SMark Brown
31767711308aSMark Brown /**
31777711308aSMark Brown * wm8962_mic_detect - Enable microphone detection via the WM8962 IRQ
31787711308aSMark Brown *
3179f4ee2717SKuninori Morimoto * @component: WM8962 component
31807711308aSMark Brown * @jack: jack to report detection events on
31817711308aSMark Brown *
31827711308aSMark Brown * Enable microphone detection via IRQ on the WM8962. If GPIOs are
31837711308aSMark Brown * being used to bring out signals to the processor then only platform
31847711308aSMark Brown * data configuration is needed for WM8962 and processor GPIOs should
31857711308aSMark Brown * be configured using snd_soc_jack_add_gpios() instead.
31867711308aSMark Brown *
31877711308aSMark Brown * If no jack is supplied detection will be disabled.
31887711308aSMark Brown */
wm8962_mic_detect(struct snd_soc_component * component,struct snd_soc_jack * jack)3189f4ee2717SKuninori Morimoto int wm8962_mic_detect(struct snd_soc_component *component, struct snd_soc_jack *jack)
31907711308aSMark Brown {
3191f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3192f4ee2717SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
31937711308aSMark Brown int irq_mask, enable;
31947711308aSMark Brown
31957711308aSMark Brown wm8962->jack = jack;
31967711308aSMark Brown if (jack) {
31977711308aSMark Brown irq_mask = 0;
31987711308aSMark Brown enable = WM8962_MICDET_ENA;
31997711308aSMark Brown } else {
32007711308aSMark Brown irq_mask = WM8962_MICD_EINT | WM8962_MICSCD_EINT;
32017711308aSMark Brown enable = 0;
32027711308aSMark Brown }
32037711308aSMark Brown
3204f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_INTERRUPT_STATUS_2_MASK,
32057711308aSMark Brown WM8962_MICD_EINT | WM8962_MICSCD_EINT, irq_mask);
3206f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_ADDITIONAL_CONTROL_4,
32077711308aSMark Brown WM8962_MICDET_ENA, enable);
32087711308aSMark Brown
32097711308aSMark Brown /* Send an initial empty report */
32107711308aSMark Brown snd_soc_jack_report(wm8962->jack, 0,
32117711308aSMark Brown SND_JACK_MICROPHONE | SND_JACK_BTN_0);
32127711308aSMark Brown
3213f1a3b8d9SCharles Keepax snd_soc_dapm_mutex_lock(dapm);
3214f1a3b8d9SCharles Keepax
3215a5ef9884SMark Brown if (jack) {
3216f1a3b8d9SCharles Keepax snd_soc_dapm_force_enable_pin_unlocked(dapm, "SYSCLK");
3217f1a3b8d9SCharles Keepax snd_soc_dapm_force_enable_pin_unlocked(dapm, "MICBIAS");
321800ae3b86SMark Brown } else {
3219f1a3b8d9SCharles Keepax snd_soc_dapm_disable_pin_unlocked(dapm, "SYSCLK");
3220f1a3b8d9SCharles Keepax snd_soc_dapm_disable_pin_unlocked(dapm, "MICBIAS");
3221a5ef9884SMark Brown }
3222db0e5543SMark Brown
3223f1a3b8d9SCharles Keepax snd_soc_dapm_mutex_unlock(dapm);
3224f1a3b8d9SCharles Keepax
32257711308aSMark Brown return 0;
32267711308aSMark Brown }
32277711308aSMark Brown EXPORT_SYMBOL_GPL(wm8962_mic_detect);
32287711308aSMark Brown
32299a76f1ffSMark Brown static int beep_rates[] = {
32309a76f1ffSMark Brown 500, 1000, 2000, 4000,
32319a76f1ffSMark Brown };
32329a76f1ffSMark Brown
wm8962_beep_work(struct work_struct * work)32339a76f1ffSMark Brown static void wm8962_beep_work(struct work_struct *work)
32349a76f1ffSMark Brown {
32359a76f1ffSMark Brown struct wm8962_priv *wm8962 =
32369a76f1ffSMark Brown container_of(work, struct wm8962_priv, beep_work);
3237f4ee2717SKuninori Morimoto struct snd_soc_component *component = wm8962->component;
3238f4ee2717SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
32399a76f1ffSMark Brown int i;
32409a76f1ffSMark Brown int reg = 0;
32419a76f1ffSMark Brown int best = 0;
32429a76f1ffSMark Brown
32439a76f1ffSMark Brown if (wm8962->beep_rate) {
32449a76f1ffSMark Brown for (i = 0; i < ARRAY_SIZE(beep_rates); i++) {
32459a76f1ffSMark Brown if (abs(wm8962->beep_rate - beep_rates[i]) <
32469a76f1ffSMark Brown abs(wm8962->beep_rate - beep_rates[best]))
32479a76f1ffSMark Brown best = i;
32489a76f1ffSMark Brown }
32499a76f1ffSMark Brown
3250f4ee2717SKuninori Morimoto dev_dbg(component->dev, "Set beep rate %dHz for requested %dHz\n",
32519a76f1ffSMark Brown beep_rates[best], wm8962->beep_rate);
32529a76f1ffSMark Brown
32539a76f1ffSMark Brown reg = WM8962_BEEP_ENA | (best << WM8962_BEEP_RATE_SHIFT);
32549a76f1ffSMark Brown
3255ce6120ccSLiam Girdwood snd_soc_dapm_enable_pin(dapm, "Beep");
32569a76f1ffSMark Brown } else {
3257f4ee2717SKuninori Morimoto dev_dbg(component->dev, "Disabling beep\n");
3258ce6120ccSLiam Girdwood snd_soc_dapm_disable_pin(dapm, "Beep");
32599a76f1ffSMark Brown }
32609a76f1ffSMark Brown
3261f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_BEEP_GENERATOR_1,
32629a76f1ffSMark Brown WM8962_BEEP_ENA | WM8962_BEEP_RATE_MASK, reg);
32639a76f1ffSMark Brown
3264ce6120ccSLiam Girdwood snd_soc_dapm_sync(dapm);
32659a76f1ffSMark Brown }
32669a76f1ffSMark Brown
32679a76f1ffSMark Brown /* For usability define a way of injecting beep events for the device -
32689a76f1ffSMark Brown * many systems will not have a keyboard.
32699a76f1ffSMark Brown */
wm8962_beep_event(struct input_dev * dev,unsigned int type,unsigned int code,int hz)32709a76f1ffSMark Brown static int wm8962_beep_event(struct input_dev *dev, unsigned int type,
32719a76f1ffSMark Brown unsigned int code, int hz)
32729a76f1ffSMark Brown {
3273f4ee2717SKuninori Morimoto struct snd_soc_component *component = input_get_drvdata(dev);
3274f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
32759a76f1ffSMark Brown
3276f4ee2717SKuninori Morimoto dev_dbg(component->dev, "Beep event %x %x\n", code, hz);
32779a76f1ffSMark Brown
32789a76f1ffSMark Brown switch (code) {
32799a76f1ffSMark Brown case SND_BELL:
32809a76f1ffSMark Brown if (hz)
32819a76f1ffSMark Brown hz = 1000;
32823371c6f9SGustavo A. R. Silva fallthrough;
32839a76f1ffSMark Brown case SND_TONE:
32849a76f1ffSMark Brown break;
32859a76f1ffSMark Brown default:
32869a76f1ffSMark Brown return -1;
32879a76f1ffSMark Brown }
32889a76f1ffSMark Brown
32899a76f1ffSMark Brown /* Kick the beep from a workqueue */
32909a76f1ffSMark Brown wm8962->beep_rate = hz;
32919a76f1ffSMark Brown schedule_work(&wm8962->beep_work);
32929a76f1ffSMark Brown return 0;
32939a76f1ffSMark Brown }
32949a76f1ffSMark Brown
beep_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)3295d0426039SYueHaibing static ssize_t beep_store(struct device *dev, struct device_attribute *attr,
32969a76f1ffSMark Brown const char *buf, size_t count)
32979a76f1ffSMark Brown {
32989a76f1ffSMark Brown struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
32999a76f1ffSMark Brown long int time;
330074a557e2SMark Brown int ret;
33019a76f1ffSMark Brown
3302b785a492SJingoo Han ret = kstrtol(buf, 10, &time);
330374a557e2SMark Brown if (ret != 0)
330474a557e2SMark Brown return ret;
33059a76f1ffSMark Brown
33069a76f1ffSMark Brown input_event(wm8962->beep, EV_SND, SND_TONE, time);
33079a76f1ffSMark Brown
33089a76f1ffSMark Brown return count;
33099a76f1ffSMark Brown }
33109a76f1ffSMark Brown
3311d0426039SYueHaibing static DEVICE_ATTR_WO(beep);
33129a76f1ffSMark Brown
wm8962_init_beep(struct snd_soc_component * component)3313f4ee2717SKuninori Morimoto static void wm8962_init_beep(struct snd_soc_component *component)
33149a76f1ffSMark Brown {
3315f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
33169a76f1ffSMark Brown int ret;
33179a76f1ffSMark Brown
3318f4ee2717SKuninori Morimoto wm8962->beep = devm_input_allocate_device(component->dev);
33199a76f1ffSMark Brown if (!wm8962->beep) {
3320f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to allocate beep device\n");
33219a76f1ffSMark Brown return;
33229a76f1ffSMark Brown }
33239a76f1ffSMark Brown
33249a76f1ffSMark Brown INIT_WORK(&wm8962->beep_work, wm8962_beep_work);
33259a76f1ffSMark Brown wm8962->beep_rate = 0;
33269a76f1ffSMark Brown
33279a76f1ffSMark Brown wm8962->beep->name = "WM8962 Beep Generator";
3328f4ee2717SKuninori Morimoto wm8962->beep->phys = dev_name(component->dev);
33299a76f1ffSMark Brown wm8962->beep->id.bustype = BUS_I2C;
33309a76f1ffSMark Brown
33319a76f1ffSMark Brown wm8962->beep->evbit[0] = BIT_MASK(EV_SND);
33329a76f1ffSMark Brown wm8962->beep->sndbit[0] = BIT_MASK(SND_BELL) | BIT_MASK(SND_TONE);
33339a76f1ffSMark Brown wm8962->beep->event = wm8962_beep_event;
3334f4ee2717SKuninori Morimoto wm8962->beep->dev.parent = component->dev;
3335f4ee2717SKuninori Morimoto input_set_drvdata(wm8962->beep, component);
33369a76f1ffSMark Brown
33379a76f1ffSMark Brown ret = input_register_device(wm8962->beep);
33389a76f1ffSMark Brown if (ret != 0) {
33399a76f1ffSMark Brown wm8962->beep = NULL;
3340f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to register beep device\n");
33419a76f1ffSMark Brown }
33429a76f1ffSMark Brown
3343f4ee2717SKuninori Morimoto ret = device_create_file(component->dev, &dev_attr_beep);
33449a76f1ffSMark Brown if (ret != 0) {
3345f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to create keyclick file: %d\n",
33469a76f1ffSMark Brown ret);
33479a76f1ffSMark Brown }
33489a76f1ffSMark Brown }
33499a76f1ffSMark Brown
wm8962_free_beep(struct snd_soc_component * component)3350f4ee2717SKuninori Morimoto static void wm8962_free_beep(struct snd_soc_component *component)
33519a76f1ffSMark Brown {
3352f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
33539a76f1ffSMark Brown
3354f4ee2717SKuninori Morimoto device_remove_file(component->dev, &dev_attr_beep);
33559a76f1ffSMark Brown cancel_work_sync(&wm8962->beep_work);
33569a76f1ffSMark Brown wm8962->beep = NULL;
33579a76f1ffSMark Brown
3358f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_BEEP_GENERATOR_1, WM8962_BEEP_ENA,0);
33599a76f1ffSMark Brown }
33609a76f1ffSMark Brown
wm8962_set_gpio_mode(struct wm8962_priv * wm8962,int gpio)336178b78f5cSMark Brown static void wm8962_set_gpio_mode(struct wm8962_priv *wm8962, int gpio)
33628ca2aa9cSMark Brown {
33638ca2aa9cSMark Brown int mask = 0;
33648ca2aa9cSMark Brown int val = 0;
33658ca2aa9cSMark Brown
33668ca2aa9cSMark Brown /* Some of the GPIOs are behind MFP configuration and need to
33678ca2aa9cSMark Brown * be put into GPIO mode. */
33688ca2aa9cSMark Brown switch (gpio) {
33698ca2aa9cSMark Brown case 2:
33708ca2aa9cSMark Brown mask = WM8962_CLKOUT2_SEL_MASK;
33718ca2aa9cSMark Brown val = 1 << WM8962_CLKOUT2_SEL_SHIFT;
33728ca2aa9cSMark Brown break;
33738ca2aa9cSMark Brown case 3:
33748ca2aa9cSMark Brown mask = WM8962_CLKOUT3_SEL_MASK;
33758ca2aa9cSMark Brown val = 1 << WM8962_CLKOUT3_SEL_SHIFT;
33768ca2aa9cSMark Brown break;
33778ca2aa9cSMark Brown default:
33788ca2aa9cSMark Brown break;
33798ca2aa9cSMark Brown }
33808ca2aa9cSMark Brown
33818ca2aa9cSMark Brown if (mask)
338278b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_ANALOGUE_CLOCKING1,
33838ca2aa9cSMark Brown mask, val);
33848ca2aa9cSMark Brown }
33858ca2aa9cSMark Brown
33863367b8d4SMark Brown #ifdef CONFIG_GPIOLIB
wm8962_gpio_request(struct gpio_chip * chip,unsigned offset)33873367b8d4SMark Brown static int wm8962_gpio_request(struct gpio_chip *chip, unsigned offset)
33883367b8d4SMark Brown {
3389f42b6f58SLinus Walleij struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
33903367b8d4SMark Brown
33913367b8d4SMark Brown /* The WM8962 GPIOs aren't linearly numbered. For simplicity
33923367b8d4SMark Brown * we export linear numbers and error out if the unsupported
33933367b8d4SMark Brown * ones are requsted.
33943367b8d4SMark Brown */
33953367b8d4SMark Brown switch (offset + 1) {
33963367b8d4SMark Brown case 2:
33973367b8d4SMark Brown case 3:
33983367b8d4SMark Brown case 5:
33993367b8d4SMark Brown case 6:
34003367b8d4SMark Brown break;
34013367b8d4SMark Brown default:
34023367b8d4SMark Brown return -EINVAL;
34033367b8d4SMark Brown }
34043367b8d4SMark Brown
340578b78f5cSMark Brown wm8962_set_gpio_mode(wm8962, offset + 1);
34063367b8d4SMark Brown
34073367b8d4SMark Brown return 0;
34083367b8d4SMark Brown }
34093367b8d4SMark Brown
wm8962_gpio_set(struct gpio_chip * chip,unsigned offset,int value)34103367b8d4SMark Brown static void wm8962_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
34113367b8d4SMark Brown {
3412f42b6f58SLinus Walleij struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
3413f4ee2717SKuninori Morimoto struct snd_soc_component *component = wm8962->component;
34143367b8d4SMark Brown
3415f4ee2717SKuninori Morimoto snd_soc_component_update_bits(component, WM8962_GPIO_BASE + offset,
3416d71bb810SMark Brown WM8962_GP2_LVL, !!value << WM8962_GP2_LVL_SHIFT);
34173367b8d4SMark Brown }
34183367b8d4SMark Brown
wm8962_gpio_direction_out(struct gpio_chip * chip,unsigned offset,int value)34193367b8d4SMark Brown static int wm8962_gpio_direction_out(struct gpio_chip *chip,
34203367b8d4SMark Brown unsigned offset, int value)
34213367b8d4SMark Brown {
3422f42b6f58SLinus Walleij struct wm8962_priv *wm8962 = gpiochip_get_data(chip);
3423f4ee2717SKuninori Morimoto struct snd_soc_component *component = wm8962->component;
3424fe75fe0eSAxel Lin int ret, val;
34253367b8d4SMark Brown
34263367b8d4SMark Brown /* Force function 1 (logic output) */
34273367b8d4SMark Brown val = (1 << WM8962_GP2_FN_SHIFT) | (value << WM8962_GP2_LVL_SHIFT);
34283367b8d4SMark Brown
3429f4ee2717SKuninori Morimoto ret = snd_soc_component_update_bits(component, WM8962_GPIO_BASE + offset,
34303367b8d4SMark Brown WM8962_GP2_FN_MASK | WM8962_GP2_LVL, val);
3431fe75fe0eSAxel Lin if (ret < 0)
3432fe75fe0eSAxel Lin return ret;
3433fe75fe0eSAxel Lin
3434fe75fe0eSAxel Lin return 0;
34353367b8d4SMark Brown }
34363367b8d4SMark Brown
3437c59b24f8SJulia Lawall static const struct gpio_chip wm8962_template_chip = {
34383367b8d4SMark Brown .label = "wm8962",
34393367b8d4SMark Brown .owner = THIS_MODULE,
34403367b8d4SMark Brown .request = wm8962_gpio_request,
34413367b8d4SMark Brown .direction_output = wm8962_gpio_direction_out,
34423367b8d4SMark Brown .set = wm8962_gpio_set,
34433367b8d4SMark Brown .can_sleep = 1,
34443367b8d4SMark Brown };
34453367b8d4SMark Brown
wm8962_init_gpio(struct snd_soc_component * component)3446f4ee2717SKuninori Morimoto static void wm8962_init_gpio(struct snd_soc_component *component)
34473367b8d4SMark Brown {
3448f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3449e75a52c6SNicolin Chen struct wm8962_pdata *pdata = &wm8962->pdata;
34503367b8d4SMark Brown int ret;
34513367b8d4SMark Brown
34523367b8d4SMark Brown wm8962->gpio_chip = wm8962_template_chip;
34533367b8d4SMark Brown wm8962->gpio_chip.ngpio = WM8962_MAX_GPIO;
3454f4ee2717SKuninori Morimoto wm8962->gpio_chip.parent = component->dev;
34553367b8d4SMark Brown
3456e75a52c6SNicolin Chen if (pdata->gpio_base)
34573367b8d4SMark Brown wm8962->gpio_chip.base = pdata->gpio_base;
34583367b8d4SMark Brown else
34593367b8d4SMark Brown wm8962->gpio_chip.base = -1;
34603367b8d4SMark Brown
3461f42b6f58SLinus Walleij ret = gpiochip_add_data(&wm8962->gpio_chip, wm8962);
34623367b8d4SMark Brown if (ret != 0)
3463f4ee2717SKuninori Morimoto dev_err(component->dev, "Failed to add GPIOs: %d\n", ret);
34643367b8d4SMark Brown }
34653367b8d4SMark Brown
wm8962_free_gpio(struct snd_soc_component * component)3466f4ee2717SKuninori Morimoto static void wm8962_free_gpio(struct snd_soc_component *component)
34673367b8d4SMark Brown {
3468f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
34693367b8d4SMark Brown
347088d5e520Sabdoulaye berthe gpiochip_remove(&wm8962->gpio_chip);
34713367b8d4SMark Brown }
34723367b8d4SMark Brown #else
wm8962_init_gpio(struct snd_soc_component * component)3473f4ee2717SKuninori Morimoto static void wm8962_init_gpio(struct snd_soc_component *component)
34743367b8d4SMark Brown {
34753367b8d4SMark Brown }
34763367b8d4SMark Brown
wm8962_free_gpio(struct snd_soc_component * component)3477f4ee2717SKuninori Morimoto static void wm8962_free_gpio(struct snd_soc_component *component)
34783367b8d4SMark Brown {
34793367b8d4SMark Brown }
34803367b8d4SMark Brown #endif
34813367b8d4SMark Brown
wm8962_probe(struct snd_soc_component * component)3482f4ee2717SKuninori Morimoto static int wm8962_probe(struct snd_soc_component *component)
34839a76f1ffSMark Brown {
3484f4ee2717SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
34859a76f1ffSMark Brown int ret;
3486f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
3487ca50410bSMark Brown int i;
3488e47ac37cSMark Brown bool dmicclk, dmicdat;
34899a76f1ffSMark Brown
3490f4ee2717SKuninori Morimoto wm8962->component = component;
34919a76f1ffSMark Brown
34929a76f1ffSMark Brown wm8962->disable_nb[0].notifier_call = wm8962_regulator_event_0;
34939a76f1ffSMark Brown wm8962->disable_nb[1].notifier_call = wm8962_regulator_event_1;
34949a76f1ffSMark Brown wm8962->disable_nb[2].notifier_call = wm8962_regulator_event_2;
34959a76f1ffSMark Brown wm8962->disable_nb[3].notifier_call = wm8962_regulator_event_3;
34969a76f1ffSMark Brown wm8962->disable_nb[4].notifier_call = wm8962_regulator_event_4;
34979a76f1ffSMark Brown wm8962->disable_nb[5].notifier_call = wm8962_regulator_event_5;
34989a76f1ffSMark Brown wm8962->disable_nb[6].notifier_call = wm8962_regulator_event_6;
34999a76f1ffSMark Brown wm8962->disable_nb[7].notifier_call = wm8962_regulator_event_7;
35009a76f1ffSMark Brown
35019a76f1ffSMark Brown /* This should really be moved into the regulator core */
35029a76f1ffSMark Brown for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++) {
35030bb423f2SGuennadi Liakhovetski ret = devm_regulator_register_notifier(
35040bb423f2SGuennadi Liakhovetski wm8962->supplies[i].consumer,
35059a76f1ffSMark Brown &wm8962->disable_nb[i]);
35069a76f1ffSMark Brown if (ret != 0) {
3507f4ee2717SKuninori Morimoto dev_err(component->dev,
35089a76f1ffSMark Brown "Failed to register regulator notifier: %d\n",
35099a76f1ffSMark Brown ret);
35109a76f1ffSMark Brown }
35119a76f1ffSMark Brown }
35129a76f1ffSMark Brown
3513f4ee2717SKuninori Morimoto wm8962_add_widgets(component);
35149a76f1ffSMark Brown
3515e47ac37cSMark Brown /* Save boards having to disable DMIC when not in use */
3516e47ac37cSMark Brown dmicclk = false;
3517e47ac37cSMark Brown dmicdat = false;
3518658bb297SFabio Estevam for (i = 1; i < WM8962_MAX_GPIO; i++) {
3519658bb297SFabio Estevam /*
3520658bb297SFabio Estevam * Register 515 (WM8962_GPIO_BASE + 3) does not exist,
3521658bb297SFabio Estevam * so skip its access
3522658bb297SFabio Estevam */
3523658bb297SFabio Estevam if (i == 3)
3524658bb297SFabio Estevam continue;
35256d75dfc3SKuninori Morimoto switch (snd_soc_component_read(component, WM8962_GPIO_BASE + i)
3526e47ac37cSMark Brown & WM8962_GP2_FN_MASK) {
3527e47ac37cSMark Brown case WM8962_GPIO_FN_DMICCLK:
3528e47ac37cSMark Brown dmicclk = true;
3529e47ac37cSMark Brown break;
3530e47ac37cSMark Brown case WM8962_GPIO_FN_DMICDAT:
3531e47ac37cSMark Brown dmicdat = true;
3532e47ac37cSMark Brown break;
3533e47ac37cSMark Brown default:
3534e47ac37cSMark Brown break;
3535e47ac37cSMark Brown }
3536e47ac37cSMark Brown }
3537e47ac37cSMark Brown if (!dmicclk || !dmicdat) {
3538f4ee2717SKuninori Morimoto dev_dbg(component->dev, "DMIC not in use, disabling\n");
353957ef7fa7SLars-Peter Clausen snd_soc_dapm_nc_pin(dapm, "DMICDAT");
3540e47ac37cSMark Brown }
3541e47ac37cSMark Brown if (dmicclk != dmicdat)
3542f4ee2717SKuninori Morimoto dev_warn(component->dev, "DMIC GPIOs partially configured\n");
3543e47ac37cSMark Brown
3544f4ee2717SKuninori Morimoto wm8962_init_beep(component);
3545f4ee2717SKuninori Morimoto wm8962_init_gpio(component);
35469a76f1ffSMark Brown
35479a76f1ffSMark Brown return 0;
35489a76f1ffSMark Brown }
35499a76f1ffSMark Brown
wm8962_remove(struct snd_soc_component * component)3550f4ee2717SKuninori Morimoto static void wm8962_remove(struct snd_soc_component *component)
35519a76f1ffSMark Brown {
3552f4ee2717SKuninori Morimoto struct wm8962_priv *wm8962 = snd_soc_component_get_drvdata(component);
35539a76f1ffSMark Brown
35547711308aSMark Brown cancel_delayed_work_sync(&wm8962->mic_work);
35557711308aSMark Brown
3556f4ee2717SKuninori Morimoto wm8962_free_gpio(component);
3557f4ee2717SKuninori Morimoto wm8962_free_beep(component);
35589a76f1ffSMark Brown }
35599a76f1ffSMark Brown
3560f4ee2717SKuninori Morimoto static const struct snd_soc_component_driver soc_component_dev_wm8962 = {
356154d8d0aeSMark Brown .probe = wm8962_probe,
356254d8d0aeSMark Brown .remove = wm8962_remove,
356354d8d0aeSMark Brown .set_bias_level = wm8962_set_bias_level,
356492a4352cSMark Brown .set_pll = wm8962_set_fll,
3565f4ee2717SKuninori Morimoto .use_pmdown_time = 1,
3566f4ee2717SKuninori Morimoto .endianness = 1,
356754d8d0aeSMark Brown };
356854d8d0aeSMark Brown
3569182c51ceSMark Brown /* Improve power consumption for IN4 DC measurement mode */
35708019ff6cSNariman Poushin static const struct reg_sequence wm8962_dc_measure[] = {
3571182c51ceSMark Brown { 0xfd, 0x1 },
3572182c51ceSMark Brown { 0xcc, 0x40 },
3573182c51ceSMark Brown { 0xfd, 0 },
35749a76f1ffSMark Brown };
35759a76f1ffSMark Brown
35767b16f560SMark Brown static const struct regmap_config wm8962_regmap = {
35777b16f560SMark Brown .reg_bits = 16,
35787b16f560SMark Brown .val_bits = 16,
35797b16f560SMark Brown
35807b16f560SMark Brown .max_register = WM8962_MAX_REGISTER,
35817b16f560SMark Brown .reg_defaults = wm8962_reg,
35827b16f560SMark Brown .num_reg_defaults = ARRAY_SIZE(wm8962_reg),
35837b16f560SMark Brown .volatile_reg = wm8962_volatile_register,
35847b16f560SMark Brown .readable_reg = wm8962_readable_register,
35853a17f8d7SMark Brown .cache_type = REGCACHE_MAPLE,
35867b16f560SMark Brown };
35877b16f560SMark Brown
wm8962_set_pdata_from_of(struct i2c_client * i2c,struct wm8962_pdata * pdata)3588d74e9e70SNicolin Chen static int wm8962_set_pdata_from_of(struct i2c_client *i2c,
3589d74e9e70SNicolin Chen struct wm8962_pdata *pdata)
3590d74e9e70SNicolin Chen {
3591d74e9e70SNicolin Chen const struct device_node *np = i2c->dev.of_node;
3592d74e9e70SNicolin Chen u32 val32;
3593d74e9e70SNicolin Chen int i;
3594d74e9e70SNicolin Chen
3595d74e9e70SNicolin Chen if (of_property_read_bool(np, "spk-mono"))
3596d74e9e70SNicolin Chen pdata->spk_mono = true;
3597d74e9e70SNicolin Chen
3598d74e9e70SNicolin Chen if (of_property_read_u32(np, "mic-cfg", &val32) >= 0)
3599d74e9e70SNicolin Chen pdata->mic_cfg = val32;
3600d74e9e70SNicolin Chen
3601d74e9e70SNicolin Chen if (of_property_read_u32_array(np, "gpio-cfg", pdata->gpio_init,
3602d74e9e70SNicolin Chen ARRAY_SIZE(pdata->gpio_init)) >= 0)
3603d74e9e70SNicolin Chen for (i = 0; i < ARRAY_SIZE(pdata->gpio_init); i++) {
3604d74e9e70SNicolin Chen /*
3605d74e9e70SNicolin Chen * The range of GPIO register value is [0x0, 0xffff]
3606d74e9e70SNicolin Chen * While the default value of each register is 0x0
3607d74e9e70SNicolin Chen * Any other value will be regarded as default value
3608d74e9e70SNicolin Chen */
3609d74e9e70SNicolin Chen if (pdata->gpio_init[i] > 0xffff)
3610d74e9e70SNicolin Chen pdata->gpio_init[i] = 0x0;
3611d74e9e70SNicolin Chen }
3612d74e9e70SNicolin Chen
3613044c1140SGeert Uytterhoeven pdata->mclk = devm_clk_get_optional(&i2c->dev, NULL);
3614044c1140SGeert Uytterhoeven return PTR_ERR_OR_ZERO(pdata->mclk);
3615d74e9e70SNicolin Chen }
3616d74e9e70SNicolin Chen
wm8962_i2c_probe(struct i2c_client * i2c)361797b0b6e3SStephen Kitt static int wm8962_i2c_probe(struct i2c_client *i2c)
36189a76f1ffSMark Brown {
3619182c51ceSMark Brown struct wm8962_pdata *pdata = dev_get_platdata(&i2c->dev);
36209a76f1ffSMark Brown struct wm8962_priv *wm8962;
36217b16f560SMark Brown unsigned int reg;
3622ca50410bSMark Brown int ret, i, irq_pol, trigger;
36239a76f1ffSMark Brown
362454ec2d5fSFabio Estevam wm8962 = devm_kzalloc(&i2c->dev, sizeof(*wm8962), GFP_KERNEL);
36259a76f1ffSMark Brown if (wm8962 == NULL)
36269a76f1ffSMark Brown return -ENOMEM;
36279a76f1ffSMark Brown
36283e4199efSLars-Peter Clausen mutex_init(&wm8962->dsp2_ena_lock);
36293e4199efSLars-Peter Clausen
36309a76f1ffSMark Brown i2c_set_clientdata(i2c, wm8962);
36319a76f1ffSMark Brown
36327b16f560SMark Brown INIT_DELAYED_WORK(&wm8962->mic_work, wm8962_mic_work);
36337b16f560SMark Brown init_completion(&wm8962->fll_lock);
3634c7356da9SMark Brown wm8962->irq = i2c->irq;
3635c7356da9SMark Brown
3636e75a52c6SNicolin Chen /* If platform data was supplied, update the default data in priv */
3637d74e9e70SNicolin Chen if (pdata) {
3638e75a52c6SNicolin Chen memcpy(&wm8962->pdata, pdata, sizeof(struct wm8962_pdata));
3639d74e9e70SNicolin Chen } else if (i2c->dev.of_node) {
3640d74e9e70SNicolin Chen ret = wm8962_set_pdata_from_of(i2c, &wm8962->pdata);
3641d74e9e70SNicolin Chen if (ret != 0)
3642d74e9e70SNicolin Chen return ret;
3643d74e9e70SNicolin Chen }
3644e75a52c6SNicolin Chen
36457b16f560SMark Brown for (i = 0; i < ARRAY_SIZE(wm8962->supplies); i++)
36467b16f560SMark Brown wm8962->supplies[i].supply = wm8962_supply_names[i];
36477b16f560SMark Brown
364892437cbbSSachin Kamat ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8962->supplies),
36497b16f560SMark Brown wm8962->supplies);
36507b16f560SMark Brown if (ret != 0) {
36517b16f560SMark Brown dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3652be086aa8SMark Brown goto err;
36537b16f560SMark Brown }
36547b16f560SMark Brown
36557b16f560SMark Brown ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
36567b16f560SMark Brown wm8962->supplies);
36577b16f560SMark Brown if (ret != 0) {
36587b16f560SMark Brown dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
365992437cbbSSachin Kamat return ret;
36607b16f560SMark Brown }
36617b16f560SMark Brown
3662b439c6d0SSachin Kamat wm8962->regmap = devm_regmap_init_i2c(i2c, &wm8962_regmap);
36637b16f560SMark Brown if (IS_ERR(wm8962->regmap)) {
36647b16f560SMark Brown ret = PTR_ERR(wm8962->regmap);
36657b16f560SMark Brown dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
36667b16f560SMark Brown goto err_enable;
36677b16f560SMark Brown }
36687b16f560SMark Brown
36697b16f560SMark Brown /*
36707b16f560SMark Brown * We haven't marked the chip revision as volatile due to
36717b16f560SMark Brown * sharing a register with the right input volume; explicitly
36727b16f560SMark Brown * bypass the cache to read it.
36737b16f560SMark Brown */
36747b16f560SMark Brown regcache_cache_bypass(wm8962->regmap, true);
36757b16f560SMark Brown
36767b16f560SMark Brown ret = regmap_read(wm8962->regmap, WM8962_SOFTWARE_RESET, ®);
36777b16f560SMark Brown if (ret < 0) {
36787b16f560SMark Brown dev_err(&i2c->dev, "Failed to read ID register\n");
3679b439c6d0SSachin Kamat goto err_enable;
36807b16f560SMark Brown }
36817b16f560SMark Brown if (reg != 0x6243) {
36827b16f560SMark Brown dev_err(&i2c->dev,
3683905b4195SAxel Lin "Device is not a WM8962, ID %x != 0x6243\n", reg);
36847b16f560SMark Brown ret = -EINVAL;
3685b439c6d0SSachin Kamat goto err_enable;
36867b16f560SMark Brown }
36877b16f560SMark Brown
36887b16f560SMark Brown ret = regmap_read(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME, ®);
36897b16f560SMark Brown if (ret < 0) {
36907b16f560SMark Brown dev_err(&i2c->dev, "Failed to read device revision: %d\n",
36917b16f560SMark Brown ret);
3692b439c6d0SSachin Kamat goto err_enable;
36937b16f560SMark Brown }
36947b16f560SMark Brown
36957b16f560SMark Brown dev_info(&i2c->dev, "customer id %x revision %c\n",
36967b16f560SMark Brown (reg & WM8962_CUST_ID_MASK) >> WM8962_CUST_ID_SHIFT,
36977b16f560SMark Brown ((reg & WM8962_CHIP_REV_MASK) >> WM8962_CHIP_REV_SHIFT)
36987b16f560SMark Brown + 'A');
36997b16f560SMark Brown
37007b16f560SMark Brown regcache_cache_bypass(wm8962->regmap, false);
37017b16f560SMark Brown
37027b16f560SMark Brown ret = wm8962_reset(wm8962);
37037b16f560SMark Brown if (ret < 0) {
37047b16f560SMark Brown dev_err(&i2c->dev, "Failed to issue reset\n");
3705b439c6d0SSachin Kamat goto err_enable;
37067b16f560SMark Brown }
37077b16f560SMark Brown
370878b78f5cSMark Brown /* SYSCLK defaults to on; make sure it is off so we can safely
370978b78f5cSMark Brown * write to registers if the device is declocked.
371078b78f5cSMark Brown */
371178b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
371278b78f5cSMark Brown WM8962_SYSCLK_ENA, 0);
371378b78f5cSMark Brown
371478b78f5cSMark Brown /* Ensure we have soft control over all registers */
371578b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
371678b78f5cSMark Brown WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
371778b78f5cSMark Brown
371878b78f5cSMark Brown /* Ensure that the oscillator and PLLs are disabled */
371978b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_PLL2,
372078b78f5cSMark Brown WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
372178b78f5cSMark Brown 0);
372278b78f5cSMark Brown
372378b78f5cSMark Brown /* Apply static configuration for GPIOs */
3724b5ef3f2aSNicolin Chen for (i = 0; i < ARRAY_SIZE(wm8962->pdata.gpio_init); i++)
3725b5ef3f2aSNicolin Chen if (wm8962->pdata.gpio_init[i]) {
372678b78f5cSMark Brown wm8962_set_gpio_mode(wm8962, i + 1);
372778b78f5cSMark Brown regmap_write(wm8962->regmap, 0x200 + i,
3728b5ef3f2aSNicolin Chen wm8962->pdata.gpio_init[i] & 0xffff);
372978b78f5cSMark Brown }
373078b78f5cSMark Brown
373178b78f5cSMark Brown
373278b78f5cSMark Brown /* Put the speakers into mono mode? */
3733b5ef3f2aSNicolin Chen if (wm8962->pdata.spk_mono)
373478b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_CLASS_D_CONTROL_2,
373578b78f5cSMark Brown WM8962_SPK_MONO_MASK, WM8962_SPK_MONO);
373678b78f5cSMark Brown
373778b78f5cSMark Brown /* Micbias setup, detection enable and detection
373878b78f5cSMark Brown * threasholds. */
3739b5ef3f2aSNicolin Chen if (wm8962->pdata.mic_cfg)
374078b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
374178b78f5cSMark Brown WM8962_MICDET_ENA |
374278b78f5cSMark Brown WM8962_MICDET_THR_MASK |
374378b78f5cSMark Brown WM8962_MICSHORT_THR_MASK |
374478b78f5cSMark Brown WM8962_MICBIAS_LVL,
3745b5ef3f2aSNicolin Chen wm8962->pdata.mic_cfg);
374678b78f5cSMark Brown
374778b78f5cSMark Brown /* Latch volume update bits */
374878b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_LEFT_INPUT_VOLUME,
374978b78f5cSMark Brown WM8962_IN_VU, WM8962_IN_VU);
375078b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_RIGHT_INPUT_VOLUME,
375178b78f5cSMark Brown WM8962_IN_VU, WM8962_IN_VU);
375278b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_LEFT_ADC_VOLUME,
375378b78f5cSMark Brown WM8962_ADC_VU, WM8962_ADC_VU);
375478b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_RIGHT_ADC_VOLUME,
375578b78f5cSMark Brown WM8962_ADC_VU, WM8962_ADC_VU);
375678b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_LEFT_DAC_VOLUME,
375778b78f5cSMark Brown WM8962_DAC_VU, WM8962_DAC_VU);
375878b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_RIGHT_DAC_VOLUME,
375978b78f5cSMark Brown WM8962_DAC_VU, WM8962_DAC_VU);
376078b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_SPKOUTL_VOLUME,
376178b78f5cSMark Brown WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
376278b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_SPKOUTR_VOLUME,
376378b78f5cSMark Brown WM8962_SPKOUT_VU, WM8962_SPKOUT_VU);
376478b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_HPOUTL_VOLUME,
376578b78f5cSMark Brown WM8962_HPOUT_VU, WM8962_HPOUT_VU);
376678b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_HPOUTR_VOLUME,
376778b78f5cSMark Brown WM8962_HPOUT_VU, WM8962_HPOUT_VU);
376878b78f5cSMark Brown
376978b78f5cSMark Brown /* Stereo control for EQ */
377078b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_EQ1,
377178b78f5cSMark Brown WM8962_EQ_SHARED_COEFF, 0);
377278b78f5cSMark Brown
377378b78f5cSMark Brown /* Don't debouce interrupts so we don't need SYSCLK */
377478b78f5cSMark Brown regmap_update_bits(wm8962->regmap, WM8962_IRQ_DEBOUNCE,
377578b78f5cSMark Brown WM8962_FLL_LOCK_DB | WM8962_PLL3_LOCK_DB |
377678b78f5cSMark Brown WM8962_PLL2_LOCK_DB | WM8962_TEMP_SHUT_DB,
377778b78f5cSMark Brown 0);
377878b78f5cSMark Brown
3779e75a52c6SNicolin Chen if (wm8962->pdata.in4_dc_measure) {
3780182c51ceSMark Brown ret = regmap_register_patch(wm8962->regmap,
3781182c51ceSMark Brown wm8962_dc_measure,
3782182c51ceSMark Brown ARRAY_SIZE(wm8962_dc_measure));
3783182c51ceSMark Brown if (ret != 0)
3784182c51ceSMark Brown dev_err(&i2c->dev,
3785ab387b40SColin Ian King "Failed to configure for DC measurement: %d\n",
3786182c51ceSMark Brown ret);
3787182c51ceSMark Brown }
3788182c51ceSMark Brown
3789ca50410bSMark Brown if (wm8962->irq) {
3790b5ef3f2aSNicolin Chen if (wm8962->pdata.irq_active_low) {
3791ca50410bSMark Brown trigger = IRQF_TRIGGER_LOW;
3792ca50410bSMark Brown irq_pol = WM8962_IRQ_POL;
3793ca50410bSMark Brown } else {
3794ca50410bSMark Brown trigger = IRQF_TRIGGER_HIGH;
3795ca50410bSMark Brown irq_pol = 0;
3796ca50410bSMark Brown }
3797ca50410bSMark Brown
3798ca50410bSMark Brown regmap_update_bits(wm8962->regmap, WM8962_INTERRUPT_CONTROL,
3799ca50410bSMark Brown WM8962_IRQ_POL, irq_pol);
3800ca50410bSMark Brown
3801ca50410bSMark Brown ret = devm_request_threaded_irq(&i2c->dev, wm8962->irq, NULL,
3802ca50410bSMark Brown wm8962_irq,
3803ca50410bSMark Brown trigger | IRQF_ONESHOT,
3804ca50410bSMark Brown "wm8962", &i2c->dev);
3805ca50410bSMark Brown if (ret != 0) {
3806ca50410bSMark Brown dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
3807ca50410bSMark Brown wm8962->irq, ret);
3808ca50410bSMark Brown wm8962->irq = 0;
3809ca50410bSMark Brown /* Non-fatal */
3810ca50410bSMark Brown } else {
3811ca50410bSMark Brown /* Enable some IRQs by default */
3812ca50410bSMark Brown regmap_update_bits(wm8962->regmap,
3813ca50410bSMark Brown WM8962_INTERRUPT_STATUS_2_MASK,
3814ca50410bSMark Brown WM8962_FLL_LOCK_EINT |
3815ca50410bSMark Brown WM8962_TEMP_SHUT_EINT |
3816ca50410bSMark Brown WM8962_FIFOS_ERR_EINT, 0);
3817ca50410bSMark Brown }
3818ca50410bSMark Brown }
3819ca50410bSMark Brown
3820d23031a4SMark Brown pm_runtime_enable(&i2c->dev);
3821d23031a4SMark Brown pm_request_idle(&i2c->dev);
38227b16f560SMark Brown
3823f4ee2717SKuninori Morimoto ret = devm_snd_soc_register_component(&i2c->dev,
3824f4ee2717SKuninori Morimoto &soc_component_dev_wm8962, &wm8962_dai, 1);
382554d8d0aeSMark Brown if (ret < 0)
382657622aefSJiada Wang goto err_pm_runtime;
38279a76f1ffSMark Brown
3828ee1aa2aeSXiaolei Wang regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
3829ee1aa2aeSXiaolei Wang WM8962_TEMP_ENA_HP_MASK, 0);
3830ee1aa2aeSXiaolei Wang regmap_update_bits(wm8962->regmap, WM8962_ADDITIONAL_CONTROL_4,
3831ee1aa2aeSXiaolei Wang WM8962_TEMP_ENA_SPK_MASK, 0);
3832ee1aa2aeSXiaolei Wang
383350bfcf2dSNicolin Chen regcache_cache_only(wm8962->regmap, true);
383450bfcf2dSNicolin Chen
38357b16f560SMark Brown /* The drivers should power up as needed */
38367b16f560SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
38377b16f560SMark Brown
38387b16f560SMark Brown return 0;
38397b16f560SMark Brown
384057622aefSJiada Wang err_pm_runtime:
384157622aefSJiada Wang pm_runtime_disable(&i2c->dev);
38427b16f560SMark Brown err_enable:
38437b16f560SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies), wm8962->supplies);
3844be086aa8SMark Brown err:
384554d8d0aeSMark Brown return ret;
38469a76f1ffSMark Brown }
38479a76f1ffSMark Brown
wm8962_i2c_remove(struct i2c_client * client)3848ed5c2f5fSUwe Kleine-König static void wm8962_i2c_remove(struct i2c_client *client)
38499a76f1ffSMark Brown {
385057622aefSJiada Wang pm_runtime_disable(&client->dev);
38519a76f1ffSMark Brown }
38529a76f1ffSMark Brown
3853641d334bSRafael J. Wysocki #ifdef CONFIG_PM
wm8962_runtime_resume(struct device * dev)3854d23031a4SMark Brown static int wm8962_runtime_resume(struct device *dev)
3855d23031a4SMark Brown {
3856d23031a4SMark Brown struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3857d23031a4SMark Brown int ret;
3858d23031a4SMark Brown
3859d7821953SNicolin Chen ret = clk_prepare_enable(wm8962->pdata.mclk);
3860d7821953SNicolin Chen if (ret) {
3861d7821953SNicolin Chen dev_err(dev, "Failed to enable MCLK: %d\n", ret);
3862d7821953SNicolin Chen return ret;
3863d7821953SNicolin Chen }
3864d7821953SNicolin Chen
3865d23031a4SMark Brown ret = regulator_bulk_enable(ARRAY_SIZE(wm8962->supplies),
3866d23031a4SMark Brown wm8962->supplies);
3867d23031a4SMark Brown if (ret != 0) {
38688bfa934eSFabio Estevam dev_err(dev, "Failed to enable supplies: %d\n", ret);
386965147846SFabio Estevam goto disable_clock;
3870d23031a4SMark Brown }
3871d23031a4SMark Brown
3872d23031a4SMark Brown regcache_cache_only(wm8962->regmap, false);
3873e4dd7678SMark Brown
3874e4dd7678SMark Brown wm8962_reset(wm8962);
3875e4dd7678SMark Brown
38764eb0f7abSJiada Wang regcache_mark_dirty(wm8962->regmap);
38774eb0f7abSJiada Wang
38789c24b167SMark Brown /* SYSCLK defaults to on; make sure it is off so we can safely
38799c24b167SMark Brown * write to registers if the device is declocked.
38809c24b167SMark Brown */
388165e412a0SShengjiu Wang regmap_write_bits(wm8962->regmap, WM8962_CLOCKING2,
38829c24b167SMark Brown WM8962_SYSCLK_ENA, 0);
38839c24b167SMark Brown
38849c24b167SMark Brown /* Ensure we have soft control over all registers */
38859c24b167SMark Brown regmap_update_bits(wm8962->regmap, WM8962_CLOCKING2,
38869c24b167SMark Brown WM8962_CLKREG_OVD, WM8962_CLKREG_OVD);
38879c24b167SMark Brown
38889c24b167SMark Brown /* Ensure that the oscillator and PLLs are disabled */
38899c24b167SMark Brown regmap_update_bits(wm8962->regmap, WM8962_PLL2,
38909c24b167SMark Brown WM8962_OSC_ENA | WM8962_PLL2_ENA | WM8962_PLL3_ENA,
38919c24b167SMark Brown 0);
38929c24b167SMark Brown
3893d23031a4SMark Brown regcache_sync(wm8962->regmap);
3894d23031a4SMark Brown
3895f5055f93SNicolin Chen regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
3896f5055f93SNicolin Chen WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA,
3897f5055f93SNicolin Chen WM8962_STARTUP_BIAS_ENA | WM8962_VMID_BUF_ENA);
3898f5055f93SNicolin Chen
3899f5055f93SNicolin Chen /* Bias enable at 2*5k (fast start-up) */
3900f5055f93SNicolin Chen regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
3901f5055f93SNicolin Chen WM8962_BIAS_ENA | WM8962_VMID_SEL_MASK,
3902f5055f93SNicolin Chen WM8962_BIAS_ENA | 0x180);
3903f5055f93SNicolin Chen
3904f5055f93SNicolin Chen msleep(5);
3905f5055f93SNicolin Chen
3906d23031a4SMark Brown return 0;
390765147846SFabio Estevam
390865147846SFabio Estevam disable_clock:
390965147846SFabio Estevam clk_disable_unprepare(wm8962->pdata.mclk);
391065147846SFabio Estevam return ret;
3911d23031a4SMark Brown }
3912d23031a4SMark Brown
wm8962_runtime_suspend(struct device * dev)3913d23031a4SMark Brown static int wm8962_runtime_suspend(struct device *dev)
3914d23031a4SMark Brown {
3915d23031a4SMark Brown struct wm8962_priv *wm8962 = dev_get_drvdata(dev);
3916d23031a4SMark Brown
3917d23031a4SMark Brown regmap_update_bits(wm8962->regmap, WM8962_PWR_MGMT_1,
3918d23031a4SMark Brown WM8962_VMID_SEL_MASK | WM8962_BIAS_ENA, 0);
3919d23031a4SMark Brown
3920d23031a4SMark Brown regmap_update_bits(wm8962->regmap, WM8962_ANTI_POP,
3921d23031a4SMark Brown WM8962_STARTUP_BIAS_ENA |
3922d23031a4SMark Brown WM8962_VMID_BUF_ENA, 0);
3923d23031a4SMark Brown
3924d23031a4SMark Brown regcache_cache_only(wm8962->regmap, true);
3925d23031a4SMark Brown
3926d23031a4SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8962->supplies),
3927d23031a4SMark Brown wm8962->supplies);
3928d23031a4SMark Brown
3929d7821953SNicolin Chen clk_disable_unprepare(wm8962->pdata.mclk);
3930d7821953SNicolin Chen
3931d23031a4SMark Brown return 0;
3932d23031a4SMark Brown }
3933d23031a4SMark Brown #endif
3934d23031a4SMark Brown
393542d1b8ceSAxel Lin static const struct dev_pm_ops wm8962_pm = {
3936d1f5272cSAdam Ford SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, pm_runtime_force_resume)
3937d23031a4SMark Brown SET_RUNTIME_PM_OPS(wm8962_runtime_suspend, wm8962_runtime_resume, NULL)
3938d23031a4SMark Brown };
3939d23031a4SMark Brown
39409a76f1ffSMark Brown static const struct i2c_device_id wm8962_i2c_id[] = {
39419a76f1ffSMark Brown { "wm8962", 0 },
39429a76f1ffSMark Brown { }
39439a76f1ffSMark Brown };
39449a76f1ffSMark Brown MODULE_DEVICE_TABLE(i2c, wm8962_i2c_id);
39459a76f1ffSMark Brown
39465ce56832SFabio Estevam static const struct of_device_id wm8962_of_match[] = {
39475ce56832SFabio Estevam { .compatible = "wlf,wm8962", },
39485ce56832SFabio Estevam { }
39495ce56832SFabio Estevam };
39505ce56832SFabio Estevam MODULE_DEVICE_TABLE(of, wm8962_of_match);
39515ce56832SFabio Estevam
39529a76f1ffSMark Brown static struct i2c_driver wm8962_i2c_driver = {
39539a76f1ffSMark Brown .driver = {
3954ea738badSMark Brown .name = "wm8962",
39555ce56832SFabio Estevam .of_match_table = wm8962_of_match,
3956d23031a4SMark Brown .pm = &wm8962_pm,
39579a76f1ffSMark Brown },
39589abcd240SUwe Kleine-König .probe = wm8962_i2c_probe,
39597a79e94eSBill Pemberton .remove = wm8962_i2c_remove,
39609a76f1ffSMark Brown .id_table = wm8962_i2c_id,
39619a76f1ffSMark Brown };
39629a76f1ffSMark Brown
39639d50a764SMark Brown module_i2c_driver(wm8962_i2c_driver);
39649a76f1ffSMark Brown
39659a76f1ffSMark Brown MODULE_DESCRIPTION("ASoC WM8962 driver");
39669a76f1ffSMark Brown MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
39679a76f1ffSMark Brown MODULE_LICENSE("GPL");
3968