1a91eb199SMark Brown /* 2a91eb199SMark Brown * wm8904.c -- WM8904 ALSA SoC Audio driver 3a91eb199SMark Brown * 4a91eb199SMark Brown * Copyright 2009 Wolfson Microelectronics plc 5a91eb199SMark Brown * 6a91eb199SMark Brown * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> 7a91eb199SMark Brown * 8a91eb199SMark Brown * 9a91eb199SMark Brown * This program is free software; you can redistribute it and/or modify 10a91eb199SMark Brown * it under the terms of the GNU General Public License version 2 as 11a91eb199SMark Brown * published by the Free Software Foundation. 12a91eb199SMark Brown */ 13a91eb199SMark Brown 14a91eb199SMark Brown #include <linux/module.h> 15a91eb199SMark Brown #include <linux/moduleparam.h> 16a91eb199SMark Brown #include <linux/init.h> 17a91eb199SMark Brown #include <linux/delay.h> 18a91eb199SMark Brown #include <linux/pm.h> 19a91eb199SMark Brown #include <linux/i2c.h> 20a91eb199SMark Brown #include <linux/platform_device.h> 21a91eb199SMark Brown #include <linux/regulator/consumer.h> 225a0e3ad6STejun Heo #include <linux/slab.h> 23a91eb199SMark Brown #include <sound/core.h> 24a91eb199SMark Brown #include <sound/pcm.h> 25a91eb199SMark Brown #include <sound/pcm_params.h> 26a91eb199SMark Brown #include <sound/soc.h> 27a91eb199SMark Brown #include <sound/initval.h> 28a91eb199SMark Brown #include <sound/tlv.h> 29a91eb199SMark Brown #include <sound/wm8904.h> 30a91eb199SMark Brown 31a91eb199SMark Brown #include "wm8904.h" 32a91eb199SMark Brown 338c126474SMark Brown enum wm8904_type { 348c126474SMark Brown WM8904, 358c126474SMark Brown WM8912, 368c126474SMark Brown }; 378c126474SMark Brown 38a91eb199SMark Brown #define WM8904_NUM_DCS_CHANNELS 4 39a91eb199SMark Brown 40a91eb199SMark Brown #define WM8904_NUM_SUPPLIES 5 41a91eb199SMark Brown static const char *wm8904_supply_names[WM8904_NUM_SUPPLIES] = { 42a91eb199SMark Brown "DCVDD", 43a91eb199SMark Brown "DBVDD", 44a91eb199SMark Brown "AVDD", 45a91eb199SMark Brown "CPVDD", 46a91eb199SMark Brown "MICVDD", 47a91eb199SMark Brown }; 48a91eb199SMark Brown 49a91eb199SMark Brown /* codec private data */ 50a91eb199SMark Brown struct wm8904_priv { 51f0fba2adSLiam Girdwood 528c126474SMark Brown enum wm8904_type devtype; 53f0fba2adSLiam Girdwood void *control_data; 548c126474SMark Brown 55a91eb199SMark Brown struct regulator_bulk_data supplies[WM8904_NUM_SUPPLIES]; 56a91eb199SMark Brown 57a91eb199SMark Brown struct wm8904_pdata *pdata; 58a91eb199SMark Brown 59a91eb199SMark Brown int deemph; 60a91eb199SMark Brown 61a91eb199SMark Brown /* Platform provided DRC configuration */ 62a91eb199SMark Brown const char **drc_texts; 63a91eb199SMark Brown int drc_cfg; 64a91eb199SMark Brown struct soc_enum drc_enum; 65a91eb199SMark Brown 66a91eb199SMark Brown /* Platform provided ReTune mobile configuration */ 67a91eb199SMark Brown int num_retune_mobile_texts; 68a91eb199SMark Brown const char **retune_mobile_texts; 69a91eb199SMark Brown int retune_mobile_cfg; 70a91eb199SMark Brown struct soc_enum retune_mobile_enum; 71a91eb199SMark Brown 72a91eb199SMark Brown /* FLL setup */ 73a91eb199SMark Brown int fll_src; 74a91eb199SMark Brown int fll_fref; 75a91eb199SMark Brown int fll_fout; 76a91eb199SMark Brown 77a91eb199SMark Brown /* Clocking configuration */ 78a91eb199SMark Brown unsigned int mclk_rate; 79a91eb199SMark Brown int sysclk_src; 80a91eb199SMark Brown unsigned int sysclk_rate; 81a91eb199SMark Brown 82a91eb199SMark Brown int tdm_width; 83a91eb199SMark Brown int tdm_slots; 84a91eb199SMark Brown int bclk; 85a91eb199SMark Brown int fs; 86a91eb199SMark Brown 87a91eb199SMark Brown /* DC servo configuration - cached offset values */ 88a91eb199SMark Brown int dcs_state[WM8904_NUM_DCS_CHANNELS]; 89a91eb199SMark Brown }; 90a91eb199SMark Brown 91a91eb199SMark Brown static const u16 wm8904_reg[WM8904_MAX_REGISTER + 1] = { 92a91eb199SMark Brown 0x8904, /* R0 - SW Reset and ID */ 93a91eb199SMark Brown 0x0000, /* R1 - Revision */ 94a91eb199SMark Brown 0x0000, /* R2 */ 95a91eb199SMark Brown 0x0000, /* R3 */ 96a91eb199SMark Brown 0x0018, /* R4 - Bias Control 0 */ 97a91eb199SMark Brown 0x0000, /* R5 - VMID Control 0 */ 98a91eb199SMark Brown 0x0000, /* R6 - Mic Bias Control 0 */ 99a91eb199SMark Brown 0x0000, /* R7 - Mic Bias Control 1 */ 100a91eb199SMark Brown 0x0001, /* R8 - Analogue DAC 0 */ 101a91eb199SMark Brown 0x9696, /* R9 - mic Filter Control */ 102a91eb199SMark Brown 0x0001, /* R10 - Analogue ADC 0 */ 103a91eb199SMark Brown 0x0000, /* R11 */ 104a91eb199SMark Brown 0x0000, /* R12 - Power Management 0 */ 105a91eb199SMark Brown 0x0000, /* R13 */ 106a91eb199SMark Brown 0x0000, /* R14 - Power Management 2 */ 107a91eb199SMark Brown 0x0000, /* R15 - Power Management 3 */ 108a91eb199SMark Brown 0x0000, /* R16 */ 109a91eb199SMark Brown 0x0000, /* R17 */ 110a91eb199SMark Brown 0x0000, /* R18 - Power Management 6 */ 111a91eb199SMark Brown 0x0000, /* R19 */ 112a91eb199SMark Brown 0x945E, /* R20 - Clock Rates 0 */ 113a91eb199SMark Brown 0x0C05, /* R21 - Clock Rates 1 */ 114a91eb199SMark Brown 0x0006, /* R22 - Clock Rates 2 */ 115a91eb199SMark Brown 0x0000, /* R23 */ 116a91eb199SMark Brown 0x0050, /* R24 - Audio Interface 0 */ 117a91eb199SMark Brown 0x000A, /* R25 - Audio Interface 1 */ 118a91eb199SMark Brown 0x00E4, /* R26 - Audio Interface 2 */ 119a91eb199SMark Brown 0x0040, /* R27 - Audio Interface 3 */ 120a91eb199SMark Brown 0x0000, /* R28 */ 121a91eb199SMark Brown 0x0000, /* R29 */ 122a91eb199SMark Brown 0x00C0, /* R30 - DAC Digital Volume Left */ 123a91eb199SMark Brown 0x00C0, /* R31 - DAC Digital Volume Right */ 124a91eb199SMark Brown 0x0000, /* R32 - DAC Digital 0 */ 125a91eb199SMark Brown 0x0008, /* R33 - DAC Digital 1 */ 126a91eb199SMark Brown 0x0000, /* R34 */ 127a91eb199SMark Brown 0x0000, /* R35 */ 128a91eb199SMark Brown 0x00C0, /* R36 - ADC Digital Volume Left */ 129a91eb199SMark Brown 0x00C0, /* R37 - ADC Digital Volume Right */ 130a91eb199SMark Brown 0x0010, /* R38 - ADC Digital 0 */ 131a91eb199SMark Brown 0x0000, /* R39 - Digital Microphone 0 */ 132a91eb199SMark Brown 0x01AF, /* R40 - DRC 0 */ 133a91eb199SMark Brown 0x3248, /* R41 - DRC 1 */ 134a91eb199SMark Brown 0x0000, /* R42 - DRC 2 */ 135a91eb199SMark Brown 0x0000, /* R43 - DRC 3 */ 136a91eb199SMark Brown 0x0085, /* R44 - Analogue Left Input 0 */ 137a91eb199SMark Brown 0x0085, /* R45 - Analogue Right Input 0 */ 138a91eb199SMark Brown 0x0044, /* R46 - Analogue Left Input 1 */ 139a91eb199SMark Brown 0x0044, /* R47 - Analogue Right Input 1 */ 140a91eb199SMark Brown 0x0000, /* R48 */ 141a91eb199SMark Brown 0x0000, /* R49 */ 142a91eb199SMark Brown 0x0000, /* R50 */ 143a91eb199SMark Brown 0x0000, /* R51 */ 144a91eb199SMark Brown 0x0000, /* R52 */ 145a91eb199SMark Brown 0x0000, /* R53 */ 146a91eb199SMark Brown 0x0000, /* R54 */ 147a91eb199SMark Brown 0x0000, /* R55 */ 148a91eb199SMark Brown 0x0000, /* R56 */ 149a91eb199SMark Brown 0x002D, /* R57 - Analogue OUT1 Left */ 150a91eb199SMark Brown 0x002D, /* R58 - Analogue OUT1 Right */ 151a91eb199SMark Brown 0x0039, /* R59 - Analogue OUT2 Left */ 152a91eb199SMark Brown 0x0039, /* R60 - Analogue OUT2 Right */ 153a91eb199SMark Brown 0x0000, /* R61 - Analogue OUT12 ZC */ 154a91eb199SMark Brown 0x0000, /* R62 */ 155a91eb199SMark Brown 0x0000, /* R63 */ 156a91eb199SMark Brown 0x0000, /* R64 */ 157a91eb199SMark Brown 0x0000, /* R65 */ 158a91eb199SMark Brown 0x0000, /* R66 */ 159a91eb199SMark Brown 0x0000, /* R67 - DC Servo 0 */ 160a91eb199SMark Brown 0x0000, /* R68 - DC Servo 1 */ 161a91eb199SMark Brown 0xAAAA, /* R69 - DC Servo 2 */ 162a91eb199SMark Brown 0x0000, /* R70 */ 163a91eb199SMark Brown 0xAAAA, /* R71 - DC Servo 4 */ 164a91eb199SMark Brown 0xAAAA, /* R72 - DC Servo 5 */ 165a91eb199SMark Brown 0x0000, /* R73 - DC Servo 6 */ 166a91eb199SMark Brown 0x0000, /* R74 - DC Servo 7 */ 167a91eb199SMark Brown 0x0000, /* R75 - DC Servo 8 */ 168a91eb199SMark Brown 0x0000, /* R76 - DC Servo 9 */ 169a91eb199SMark Brown 0x0000, /* R77 - DC Servo Readback 0 */ 170a91eb199SMark Brown 0x0000, /* R78 */ 171a91eb199SMark Brown 0x0000, /* R79 */ 172a91eb199SMark Brown 0x0000, /* R80 */ 173a91eb199SMark Brown 0x0000, /* R81 */ 174a91eb199SMark Brown 0x0000, /* R82 */ 175a91eb199SMark Brown 0x0000, /* R83 */ 176a91eb199SMark Brown 0x0000, /* R84 */ 177a91eb199SMark Brown 0x0000, /* R85 */ 178a91eb199SMark Brown 0x0000, /* R86 */ 179a91eb199SMark Brown 0x0000, /* R87 */ 180a91eb199SMark Brown 0x0000, /* R88 */ 181a91eb199SMark Brown 0x0000, /* R89 */ 182a91eb199SMark Brown 0x0000, /* R90 - Analogue HP 0 */ 183a91eb199SMark Brown 0x0000, /* R91 */ 184a91eb199SMark Brown 0x0000, /* R92 */ 185a91eb199SMark Brown 0x0000, /* R93 */ 186a91eb199SMark Brown 0x0000, /* R94 - Analogue Lineout 0 */ 187a91eb199SMark Brown 0x0000, /* R95 */ 188a91eb199SMark Brown 0x0000, /* R96 */ 189a91eb199SMark Brown 0x0000, /* R97 */ 190a91eb199SMark Brown 0x0000, /* R98 - Charge Pump 0 */ 191a91eb199SMark Brown 0x0000, /* R99 */ 192a91eb199SMark Brown 0x0000, /* R100 */ 193a91eb199SMark Brown 0x0000, /* R101 */ 194a91eb199SMark Brown 0x0000, /* R102 */ 195a91eb199SMark Brown 0x0000, /* R103 */ 196a91eb199SMark Brown 0x0004, /* R104 - Class W 0 */ 197a91eb199SMark Brown 0x0000, /* R105 */ 198a91eb199SMark Brown 0x0000, /* R106 */ 199a91eb199SMark Brown 0x0000, /* R107 */ 200a91eb199SMark Brown 0x0000, /* R108 - Write Sequencer 0 */ 201a91eb199SMark Brown 0x0000, /* R109 - Write Sequencer 1 */ 202a91eb199SMark Brown 0x0000, /* R110 - Write Sequencer 2 */ 203a91eb199SMark Brown 0x0000, /* R111 - Write Sequencer 3 */ 204a91eb199SMark Brown 0x0000, /* R112 - Write Sequencer 4 */ 205a91eb199SMark Brown 0x0000, /* R113 */ 206a91eb199SMark Brown 0x0000, /* R114 */ 207a91eb199SMark Brown 0x0000, /* R115 */ 208a91eb199SMark Brown 0x0000, /* R116 - FLL Control 1 */ 209a91eb199SMark Brown 0x0007, /* R117 - FLL Control 2 */ 210a91eb199SMark Brown 0x0000, /* R118 - FLL Control 3 */ 211a91eb199SMark Brown 0x2EE0, /* R119 - FLL Control 4 */ 212a91eb199SMark Brown 0x0004, /* R120 - FLL Control 5 */ 213a91eb199SMark Brown 0x0014, /* R121 - GPIO Control 1 */ 214a91eb199SMark Brown 0x0010, /* R122 - GPIO Control 2 */ 215a91eb199SMark Brown 0x0010, /* R123 - GPIO Control 3 */ 216a91eb199SMark Brown 0x0000, /* R124 - GPIO Control 4 */ 217a91eb199SMark Brown 0x0000, /* R125 */ 218a91eb199SMark Brown 0x0000, /* R126 - Digital Pulls */ 219a91eb199SMark Brown 0x0000, /* R127 - Interrupt Status */ 220a91eb199SMark Brown 0xFFFF, /* R128 - Interrupt Status Mask */ 221a91eb199SMark Brown 0x0000, /* R129 - Interrupt Polarity */ 222a91eb199SMark Brown 0x0000, /* R130 - Interrupt Debounce */ 223a91eb199SMark Brown 0x0000, /* R131 */ 224a91eb199SMark Brown 0x0000, /* R132 */ 225a91eb199SMark Brown 0x0000, /* R133 */ 226a91eb199SMark Brown 0x0000, /* R134 - EQ1 */ 227a91eb199SMark Brown 0x000C, /* R135 - EQ2 */ 228a91eb199SMark Brown 0x000C, /* R136 - EQ3 */ 229a91eb199SMark Brown 0x000C, /* R137 - EQ4 */ 230a91eb199SMark Brown 0x000C, /* R138 - EQ5 */ 231a91eb199SMark Brown 0x000C, /* R139 - EQ6 */ 232a91eb199SMark Brown 0x0FCA, /* R140 - EQ7 */ 233a91eb199SMark Brown 0x0400, /* R141 - EQ8 */ 234a91eb199SMark Brown 0x00D8, /* R142 - EQ9 */ 235a91eb199SMark Brown 0x1EB5, /* R143 - EQ10 */ 236a91eb199SMark Brown 0xF145, /* R144 - EQ11 */ 237a91eb199SMark Brown 0x0B75, /* R145 - EQ12 */ 238a91eb199SMark Brown 0x01C5, /* R146 - EQ13 */ 239a91eb199SMark Brown 0x1C58, /* R147 - EQ14 */ 240a91eb199SMark Brown 0xF373, /* R148 - EQ15 */ 241a91eb199SMark Brown 0x0A54, /* R149 - EQ16 */ 242a91eb199SMark Brown 0x0558, /* R150 - EQ17 */ 243a91eb199SMark Brown 0x168E, /* R151 - EQ18 */ 244a91eb199SMark Brown 0xF829, /* R152 - EQ19 */ 245a91eb199SMark Brown 0x07AD, /* R153 - EQ20 */ 246a91eb199SMark Brown 0x1103, /* R154 - EQ21 */ 247a91eb199SMark Brown 0x0564, /* R155 - EQ22 */ 248a91eb199SMark Brown 0x0559, /* R156 - EQ23 */ 249a91eb199SMark Brown 0x4000, /* R157 - EQ24 */ 250a91eb199SMark Brown 0x0000, /* R158 */ 251a91eb199SMark Brown 0x0000, /* R159 */ 252a91eb199SMark Brown 0x0000, /* R160 */ 253a91eb199SMark Brown 0x0000, /* R161 - Control Interface Test 1 */ 254a91eb199SMark Brown 0x0000, /* R162 */ 255a91eb199SMark Brown 0x0000, /* R163 */ 256a91eb199SMark Brown 0x0000, /* R164 */ 257a91eb199SMark Brown 0x0000, /* R165 */ 258a91eb199SMark Brown 0x0000, /* R166 */ 259a91eb199SMark Brown 0x0000, /* R167 */ 260a91eb199SMark Brown 0x0000, /* R168 */ 261a91eb199SMark Brown 0x0000, /* R169 */ 262a91eb199SMark Brown 0x0000, /* R170 */ 263a91eb199SMark Brown 0x0000, /* R171 */ 264a91eb199SMark Brown 0x0000, /* R172 */ 265a91eb199SMark Brown 0x0000, /* R173 */ 266a91eb199SMark Brown 0x0000, /* R174 */ 267a91eb199SMark Brown 0x0000, /* R175 */ 268a91eb199SMark Brown 0x0000, /* R176 */ 269a91eb199SMark Brown 0x0000, /* R177 */ 270a91eb199SMark Brown 0x0000, /* R178 */ 271a91eb199SMark Brown 0x0000, /* R179 */ 272a91eb199SMark Brown 0x0000, /* R180 */ 273a91eb199SMark Brown 0x0000, /* R181 */ 274a91eb199SMark Brown 0x0000, /* R182 */ 275a91eb199SMark Brown 0x0000, /* R183 */ 276a91eb199SMark Brown 0x0000, /* R184 */ 277a91eb199SMark Brown 0x0000, /* R185 */ 278a91eb199SMark Brown 0x0000, /* R186 */ 279a91eb199SMark Brown 0x0000, /* R187 */ 280a91eb199SMark Brown 0x0000, /* R188 */ 281a91eb199SMark Brown 0x0000, /* R189 */ 282a91eb199SMark Brown 0x0000, /* R190 */ 283a91eb199SMark Brown 0x0000, /* R191 */ 284a91eb199SMark Brown 0x0000, /* R192 */ 285a91eb199SMark Brown 0x0000, /* R193 */ 286a91eb199SMark Brown 0x0000, /* R194 */ 287a91eb199SMark Brown 0x0000, /* R195 */ 288a91eb199SMark Brown 0x0000, /* R196 */ 289a91eb199SMark Brown 0x0000, /* R197 */ 290a91eb199SMark Brown 0x0000, /* R198 */ 291a91eb199SMark Brown 0x0000, /* R199 */ 292a91eb199SMark Brown 0x0000, /* R200 */ 293a91eb199SMark Brown 0x0000, /* R201 */ 294a91eb199SMark Brown 0x0000, /* R202 */ 295a91eb199SMark Brown 0x0000, /* R203 */ 296a91eb199SMark Brown 0x0000, /* R204 - Analogue Output Bias 0 */ 297a91eb199SMark Brown 0x0000, /* R205 */ 298a91eb199SMark Brown 0x0000, /* R206 */ 299a91eb199SMark Brown 0x0000, /* R207 */ 300a91eb199SMark Brown 0x0000, /* R208 */ 301a91eb199SMark Brown 0x0000, /* R209 */ 302a91eb199SMark Brown 0x0000, /* R210 */ 303a91eb199SMark Brown 0x0000, /* R211 */ 304a91eb199SMark Brown 0x0000, /* R212 */ 305a91eb199SMark Brown 0x0000, /* R213 */ 306a91eb199SMark Brown 0x0000, /* R214 */ 307a91eb199SMark Brown 0x0000, /* R215 */ 308a91eb199SMark Brown 0x0000, /* R216 */ 309a91eb199SMark Brown 0x0000, /* R217 */ 310a91eb199SMark Brown 0x0000, /* R218 */ 311a91eb199SMark Brown 0x0000, /* R219 */ 312a91eb199SMark Brown 0x0000, /* R220 */ 313a91eb199SMark Brown 0x0000, /* R221 */ 314a91eb199SMark Brown 0x0000, /* R222 */ 315a91eb199SMark Brown 0x0000, /* R223 */ 316a91eb199SMark Brown 0x0000, /* R224 */ 317a91eb199SMark Brown 0x0000, /* R225 */ 318a91eb199SMark Brown 0x0000, /* R226 */ 319a91eb199SMark Brown 0x0000, /* R227 */ 320a91eb199SMark Brown 0x0000, /* R228 */ 321a91eb199SMark Brown 0x0000, /* R229 */ 322a91eb199SMark Brown 0x0000, /* R230 */ 323a91eb199SMark Brown 0x0000, /* R231 */ 324a91eb199SMark Brown 0x0000, /* R232 */ 325a91eb199SMark Brown 0x0000, /* R233 */ 326a91eb199SMark Brown 0x0000, /* R234 */ 327a91eb199SMark Brown 0x0000, /* R235 */ 328a91eb199SMark Brown 0x0000, /* R236 */ 329a91eb199SMark Brown 0x0000, /* R237 */ 330a91eb199SMark Brown 0x0000, /* R238 */ 331a91eb199SMark Brown 0x0000, /* R239 */ 332a91eb199SMark Brown 0x0000, /* R240 */ 333a91eb199SMark Brown 0x0000, /* R241 */ 334a91eb199SMark Brown 0x0000, /* R242 */ 335a91eb199SMark Brown 0x0000, /* R243 */ 336a91eb199SMark Brown 0x0000, /* R244 */ 337a91eb199SMark Brown 0x0000, /* R245 */ 338a91eb199SMark Brown 0x0000, /* R246 */ 339a91eb199SMark Brown 0x0000, /* R247 - FLL NCO Test 0 */ 340a91eb199SMark Brown 0x0019, /* R248 - FLL NCO Test 1 */ 341a91eb199SMark Brown }; 342a91eb199SMark Brown 343a91eb199SMark Brown static struct { 344a91eb199SMark Brown int readable; 345a91eb199SMark Brown int writable; 346a91eb199SMark Brown int vol; 347a91eb199SMark Brown } wm8904_access[] = { 348a91eb199SMark Brown { 0xFFFF, 0xFFFF, 1 }, /* R0 - SW Reset and ID */ 349a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R1 - Revision */ 350a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R2 */ 351a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R3 */ 352a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R4 - Bias Control 0 */ 353a91eb199SMark Brown { 0x0047, 0x0047, 0 }, /* R5 - VMID Control 0 */ 354a91eb199SMark Brown { 0x007F, 0x007F, 0 }, /* R6 - Mic Bias Control 0 */ 355a91eb199SMark Brown { 0xC007, 0xC007, 0 }, /* R7 - Mic Bias Control 1 */ 356a91eb199SMark Brown { 0x001E, 0x001E, 0 }, /* R8 - Analogue DAC 0 */ 357a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R9 - mic Filter Control */ 358a91eb199SMark Brown { 0x0001, 0x0001, 0 }, /* R10 - Analogue ADC 0 */ 359a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R11 */ 360a91eb199SMark Brown { 0x0003, 0x0003, 0 }, /* R12 - Power Management 0 */ 361a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R13 */ 362a91eb199SMark Brown { 0x0003, 0x0003, 0 }, /* R14 - Power Management 2 */ 363a91eb199SMark Brown { 0x0003, 0x0003, 0 }, /* R15 - Power Management 3 */ 364a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R16 */ 365a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R17 */ 366a91eb199SMark Brown { 0x000F, 0x000F, 0 }, /* R18 - Power Management 6 */ 367a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R19 */ 368a91eb199SMark Brown { 0x7001, 0x7001, 0 }, /* R20 - Clock Rates 0 */ 369a91eb199SMark Brown { 0x3C07, 0x3C07, 0 }, /* R21 - Clock Rates 1 */ 370a91eb199SMark Brown { 0xD00F, 0xD00F, 0 }, /* R22 - Clock Rates 2 */ 371a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R23 */ 372a91eb199SMark Brown { 0x1FFF, 0x1FFF, 0 }, /* R24 - Audio Interface 0 */ 373a91eb199SMark Brown { 0x3DDF, 0x3DDF, 0 }, /* R25 - Audio Interface 1 */ 374a91eb199SMark Brown { 0x0F1F, 0x0F1F, 0 }, /* R26 - Audio Interface 2 */ 375a91eb199SMark Brown { 0x0FFF, 0x0FFF, 0 }, /* R27 - Audio Interface 3 */ 376a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R28 */ 377a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R29 */ 378a91eb199SMark Brown { 0x00FF, 0x01FF, 0 }, /* R30 - DAC Digital Volume Left */ 379a91eb199SMark Brown { 0x00FF, 0x01FF, 0 }, /* R31 - DAC Digital Volume Right */ 380a91eb199SMark Brown { 0x0FFF, 0x0FFF, 0 }, /* R32 - DAC Digital 0 */ 381a91eb199SMark Brown { 0x1E4E, 0x1E4E, 0 }, /* R33 - DAC Digital 1 */ 382a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R34 */ 383a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R35 */ 384a91eb199SMark Brown { 0x00FF, 0x01FF, 0 }, /* R36 - ADC Digital Volume Left */ 385a91eb199SMark Brown { 0x00FF, 0x01FF, 0 }, /* R37 - ADC Digital Volume Right */ 386a91eb199SMark Brown { 0x0073, 0x0073, 0 }, /* R38 - ADC Digital 0 */ 387a91eb199SMark Brown { 0x1800, 0x1800, 0 }, /* R39 - Digital Microphone 0 */ 388a91eb199SMark Brown { 0xDFEF, 0xDFEF, 0 }, /* R40 - DRC 0 */ 389a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R41 - DRC 1 */ 390a91eb199SMark Brown { 0x003F, 0x003F, 0 }, /* R42 - DRC 2 */ 391a91eb199SMark Brown { 0x07FF, 0x07FF, 0 }, /* R43 - DRC 3 */ 392a91eb199SMark Brown { 0x009F, 0x009F, 0 }, /* R44 - Analogue Left Input 0 */ 393a91eb199SMark Brown { 0x009F, 0x009F, 0 }, /* R45 - Analogue Right Input 0 */ 394a91eb199SMark Brown { 0x007F, 0x007F, 0 }, /* R46 - Analogue Left Input 1 */ 395a91eb199SMark Brown { 0x007F, 0x007F, 0 }, /* R47 - Analogue Right Input 1 */ 396a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R48 */ 397a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R49 */ 398a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R50 */ 399a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R51 */ 400a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R52 */ 401a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R53 */ 402a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R54 */ 403a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R55 */ 404a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R56 */ 405a91eb199SMark Brown { 0x017F, 0x01FF, 0 }, /* R57 - Analogue OUT1 Left */ 406a91eb199SMark Brown { 0x017F, 0x01FF, 0 }, /* R58 - Analogue OUT1 Right */ 407a91eb199SMark Brown { 0x017F, 0x01FF, 0 }, /* R59 - Analogue OUT2 Left */ 408a91eb199SMark Brown { 0x017F, 0x01FF, 0 }, /* R60 - Analogue OUT2 Right */ 409a91eb199SMark Brown { 0x000F, 0x000F, 0 }, /* R61 - Analogue OUT12 ZC */ 410a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R62 */ 411a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R63 */ 412a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R64 */ 413a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R65 */ 414a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R66 */ 415a91eb199SMark Brown { 0x000F, 0x000F, 0 }, /* R67 - DC Servo 0 */ 416a91eb199SMark Brown { 0xFFFF, 0xFFFF, 1 }, /* R68 - DC Servo 1 */ 417a91eb199SMark Brown { 0x0F0F, 0x0F0F, 0 }, /* R69 - DC Servo 2 */ 418a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R70 */ 419a91eb199SMark Brown { 0x007F, 0x007F, 0 }, /* R71 - DC Servo 4 */ 420a91eb199SMark Brown { 0x007F, 0x007F, 0 }, /* R72 - DC Servo 5 */ 421a91eb199SMark Brown { 0x00FF, 0x00FF, 1 }, /* R73 - DC Servo 6 */ 422a91eb199SMark Brown { 0x00FF, 0x00FF, 1 }, /* R74 - DC Servo 7 */ 423a91eb199SMark Brown { 0x00FF, 0x00FF, 1 }, /* R75 - DC Servo 8 */ 424a91eb199SMark Brown { 0x00FF, 0x00FF, 1 }, /* R76 - DC Servo 9 */ 425a91eb199SMark Brown { 0x0FFF, 0x0000, 1 }, /* R77 - DC Servo Readback 0 */ 426a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R78 */ 427a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R79 */ 428a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R80 */ 429a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R81 */ 430a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R82 */ 431a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R83 */ 432a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R84 */ 433a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R85 */ 434a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R86 */ 435a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R87 */ 436a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R88 */ 437a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R89 */ 438a91eb199SMark Brown { 0x00FF, 0x00FF, 0 }, /* R90 - Analogue HP 0 */ 439a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R91 */ 440a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R92 */ 441a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R93 */ 442a91eb199SMark Brown { 0x00FF, 0x00FF, 0 }, /* R94 - Analogue Lineout 0 */ 443a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R95 */ 444a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R96 */ 445a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R97 */ 446a91eb199SMark Brown { 0x0001, 0x0001, 0 }, /* R98 - Charge Pump 0 */ 447a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R99 */ 448a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R100 */ 449a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R101 */ 450a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R102 */ 451a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R103 */ 452a91eb199SMark Brown { 0x0001, 0x0001, 0 }, /* R104 - Class W 0 */ 453a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R105 */ 454a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R106 */ 455a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R107 */ 456a91eb199SMark Brown { 0x011F, 0x011F, 0 }, /* R108 - Write Sequencer 0 */ 457a91eb199SMark Brown { 0x7FFF, 0x7FFF, 0 }, /* R109 - Write Sequencer 1 */ 458a91eb199SMark Brown { 0x4FFF, 0x4FFF, 0 }, /* R110 - Write Sequencer 2 */ 459a91eb199SMark Brown { 0x003F, 0x033F, 0 }, /* R111 - Write Sequencer 3 */ 460a91eb199SMark Brown { 0x03F1, 0x0000, 0 }, /* R112 - Write Sequencer 4 */ 461a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R113 */ 462a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R114 */ 463a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R115 */ 464a91eb199SMark Brown { 0x0007, 0x0007, 0 }, /* R116 - FLL Control 1 */ 465a91eb199SMark Brown { 0x3F77, 0x3F77, 0 }, /* R117 - FLL Control 2 */ 466a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R118 - FLL Control 3 */ 467a91eb199SMark Brown { 0x7FEF, 0x7FEF, 0 }, /* R119 - FLL Control 4 */ 468a91eb199SMark Brown { 0x001B, 0x001B, 0 }, /* R120 - FLL Control 5 */ 469a91eb199SMark Brown { 0x003F, 0x003F, 0 }, /* R121 - GPIO Control 1 */ 470a91eb199SMark Brown { 0x003F, 0x003F, 0 }, /* R122 - GPIO Control 2 */ 471a91eb199SMark Brown { 0x003F, 0x003F, 0 }, /* R123 - GPIO Control 3 */ 472a91eb199SMark Brown { 0x038F, 0x038F, 0 }, /* R124 - GPIO Control 4 */ 473a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R125 */ 474a91eb199SMark Brown { 0x00FF, 0x00FF, 0 }, /* R126 - Digital Pulls */ 475a91eb199SMark Brown { 0x07FF, 0x03FF, 1 }, /* R127 - Interrupt Status */ 476a91eb199SMark Brown { 0x03FF, 0x03FF, 0 }, /* R128 - Interrupt Status Mask */ 477a91eb199SMark Brown { 0x03FF, 0x03FF, 0 }, /* R129 - Interrupt Polarity */ 478a91eb199SMark Brown { 0x03FF, 0x03FF, 0 }, /* R130 - Interrupt Debounce */ 479a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R131 */ 480a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R132 */ 481a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R133 */ 482a91eb199SMark Brown { 0x0001, 0x0001, 0 }, /* R134 - EQ1 */ 483a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R135 - EQ2 */ 484a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R136 - EQ3 */ 485a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R137 - EQ4 */ 486a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R138 - EQ5 */ 487a91eb199SMark Brown { 0x001F, 0x001F, 0 }, /* R139 - EQ6 */ 488a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R140 - EQ7 */ 489a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R141 - EQ8 */ 490a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R142 - EQ9 */ 491a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R143 - EQ10 */ 492a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R144 - EQ11 */ 493a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R145 - EQ12 */ 494a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R146 - EQ13 */ 495a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R147 - EQ14 */ 496a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R148 - EQ15 */ 497a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R149 - EQ16 */ 498a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R150 - EQ17 */ 499a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R151wm8523_dai - EQ18 */ 500a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R152 - EQ19 */ 501a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R153 - EQ20 */ 502a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R154 - EQ21 */ 503a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R155 - EQ22 */ 504a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R156 - EQ23 */ 505a91eb199SMark Brown { 0xFFFF, 0xFFFF, 0 }, /* R157 - EQ24 */ 506a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R158 */ 507a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R159 */ 508a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R160 */ 509a91eb199SMark Brown { 0x0002, 0x0002, 0 }, /* R161 - Control Interface Test 1 */ 510a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R162 */ 511a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R163 */ 512a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R164 */ 513a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R165 */ 514a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R166 */ 515a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R167 */ 516a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R168 */ 517a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R169 */ 518a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R170 */ 519a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R171 */ 520a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R172 */ 521a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R173 */ 522a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R174 */ 523a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R175 */ 524a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R176 */ 525a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R177 */ 526a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R178 */ 527a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R179 */ 528a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R180 */ 529a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R181 */ 530a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R182 */ 531a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R183 */ 532a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R184 */ 533a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R185 */ 534a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R186 */ 535a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R187 */ 536a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R188 */ 537a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R189 */ 538a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R190 */ 539a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R191 */ 540a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R192 */ 541a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R193 */ 542a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R194 */ 543a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R195 */ 544a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R196 */ 545a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R197 */ 546a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R198 */ 547a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R199 */ 548a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R200 */ 549a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R201 */ 550a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R202 */ 551a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R203 */ 552a91eb199SMark Brown { 0x0070, 0x0070, 0 }, /* R204 - Analogue Output Bias 0 */ 553a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R205 */ 554a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R206 */ 555a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R207 */ 556a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R208 */ 557a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R209 */ 558a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R210 */ 559a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R211 */ 560a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R212 */ 561a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R213 */ 562a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R214 */ 563a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R215 */ 564a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R216 */ 565a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R217 */ 566a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R218 */ 567a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R219 */ 568a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R220 */ 569a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R221 */ 570a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R222 */ 571a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R223 */ 572a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R224 */ 573a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R225 */ 574a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R226 */ 575a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R227 */ 576a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R228 */ 577a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R229 */ 578a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R230 */ 579a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R231 */ 580a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R232 */ 581a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R233 */ 582a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R234 */ 583a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R235 */ 584a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R236 */ 585a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R237 */ 586a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R238 */ 587a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R239 */ 588a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R240 */ 589a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R241 */ 590a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R242 */ 591a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R243 */ 592a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R244 */ 593a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R245 */ 594a91eb199SMark Brown { 0x0000, 0x0000, 0 }, /* R246 */ 595a91eb199SMark Brown { 0x0001, 0x0001, 0 }, /* R247 - FLL NCO Test 0 */ 596a91eb199SMark Brown { 0x003F, 0x003F, 0 }, /* R248 - FLL NCO Test 1 */ 597a91eb199SMark Brown }; 598a91eb199SMark Brown 599d4754ec9SDimitris Papastamos static int wm8904_volatile_register(struct snd_soc_codec *codec, unsigned int reg) 600a91eb199SMark Brown { 601a91eb199SMark Brown return wm8904_access[reg].vol; 602a91eb199SMark Brown } 603a91eb199SMark Brown 604a91eb199SMark Brown static int wm8904_reset(struct snd_soc_codec *codec) 605a91eb199SMark Brown { 606a91eb199SMark Brown return snd_soc_write(codec, WM8904_SW_RESET_AND_ID, 0); 607a91eb199SMark Brown } 608a91eb199SMark Brown 609a91eb199SMark Brown static int wm8904_configure_clocking(struct snd_soc_codec *codec) 610a91eb199SMark Brown { 611b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 612a91eb199SMark Brown unsigned int clock0, clock2, rate; 613a91eb199SMark Brown 614a91eb199SMark Brown /* Gate the clock while we're updating to avoid misclocking */ 615a91eb199SMark Brown clock2 = snd_soc_read(codec, WM8904_CLOCK_RATES_2); 616a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2, 617a91eb199SMark Brown WM8904_SYSCLK_SRC, 0); 618a91eb199SMark Brown 619a91eb199SMark Brown /* This should be done on init() for bypass paths */ 620a91eb199SMark Brown switch (wm8904->sysclk_src) { 621a91eb199SMark Brown case WM8904_CLK_MCLK: 622a91eb199SMark Brown dev_dbg(codec->dev, "Using %dHz MCLK\n", wm8904->mclk_rate); 623a91eb199SMark Brown 624a91eb199SMark Brown clock2 &= ~WM8904_SYSCLK_SRC; 625a91eb199SMark Brown rate = wm8904->mclk_rate; 626a91eb199SMark Brown 627a91eb199SMark Brown /* Ensure the FLL is stopped */ 628a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 629a91eb199SMark Brown WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0); 630a91eb199SMark Brown break; 631a91eb199SMark Brown 632a91eb199SMark Brown case WM8904_CLK_FLL: 633a91eb199SMark Brown dev_dbg(codec->dev, "Using %dHz FLL clock\n", 634a91eb199SMark Brown wm8904->fll_fout); 635a91eb199SMark Brown 636a91eb199SMark Brown clock2 |= WM8904_SYSCLK_SRC; 637a91eb199SMark Brown rate = wm8904->fll_fout; 638a91eb199SMark Brown break; 639a91eb199SMark Brown 640a91eb199SMark Brown default: 641a91eb199SMark Brown dev_err(codec->dev, "System clock not configured\n"); 642a91eb199SMark Brown return -EINVAL; 643a91eb199SMark Brown } 644a91eb199SMark Brown 645a91eb199SMark Brown /* SYSCLK shouldn't be over 13.5MHz */ 646a91eb199SMark Brown if (rate > 13500000) { 647a91eb199SMark Brown clock0 = WM8904_MCLK_DIV; 648a91eb199SMark Brown wm8904->sysclk_rate = rate / 2; 649a91eb199SMark Brown } else { 650a91eb199SMark Brown clock0 = 0; 651a91eb199SMark Brown wm8904->sysclk_rate = rate; 652a91eb199SMark Brown } 653a91eb199SMark Brown 654a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_0, WM8904_MCLK_DIV, 655a91eb199SMark Brown clock0); 656a91eb199SMark Brown 657a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2, 658a91eb199SMark Brown WM8904_CLK_SYS_ENA | WM8904_SYSCLK_SRC, clock2); 659a91eb199SMark Brown 660a91eb199SMark Brown dev_dbg(codec->dev, "CLK_SYS is %dHz\n", wm8904->sysclk_rate); 661a91eb199SMark Brown 662a91eb199SMark Brown return 0; 663a91eb199SMark Brown } 664a91eb199SMark Brown 665a91eb199SMark Brown static void wm8904_set_drc(struct snd_soc_codec *codec) 666a91eb199SMark Brown { 667b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 668a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 669a91eb199SMark Brown int save, i; 670a91eb199SMark Brown 671a91eb199SMark Brown /* Save any enables; the configuration should clear them. */ 672a91eb199SMark Brown save = snd_soc_read(codec, WM8904_DRC_0); 673a91eb199SMark Brown 674a91eb199SMark Brown for (i = 0; i < WM8904_DRC_REGS; i++) 675a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DRC_0 + i, 0xffff, 676a91eb199SMark Brown pdata->drc_cfgs[wm8904->drc_cfg].regs[i]); 677a91eb199SMark Brown 678a91eb199SMark Brown /* Reenable the DRC */ 679a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DRC_0, 680a91eb199SMark Brown WM8904_DRC_ENA | WM8904_DRC_DAC_PATH, save); 681a91eb199SMark Brown } 682a91eb199SMark Brown 683a91eb199SMark Brown static int wm8904_put_drc_enum(struct snd_kcontrol *kcontrol, 684a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 685a91eb199SMark Brown { 686a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 687b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 688a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 689a91eb199SMark Brown int value = ucontrol->value.integer.value[0]; 690a91eb199SMark Brown 691a91eb199SMark Brown if (value >= pdata->num_drc_cfgs) 692a91eb199SMark Brown return -EINVAL; 693a91eb199SMark Brown 694a91eb199SMark Brown wm8904->drc_cfg = value; 695a91eb199SMark Brown 696a91eb199SMark Brown wm8904_set_drc(codec); 697a91eb199SMark Brown 698a91eb199SMark Brown return 0; 699a91eb199SMark Brown } 700a91eb199SMark Brown 701a91eb199SMark Brown static int wm8904_get_drc_enum(struct snd_kcontrol *kcontrol, 702a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 703a91eb199SMark Brown { 704a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 705b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 706a91eb199SMark Brown 707a91eb199SMark Brown ucontrol->value.enumerated.item[0] = wm8904->drc_cfg; 708a91eb199SMark Brown 709a91eb199SMark Brown return 0; 710a91eb199SMark Brown } 711a91eb199SMark Brown 712a91eb199SMark Brown static void wm8904_set_retune_mobile(struct snd_soc_codec *codec) 713a91eb199SMark Brown { 714b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 715a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 716a91eb199SMark Brown int best, best_val, save, i, cfg; 717a91eb199SMark Brown 718a91eb199SMark Brown if (!pdata || !wm8904->num_retune_mobile_texts) 719a91eb199SMark Brown return; 720a91eb199SMark Brown 721a91eb199SMark Brown /* Find the version of the currently selected configuration 722a91eb199SMark Brown * with the nearest sample rate. */ 723a91eb199SMark Brown cfg = wm8904->retune_mobile_cfg; 724a91eb199SMark Brown best = 0; 725a91eb199SMark Brown best_val = INT_MAX; 726a91eb199SMark Brown for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) { 727a91eb199SMark Brown if (strcmp(pdata->retune_mobile_cfgs[i].name, 728a91eb199SMark Brown wm8904->retune_mobile_texts[cfg]) == 0 && 729a91eb199SMark Brown abs(pdata->retune_mobile_cfgs[i].rate 730a91eb199SMark Brown - wm8904->fs) < best_val) { 731a91eb199SMark Brown best = i; 732a91eb199SMark Brown best_val = abs(pdata->retune_mobile_cfgs[i].rate 733a91eb199SMark Brown - wm8904->fs); 734a91eb199SMark Brown } 735a91eb199SMark Brown } 736a91eb199SMark Brown 737a91eb199SMark Brown dev_dbg(codec->dev, "ReTune Mobile %s/%dHz for %dHz sample rate\n", 738a91eb199SMark Brown pdata->retune_mobile_cfgs[best].name, 739a91eb199SMark Brown pdata->retune_mobile_cfgs[best].rate, 740a91eb199SMark Brown wm8904->fs); 741a91eb199SMark Brown 742a91eb199SMark Brown /* The EQ will be disabled while reconfiguring it, remember the 743a91eb199SMark Brown * current configuration. 744a91eb199SMark Brown */ 745a91eb199SMark Brown save = snd_soc_read(codec, WM8904_EQ1); 746a91eb199SMark Brown 747a91eb199SMark Brown for (i = 0; i < WM8904_EQ_REGS; i++) 748a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_EQ1 + i, 0xffff, 749a91eb199SMark Brown pdata->retune_mobile_cfgs[best].regs[i]); 750a91eb199SMark Brown 751a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_EQ1, WM8904_EQ_ENA, save); 752a91eb199SMark Brown } 753a91eb199SMark Brown 754a91eb199SMark Brown static int wm8904_put_retune_mobile_enum(struct snd_kcontrol *kcontrol, 755a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 756a91eb199SMark Brown { 757a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 758b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 759a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 760a91eb199SMark Brown int value = ucontrol->value.integer.value[0]; 761a91eb199SMark Brown 762a91eb199SMark Brown if (value >= pdata->num_retune_mobile_cfgs) 763a91eb199SMark Brown return -EINVAL; 764a91eb199SMark Brown 765a91eb199SMark Brown wm8904->retune_mobile_cfg = value; 766a91eb199SMark Brown 767a91eb199SMark Brown wm8904_set_retune_mobile(codec); 768a91eb199SMark Brown 769a91eb199SMark Brown return 0; 770a91eb199SMark Brown } 771a91eb199SMark Brown 772a91eb199SMark Brown static int wm8904_get_retune_mobile_enum(struct snd_kcontrol *kcontrol, 773a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 774a91eb199SMark Brown { 775a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 776b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 777a91eb199SMark Brown 778a91eb199SMark Brown ucontrol->value.enumerated.item[0] = wm8904->retune_mobile_cfg; 779a91eb199SMark Brown 780a91eb199SMark Brown return 0; 781a91eb199SMark Brown } 782a91eb199SMark Brown 783a91eb199SMark Brown static int deemph_settings[] = { 0, 32000, 44100, 48000 }; 784a91eb199SMark Brown 785a91eb199SMark Brown static int wm8904_set_deemph(struct snd_soc_codec *codec) 786a91eb199SMark Brown { 787b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 788a91eb199SMark Brown int val, i, best; 789a91eb199SMark Brown 790a91eb199SMark Brown /* If we're using deemphasis select the nearest available sample 791a91eb199SMark Brown * rate. 792a91eb199SMark Brown */ 793a91eb199SMark Brown if (wm8904->deemph) { 794a91eb199SMark Brown best = 1; 795a91eb199SMark Brown for (i = 2; i < ARRAY_SIZE(deemph_settings); i++) { 796a91eb199SMark Brown if (abs(deemph_settings[i] - wm8904->fs) < 797a91eb199SMark Brown abs(deemph_settings[best] - wm8904->fs)) 798a91eb199SMark Brown best = i; 799a91eb199SMark Brown } 800a91eb199SMark Brown 801a91eb199SMark Brown val = best << WM8904_DEEMPH_SHIFT; 802a91eb199SMark Brown } else { 803a91eb199SMark Brown val = 0; 804a91eb199SMark Brown } 805a91eb199SMark Brown 806a91eb199SMark Brown dev_dbg(codec->dev, "Set deemphasis %d\n", val); 807a91eb199SMark Brown 808a91eb199SMark Brown return snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1, 809a91eb199SMark Brown WM8904_DEEMPH_MASK, val); 810a91eb199SMark Brown } 811a91eb199SMark Brown 812a91eb199SMark Brown static int wm8904_get_deemph(struct snd_kcontrol *kcontrol, 813a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 814a91eb199SMark Brown { 815a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 816b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 817a91eb199SMark Brown 8183f343f85SDmitry Artamonow ucontrol->value.enumerated.item[0] = wm8904->deemph; 8193f343f85SDmitry Artamonow return 0; 820a91eb199SMark Brown } 821a91eb199SMark Brown 822a91eb199SMark Brown static int wm8904_put_deemph(struct snd_kcontrol *kcontrol, 823a91eb199SMark Brown struct snd_ctl_elem_value *ucontrol) 824a91eb199SMark Brown { 825a91eb199SMark Brown struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); 826b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 827a91eb199SMark Brown int deemph = ucontrol->value.enumerated.item[0]; 828a91eb199SMark Brown 829a91eb199SMark Brown if (deemph > 1) 830a91eb199SMark Brown return -EINVAL; 831a91eb199SMark Brown 832a91eb199SMark Brown wm8904->deemph = deemph; 833a91eb199SMark Brown 834a91eb199SMark Brown return wm8904_set_deemph(codec); 835a91eb199SMark Brown } 836a91eb199SMark Brown 837a91eb199SMark Brown static const DECLARE_TLV_DB_SCALE(dac_boost_tlv, 0, 600, 0); 838a91eb199SMark Brown static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1); 839a91eb199SMark Brown static const DECLARE_TLV_DB_SCALE(out_tlv, -5700, 100, 0); 840a91eb199SMark Brown static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 300, 0); 841a91eb199SMark Brown static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0); 842a91eb199SMark Brown 843a91eb199SMark Brown static const char *input_mode_text[] = { 844a91eb199SMark Brown "Single-Ended", "Differential Line", "Differential Mic" 845a91eb199SMark Brown }; 846a91eb199SMark Brown 847a91eb199SMark Brown static const struct soc_enum lin_mode = 848a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 0, 3, input_mode_text); 849a91eb199SMark Brown 850a91eb199SMark Brown static const struct soc_enum rin_mode = 851a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 0, 3, input_mode_text); 852a91eb199SMark Brown 853a91eb199SMark Brown static const char *hpf_mode_text[] = { 854a91eb199SMark Brown "Hi-fi", "Voice 1", "Voice 2", "Voice 3" 855a91eb199SMark Brown }; 856a91eb199SMark Brown 857a91eb199SMark Brown static const struct soc_enum hpf_mode = 858a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ADC_DIGITAL_0, 5, 4, hpf_mode_text); 859a91eb199SMark Brown 860a91eb199SMark Brown static const struct snd_kcontrol_new wm8904_adc_snd_controls[] = { 861a91eb199SMark Brown SOC_DOUBLE_R_TLV("Digital Capture Volume", WM8904_ADC_DIGITAL_VOLUME_LEFT, 862a91eb199SMark Brown WM8904_ADC_DIGITAL_VOLUME_RIGHT, 1, 119, 0, digital_tlv), 863a91eb199SMark Brown 864a91eb199SMark Brown SOC_ENUM("Left Caputure Mode", lin_mode), 865a91eb199SMark Brown SOC_ENUM("Right Capture Mode", rin_mode), 866a91eb199SMark Brown 867a91eb199SMark Brown /* No TLV since it depends on mode */ 868a91eb199SMark Brown SOC_DOUBLE_R("Capture Volume", WM8904_ANALOGUE_LEFT_INPUT_0, 869a91eb199SMark Brown WM8904_ANALOGUE_RIGHT_INPUT_0, 0, 31, 0), 870a91eb199SMark Brown SOC_DOUBLE_R("Capture Switch", WM8904_ANALOGUE_LEFT_INPUT_0, 871a91eb199SMark Brown WM8904_ANALOGUE_RIGHT_INPUT_0, 7, 1, 0), 872a91eb199SMark Brown 873a91eb199SMark Brown SOC_SINGLE("High Pass Filter Switch", WM8904_ADC_DIGITAL_0, 4, 1, 0), 874a91eb199SMark Brown SOC_ENUM("High Pass Filter Mode", hpf_mode), 875a91eb199SMark Brown 876a91eb199SMark Brown SOC_SINGLE("ADC 128x OSR Switch", WM8904_ANALOGUE_ADC_0, 0, 1, 0), 877a91eb199SMark Brown }; 878a91eb199SMark Brown 879a91eb199SMark Brown static const char *drc_path_text[] = { 880a91eb199SMark Brown "ADC", "DAC" 881a91eb199SMark Brown }; 882a91eb199SMark Brown 883a91eb199SMark Brown static const struct soc_enum drc_path = 884a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_DRC_0, 14, 2, drc_path_text); 885a91eb199SMark Brown 886a91eb199SMark Brown static const struct snd_kcontrol_new wm8904_dac_snd_controls[] = { 887a91eb199SMark Brown SOC_SINGLE_TLV("Digital Playback Boost Volume", 888a91eb199SMark Brown WM8904_AUDIO_INTERFACE_0, 9, 3, 0, dac_boost_tlv), 889a91eb199SMark Brown SOC_DOUBLE_R_TLV("Digital Playback Volume", WM8904_DAC_DIGITAL_VOLUME_LEFT, 890a91eb199SMark Brown WM8904_DAC_DIGITAL_VOLUME_RIGHT, 1, 96, 0, digital_tlv), 891a91eb199SMark Brown 892a91eb199SMark Brown SOC_DOUBLE_R_TLV("Headphone Volume", WM8904_ANALOGUE_OUT1_LEFT, 893a91eb199SMark Brown WM8904_ANALOGUE_OUT1_RIGHT, 0, 63, 0, out_tlv), 894a91eb199SMark Brown SOC_DOUBLE_R("Headphone Switch", WM8904_ANALOGUE_OUT1_LEFT, 895a91eb199SMark Brown WM8904_ANALOGUE_OUT1_RIGHT, 8, 1, 1), 896a91eb199SMark Brown SOC_DOUBLE_R("Headphone ZC Switch", WM8904_ANALOGUE_OUT1_LEFT, 897a91eb199SMark Brown WM8904_ANALOGUE_OUT1_RIGHT, 6, 1, 0), 898a91eb199SMark Brown 899a91eb199SMark Brown SOC_DOUBLE_R_TLV("Line Output Volume", WM8904_ANALOGUE_OUT2_LEFT, 900a91eb199SMark Brown WM8904_ANALOGUE_OUT2_RIGHT, 0, 63, 0, out_tlv), 901a91eb199SMark Brown SOC_DOUBLE_R("Line Output Switch", WM8904_ANALOGUE_OUT2_LEFT, 902a91eb199SMark Brown WM8904_ANALOGUE_OUT2_RIGHT, 8, 1, 1), 903a91eb199SMark Brown SOC_DOUBLE_R("Line Output ZC Switch", WM8904_ANALOGUE_OUT2_LEFT, 904a91eb199SMark Brown WM8904_ANALOGUE_OUT2_RIGHT, 6, 1, 0), 905a91eb199SMark Brown 906a91eb199SMark Brown SOC_SINGLE("EQ Switch", WM8904_EQ1, 0, 1, 0), 907a91eb199SMark Brown SOC_SINGLE("DRC Switch", WM8904_DRC_0, 15, 1, 0), 908a91eb199SMark Brown SOC_ENUM("DRC Path", drc_path), 909a91eb199SMark Brown SOC_SINGLE("DAC OSRx2 Switch", WM8904_DAC_DIGITAL_1, 6, 1, 0), 910a91eb199SMark Brown SOC_SINGLE_BOOL_EXT("DAC Deemphasis Switch", 0, 911a91eb199SMark Brown wm8904_get_deemph, wm8904_put_deemph), 912a91eb199SMark Brown }; 913a91eb199SMark Brown 914a91eb199SMark Brown static const struct snd_kcontrol_new wm8904_snd_controls[] = { 915a91eb199SMark Brown SOC_DOUBLE_TLV("Digital Sidetone Volume", WM8904_DAC_DIGITAL_0, 4, 8, 15, 0, 916a91eb199SMark Brown sidetone_tlv), 917a91eb199SMark Brown }; 918a91eb199SMark Brown 919a91eb199SMark Brown static const struct snd_kcontrol_new wm8904_eq_controls[] = { 920a91eb199SMark Brown SOC_SINGLE_TLV("EQ1 Volume", WM8904_EQ2, 0, 24, 0, eq_tlv), 921a91eb199SMark Brown SOC_SINGLE_TLV("EQ2 Volume", WM8904_EQ3, 0, 24, 0, eq_tlv), 922a91eb199SMark Brown SOC_SINGLE_TLV("EQ3 Volume", WM8904_EQ4, 0, 24, 0, eq_tlv), 923a91eb199SMark Brown SOC_SINGLE_TLV("EQ4 Volume", WM8904_EQ5, 0, 24, 0, eq_tlv), 924a91eb199SMark Brown SOC_SINGLE_TLV("EQ5 Volume", WM8904_EQ6, 0, 24, 0, eq_tlv), 925a91eb199SMark Brown }; 926a91eb199SMark Brown 927a91eb199SMark Brown static int cp_event(struct snd_soc_dapm_widget *w, 928a91eb199SMark Brown struct snd_kcontrol *kcontrol, int event) 929a91eb199SMark Brown { 930a91eb199SMark Brown BUG_ON(event != SND_SOC_DAPM_POST_PMU); 931a91eb199SMark Brown 932a91eb199SMark Brown /* Maximum startup time */ 933a91eb199SMark Brown udelay(500); 934a91eb199SMark Brown 935a91eb199SMark Brown return 0; 936a91eb199SMark Brown } 937a91eb199SMark Brown 938a91eb199SMark Brown static int sysclk_event(struct snd_soc_dapm_widget *w, 939a91eb199SMark Brown struct snd_kcontrol *kcontrol, int event) 940a91eb199SMark Brown { 941a91eb199SMark Brown struct snd_soc_codec *codec = w->codec; 942b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 943a91eb199SMark Brown 944a91eb199SMark Brown switch (event) { 945a91eb199SMark Brown case SND_SOC_DAPM_PRE_PMU: 946a91eb199SMark Brown /* If we're using the FLL then we only start it when 947a91eb199SMark Brown * required; we assume that the configuration has been 948a91eb199SMark Brown * done previously and all we need to do is kick it 949a91eb199SMark Brown * off. 950a91eb199SMark Brown */ 951a91eb199SMark Brown switch (wm8904->sysclk_src) { 952a91eb199SMark Brown case WM8904_CLK_FLL: 953a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 954a91eb199SMark Brown WM8904_FLL_OSC_ENA, 955a91eb199SMark Brown WM8904_FLL_OSC_ENA); 956a91eb199SMark Brown 957a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 958a91eb199SMark Brown WM8904_FLL_ENA, 959a91eb199SMark Brown WM8904_FLL_ENA); 960a91eb199SMark Brown break; 961a91eb199SMark Brown 962a91eb199SMark Brown default: 963a91eb199SMark Brown break; 964a91eb199SMark Brown } 965a91eb199SMark Brown break; 966a91eb199SMark Brown 967a91eb199SMark Brown case SND_SOC_DAPM_POST_PMD: 968a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 969a91eb199SMark Brown WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0); 970a91eb199SMark Brown break; 971a91eb199SMark Brown } 972a91eb199SMark Brown 973a91eb199SMark Brown return 0; 974a91eb199SMark Brown } 975a91eb199SMark Brown 976a91eb199SMark Brown static int out_pga_event(struct snd_soc_dapm_widget *w, 977a91eb199SMark Brown struct snd_kcontrol *kcontrol, int event) 978a91eb199SMark Brown { 979a91eb199SMark Brown struct snd_soc_codec *codec = w->codec; 980b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 981a91eb199SMark Brown int reg, val; 982a91eb199SMark Brown int dcs_mask; 983a91eb199SMark Brown int dcs_l, dcs_r; 984a91eb199SMark Brown int dcs_l_reg, dcs_r_reg; 985a91eb199SMark Brown int timeout; 986e4bc6696SMark Brown int pwr_reg; 987a91eb199SMark Brown 988a91eb199SMark Brown /* This code is shared between HP and LINEOUT; we do all our 989a91eb199SMark Brown * power management in stereo pairs to avoid latency issues so 990a91eb199SMark Brown * we reuse shift to identify which rather than strcmp() the 991a91eb199SMark Brown * name. */ 992a91eb199SMark Brown reg = w->shift; 993a91eb199SMark Brown 994a91eb199SMark Brown switch (reg) { 995a91eb199SMark Brown case WM8904_ANALOGUE_HP_0: 996e4bc6696SMark Brown pwr_reg = WM8904_POWER_MANAGEMENT_2; 997a91eb199SMark Brown dcs_mask = WM8904_DCS_ENA_CHAN_0 | WM8904_DCS_ENA_CHAN_1; 998a91eb199SMark Brown dcs_r_reg = WM8904_DC_SERVO_8; 999a91eb199SMark Brown dcs_l_reg = WM8904_DC_SERVO_9; 1000a91eb199SMark Brown dcs_l = 0; 1001a91eb199SMark Brown dcs_r = 1; 1002a91eb199SMark Brown break; 1003a91eb199SMark Brown case WM8904_ANALOGUE_LINEOUT_0: 1004e4bc6696SMark Brown pwr_reg = WM8904_POWER_MANAGEMENT_3; 1005a91eb199SMark Brown dcs_mask = WM8904_DCS_ENA_CHAN_2 | WM8904_DCS_ENA_CHAN_3; 1006a91eb199SMark Brown dcs_r_reg = WM8904_DC_SERVO_6; 1007a91eb199SMark Brown dcs_l_reg = WM8904_DC_SERVO_7; 1008a91eb199SMark Brown dcs_l = 2; 1009a91eb199SMark Brown dcs_r = 3; 1010a91eb199SMark Brown break; 1011a91eb199SMark Brown default: 1012a91eb199SMark Brown BUG(); 1013a91eb199SMark Brown return -EINVAL; 1014a91eb199SMark Brown } 1015a91eb199SMark Brown 1016a91eb199SMark Brown switch (event) { 1017e4bc6696SMark Brown case SND_SOC_DAPM_PRE_PMU: 1018e4bc6696SMark Brown /* Power on the PGAs */ 1019e4bc6696SMark Brown snd_soc_update_bits(codec, pwr_reg, 1020e4bc6696SMark Brown WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA, 1021e4bc6696SMark Brown WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA); 1022e4bc6696SMark Brown 1023a91eb199SMark Brown /* Power on the amplifier */ 1024a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1025a91eb199SMark Brown WM8904_HPL_ENA | WM8904_HPR_ENA, 1026a91eb199SMark Brown WM8904_HPL_ENA | WM8904_HPR_ENA); 1027a91eb199SMark Brown 1028e4bc6696SMark Brown 1029a91eb199SMark Brown /* Enable the first stage */ 1030a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1031a91eb199SMark Brown WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY, 1032a91eb199SMark Brown WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY); 1033a91eb199SMark Brown 1034a91eb199SMark Brown /* Power up the DC servo */ 1035a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DC_SERVO_0, 1036a91eb199SMark Brown dcs_mask, dcs_mask); 1037a91eb199SMark Brown 1038a91eb199SMark Brown /* Either calibrate the DC servo or restore cached state 1039a91eb199SMark Brown * if we have that. 1040a91eb199SMark Brown */ 1041a91eb199SMark Brown if (wm8904->dcs_state[dcs_l] || wm8904->dcs_state[dcs_r]) { 1042a91eb199SMark Brown dev_dbg(codec->dev, "Restoring DC servo state\n"); 1043a91eb199SMark Brown 1044a91eb199SMark Brown snd_soc_write(codec, dcs_l_reg, 1045a91eb199SMark Brown wm8904->dcs_state[dcs_l]); 1046a91eb199SMark Brown snd_soc_write(codec, dcs_r_reg, 1047a91eb199SMark Brown wm8904->dcs_state[dcs_r]); 1048a91eb199SMark Brown 1049a91eb199SMark Brown snd_soc_write(codec, WM8904_DC_SERVO_1, dcs_mask); 1050a91eb199SMark Brown 1051a91eb199SMark Brown timeout = 20; 1052a91eb199SMark Brown } else { 1053a91eb199SMark Brown dev_dbg(codec->dev, "Calibrating DC servo\n"); 1054a91eb199SMark Brown 1055a91eb199SMark Brown snd_soc_write(codec, WM8904_DC_SERVO_1, 1056a91eb199SMark Brown dcs_mask << WM8904_DCS_TRIG_STARTUP_0_SHIFT); 1057a91eb199SMark Brown 1058a91eb199SMark Brown timeout = 500; 1059a91eb199SMark Brown } 1060a91eb199SMark Brown 1061a91eb199SMark Brown /* Wait for DC servo to complete */ 1062a91eb199SMark Brown dcs_mask <<= WM8904_DCS_CAL_COMPLETE_SHIFT; 1063a91eb199SMark Brown do { 1064a91eb199SMark Brown val = snd_soc_read(codec, WM8904_DC_SERVO_READBACK_0); 1065a91eb199SMark Brown if ((val & dcs_mask) == dcs_mask) 1066a91eb199SMark Brown break; 1067a91eb199SMark Brown 1068a91eb199SMark Brown msleep(1); 1069a91eb199SMark Brown } while (--timeout); 1070a91eb199SMark Brown 1071a91eb199SMark Brown if ((val & dcs_mask) != dcs_mask) 1072a91eb199SMark Brown dev_warn(codec->dev, "DC servo timed out\n"); 1073a91eb199SMark Brown else 1074a91eb199SMark Brown dev_dbg(codec->dev, "DC servo ready\n"); 1075a91eb199SMark Brown 1076a91eb199SMark Brown /* Enable the output stage */ 1077a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1078a91eb199SMark Brown WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP, 1079a91eb199SMark Brown WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP); 1080e4bc6696SMark Brown break; 1081a91eb199SMark Brown 1082e4bc6696SMark Brown case SND_SOC_DAPM_POST_PMU: 1083a91eb199SMark Brown /* Unshort the output itself */ 1084a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1085a91eb199SMark Brown WM8904_HPL_RMV_SHORT | 1086a91eb199SMark Brown WM8904_HPR_RMV_SHORT, 1087a91eb199SMark Brown WM8904_HPL_RMV_SHORT | 1088a91eb199SMark Brown WM8904_HPR_RMV_SHORT); 1089a91eb199SMark Brown 1090a91eb199SMark Brown break; 1091a91eb199SMark Brown 1092a91eb199SMark Brown case SND_SOC_DAPM_PRE_PMD: 1093a91eb199SMark Brown /* Short the output */ 1094a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1095a91eb199SMark Brown WM8904_HPL_RMV_SHORT | 1096a91eb199SMark Brown WM8904_HPR_RMV_SHORT, 0); 1097e4bc6696SMark Brown break; 1098a91eb199SMark Brown 1099e4bc6696SMark Brown case SND_SOC_DAPM_POST_PMD: 1100a91eb199SMark Brown /* Cache the DC servo configuration; this will be 1101a91eb199SMark Brown * invalidated if we change the configuration. */ 1102a91eb199SMark Brown wm8904->dcs_state[dcs_l] = snd_soc_read(codec, dcs_l_reg); 1103a91eb199SMark Brown wm8904->dcs_state[dcs_r] = snd_soc_read(codec, dcs_r_reg); 1104a91eb199SMark Brown 1105a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DC_SERVO_0, 1106a91eb199SMark Brown dcs_mask, 0); 1107a91eb199SMark Brown 1108a91eb199SMark Brown /* Disable the amplifier input and output stages */ 1109a91eb199SMark Brown snd_soc_update_bits(codec, reg, 1110a91eb199SMark Brown WM8904_HPL_ENA | WM8904_HPR_ENA | 1111a91eb199SMark Brown WM8904_HPL_ENA_DLY | WM8904_HPR_ENA_DLY | 1112a91eb199SMark Brown WM8904_HPL_ENA_OUTP | WM8904_HPR_ENA_OUTP, 1113a91eb199SMark Brown 0); 1114e4bc6696SMark Brown 1115e4bc6696SMark Brown /* PGAs too */ 1116e4bc6696SMark Brown snd_soc_update_bits(codec, pwr_reg, 1117e4bc6696SMark Brown WM8904_HPL_PGA_ENA | WM8904_HPR_PGA_ENA, 1118e4bc6696SMark Brown 0); 1119a91eb199SMark Brown break; 1120a91eb199SMark Brown } 1121a91eb199SMark Brown 1122a91eb199SMark Brown return 0; 1123a91eb199SMark Brown } 1124a91eb199SMark Brown 1125a91eb199SMark Brown static const char *lin_text[] = { 1126a91eb199SMark Brown "IN1L", "IN2L", "IN3L" 1127a91eb199SMark Brown }; 1128a91eb199SMark Brown 1129a91eb199SMark Brown static const struct soc_enum lin_enum = 1130a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 2, 3, lin_text); 1131a91eb199SMark Brown 1132a91eb199SMark Brown static const struct snd_kcontrol_new lin_mux = 1133a91eb199SMark Brown SOC_DAPM_ENUM("Left Capture Mux", lin_enum); 1134a91eb199SMark Brown 1135a91eb199SMark Brown static const struct soc_enum lin_inv_enum = 1136a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_LEFT_INPUT_1, 4, 3, lin_text); 1137a91eb199SMark Brown 1138a91eb199SMark Brown static const struct snd_kcontrol_new lin_inv_mux = 1139a91eb199SMark Brown SOC_DAPM_ENUM("Left Capture Inveting Mux", lin_inv_enum); 1140a91eb199SMark Brown 1141a91eb199SMark Brown static const char *rin_text[] = { 1142a91eb199SMark Brown "IN1R", "IN2R", "IN3R" 1143a91eb199SMark Brown }; 1144a91eb199SMark Brown 1145a91eb199SMark Brown static const struct soc_enum rin_enum = 1146a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 2, 3, rin_text); 1147a91eb199SMark Brown 1148a91eb199SMark Brown static const struct snd_kcontrol_new rin_mux = 1149a91eb199SMark Brown SOC_DAPM_ENUM("Right Capture Mux", rin_enum); 1150a91eb199SMark Brown 1151a91eb199SMark Brown static const struct soc_enum rin_inv_enum = 1152a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_RIGHT_INPUT_1, 4, 3, rin_text); 1153a91eb199SMark Brown 1154a91eb199SMark Brown static const struct snd_kcontrol_new rin_inv_mux = 1155a91eb199SMark Brown SOC_DAPM_ENUM("Right Capture Inveting Mux", rin_inv_enum); 1156a91eb199SMark Brown 1157a91eb199SMark Brown static const char *aif_text[] = { 1158a91eb199SMark Brown "Left", "Right" 1159a91eb199SMark Brown }; 1160a91eb199SMark Brown 1161a91eb199SMark Brown static const struct soc_enum aifoutl_enum = 1162a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 7, 2, aif_text); 1163a91eb199SMark Brown 1164a91eb199SMark Brown static const struct snd_kcontrol_new aifoutl_mux = 1165a91eb199SMark Brown SOC_DAPM_ENUM("AIFOUTL Mux", aifoutl_enum); 1166a91eb199SMark Brown 1167a91eb199SMark Brown static const struct soc_enum aifoutr_enum = 1168a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 6, 2, aif_text); 1169a91eb199SMark Brown 1170a91eb199SMark Brown static const struct snd_kcontrol_new aifoutr_mux = 1171a91eb199SMark Brown SOC_DAPM_ENUM("AIFOUTR Mux", aifoutr_enum); 1172a91eb199SMark Brown 1173a91eb199SMark Brown static const struct soc_enum aifinl_enum = 1174a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 5, 2, aif_text); 1175a91eb199SMark Brown 1176a91eb199SMark Brown static const struct snd_kcontrol_new aifinl_mux = 1177a91eb199SMark Brown SOC_DAPM_ENUM("AIFINL Mux", aifinl_enum); 1178a91eb199SMark Brown 1179a91eb199SMark Brown static const struct soc_enum aifinr_enum = 1180a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_AUDIO_INTERFACE_0, 4, 2, aif_text); 1181a91eb199SMark Brown 1182a91eb199SMark Brown static const struct snd_kcontrol_new aifinr_mux = 1183a91eb199SMark Brown SOC_DAPM_ENUM("AIFINR Mux", aifinr_enum); 1184a91eb199SMark Brown 1185a91eb199SMark Brown static const struct snd_soc_dapm_widget wm8904_core_dapm_widgets[] = { 1186a91eb199SMark Brown SND_SOC_DAPM_SUPPLY("SYSCLK", WM8904_CLOCK_RATES_2, 2, 0, sysclk_event, 1187a91eb199SMark Brown SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD), 1188a91eb199SMark Brown SND_SOC_DAPM_SUPPLY("CLK_DSP", WM8904_CLOCK_RATES_2, 1, 0, NULL, 0), 1189a91eb199SMark Brown SND_SOC_DAPM_SUPPLY("TOCLK", WM8904_CLOCK_RATES_2, 0, 0, NULL, 0), 1190a91eb199SMark Brown }; 1191a91eb199SMark Brown 1192a91eb199SMark Brown static const struct snd_soc_dapm_widget wm8904_adc_dapm_widgets[] = { 1193a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN1L"), 1194a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN1R"), 1195a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN2L"), 1196a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN2R"), 1197a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN3L"), 1198a91eb199SMark Brown SND_SOC_DAPM_INPUT("IN3R"), 1199a91eb199SMark Brown 1200a91eb199SMark Brown SND_SOC_DAPM_MICBIAS("MICBIAS", WM8904_MIC_BIAS_CONTROL_0, 0, 0), 1201a91eb199SMark Brown 1202a91eb199SMark Brown SND_SOC_DAPM_MUX("Left Capture Mux", SND_SOC_NOPM, 0, 0, &lin_mux), 1203a91eb199SMark Brown SND_SOC_DAPM_MUX("Left Capture Inverting Mux", SND_SOC_NOPM, 0, 0, 1204a91eb199SMark Brown &lin_inv_mux), 1205a91eb199SMark Brown SND_SOC_DAPM_MUX("Right Capture Mux", SND_SOC_NOPM, 0, 0, &rin_mux), 1206a91eb199SMark Brown SND_SOC_DAPM_MUX("Right Capture Inverting Mux", SND_SOC_NOPM, 0, 0, 1207a91eb199SMark Brown &rin_inv_mux), 1208a91eb199SMark Brown 1209a91eb199SMark Brown SND_SOC_DAPM_PGA("Left Capture PGA", WM8904_POWER_MANAGEMENT_0, 1, 0, 1210a91eb199SMark Brown NULL, 0), 1211a91eb199SMark Brown SND_SOC_DAPM_PGA("Right Capture PGA", WM8904_POWER_MANAGEMENT_0, 0, 0, 1212a91eb199SMark Brown NULL, 0), 1213a91eb199SMark Brown 1214a91eb199SMark Brown SND_SOC_DAPM_ADC("ADCL", NULL, WM8904_POWER_MANAGEMENT_6, 1, 0), 1215a91eb199SMark Brown SND_SOC_DAPM_ADC("ADCR", NULL, WM8904_POWER_MANAGEMENT_6, 0, 0), 1216a91eb199SMark Brown 1217a91eb199SMark Brown SND_SOC_DAPM_MUX("AIFOUTL Mux", SND_SOC_NOPM, 0, 0, &aifoutl_mux), 1218a91eb199SMark Brown SND_SOC_DAPM_MUX("AIFOUTR Mux", SND_SOC_NOPM, 0, 0, &aifoutr_mux), 1219a91eb199SMark Brown 1220a91eb199SMark Brown SND_SOC_DAPM_AIF_OUT("AIFOUTL", "Capture", 0, SND_SOC_NOPM, 0, 0), 1221a91eb199SMark Brown SND_SOC_DAPM_AIF_OUT("AIFOUTR", "Capture", 1, SND_SOC_NOPM, 0, 0), 1222a91eb199SMark Brown }; 1223a91eb199SMark Brown 1224a91eb199SMark Brown static const struct snd_soc_dapm_widget wm8904_dac_dapm_widgets[] = { 1225a91eb199SMark Brown SND_SOC_DAPM_AIF_IN("AIFINL", "Playback", 0, SND_SOC_NOPM, 0, 0), 1226a91eb199SMark Brown SND_SOC_DAPM_AIF_IN("AIFINR", "Playback", 1, SND_SOC_NOPM, 0, 0), 1227a91eb199SMark Brown 1228a91eb199SMark Brown SND_SOC_DAPM_MUX("DACL Mux", SND_SOC_NOPM, 0, 0, &aifinl_mux), 1229a91eb199SMark Brown SND_SOC_DAPM_MUX("DACR Mux", SND_SOC_NOPM, 0, 0, &aifinr_mux), 1230a91eb199SMark Brown 1231a91eb199SMark Brown SND_SOC_DAPM_DAC("DACL", NULL, WM8904_POWER_MANAGEMENT_6, 3, 0), 1232a91eb199SMark Brown SND_SOC_DAPM_DAC("DACR", NULL, WM8904_POWER_MANAGEMENT_6, 2, 0), 1233a91eb199SMark Brown 1234a91eb199SMark Brown SND_SOC_DAPM_SUPPLY("Charge pump", WM8904_CHARGE_PUMP_0, 0, 0, cp_event, 1235a91eb199SMark Brown SND_SOC_DAPM_POST_PMU), 1236a91eb199SMark Brown 1237e4bc6696SMark Brown SND_SOC_DAPM_PGA("HPL PGA", SND_SOC_NOPM, 1, 0, NULL, 0), 1238e4bc6696SMark Brown SND_SOC_DAPM_PGA("HPR PGA", SND_SOC_NOPM, 0, 0, NULL, 0), 1239a91eb199SMark Brown 1240e4bc6696SMark Brown SND_SOC_DAPM_PGA("LINEL PGA", SND_SOC_NOPM, 1, 0, NULL, 0), 1241e4bc6696SMark Brown SND_SOC_DAPM_PGA("LINER PGA", SND_SOC_NOPM, 0, 0, NULL, 0), 1242a91eb199SMark Brown 1243a91eb199SMark Brown SND_SOC_DAPM_PGA_E("Headphone Output", SND_SOC_NOPM, WM8904_ANALOGUE_HP_0, 1244a91eb199SMark Brown 0, NULL, 0, out_pga_event, 1245e4bc6696SMark Brown SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU | 1246e4bc6696SMark Brown SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD), 1247a91eb199SMark Brown SND_SOC_DAPM_PGA_E("Line Output", SND_SOC_NOPM, WM8904_ANALOGUE_LINEOUT_0, 1248a91eb199SMark Brown 0, NULL, 0, out_pga_event, 1249e4bc6696SMark Brown SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU | 1250e4bc6696SMark Brown SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD), 1251a91eb199SMark Brown 1252a91eb199SMark Brown SND_SOC_DAPM_OUTPUT("HPOUTL"), 1253a91eb199SMark Brown SND_SOC_DAPM_OUTPUT("HPOUTR"), 1254a91eb199SMark Brown SND_SOC_DAPM_OUTPUT("LINEOUTL"), 1255a91eb199SMark Brown SND_SOC_DAPM_OUTPUT("LINEOUTR"), 1256a91eb199SMark Brown }; 1257a91eb199SMark Brown 1258a91eb199SMark Brown static const char *out_mux_text[] = { 1259a91eb199SMark Brown "DAC", "Bypass" 1260a91eb199SMark Brown }; 1261a91eb199SMark Brown 1262a91eb199SMark Brown static const struct soc_enum hpl_enum = 1263a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 3, 2, out_mux_text); 1264a91eb199SMark Brown 1265a91eb199SMark Brown static const struct snd_kcontrol_new hpl_mux = 1266a91eb199SMark Brown SOC_DAPM_ENUM("HPL Mux", hpl_enum); 1267a91eb199SMark Brown 1268a91eb199SMark Brown static const struct soc_enum hpr_enum = 1269a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 2, 2, out_mux_text); 1270a91eb199SMark Brown 1271a91eb199SMark Brown static const struct snd_kcontrol_new hpr_mux = 1272a91eb199SMark Brown SOC_DAPM_ENUM("HPR Mux", hpr_enum); 1273a91eb199SMark Brown 1274a91eb199SMark Brown static const struct soc_enum linel_enum = 1275a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 1, 2, out_mux_text); 1276a91eb199SMark Brown 1277a91eb199SMark Brown static const struct snd_kcontrol_new linel_mux = 1278a91eb199SMark Brown SOC_DAPM_ENUM("LINEL Mux", linel_enum); 1279a91eb199SMark Brown 1280a91eb199SMark Brown static const struct soc_enum liner_enum = 1281a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_ANALOGUE_OUT12_ZC, 0, 2, out_mux_text); 1282a91eb199SMark Brown 1283a91eb199SMark Brown static const struct snd_kcontrol_new liner_mux = 1284a91eb199SMark Brown SOC_DAPM_ENUM("LINEL Mux", liner_enum); 1285a91eb199SMark Brown 1286a91eb199SMark Brown static const char *sidetone_text[] = { 1287a91eb199SMark Brown "None", "Left", "Right" 1288a91eb199SMark Brown }; 1289a91eb199SMark Brown 1290a91eb199SMark Brown static const struct soc_enum dacl_sidetone_enum = 1291a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_DAC_DIGITAL_0, 2, 3, sidetone_text); 1292a91eb199SMark Brown 1293a91eb199SMark Brown static const struct snd_kcontrol_new dacl_sidetone_mux = 1294a91eb199SMark Brown SOC_DAPM_ENUM("Left Sidetone Mux", dacl_sidetone_enum); 1295a91eb199SMark Brown 1296a91eb199SMark Brown static const struct soc_enum dacr_sidetone_enum = 1297a91eb199SMark Brown SOC_ENUM_SINGLE(WM8904_DAC_DIGITAL_0, 0, 3, sidetone_text); 1298a91eb199SMark Brown 1299a91eb199SMark Brown static const struct snd_kcontrol_new dacr_sidetone_mux = 1300a91eb199SMark Brown SOC_DAPM_ENUM("Right Sidetone Mux", dacr_sidetone_enum); 1301a91eb199SMark Brown 1302a91eb199SMark Brown static const struct snd_soc_dapm_widget wm8904_dapm_widgets[] = { 1303a91eb199SMark Brown SND_SOC_DAPM_SUPPLY("Class G", WM8904_CLASS_W_0, 0, 1, NULL, 0), 1304a91eb199SMark Brown SND_SOC_DAPM_PGA("Left Bypass", SND_SOC_NOPM, 0, 0, NULL, 0), 1305a91eb199SMark Brown SND_SOC_DAPM_PGA("Right Bypass", SND_SOC_NOPM, 0, 0, NULL, 0), 1306a91eb199SMark Brown 1307a91eb199SMark Brown SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &dacl_sidetone_mux), 1308a91eb199SMark Brown SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &dacr_sidetone_mux), 1309a91eb199SMark Brown 1310a91eb199SMark Brown SND_SOC_DAPM_MUX("HPL Mux", SND_SOC_NOPM, 0, 0, &hpl_mux), 1311a91eb199SMark Brown SND_SOC_DAPM_MUX("HPR Mux", SND_SOC_NOPM, 0, 0, &hpr_mux), 1312a91eb199SMark Brown SND_SOC_DAPM_MUX("LINEL Mux", SND_SOC_NOPM, 0, 0, &linel_mux), 1313a91eb199SMark Brown SND_SOC_DAPM_MUX("LINER Mux", SND_SOC_NOPM, 0, 0, &liner_mux), 1314a91eb199SMark Brown }; 1315a91eb199SMark Brown 1316a91eb199SMark Brown static const struct snd_soc_dapm_route core_intercon[] = { 1317a91eb199SMark Brown { "CLK_DSP", NULL, "SYSCLK" }, 1318a91eb199SMark Brown { "TOCLK", NULL, "SYSCLK" }, 1319a91eb199SMark Brown }; 1320a91eb199SMark Brown 1321a91eb199SMark Brown static const struct snd_soc_dapm_route adc_intercon[] = { 1322a91eb199SMark Brown { "Left Capture Mux", "IN1L", "IN1L" }, 1323a91eb199SMark Brown { "Left Capture Mux", "IN2L", "IN2L" }, 1324a91eb199SMark Brown { "Left Capture Mux", "IN3L", "IN3L" }, 1325a91eb199SMark Brown 1326a91eb199SMark Brown { "Left Capture Inverting Mux", "IN1L", "IN1L" }, 1327a91eb199SMark Brown { "Left Capture Inverting Mux", "IN2L", "IN2L" }, 1328a91eb199SMark Brown { "Left Capture Inverting Mux", "IN3L", "IN3L" }, 1329a91eb199SMark Brown 1330a91eb199SMark Brown { "Right Capture Mux", "IN1R", "IN1R" }, 1331a91eb199SMark Brown { "Right Capture Mux", "IN2R", "IN2R" }, 1332a91eb199SMark Brown { "Right Capture Mux", "IN3R", "IN3R" }, 1333a91eb199SMark Brown 1334a91eb199SMark Brown { "Right Capture Inverting Mux", "IN1R", "IN1R" }, 1335a91eb199SMark Brown { "Right Capture Inverting Mux", "IN2R", "IN2R" }, 1336a91eb199SMark Brown { "Right Capture Inverting Mux", "IN3R", "IN3R" }, 1337a91eb199SMark Brown 1338a91eb199SMark Brown { "Left Capture PGA", NULL, "Left Capture Mux" }, 1339a91eb199SMark Brown { "Left Capture PGA", NULL, "Left Capture Inverting Mux" }, 1340a91eb199SMark Brown 1341a91eb199SMark Brown { "Right Capture PGA", NULL, "Right Capture Mux" }, 1342a91eb199SMark Brown { "Right Capture PGA", NULL, "Right Capture Inverting Mux" }, 1343a91eb199SMark Brown 1344a91eb199SMark Brown { "AIFOUTL", "Left", "ADCL" }, 1345a91eb199SMark Brown { "AIFOUTL", "Right", "ADCR" }, 1346a91eb199SMark Brown { "AIFOUTR", "Left", "ADCL" }, 1347a91eb199SMark Brown { "AIFOUTR", "Right", "ADCR" }, 1348a91eb199SMark Brown 1349a91eb199SMark Brown { "ADCL", NULL, "CLK_DSP" }, 1350a91eb199SMark Brown { "ADCL", NULL, "Left Capture PGA" }, 1351a91eb199SMark Brown 1352a91eb199SMark Brown { "ADCR", NULL, "CLK_DSP" }, 1353a91eb199SMark Brown { "ADCR", NULL, "Right Capture PGA" }, 1354a91eb199SMark Brown }; 1355a91eb199SMark Brown 1356a91eb199SMark Brown static const struct snd_soc_dapm_route dac_intercon[] = { 1357a91eb199SMark Brown { "DACL", "Right", "AIFINR" }, 1358a91eb199SMark Brown { "DACL", "Left", "AIFINL" }, 1359a91eb199SMark Brown { "DACL", NULL, "CLK_DSP" }, 1360a91eb199SMark Brown 1361a91eb199SMark Brown { "DACR", "Right", "AIFINR" }, 1362a91eb199SMark Brown { "DACR", "Left", "AIFINL" }, 1363a91eb199SMark Brown { "DACR", NULL, "CLK_DSP" }, 1364a91eb199SMark Brown 1365a91eb199SMark Brown { "Charge pump", NULL, "SYSCLK" }, 1366a91eb199SMark Brown 1367a91eb199SMark Brown { "Headphone Output", NULL, "HPL PGA" }, 1368a91eb199SMark Brown { "Headphone Output", NULL, "HPR PGA" }, 1369a91eb199SMark Brown { "Headphone Output", NULL, "Charge pump" }, 1370a91eb199SMark Brown { "Headphone Output", NULL, "TOCLK" }, 1371a91eb199SMark Brown 1372a91eb199SMark Brown { "Line Output", NULL, "LINEL PGA" }, 1373a91eb199SMark Brown { "Line Output", NULL, "LINER PGA" }, 1374a91eb199SMark Brown { "Line Output", NULL, "Charge pump" }, 1375a91eb199SMark Brown { "Line Output", NULL, "TOCLK" }, 1376a91eb199SMark Brown 1377a91eb199SMark Brown { "HPOUTL", NULL, "Headphone Output" }, 1378a91eb199SMark Brown { "HPOUTR", NULL, "Headphone Output" }, 1379a91eb199SMark Brown 1380a91eb199SMark Brown { "LINEOUTL", NULL, "Line Output" }, 1381a91eb199SMark Brown { "LINEOUTR", NULL, "Line Output" }, 1382a91eb199SMark Brown }; 1383a91eb199SMark Brown 1384a91eb199SMark Brown static const struct snd_soc_dapm_route wm8904_intercon[] = { 1385a91eb199SMark Brown { "Left Sidetone", "Left", "ADCL" }, 1386a91eb199SMark Brown { "Left Sidetone", "Right", "ADCR" }, 1387a91eb199SMark Brown { "DACL", NULL, "Left Sidetone" }, 1388a91eb199SMark Brown 1389a91eb199SMark Brown { "Right Sidetone", "Left", "ADCL" }, 1390a91eb199SMark Brown { "Right Sidetone", "Right", "ADCR" }, 1391a91eb199SMark Brown { "DACR", NULL, "Right Sidetone" }, 1392a91eb199SMark Brown 1393a91eb199SMark Brown { "Left Bypass", NULL, "Class G" }, 1394a91eb199SMark Brown { "Left Bypass", NULL, "Left Capture PGA" }, 1395a91eb199SMark Brown 1396a91eb199SMark Brown { "Right Bypass", NULL, "Class G" }, 1397a91eb199SMark Brown { "Right Bypass", NULL, "Right Capture PGA" }, 1398a91eb199SMark Brown 1399a91eb199SMark Brown { "HPL Mux", "DAC", "DACL" }, 1400a91eb199SMark Brown { "HPL Mux", "Bypass", "Left Bypass" }, 1401a91eb199SMark Brown 1402a91eb199SMark Brown { "HPR Mux", "DAC", "DACR" }, 1403a91eb199SMark Brown { "HPR Mux", "Bypass", "Right Bypass" }, 1404a91eb199SMark Brown 1405a91eb199SMark Brown { "LINEL Mux", "DAC", "DACL" }, 1406a91eb199SMark Brown { "LINEL Mux", "Bypass", "Left Bypass" }, 1407a91eb199SMark Brown 1408a91eb199SMark Brown { "LINER Mux", "DAC", "DACR" }, 1409a91eb199SMark Brown { "LINER Mux", "Bypass", "Right Bypass" }, 1410a91eb199SMark Brown 1411a91eb199SMark Brown { "HPL PGA", NULL, "HPL Mux" }, 1412a91eb199SMark Brown { "HPR PGA", NULL, "HPR Mux" }, 1413a91eb199SMark Brown 1414a91eb199SMark Brown { "LINEL PGA", NULL, "LINEL Mux" }, 1415a91eb199SMark Brown { "LINER PGA", NULL, "LINER Mux" }, 1416a91eb199SMark Brown }; 1417a91eb199SMark Brown 14188c126474SMark Brown static const struct snd_soc_dapm_route wm8912_intercon[] = { 14198c126474SMark Brown { "HPL PGA", NULL, "DACL" }, 14208c126474SMark Brown { "HPR PGA", NULL, "DACR" }, 14218c126474SMark Brown 14228c126474SMark Brown { "LINEL PGA", NULL, "DACL" }, 14238c126474SMark Brown { "LINER PGA", NULL, "DACR" }, 14248c126474SMark Brown }; 14258c126474SMark Brown 1426a91eb199SMark Brown static int wm8904_add_widgets(struct snd_soc_codec *codec) 1427a91eb199SMark Brown { 1428b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 1429ce6120ccSLiam Girdwood struct snd_soc_dapm_context *dapm = &codec->dapm; 14308c126474SMark Brown 1431ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8904_core_dapm_widgets, 14328c126474SMark Brown ARRAY_SIZE(wm8904_core_dapm_widgets)); 1433ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, core_intercon, 14348c126474SMark Brown ARRAY_SIZE(core_intercon)); 14358c126474SMark Brown 14368c126474SMark Brown switch (wm8904->devtype) { 14378c126474SMark Brown case WM8904: 1438a91eb199SMark Brown snd_soc_add_controls(codec, wm8904_adc_snd_controls, 1439a91eb199SMark Brown ARRAY_SIZE(wm8904_adc_snd_controls)); 1440a91eb199SMark Brown snd_soc_add_controls(codec, wm8904_dac_snd_controls, 1441a91eb199SMark Brown ARRAY_SIZE(wm8904_dac_snd_controls)); 1442a91eb199SMark Brown snd_soc_add_controls(codec, wm8904_snd_controls, 1443a91eb199SMark Brown ARRAY_SIZE(wm8904_snd_controls)); 1444a91eb199SMark Brown 1445ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8904_adc_dapm_widgets, 1446a91eb199SMark Brown ARRAY_SIZE(wm8904_adc_dapm_widgets)); 1447ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8904_dac_dapm_widgets, 1448a91eb199SMark Brown ARRAY_SIZE(wm8904_dac_dapm_widgets)); 1449ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8904_dapm_widgets, 1450a91eb199SMark Brown ARRAY_SIZE(wm8904_dapm_widgets)); 1451a91eb199SMark Brown 1452ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, core_intercon, 1453a91eb199SMark Brown ARRAY_SIZE(core_intercon)); 1454ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, adc_intercon, 14558c126474SMark Brown ARRAY_SIZE(adc_intercon)); 1456ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, dac_intercon, 14578c126474SMark Brown ARRAY_SIZE(dac_intercon)); 1458ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, wm8904_intercon, 1459a91eb199SMark Brown ARRAY_SIZE(wm8904_intercon)); 14608c126474SMark Brown break; 14618c126474SMark Brown 14628c126474SMark Brown case WM8912: 14638c126474SMark Brown snd_soc_add_controls(codec, wm8904_dac_snd_controls, 14648c126474SMark Brown ARRAY_SIZE(wm8904_dac_snd_controls)); 14658c126474SMark Brown 1466ce6120ccSLiam Girdwood snd_soc_dapm_new_controls(dapm, wm8904_dac_dapm_widgets, 14678c126474SMark Brown ARRAY_SIZE(wm8904_dac_dapm_widgets)); 14688c126474SMark Brown 1469ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, dac_intercon, 14708c126474SMark Brown ARRAY_SIZE(dac_intercon)); 1471ce6120ccSLiam Girdwood snd_soc_dapm_add_routes(dapm, wm8912_intercon, 14728c126474SMark Brown ARRAY_SIZE(wm8912_intercon)); 14738c126474SMark Brown break; 14748c126474SMark Brown } 1475a91eb199SMark Brown 1476ce6120ccSLiam Girdwood snd_soc_dapm_new_widgets(dapm); 1477a91eb199SMark Brown return 0; 1478a91eb199SMark Brown } 1479a91eb199SMark Brown 1480a91eb199SMark Brown static struct { 1481a91eb199SMark Brown int ratio; 1482a91eb199SMark Brown unsigned int clk_sys_rate; 1483a91eb199SMark Brown } clk_sys_rates[] = { 1484a91eb199SMark Brown { 64, 0 }, 1485a91eb199SMark Brown { 128, 1 }, 1486a91eb199SMark Brown { 192, 2 }, 1487a91eb199SMark Brown { 256, 3 }, 1488a91eb199SMark Brown { 384, 4 }, 1489a91eb199SMark Brown { 512, 5 }, 1490a91eb199SMark Brown { 786, 6 }, 1491a91eb199SMark Brown { 1024, 7 }, 1492a91eb199SMark Brown { 1408, 8 }, 1493a91eb199SMark Brown { 1536, 9 }, 1494a91eb199SMark Brown }; 1495a91eb199SMark Brown 1496a91eb199SMark Brown static struct { 1497a91eb199SMark Brown int rate; 1498a91eb199SMark Brown int sample_rate; 1499a91eb199SMark Brown } sample_rates[] = { 1500a91eb199SMark Brown { 8000, 0 }, 1501a91eb199SMark Brown { 11025, 1 }, 1502a91eb199SMark Brown { 12000, 1 }, 1503a91eb199SMark Brown { 16000, 2 }, 1504a91eb199SMark Brown { 22050, 3 }, 1505a91eb199SMark Brown { 24000, 3 }, 1506a91eb199SMark Brown { 32000, 4 }, 1507a91eb199SMark Brown { 44100, 5 }, 1508a91eb199SMark Brown { 48000, 5 }, 1509a91eb199SMark Brown }; 1510a91eb199SMark Brown 1511a91eb199SMark Brown static struct { 1512a91eb199SMark Brown int div; /* *10 due to .5s */ 1513a91eb199SMark Brown int bclk_div; 1514a91eb199SMark Brown } bclk_divs[] = { 1515a91eb199SMark Brown { 10, 0 }, 1516a91eb199SMark Brown { 15, 1 }, 1517a91eb199SMark Brown { 20, 2 }, 1518a91eb199SMark Brown { 30, 3 }, 1519a91eb199SMark Brown { 40, 4 }, 1520a91eb199SMark Brown { 50, 5 }, 1521a91eb199SMark Brown { 55, 6 }, 1522a91eb199SMark Brown { 60, 7 }, 1523a91eb199SMark Brown { 80, 8 }, 1524a91eb199SMark Brown { 100, 9 }, 1525a91eb199SMark Brown { 110, 10 }, 1526a91eb199SMark Brown { 120, 11 }, 1527a91eb199SMark Brown { 160, 12 }, 1528a91eb199SMark Brown { 200, 13 }, 1529a91eb199SMark Brown { 220, 14 }, 1530a91eb199SMark Brown { 240, 16 }, 1531a91eb199SMark Brown { 200, 17 }, 1532a91eb199SMark Brown { 320, 18 }, 1533a91eb199SMark Brown { 440, 19 }, 1534a91eb199SMark Brown { 480, 20 }, 1535a91eb199SMark Brown }; 1536a91eb199SMark Brown 1537a91eb199SMark Brown 1538a91eb199SMark Brown static int wm8904_hw_params(struct snd_pcm_substream *substream, 1539a91eb199SMark Brown struct snd_pcm_hw_params *params, 1540a91eb199SMark Brown struct snd_soc_dai *dai) 1541a91eb199SMark Brown { 1542a91eb199SMark Brown struct snd_soc_codec *codec = dai->codec; 1543b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 1544a91eb199SMark Brown int ret, i, best, best_val, cur_val; 1545a91eb199SMark Brown unsigned int aif1 = 0; 1546a91eb199SMark Brown unsigned int aif2 = 0; 1547a91eb199SMark Brown unsigned int aif3 = 0; 1548a91eb199SMark Brown unsigned int clock1 = 0; 1549a91eb199SMark Brown unsigned int dac_digital1 = 0; 1550a91eb199SMark Brown 1551a91eb199SMark Brown /* What BCLK do we need? */ 1552a91eb199SMark Brown wm8904->fs = params_rate(params); 1553a91eb199SMark Brown if (wm8904->tdm_slots) { 1554a91eb199SMark Brown dev_dbg(codec->dev, "Configuring for %d %d bit TDM slots\n", 1555a91eb199SMark Brown wm8904->tdm_slots, wm8904->tdm_width); 1556a91eb199SMark Brown wm8904->bclk = snd_soc_calc_bclk(wm8904->fs, 1557a91eb199SMark Brown wm8904->tdm_width, 2, 1558a91eb199SMark Brown wm8904->tdm_slots); 1559a91eb199SMark Brown } else { 1560a91eb199SMark Brown wm8904->bclk = snd_soc_params_to_bclk(params); 1561a91eb199SMark Brown } 1562a91eb199SMark Brown 156356927eb0SMark Brown switch (params_format(params)) { 156456927eb0SMark Brown case SNDRV_PCM_FORMAT_S16_LE: 156556927eb0SMark Brown break; 156656927eb0SMark Brown case SNDRV_PCM_FORMAT_S20_3LE: 156756927eb0SMark Brown aif1 |= 0x40; 156856927eb0SMark Brown break; 156956927eb0SMark Brown case SNDRV_PCM_FORMAT_S24_LE: 157056927eb0SMark Brown aif1 |= 0x80; 157156927eb0SMark Brown break; 157256927eb0SMark Brown case SNDRV_PCM_FORMAT_S32_LE: 157356927eb0SMark Brown aif1 |= 0xc0; 157456927eb0SMark Brown break; 157556927eb0SMark Brown default: 157656927eb0SMark Brown return -EINVAL; 157756927eb0SMark Brown } 157856927eb0SMark Brown 157956927eb0SMark Brown 1580a91eb199SMark Brown dev_dbg(codec->dev, "Target BCLK is %dHz\n", wm8904->bclk); 1581a91eb199SMark Brown 1582a91eb199SMark Brown ret = wm8904_configure_clocking(codec); 1583a91eb199SMark Brown if (ret != 0) 1584a91eb199SMark Brown return ret; 1585a91eb199SMark Brown 1586a91eb199SMark Brown /* Select nearest CLK_SYS_RATE */ 1587a91eb199SMark Brown best = 0; 1588a91eb199SMark Brown best_val = abs((wm8904->sysclk_rate / clk_sys_rates[0].ratio) 1589a91eb199SMark Brown - wm8904->fs); 1590a91eb199SMark Brown for (i = 1; i < ARRAY_SIZE(clk_sys_rates); i++) { 1591a91eb199SMark Brown cur_val = abs((wm8904->sysclk_rate / 1592ef995e3aSJoe Perches clk_sys_rates[i].ratio) - wm8904->fs); 1593a91eb199SMark Brown if (cur_val < best_val) { 1594a91eb199SMark Brown best = i; 1595a91eb199SMark Brown best_val = cur_val; 1596a91eb199SMark Brown } 1597a91eb199SMark Brown } 1598a91eb199SMark Brown dev_dbg(codec->dev, "Selected CLK_SYS_RATIO of %d\n", 1599a91eb199SMark Brown clk_sys_rates[best].ratio); 1600a91eb199SMark Brown clock1 |= (clk_sys_rates[best].clk_sys_rate 1601a91eb199SMark Brown << WM8904_CLK_SYS_RATE_SHIFT); 1602a91eb199SMark Brown 1603a91eb199SMark Brown /* SAMPLE_RATE */ 1604a91eb199SMark Brown best = 0; 1605a91eb199SMark Brown best_val = abs(wm8904->fs - sample_rates[0].rate); 1606a91eb199SMark Brown for (i = 1; i < ARRAY_SIZE(sample_rates); i++) { 1607a91eb199SMark Brown /* Closest match */ 1608a91eb199SMark Brown cur_val = abs(wm8904->fs - sample_rates[i].rate); 1609a91eb199SMark Brown if (cur_val < best_val) { 1610a91eb199SMark Brown best = i; 1611a91eb199SMark Brown best_val = cur_val; 1612a91eb199SMark Brown } 1613a91eb199SMark Brown } 1614a91eb199SMark Brown dev_dbg(codec->dev, "Selected SAMPLE_RATE of %dHz\n", 1615a91eb199SMark Brown sample_rates[best].rate); 1616a91eb199SMark Brown clock1 |= (sample_rates[best].sample_rate 1617a91eb199SMark Brown << WM8904_SAMPLE_RATE_SHIFT); 1618a91eb199SMark Brown 1619a91eb199SMark Brown /* Enable sloping stopband filter for low sample rates */ 1620a91eb199SMark Brown if (wm8904->fs <= 24000) 1621a91eb199SMark Brown dac_digital1 |= WM8904_DAC_SB_FILT; 1622a91eb199SMark Brown 1623a91eb199SMark Brown /* BCLK_DIV */ 1624a91eb199SMark Brown best = 0; 1625a91eb199SMark Brown best_val = INT_MAX; 1626a91eb199SMark Brown for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) { 1627a91eb199SMark Brown cur_val = ((wm8904->sysclk_rate * 10) / bclk_divs[i].div) 1628a91eb199SMark Brown - wm8904->bclk; 1629a91eb199SMark Brown if (cur_val < 0) /* Table is sorted */ 1630a91eb199SMark Brown break; 1631a91eb199SMark Brown if (cur_val < best_val) { 1632a91eb199SMark Brown best = i; 1633a91eb199SMark Brown best_val = cur_val; 1634a91eb199SMark Brown } 1635a91eb199SMark Brown } 1636a91eb199SMark Brown wm8904->bclk = (wm8904->sysclk_rate * 10) / bclk_divs[best].div; 1637a91eb199SMark Brown dev_dbg(codec->dev, "Selected BCLK_DIV of %d for %dHz BCLK\n", 1638a91eb199SMark Brown bclk_divs[best].div, wm8904->bclk); 1639a91eb199SMark Brown aif2 |= bclk_divs[best].bclk_div; 1640a91eb199SMark Brown 1641a91eb199SMark Brown /* LRCLK is a simple fraction of BCLK */ 1642a91eb199SMark Brown dev_dbg(codec->dev, "LRCLK_RATE is %d\n", wm8904->bclk / wm8904->fs); 1643a91eb199SMark Brown aif3 |= wm8904->bclk / wm8904->fs; 1644a91eb199SMark Brown 1645a91eb199SMark Brown /* Apply the settings */ 1646a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1, 1647a91eb199SMark Brown WM8904_DAC_SB_FILT, dac_digital1); 1648a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1, 1649a91eb199SMark Brown WM8904_AIF_WL_MASK, aif1); 1650a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_2, 1651a91eb199SMark Brown WM8904_BCLK_DIV_MASK, aif2); 1652a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_3, 1653a91eb199SMark Brown WM8904_LRCLK_RATE_MASK, aif3); 1654a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_1, 1655a91eb199SMark Brown WM8904_SAMPLE_RATE_MASK | 1656a91eb199SMark Brown WM8904_CLK_SYS_RATE_MASK, clock1); 1657a91eb199SMark Brown 1658a91eb199SMark Brown /* Update filters for the new settings */ 1659a91eb199SMark Brown wm8904_set_retune_mobile(codec); 1660a91eb199SMark Brown wm8904_set_deemph(codec); 1661a91eb199SMark Brown 1662a91eb199SMark Brown return 0; 1663a91eb199SMark Brown } 1664a91eb199SMark Brown 1665a91eb199SMark Brown 1666a91eb199SMark Brown static int wm8904_set_sysclk(struct snd_soc_dai *dai, int clk_id, 1667a91eb199SMark Brown unsigned int freq, int dir) 1668a91eb199SMark Brown { 1669a91eb199SMark Brown struct snd_soc_codec *codec = dai->codec; 1670b2c812e2SMark Brown struct wm8904_priv *priv = snd_soc_codec_get_drvdata(codec); 1671a91eb199SMark Brown 1672a91eb199SMark Brown switch (clk_id) { 1673a91eb199SMark Brown case WM8904_CLK_MCLK: 1674a91eb199SMark Brown priv->sysclk_src = clk_id; 1675a91eb199SMark Brown priv->mclk_rate = freq; 1676a91eb199SMark Brown break; 1677a91eb199SMark Brown 1678a91eb199SMark Brown case WM8904_CLK_FLL: 1679a91eb199SMark Brown priv->sysclk_src = clk_id; 1680a91eb199SMark Brown break; 1681a91eb199SMark Brown 1682a91eb199SMark Brown default: 1683a91eb199SMark Brown return -EINVAL; 1684a91eb199SMark Brown } 1685a91eb199SMark Brown 1686a91eb199SMark Brown dev_dbg(dai->dev, "Clock source is %d at %uHz\n", clk_id, freq); 1687a91eb199SMark Brown 1688a91eb199SMark Brown wm8904_configure_clocking(codec); 1689a91eb199SMark Brown 1690a91eb199SMark Brown return 0; 1691a91eb199SMark Brown } 1692a91eb199SMark Brown 1693a91eb199SMark Brown static int wm8904_set_fmt(struct snd_soc_dai *dai, unsigned int fmt) 1694a91eb199SMark Brown { 1695a91eb199SMark Brown struct snd_soc_codec *codec = dai->codec; 1696a91eb199SMark Brown unsigned int aif1 = 0; 1697a91eb199SMark Brown unsigned int aif3 = 0; 1698a91eb199SMark Brown 1699a91eb199SMark Brown switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { 1700a91eb199SMark Brown case SND_SOC_DAIFMT_CBS_CFS: 1701a91eb199SMark Brown break; 1702a91eb199SMark Brown case SND_SOC_DAIFMT_CBS_CFM: 1703a91eb199SMark Brown aif3 |= WM8904_LRCLK_DIR; 1704a91eb199SMark Brown break; 1705a91eb199SMark Brown case SND_SOC_DAIFMT_CBM_CFS: 1706a91eb199SMark Brown aif1 |= WM8904_BCLK_DIR; 1707a91eb199SMark Brown break; 1708a91eb199SMark Brown case SND_SOC_DAIFMT_CBM_CFM: 1709a91eb199SMark Brown aif1 |= WM8904_BCLK_DIR; 1710a91eb199SMark Brown aif3 |= WM8904_LRCLK_DIR; 1711a91eb199SMark Brown break; 1712a91eb199SMark Brown default: 1713a91eb199SMark Brown return -EINVAL; 1714a91eb199SMark Brown } 1715a91eb199SMark Brown 1716a91eb199SMark Brown switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 1717a91eb199SMark Brown case SND_SOC_DAIFMT_DSP_B: 1718a91eb199SMark Brown aif1 |= WM8904_AIF_LRCLK_INV; 1719a91eb199SMark Brown case SND_SOC_DAIFMT_DSP_A: 1720a91eb199SMark Brown aif1 |= 0x3; 1721a91eb199SMark Brown break; 1722a91eb199SMark Brown case SND_SOC_DAIFMT_I2S: 1723a91eb199SMark Brown aif1 |= 0x2; 1724a91eb199SMark Brown break; 1725a91eb199SMark Brown case SND_SOC_DAIFMT_RIGHT_J: 1726a91eb199SMark Brown break; 1727a91eb199SMark Brown case SND_SOC_DAIFMT_LEFT_J: 1728a91eb199SMark Brown aif1 |= 0x1; 1729a91eb199SMark Brown break; 1730a91eb199SMark Brown default: 1731a91eb199SMark Brown return -EINVAL; 1732a91eb199SMark Brown } 1733a91eb199SMark Brown 1734a91eb199SMark Brown switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { 1735a91eb199SMark Brown case SND_SOC_DAIFMT_DSP_A: 1736a91eb199SMark Brown case SND_SOC_DAIFMT_DSP_B: 1737a91eb199SMark Brown /* frame inversion not valid for DSP modes */ 1738a91eb199SMark Brown switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 1739a91eb199SMark Brown case SND_SOC_DAIFMT_NB_NF: 1740a91eb199SMark Brown break; 1741a91eb199SMark Brown case SND_SOC_DAIFMT_IB_NF: 1742a91eb199SMark Brown aif1 |= WM8904_AIF_BCLK_INV; 1743a91eb199SMark Brown break; 1744a91eb199SMark Brown default: 1745a91eb199SMark Brown return -EINVAL; 1746a91eb199SMark Brown } 1747a91eb199SMark Brown break; 1748a91eb199SMark Brown 1749a91eb199SMark Brown case SND_SOC_DAIFMT_I2S: 1750a91eb199SMark Brown case SND_SOC_DAIFMT_RIGHT_J: 1751a91eb199SMark Brown case SND_SOC_DAIFMT_LEFT_J: 1752a91eb199SMark Brown switch (fmt & SND_SOC_DAIFMT_INV_MASK) { 1753a91eb199SMark Brown case SND_SOC_DAIFMT_NB_NF: 1754a91eb199SMark Brown break; 1755a91eb199SMark Brown case SND_SOC_DAIFMT_IB_IF: 1756a91eb199SMark Brown aif1 |= WM8904_AIF_BCLK_INV | WM8904_AIF_LRCLK_INV; 1757a91eb199SMark Brown break; 1758a91eb199SMark Brown case SND_SOC_DAIFMT_IB_NF: 1759a91eb199SMark Brown aif1 |= WM8904_AIF_BCLK_INV; 1760a91eb199SMark Brown break; 1761a91eb199SMark Brown case SND_SOC_DAIFMT_NB_IF: 1762a91eb199SMark Brown aif1 |= WM8904_AIF_LRCLK_INV; 1763a91eb199SMark Brown break; 1764a91eb199SMark Brown default: 1765a91eb199SMark Brown return -EINVAL; 1766a91eb199SMark Brown } 1767a91eb199SMark Brown break; 1768a91eb199SMark Brown default: 1769a91eb199SMark Brown return -EINVAL; 1770a91eb199SMark Brown } 1771a91eb199SMark Brown 1772a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1, 1773a91eb199SMark Brown WM8904_AIF_BCLK_INV | WM8904_AIF_LRCLK_INV | 1774a91eb199SMark Brown WM8904_AIF_FMT_MASK | WM8904_BCLK_DIR, aif1); 1775a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_3, 1776a91eb199SMark Brown WM8904_LRCLK_DIR, aif3); 1777a91eb199SMark Brown 1778a91eb199SMark Brown return 0; 1779a91eb199SMark Brown } 1780a91eb199SMark Brown 1781a91eb199SMark Brown 1782a91eb199SMark Brown static int wm8904_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask, 1783a91eb199SMark Brown unsigned int rx_mask, int slots, int slot_width) 1784a91eb199SMark Brown { 1785a91eb199SMark Brown struct snd_soc_codec *codec = dai->codec; 1786b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 1787a91eb199SMark Brown int aif1 = 0; 1788a91eb199SMark Brown 1789a91eb199SMark Brown /* Don't need to validate anything if we're turning off TDM */ 1790a91eb199SMark Brown if (slots == 0) 1791a91eb199SMark Brown goto out; 1792a91eb199SMark Brown 1793a91eb199SMark Brown /* Note that we allow configurations we can't handle ourselves - 1794a91eb199SMark Brown * for example, we can generate clocks for slots 2 and up even if 1795a91eb199SMark Brown * we can't use those slots ourselves. 1796a91eb199SMark Brown */ 1797a91eb199SMark Brown aif1 |= WM8904_AIFADC_TDM | WM8904_AIFDAC_TDM; 1798a91eb199SMark Brown 1799a91eb199SMark Brown switch (rx_mask) { 1800a91eb199SMark Brown case 3: 1801a91eb199SMark Brown break; 1802a91eb199SMark Brown case 0xc: 1803a91eb199SMark Brown aif1 |= WM8904_AIFADC_TDM_CHAN; 1804a91eb199SMark Brown break; 1805a91eb199SMark Brown default: 1806a91eb199SMark Brown return -EINVAL; 1807a91eb199SMark Brown } 1808a91eb199SMark Brown 1809a91eb199SMark Brown 1810a91eb199SMark Brown switch (tx_mask) { 1811a91eb199SMark Brown case 3: 1812a91eb199SMark Brown break; 1813a91eb199SMark Brown case 0xc: 1814a91eb199SMark Brown aif1 |= WM8904_AIFDAC_TDM_CHAN; 1815a91eb199SMark Brown break; 1816a91eb199SMark Brown default: 1817a91eb199SMark Brown return -EINVAL; 1818a91eb199SMark Brown } 1819a91eb199SMark Brown 1820a91eb199SMark Brown out: 1821a91eb199SMark Brown wm8904->tdm_width = slot_width; 1822a91eb199SMark Brown wm8904->tdm_slots = slots / 2; 1823a91eb199SMark Brown 1824a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_AUDIO_INTERFACE_1, 1825a91eb199SMark Brown WM8904_AIFADC_TDM | WM8904_AIFADC_TDM_CHAN | 1826a91eb199SMark Brown WM8904_AIFDAC_TDM | WM8904_AIFDAC_TDM_CHAN, aif1); 1827a91eb199SMark Brown 1828a91eb199SMark Brown return 0; 1829a91eb199SMark Brown } 1830a91eb199SMark Brown 1831a91eb199SMark Brown struct _fll_div { 1832a91eb199SMark Brown u16 fll_fratio; 1833a91eb199SMark Brown u16 fll_outdiv; 1834a91eb199SMark Brown u16 fll_clk_ref_div; 1835a91eb199SMark Brown u16 n; 1836a91eb199SMark Brown u16 k; 1837a91eb199SMark Brown }; 1838a91eb199SMark Brown 1839a91eb199SMark Brown /* The size in bits of the FLL divide multiplied by 10 1840a91eb199SMark Brown * to allow rounding later */ 1841a91eb199SMark Brown #define FIXED_FLL_SIZE ((1 << 16) * 10) 1842a91eb199SMark Brown 1843a91eb199SMark Brown static struct { 1844a91eb199SMark Brown unsigned int min; 1845a91eb199SMark Brown unsigned int max; 1846a91eb199SMark Brown u16 fll_fratio; 1847a91eb199SMark Brown int ratio; 1848a91eb199SMark Brown } fll_fratios[] = { 1849a91eb199SMark Brown { 0, 64000, 4, 16 }, 1850a91eb199SMark Brown { 64000, 128000, 3, 8 }, 1851a91eb199SMark Brown { 128000, 256000, 2, 4 }, 1852a91eb199SMark Brown { 256000, 1000000, 1, 2 }, 1853a91eb199SMark Brown { 1000000, 13500000, 0, 1 }, 1854a91eb199SMark Brown }; 1855a91eb199SMark Brown 1856a91eb199SMark Brown static int fll_factors(struct _fll_div *fll_div, unsigned int Fref, 1857a91eb199SMark Brown unsigned int Fout) 1858a91eb199SMark Brown { 1859a91eb199SMark Brown u64 Kpart; 1860a91eb199SMark Brown unsigned int K, Ndiv, Nmod, target; 1861a91eb199SMark Brown unsigned int div; 1862a91eb199SMark Brown int i; 1863a91eb199SMark Brown 1864a91eb199SMark Brown /* Fref must be <=13.5MHz */ 1865a91eb199SMark Brown div = 1; 1866a91eb199SMark Brown fll_div->fll_clk_ref_div = 0; 1867a91eb199SMark Brown while ((Fref / div) > 13500000) { 1868a91eb199SMark Brown div *= 2; 1869a91eb199SMark Brown fll_div->fll_clk_ref_div++; 1870a91eb199SMark Brown 1871a91eb199SMark Brown if (div > 8) { 1872a91eb199SMark Brown pr_err("Can't scale %dMHz input down to <=13.5MHz\n", 1873a91eb199SMark Brown Fref); 1874a91eb199SMark Brown return -EINVAL; 1875a91eb199SMark Brown } 1876a91eb199SMark Brown } 1877a91eb199SMark Brown 1878a91eb199SMark Brown pr_debug("Fref=%u Fout=%u\n", Fref, Fout); 1879a91eb199SMark Brown 1880a91eb199SMark Brown /* Apply the division for our remaining calculations */ 1881a91eb199SMark Brown Fref /= div; 1882a91eb199SMark Brown 1883a91eb199SMark Brown /* Fvco should be 90-100MHz; don't check the upper bound */ 1884a91eb199SMark Brown div = 4; 1885a91eb199SMark Brown while (Fout * div < 90000000) { 1886a91eb199SMark Brown div++; 1887a91eb199SMark Brown if (div > 64) { 1888a91eb199SMark Brown pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n", 1889a91eb199SMark Brown Fout); 1890a91eb199SMark Brown return -EINVAL; 1891a91eb199SMark Brown } 1892a91eb199SMark Brown } 1893a91eb199SMark Brown target = Fout * div; 1894a91eb199SMark Brown fll_div->fll_outdiv = div - 1; 1895a91eb199SMark Brown 1896a91eb199SMark Brown pr_debug("Fvco=%dHz\n", target); 1897a91eb199SMark Brown 189825985edcSLucas De Marchi /* Find an appropriate FLL_FRATIO and factor it out of the target */ 1899a91eb199SMark Brown for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) { 1900a91eb199SMark Brown if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) { 1901a91eb199SMark Brown fll_div->fll_fratio = fll_fratios[i].fll_fratio; 1902a91eb199SMark Brown target /= fll_fratios[i].ratio; 1903a91eb199SMark Brown break; 1904a91eb199SMark Brown } 1905a91eb199SMark Brown } 1906a91eb199SMark Brown if (i == ARRAY_SIZE(fll_fratios)) { 1907a91eb199SMark Brown pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref); 1908a91eb199SMark Brown return -EINVAL; 1909a91eb199SMark Brown } 1910a91eb199SMark Brown 1911a91eb199SMark Brown /* Now, calculate N.K */ 1912a91eb199SMark Brown Ndiv = target / Fref; 1913a91eb199SMark Brown 1914a91eb199SMark Brown fll_div->n = Ndiv; 1915a91eb199SMark Brown Nmod = target % Fref; 1916a91eb199SMark Brown pr_debug("Nmod=%d\n", Nmod); 1917a91eb199SMark Brown 1918a91eb199SMark Brown /* Calculate fractional part - scale up so we can round. */ 1919a91eb199SMark Brown Kpart = FIXED_FLL_SIZE * (long long)Nmod; 1920a91eb199SMark Brown 1921a91eb199SMark Brown do_div(Kpart, Fref); 1922a91eb199SMark Brown 1923a91eb199SMark Brown K = Kpart & 0xFFFFFFFF; 1924a91eb199SMark Brown 1925a91eb199SMark Brown if ((K % 10) >= 5) 1926a91eb199SMark Brown K += 5; 1927a91eb199SMark Brown 1928a91eb199SMark Brown /* Move down to proper range now rounding is done */ 1929a91eb199SMark Brown fll_div->k = K / 10; 1930a91eb199SMark Brown 1931a91eb199SMark Brown pr_debug("N=%x K=%x FLL_FRATIO=%x FLL_OUTDIV=%x FLL_CLK_REF_DIV=%x\n", 1932a91eb199SMark Brown fll_div->n, fll_div->k, 1933a91eb199SMark Brown fll_div->fll_fratio, fll_div->fll_outdiv, 1934a91eb199SMark Brown fll_div->fll_clk_ref_div); 1935a91eb199SMark Brown 1936a91eb199SMark Brown return 0; 1937a91eb199SMark Brown } 1938a91eb199SMark Brown 1939a91eb199SMark Brown static int wm8904_set_fll(struct snd_soc_dai *dai, int fll_id, int source, 1940a91eb199SMark Brown unsigned int Fref, unsigned int Fout) 1941a91eb199SMark Brown { 1942a91eb199SMark Brown struct snd_soc_codec *codec = dai->codec; 1943b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 1944a91eb199SMark Brown struct _fll_div fll_div; 1945a91eb199SMark Brown int ret, val; 1946a91eb199SMark Brown int clock2, fll1; 1947a91eb199SMark Brown 1948a91eb199SMark Brown /* Any change? */ 1949a91eb199SMark Brown if (source == wm8904->fll_src && Fref == wm8904->fll_fref && 1950a91eb199SMark Brown Fout == wm8904->fll_fout) 1951a91eb199SMark Brown return 0; 1952a91eb199SMark Brown 195318240b67SMark Brown clock2 = snd_soc_read(codec, WM8904_CLOCK_RATES_2); 195418240b67SMark Brown 1955a91eb199SMark Brown if (Fout == 0) { 1956a91eb199SMark Brown dev_dbg(codec->dev, "FLL disabled\n"); 1957a91eb199SMark Brown 1958a91eb199SMark Brown wm8904->fll_fref = 0; 1959a91eb199SMark Brown wm8904->fll_fout = 0; 1960a91eb199SMark Brown 1961a91eb199SMark Brown /* Gate SYSCLK to avoid glitches */ 1962a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2, 1963a91eb199SMark Brown WM8904_CLK_SYS_ENA, 0); 1964a91eb199SMark Brown 1965a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 1966a91eb199SMark Brown WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0); 1967a91eb199SMark Brown 1968a91eb199SMark Brown goto out; 1969a91eb199SMark Brown } 1970a91eb199SMark Brown 1971a91eb199SMark Brown /* Validate the FLL ID */ 1972a91eb199SMark Brown switch (source) { 1973a91eb199SMark Brown case WM8904_FLL_MCLK: 1974a91eb199SMark Brown case WM8904_FLL_LRCLK: 1975a91eb199SMark Brown case WM8904_FLL_BCLK: 1976a91eb199SMark Brown ret = fll_factors(&fll_div, Fref, Fout); 1977a91eb199SMark Brown if (ret != 0) 1978a91eb199SMark Brown return ret; 1979a91eb199SMark Brown break; 1980a91eb199SMark Brown 1981a91eb199SMark Brown case WM8904_FLL_FREE_RUNNING: 1982a91eb199SMark Brown dev_dbg(codec->dev, "Using free running FLL\n"); 1983a91eb199SMark Brown /* Force 12MHz and output/4 for now */ 1984a91eb199SMark Brown Fout = 12000000; 1985a91eb199SMark Brown Fref = 12000000; 1986a91eb199SMark Brown 1987a91eb199SMark Brown memset(&fll_div, 0, sizeof(fll_div)); 1988a91eb199SMark Brown fll_div.fll_outdiv = 3; 1989a91eb199SMark Brown break; 1990a91eb199SMark Brown 1991a91eb199SMark Brown default: 1992a91eb199SMark Brown dev_err(codec->dev, "Unknown FLL ID %d\n", fll_id); 1993a91eb199SMark Brown return -EINVAL; 1994a91eb199SMark Brown } 1995a91eb199SMark Brown 1996a91eb199SMark Brown /* Save current state then disable the FLL and SYSCLK to avoid 1997a91eb199SMark Brown * misclocking */ 1998a91eb199SMark Brown fll1 = snd_soc_read(codec, WM8904_FLL_CONTROL_1); 1999a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2, 2000a91eb199SMark Brown WM8904_CLK_SYS_ENA, 0); 2001a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 2002a91eb199SMark Brown WM8904_FLL_OSC_ENA | WM8904_FLL_ENA, 0); 2003a91eb199SMark Brown 2004a91eb199SMark Brown /* Unlock forced oscilator control to switch it on/off */ 2005a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CONTROL_INTERFACE_TEST_1, 2006a91eb199SMark Brown WM8904_USER_KEY, WM8904_USER_KEY); 2007a91eb199SMark Brown 2008a91eb199SMark Brown if (fll_id == WM8904_FLL_FREE_RUNNING) { 2009a91eb199SMark Brown val = WM8904_FLL_FRC_NCO; 2010a91eb199SMark Brown } else { 2011a91eb199SMark Brown val = 0; 2012a91eb199SMark Brown } 2013a91eb199SMark Brown 2014a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_NCO_TEST_1, WM8904_FLL_FRC_NCO, 2015a91eb199SMark Brown val); 2016a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CONTROL_INTERFACE_TEST_1, 2017a91eb199SMark Brown WM8904_USER_KEY, 0); 2018a91eb199SMark Brown 2019a91eb199SMark Brown switch (fll_id) { 2020a91eb199SMark Brown case WM8904_FLL_MCLK: 2021a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5, 2022a91eb199SMark Brown WM8904_FLL_CLK_REF_SRC_MASK, 0); 2023a91eb199SMark Brown break; 2024a91eb199SMark Brown 2025a91eb199SMark Brown case WM8904_FLL_LRCLK: 2026a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5, 2027a91eb199SMark Brown WM8904_FLL_CLK_REF_SRC_MASK, 1); 2028a91eb199SMark Brown break; 2029a91eb199SMark Brown 2030a91eb199SMark Brown case WM8904_FLL_BCLK: 2031a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5, 2032a91eb199SMark Brown WM8904_FLL_CLK_REF_SRC_MASK, 2); 2033a91eb199SMark Brown break; 2034a91eb199SMark Brown } 2035a91eb199SMark Brown 2036a91eb199SMark Brown if (fll_div.k) 2037a91eb199SMark Brown val = WM8904_FLL_FRACN_ENA; 2038a91eb199SMark Brown else 2039a91eb199SMark Brown val = 0; 2040a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 2041a91eb199SMark Brown WM8904_FLL_FRACN_ENA, val); 2042a91eb199SMark Brown 2043a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_2, 2044a91eb199SMark Brown WM8904_FLL_OUTDIV_MASK | WM8904_FLL_FRATIO_MASK, 2045a91eb199SMark Brown (fll_div.fll_outdiv << WM8904_FLL_OUTDIV_SHIFT) | 2046a91eb199SMark Brown (fll_div.fll_fratio << WM8904_FLL_FRATIO_SHIFT)); 2047a91eb199SMark Brown 2048a91eb199SMark Brown snd_soc_write(codec, WM8904_FLL_CONTROL_3, fll_div.k); 2049a91eb199SMark Brown 2050a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_4, WM8904_FLL_N_MASK, 2051a91eb199SMark Brown fll_div.n << WM8904_FLL_N_SHIFT); 2052a91eb199SMark Brown 2053a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_5, 2054a91eb199SMark Brown WM8904_FLL_CLK_REF_DIV_MASK, 2055a91eb199SMark Brown fll_div.fll_clk_ref_div 2056a91eb199SMark Brown << WM8904_FLL_CLK_REF_DIV_SHIFT); 2057a91eb199SMark Brown 2058a91eb199SMark Brown dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout); 2059a91eb199SMark Brown 2060a91eb199SMark Brown wm8904->fll_fref = Fref; 2061a91eb199SMark Brown wm8904->fll_fout = Fout; 2062a91eb199SMark Brown wm8904->fll_src = source; 2063a91eb199SMark Brown 2064a91eb199SMark Brown /* Enable the FLL if it was previously active */ 2065a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 2066a91eb199SMark Brown WM8904_FLL_OSC_ENA, fll1); 2067a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_FLL_CONTROL_1, 2068a91eb199SMark Brown WM8904_FLL_ENA, fll1); 2069a91eb199SMark Brown 2070a91eb199SMark Brown out: 2071a91eb199SMark Brown /* Reenable SYSCLK if it was previously active */ 2072a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_2, 2073a91eb199SMark Brown WM8904_CLK_SYS_ENA, clock2); 2074a91eb199SMark Brown 2075a91eb199SMark Brown return 0; 2076a91eb199SMark Brown } 2077a91eb199SMark Brown 2078a91eb199SMark Brown static int wm8904_digital_mute(struct snd_soc_dai *codec_dai, int mute) 2079a91eb199SMark Brown { 2080a91eb199SMark Brown struct snd_soc_codec *codec = codec_dai->codec; 2081a91eb199SMark Brown int val; 2082a91eb199SMark Brown 2083a91eb199SMark Brown if (mute) 2084a91eb199SMark Brown val = WM8904_DAC_MUTE; 2085a91eb199SMark Brown else 2086a91eb199SMark Brown val = 0; 2087a91eb199SMark Brown 2088a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_1, WM8904_DAC_MUTE, val); 2089a91eb199SMark Brown 2090a91eb199SMark Brown return 0; 2091a91eb199SMark Brown } 2092a91eb199SMark Brown 2093c1334218SMark Brown static void wm8904_sync_cache(struct snd_soc_codec *codec) 2094c1334218SMark Brown { 2095f578a188SLars-Peter Clausen u16 *reg_cache = codec->reg_cache; 2096c1334218SMark Brown int i; 2097c1334218SMark Brown 2098c1334218SMark Brown if (!codec->cache_sync) 2099c1334218SMark Brown return; 2100c1334218SMark Brown 2101c1334218SMark Brown codec->cache_only = 0; 2102c1334218SMark Brown 2103c1334218SMark Brown /* Sync back cached values if they're different from the 2104c1334218SMark Brown * hardware default. 2105c1334218SMark Brown */ 2106f578a188SLars-Peter Clausen for (i = 1; i < codec->driver->reg_cache_size; i++) { 2107c1334218SMark Brown if (!wm8904_access[i].writable) 2108c1334218SMark Brown continue; 2109c1334218SMark Brown 2110f578a188SLars-Peter Clausen if (reg_cache[i] == wm8904_reg[i]) 2111c1334218SMark Brown continue; 2112c1334218SMark Brown 2113f578a188SLars-Peter Clausen snd_soc_write(codec, i, reg_cache[i]); 2114c1334218SMark Brown } 2115c1334218SMark Brown 2116c1334218SMark Brown codec->cache_sync = 0; 2117c1334218SMark Brown } 2118c1334218SMark Brown 2119a91eb199SMark Brown static int wm8904_set_bias_level(struct snd_soc_codec *codec, 2120a91eb199SMark Brown enum snd_soc_bias_level level) 2121a91eb199SMark Brown { 2122b2c812e2SMark Brown struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 2123c1334218SMark Brown int ret; 2124a91eb199SMark Brown 2125a91eb199SMark Brown switch (level) { 2126a91eb199SMark Brown case SND_SOC_BIAS_ON: 2127a91eb199SMark Brown break; 2128a91eb199SMark Brown 2129a91eb199SMark Brown case SND_SOC_BIAS_PREPARE: 2130a91eb199SMark Brown /* VMID resistance 2*50k */ 2131a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0, 2132a91eb199SMark Brown WM8904_VMID_RES_MASK, 2133a91eb199SMark Brown 0x1 << WM8904_VMID_RES_SHIFT); 2134a91eb199SMark Brown 2135a91eb199SMark Brown /* Normal bias current */ 2136a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0, 2137a91eb199SMark Brown WM8904_ISEL_MASK, 2 << WM8904_ISEL_SHIFT); 2138a91eb199SMark Brown break; 2139a91eb199SMark Brown 2140a91eb199SMark Brown case SND_SOC_BIAS_STANDBY: 2141ce6120ccSLiam Girdwood if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) { 2142a91eb199SMark Brown ret = regulator_bulk_enable(ARRAY_SIZE(wm8904->supplies), 2143a91eb199SMark Brown wm8904->supplies); 2144a91eb199SMark Brown if (ret != 0) { 2145a91eb199SMark Brown dev_err(codec->dev, 2146a91eb199SMark Brown "Failed to enable supplies: %d\n", 2147a91eb199SMark Brown ret); 2148a91eb199SMark Brown return ret; 2149a91eb199SMark Brown } 2150a91eb199SMark Brown 2151c1334218SMark Brown wm8904_sync_cache(codec); 2152a91eb199SMark Brown 2153a91eb199SMark Brown /* Enable bias */ 2154a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0, 2155a91eb199SMark Brown WM8904_BIAS_ENA, WM8904_BIAS_ENA); 2156a91eb199SMark Brown 2157a91eb199SMark Brown /* Enable VMID, VMID buffering, 2*5k resistance */ 2158a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0, 2159a91eb199SMark Brown WM8904_VMID_ENA | 2160a91eb199SMark Brown WM8904_VMID_RES_MASK, 2161a91eb199SMark Brown WM8904_VMID_ENA | 2162a91eb199SMark Brown 0x3 << WM8904_VMID_RES_SHIFT); 2163a91eb199SMark Brown 2164a91eb199SMark Brown /* Let VMID ramp */ 2165a91eb199SMark Brown msleep(1); 2166a91eb199SMark Brown } 2167a91eb199SMark Brown 2168a91eb199SMark Brown /* Maintain VMID with 2*250k */ 2169a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0, 2170a91eb199SMark Brown WM8904_VMID_RES_MASK, 2171a91eb199SMark Brown 0x2 << WM8904_VMID_RES_SHIFT); 2172a91eb199SMark Brown 2173a91eb199SMark Brown /* Bias current *0.5 */ 2174a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0, 2175a91eb199SMark Brown WM8904_ISEL_MASK, 0); 2176a91eb199SMark Brown break; 2177a91eb199SMark Brown 2178a91eb199SMark Brown case SND_SOC_BIAS_OFF: 2179a91eb199SMark Brown /* Turn off VMID */ 2180a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_VMID_CONTROL_0, 2181a91eb199SMark Brown WM8904_VMID_RES_MASK | WM8904_VMID_ENA, 0); 2182a91eb199SMark Brown 2183a91eb199SMark Brown /* Stop bias generation */ 2184a91eb199SMark Brown snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0, 2185a91eb199SMark Brown WM8904_BIAS_ENA, 0); 2186a91eb199SMark Brown 2187c1334218SMark Brown #ifdef CONFIG_REGULATOR 2188c1334218SMark Brown /* Post 2.6.34 we will be able to get a callback when 2189c1334218SMark Brown * the regulators are disabled which we can use but 2190c1334218SMark Brown * for now just assume that the power will be cut if 2191c1334218SMark Brown * the regulator API is in use. 2192c1334218SMark Brown */ 2193c1334218SMark Brown codec->cache_sync = 1; 2194c1334218SMark Brown #endif 2195c1334218SMark Brown 2196a91eb199SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies), 2197a91eb199SMark Brown wm8904->supplies); 2198a91eb199SMark Brown break; 2199a91eb199SMark Brown } 2200ce6120ccSLiam Girdwood codec->dapm.bias_level = level; 2201a91eb199SMark Brown return 0; 2202a91eb199SMark Brown } 2203a91eb199SMark Brown 2204a91eb199SMark Brown #define WM8904_RATES SNDRV_PCM_RATE_8000_96000 2205a91eb199SMark Brown 2206a91eb199SMark Brown #define WM8904_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ 2207a91eb199SMark Brown SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) 2208a91eb199SMark Brown 2209a91eb199SMark Brown static struct snd_soc_dai_ops wm8904_dai_ops = { 2210a91eb199SMark Brown .set_sysclk = wm8904_set_sysclk, 2211a91eb199SMark Brown .set_fmt = wm8904_set_fmt, 2212a91eb199SMark Brown .set_tdm_slot = wm8904_set_tdm_slot, 2213a91eb199SMark Brown .set_pll = wm8904_set_fll, 2214a91eb199SMark Brown .hw_params = wm8904_hw_params, 2215a91eb199SMark Brown .digital_mute = wm8904_digital_mute, 2216a91eb199SMark Brown }; 2217a91eb199SMark Brown 2218f0fba2adSLiam Girdwood static struct snd_soc_dai_driver wm8904_dai = { 2219f0fba2adSLiam Girdwood .name = "wm8904-hifi", 2220a91eb199SMark Brown .playback = { 2221a91eb199SMark Brown .stream_name = "Playback", 2222a91eb199SMark Brown .channels_min = 2, 2223a91eb199SMark Brown .channels_max = 2, 2224a91eb199SMark Brown .rates = WM8904_RATES, 2225a91eb199SMark Brown .formats = WM8904_FORMATS, 2226a91eb199SMark Brown }, 2227a91eb199SMark Brown .capture = { 2228a91eb199SMark Brown .stream_name = "Capture", 2229a91eb199SMark Brown .channels_min = 2, 2230a91eb199SMark Brown .channels_max = 2, 2231a91eb199SMark Brown .rates = WM8904_RATES, 2232a91eb199SMark Brown .formats = WM8904_FORMATS, 2233a91eb199SMark Brown }, 2234a91eb199SMark Brown .ops = &wm8904_dai_ops, 2235a91eb199SMark Brown .symmetric_rates = 1, 2236a91eb199SMark Brown }; 2237a91eb199SMark Brown 2238a91eb199SMark Brown #ifdef CONFIG_PM 2239f0fba2adSLiam Girdwood static int wm8904_suspend(struct snd_soc_codec *codec, pm_message_t state) 2240a91eb199SMark Brown { 2241a91eb199SMark Brown wm8904_set_bias_level(codec, SND_SOC_BIAS_OFF); 2242a91eb199SMark Brown 2243a91eb199SMark Brown return 0; 2244a91eb199SMark Brown } 2245a91eb199SMark Brown 2246f0fba2adSLiam Girdwood static int wm8904_resume(struct snd_soc_codec *codec) 2247a91eb199SMark Brown { 2248a91eb199SMark Brown wm8904_set_bias_level(codec, SND_SOC_BIAS_STANDBY); 2249a91eb199SMark Brown 2250a91eb199SMark Brown return 0; 2251a91eb199SMark Brown } 2252a91eb199SMark Brown #else 2253a91eb199SMark Brown #define wm8904_suspend NULL 2254a91eb199SMark Brown #define wm8904_resume NULL 2255a91eb199SMark Brown #endif 2256a91eb199SMark Brown 2257f0fba2adSLiam Girdwood static void wm8904_handle_retune_mobile_pdata(struct snd_soc_codec *codec) 2258a91eb199SMark Brown { 2259f0fba2adSLiam Girdwood struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 2260a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 2261a91eb199SMark Brown struct snd_kcontrol_new control = 2262a91eb199SMark Brown SOC_ENUM_EXT("EQ Mode", 2263a91eb199SMark Brown wm8904->retune_mobile_enum, 2264a91eb199SMark Brown wm8904_get_retune_mobile_enum, 2265a91eb199SMark Brown wm8904_put_retune_mobile_enum); 2266a91eb199SMark Brown int ret, i, j; 2267a91eb199SMark Brown const char **t; 2268a91eb199SMark Brown 2269a91eb199SMark Brown /* We need an array of texts for the enum API but the number 2270a91eb199SMark Brown * of texts is likely to be less than the number of 2271a91eb199SMark Brown * configurations due to the sample rate dependency of the 2272a91eb199SMark Brown * configurations. */ 2273a91eb199SMark Brown wm8904->num_retune_mobile_texts = 0; 2274a91eb199SMark Brown wm8904->retune_mobile_texts = NULL; 2275a91eb199SMark Brown for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) { 2276a91eb199SMark Brown for (j = 0; j < wm8904->num_retune_mobile_texts; j++) { 2277a91eb199SMark Brown if (strcmp(pdata->retune_mobile_cfgs[i].name, 2278a91eb199SMark Brown wm8904->retune_mobile_texts[j]) == 0) 2279a91eb199SMark Brown break; 2280a91eb199SMark Brown } 2281a91eb199SMark Brown 2282a91eb199SMark Brown if (j != wm8904->num_retune_mobile_texts) 2283a91eb199SMark Brown continue; 2284a91eb199SMark Brown 2285a91eb199SMark Brown /* Expand the array... */ 2286a91eb199SMark Brown t = krealloc(wm8904->retune_mobile_texts, 2287a91eb199SMark Brown sizeof(char *) * 2288a91eb199SMark Brown (wm8904->num_retune_mobile_texts + 1), 2289a91eb199SMark Brown GFP_KERNEL); 2290a91eb199SMark Brown if (t == NULL) 2291a91eb199SMark Brown continue; 2292a91eb199SMark Brown 2293a91eb199SMark Brown /* ...store the new entry... */ 2294a91eb199SMark Brown t[wm8904->num_retune_mobile_texts] = 2295a91eb199SMark Brown pdata->retune_mobile_cfgs[i].name; 2296a91eb199SMark Brown 2297a91eb199SMark Brown /* ...and remember the new version. */ 2298a91eb199SMark Brown wm8904->num_retune_mobile_texts++; 2299a91eb199SMark Brown wm8904->retune_mobile_texts = t; 2300a91eb199SMark Brown } 2301a91eb199SMark Brown 2302a91eb199SMark Brown dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n", 2303a91eb199SMark Brown wm8904->num_retune_mobile_texts); 2304a91eb199SMark Brown 2305a91eb199SMark Brown wm8904->retune_mobile_enum.max = wm8904->num_retune_mobile_texts; 2306a91eb199SMark Brown wm8904->retune_mobile_enum.texts = wm8904->retune_mobile_texts; 2307a91eb199SMark Brown 2308f0fba2adSLiam Girdwood ret = snd_soc_add_controls(codec, &control, 1); 2309a91eb199SMark Brown if (ret != 0) 2310f0fba2adSLiam Girdwood dev_err(codec->dev, 2311a91eb199SMark Brown "Failed to add ReTune Mobile control: %d\n", ret); 2312a91eb199SMark Brown } 2313a91eb199SMark Brown 2314f0fba2adSLiam Girdwood static void wm8904_handle_pdata(struct snd_soc_codec *codec) 2315a91eb199SMark Brown { 2316f0fba2adSLiam Girdwood struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 2317a91eb199SMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 2318a91eb199SMark Brown int ret, i; 2319a91eb199SMark Brown 2320a91eb199SMark Brown if (!pdata) { 2321f0fba2adSLiam Girdwood snd_soc_add_controls(codec, wm8904_eq_controls, 2322a91eb199SMark Brown ARRAY_SIZE(wm8904_eq_controls)); 2323a91eb199SMark Brown return; 2324a91eb199SMark Brown } 2325a91eb199SMark Brown 2326a91eb199SMark Brown dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs); 2327a91eb199SMark Brown 2328a91eb199SMark Brown if (pdata->num_drc_cfgs) { 2329a91eb199SMark Brown struct snd_kcontrol_new control = 2330a91eb199SMark Brown SOC_ENUM_EXT("DRC Mode", wm8904->drc_enum, 2331a91eb199SMark Brown wm8904_get_drc_enum, wm8904_put_drc_enum); 2332a91eb199SMark Brown 2333a91eb199SMark Brown /* We need an array of texts for the enum API */ 2334a91eb199SMark Brown wm8904->drc_texts = kmalloc(sizeof(char *) 2335a91eb199SMark Brown * pdata->num_drc_cfgs, GFP_KERNEL); 2336a91eb199SMark Brown if (!wm8904->drc_texts) { 2337f0fba2adSLiam Girdwood dev_err(codec->dev, 2338a91eb199SMark Brown "Failed to allocate %d DRC config texts\n", 2339a91eb199SMark Brown pdata->num_drc_cfgs); 2340a91eb199SMark Brown return; 2341a91eb199SMark Brown } 2342a91eb199SMark Brown 2343a91eb199SMark Brown for (i = 0; i < pdata->num_drc_cfgs; i++) 2344a91eb199SMark Brown wm8904->drc_texts[i] = pdata->drc_cfgs[i].name; 2345a91eb199SMark Brown 2346a91eb199SMark Brown wm8904->drc_enum.max = pdata->num_drc_cfgs; 2347a91eb199SMark Brown wm8904->drc_enum.texts = wm8904->drc_texts; 2348a91eb199SMark Brown 2349f0fba2adSLiam Girdwood ret = snd_soc_add_controls(codec, &control, 1); 2350a91eb199SMark Brown if (ret != 0) 2351f0fba2adSLiam Girdwood dev_err(codec->dev, 2352a91eb199SMark Brown "Failed to add DRC mode control: %d\n", ret); 2353a91eb199SMark Brown 2354a91eb199SMark Brown wm8904_set_drc(codec); 2355a91eb199SMark Brown } 2356a91eb199SMark Brown 2357a91eb199SMark Brown dev_dbg(codec->dev, "%d ReTune Mobile configurations\n", 2358a91eb199SMark Brown pdata->num_retune_mobile_cfgs); 2359a91eb199SMark Brown 2360a91eb199SMark Brown if (pdata->num_retune_mobile_cfgs) 2361f0fba2adSLiam Girdwood wm8904_handle_retune_mobile_pdata(codec); 2362a91eb199SMark Brown else 2363f0fba2adSLiam Girdwood snd_soc_add_controls(codec, wm8904_eq_controls, 2364a91eb199SMark Brown ARRAY_SIZE(wm8904_eq_controls)); 2365a91eb199SMark Brown } 2366a91eb199SMark Brown 2367f0fba2adSLiam Girdwood 2368f0fba2adSLiam Girdwood static int wm8904_probe(struct snd_soc_codec *codec) 2369a91eb199SMark Brown { 2370f0fba2adSLiam Girdwood struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 2371cdce4e9bSMark Brown struct wm8904_pdata *pdata = wm8904->pdata; 2372f578a188SLars-Peter Clausen u16 *reg_cache = codec->reg_cache; 2373f0fba2adSLiam Girdwood int ret, i; 2374a91eb199SMark Brown 2375c1334218SMark Brown codec->cache_sync = 1; 2376ce6120ccSLiam Girdwood codec->dapm.idle_bias_off = 1; 2377a91eb199SMark Brown 23788c126474SMark Brown switch (wm8904->devtype) { 23798c126474SMark Brown case WM8904: 23808c126474SMark Brown break; 23818c126474SMark Brown case WM8912: 23828c126474SMark Brown memset(&wm8904_dai.capture, 0, sizeof(wm8904_dai.capture)); 23838c126474SMark Brown break; 23848c126474SMark Brown default: 23858c126474SMark Brown dev_err(codec->dev, "Unknown device type %d\n", 23868c126474SMark Brown wm8904->devtype); 2387f0fba2adSLiam Girdwood return -EINVAL; 23888c126474SMark Brown } 23898c126474SMark Brown 2390f0fba2adSLiam Girdwood ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C); 2391a91eb199SMark Brown if (ret != 0) { 2392a91eb199SMark Brown dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret); 2393f0fba2adSLiam Girdwood return ret; 2394a91eb199SMark Brown } 2395a91eb199SMark Brown 2396a91eb199SMark Brown for (i = 0; i < ARRAY_SIZE(wm8904->supplies); i++) 2397a91eb199SMark Brown wm8904->supplies[i].supply = wm8904_supply_names[i]; 2398a91eb199SMark Brown 2399a91eb199SMark Brown ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8904->supplies), 2400a91eb199SMark Brown wm8904->supplies); 2401a91eb199SMark Brown if (ret != 0) { 2402a91eb199SMark Brown dev_err(codec->dev, "Failed to request supplies: %d\n", ret); 2403f0fba2adSLiam Girdwood return ret; 2404a91eb199SMark Brown } 2405a91eb199SMark Brown 2406a91eb199SMark Brown ret = regulator_bulk_enable(ARRAY_SIZE(wm8904->supplies), 2407a91eb199SMark Brown wm8904->supplies); 2408a91eb199SMark Brown if (ret != 0) { 2409a91eb199SMark Brown dev_err(codec->dev, "Failed to enable supplies: %d\n", ret); 2410a91eb199SMark Brown goto err_get; 2411a91eb199SMark Brown } 2412a91eb199SMark Brown 2413a91eb199SMark Brown ret = snd_soc_read(codec, WM8904_SW_RESET_AND_ID); 2414a91eb199SMark Brown if (ret < 0) { 2415a91eb199SMark Brown dev_err(codec->dev, "Failed to read ID register\n"); 2416a91eb199SMark Brown goto err_enable; 2417a91eb199SMark Brown } 2418a91eb199SMark Brown if (ret != wm8904_reg[WM8904_SW_RESET_AND_ID]) { 2419a91eb199SMark Brown dev_err(codec->dev, "Device is not a WM8904, ID is %x\n", ret); 2420a91eb199SMark Brown ret = -EINVAL; 2421a91eb199SMark Brown goto err_enable; 2422a91eb199SMark Brown } 2423a91eb199SMark Brown 2424a91eb199SMark Brown ret = snd_soc_read(codec, WM8904_REVISION); 2425a91eb199SMark Brown if (ret < 0) { 2426a91eb199SMark Brown dev_err(codec->dev, "Failed to read device revision: %d\n", 2427a91eb199SMark Brown ret); 2428a91eb199SMark Brown goto err_enable; 2429a91eb199SMark Brown } 2430a91eb199SMark Brown dev_info(codec->dev, "revision %c\n", ret + 'A'); 2431a91eb199SMark Brown 2432a91eb199SMark Brown ret = wm8904_reset(codec); 2433a91eb199SMark Brown if (ret < 0) { 2434a91eb199SMark Brown dev_err(codec->dev, "Failed to issue reset\n"); 2435a91eb199SMark Brown goto err_enable; 2436a91eb199SMark Brown } 2437a91eb199SMark Brown 2438a91eb199SMark Brown /* Change some default settings - latch VU and enable ZC */ 2439a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ADC_DIGITAL_VOLUME_LEFT, 2440a1b3b5eeSMark Brown WM8904_ADC_VU, WM8904_ADC_VU); 2441a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ADC_DIGITAL_VOLUME_RIGHT, 2442a1b3b5eeSMark Brown WM8904_ADC_VU, WM8904_ADC_VU); 2443a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_VOLUME_LEFT, 2444a1b3b5eeSMark Brown WM8904_DAC_VU, WM8904_DAC_VU); 2445a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_DAC_DIGITAL_VOLUME_RIGHT, 2446a1b3b5eeSMark Brown WM8904_DAC_VU, WM8904_DAC_VU); 2447a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT1_LEFT, 2448a1b3b5eeSMark Brown WM8904_HPOUT_VU | WM8904_HPOUTLZC, 2449a1b3b5eeSMark Brown WM8904_HPOUT_VU | WM8904_HPOUTLZC); 2450a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT1_RIGHT, 2451a1b3b5eeSMark Brown WM8904_HPOUT_VU | WM8904_HPOUTRZC, 2452a1b3b5eeSMark Brown WM8904_HPOUT_VU | WM8904_HPOUTRZC); 2453a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT2_LEFT, 2454a1b3b5eeSMark Brown WM8904_LINEOUT_VU | WM8904_LINEOUTLZC, 2455a1b3b5eeSMark Brown WM8904_LINEOUT_VU | WM8904_LINEOUTLZC); 2456a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_ANALOGUE_OUT2_RIGHT, 2457a1b3b5eeSMark Brown WM8904_LINEOUT_VU | WM8904_LINEOUTRZC, 2458a1b3b5eeSMark Brown WM8904_LINEOUT_VU | WM8904_LINEOUTRZC); 2459a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_CLOCK_RATES_0, 2460a1b3b5eeSMark Brown WM8904_SR_MODE, 0); 2461a91eb199SMark Brown 2462cdce4e9bSMark Brown /* Apply configuration from the platform data. */ 2463cdce4e9bSMark Brown if (wm8904->pdata) { 2464cdce4e9bSMark Brown for (i = 0; i < WM8904_GPIO_REGS; i++) { 2465cdce4e9bSMark Brown if (!pdata->gpio_cfg[i]) 2466cdce4e9bSMark Brown continue; 2467cdce4e9bSMark Brown 2468f578a188SLars-Peter Clausen reg_cache[WM8904_GPIO_CONTROL_1 + i] 2469cdce4e9bSMark Brown = pdata->gpio_cfg[i] & 0xffff; 2470cdce4e9bSMark Brown } 2471fbc2dae8SMark Brown 2472fbc2dae8SMark Brown /* Zero is the default value for these anyway */ 2473fbc2dae8SMark Brown for (i = 0; i < WM8904_MIC_REGS; i++) 2474f578a188SLars-Peter Clausen reg_cache[WM8904_MIC_BIAS_CONTROL_0 + i] 2475fbc2dae8SMark Brown = pdata->mic_cfg[i]; 2476cdce4e9bSMark Brown } 2477cdce4e9bSMark Brown 2478a91eb199SMark Brown /* Set Class W by default - this will be managed by the Class 2479a91eb199SMark Brown * G widget at runtime where bypass paths are available. 2480a91eb199SMark Brown */ 2481a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_CLASS_W_0, 2482a1b3b5eeSMark Brown WM8904_CP_DYN_PWR, WM8904_CP_DYN_PWR); 2483a91eb199SMark Brown 2484a91eb199SMark Brown /* Use normal bias source */ 2485a1b3b5eeSMark Brown snd_soc_update_bits(codec, WM8904_BIAS_CONTROL_0, 2486a1b3b5eeSMark Brown WM8904_POBCTRL, 0); 2487a91eb199SMark Brown 2488a91eb199SMark Brown wm8904_set_bias_level(codec, SND_SOC_BIAS_STANDBY); 2489a91eb199SMark Brown 2490a91eb199SMark Brown /* Bias level configuration will have done an extra enable */ 2491a91eb199SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies), wm8904->supplies); 2492a91eb199SMark Brown 2493f0fba2adSLiam Girdwood wm8904_handle_pdata(codec); 2494a91eb199SMark Brown 2495f0fba2adSLiam Girdwood wm8904_add_widgets(codec); 2496a91eb199SMark Brown 2497a91eb199SMark Brown return 0; 2498a91eb199SMark Brown 2499a91eb199SMark Brown err_enable: 2500a91eb199SMark Brown regulator_bulk_disable(ARRAY_SIZE(wm8904->supplies), wm8904->supplies); 2501a91eb199SMark Brown err_get: 2502a91eb199SMark Brown regulator_bulk_free(ARRAY_SIZE(wm8904->supplies), wm8904->supplies); 2503a91eb199SMark Brown return ret; 2504a91eb199SMark Brown } 2505a91eb199SMark Brown 2506f0fba2adSLiam Girdwood static int wm8904_remove(struct snd_soc_codec *codec) 2507a91eb199SMark Brown { 2508f0fba2adSLiam Girdwood struct wm8904_priv *wm8904 = snd_soc_codec_get_drvdata(codec); 2509f0fba2adSLiam Girdwood 2510f0fba2adSLiam Girdwood wm8904_set_bias_level(codec, SND_SOC_BIAS_OFF); 2511a91eb199SMark Brown regulator_bulk_free(ARRAY_SIZE(wm8904->supplies), wm8904->supplies); 2512cd70978cSAxel Lin kfree(wm8904->retune_mobile_texts); 2513cd70978cSAxel Lin kfree(wm8904->drc_texts); 2514f0fba2adSLiam Girdwood 2515f0fba2adSLiam Girdwood return 0; 2516a91eb199SMark Brown } 2517a91eb199SMark Brown 2518f0fba2adSLiam Girdwood static struct snd_soc_codec_driver soc_codec_dev_wm8904 = { 2519f0fba2adSLiam Girdwood .probe = wm8904_probe, 2520f0fba2adSLiam Girdwood .remove = wm8904_remove, 2521f0fba2adSLiam Girdwood .suspend = wm8904_suspend, 2522f0fba2adSLiam Girdwood .resume = wm8904_resume, 2523f0fba2adSLiam Girdwood .set_bias_level = wm8904_set_bias_level, 2524f0fba2adSLiam Girdwood .reg_cache_size = ARRAY_SIZE(wm8904_reg), 2525f0fba2adSLiam Girdwood .reg_word_size = sizeof(u16), 2526f0fba2adSLiam Girdwood .reg_cache_default = wm8904_reg, 2527f0fba2adSLiam Girdwood .volatile_register = wm8904_volatile_register, 2528f0fba2adSLiam Girdwood }; 2529f0fba2adSLiam Girdwood 2530a91eb199SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) 2531a91eb199SMark Brown static __devinit int wm8904_i2c_probe(struct i2c_client *i2c, 2532a91eb199SMark Brown const struct i2c_device_id *id) 2533a91eb199SMark Brown { 2534a91eb199SMark Brown struct wm8904_priv *wm8904; 2535f0fba2adSLiam Girdwood int ret; 2536a91eb199SMark Brown 2537a91eb199SMark Brown wm8904 = kzalloc(sizeof(struct wm8904_priv), GFP_KERNEL); 2538a91eb199SMark Brown if (wm8904 == NULL) 2539a91eb199SMark Brown return -ENOMEM; 2540a91eb199SMark Brown 25418c126474SMark Brown wm8904->devtype = id->driver_data; 2542a91eb199SMark Brown i2c_set_clientdata(i2c, wm8904); 2543f0fba2adSLiam Girdwood wm8904->control_data = i2c; 2544a91eb199SMark Brown wm8904->pdata = i2c->dev.platform_data; 2545a91eb199SMark Brown 2546f0fba2adSLiam Girdwood ret = snd_soc_register_codec(&i2c->dev, 2547f0fba2adSLiam Girdwood &soc_codec_dev_wm8904, &wm8904_dai, 1); 2548f0fba2adSLiam Girdwood if (ret < 0) 2549f0fba2adSLiam Girdwood kfree(wm8904); 2550f0fba2adSLiam Girdwood return ret; 2551a91eb199SMark Brown } 2552a91eb199SMark Brown 2553a91eb199SMark Brown static __devexit int wm8904_i2c_remove(struct i2c_client *client) 2554a91eb199SMark Brown { 2555f0fba2adSLiam Girdwood snd_soc_unregister_codec(&client->dev); 2556f0fba2adSLiam Girdwood kfree(i2c_get_clientdata(client)); 2557a91eb199SMark Brown return 0; 2558a91eb199SMark Brown } 2559a91eb199SMark Brown 2560a91eb199SMark Brown static const struct i2c_device_id wm8904_i2c_id[] = { 25618c126474SMark Brown { "wm8904", WM8904 }, 25628c126474SMark Brown { "wm8912", WM8912 }, 2563*df1553c8SMark Brown { "wm8918", WM8904 }, /* Actually a subset, updates to follow */ 2564a91eb199SMark Brown { } 2565a91eb199SMark Brown }; 2566a91eb199SMark Brown MODULE_DEVICE_TABLE(i2c, wm8904_i2c_id); 2567a91eb199SMark Brown 2568a91eb199SMark Brown static struct i2c_driver wm8904_i2c_driver = { 2569a91eb199SMark Brown .driver = { 2570f0fba2adSLiam Girdwood .name = "wm8904-codec", 2571a91eb199SMark Brown .owner = THIS_MODULE, 2572a91eb199SMark Brown }, 2573a91eb199SMark Brown .probe = wm8904_i2c_probe, 2574a91eb199SMark Brown .remove = __devexit_p(wm8904_i2c_remove), 2575a91eb199SMark Brown .id_table = wm8904_i2c_id, 2576a91eb199SMark Brown }; 2577a91eb199SMark Brown #endif 2578a91eb199SMark Brown 2579a91eb199SMark Brown static int __init wm8904_modinit(void) 2580a91eb199SMark Brown { 2581f0fba2adSLiam Girdwood int ret = 0; 2582a91eb199SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) 2583a91eb199SMark Brown ret = i2c_add_driver(&wm8904_i2c_driver); 2584a91eb199SMark Brown if (ret != 0) { 2585f0fba2adSLiam Girdwood printk(KERN_ERR "Failed to register wm8904 I2C driver: %d\n", 2586a91eb199SMark Brown ret); 2587a91eb199SMark Brown } 2588a91eb199SMark Brown #endif 2589f0fba2adSLiam Girdwood return ret; 2590a91eb199SMark Brown } 2591a91eb199SMark Brown module_init(wm8904_modinit); 2592a91eb199SMark Brown 2593a91eb199SMark Brown static void __exit wm8904_exit(void) 2594a91eb199SMark Brown { 2595a91eb199SMark Brown #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) 2596a91eb199SMark Brown i2c_del_driver(&wm8904_i2c_driver); 2597a91eb199SMark Brown #endif 2598a91eb199SMark Brown } 2599a91eb199SMark Brown module_exit(wm8904_exit); 2600a91eb199SMark Brown 2601a91eb199SMark Brown MODULE_DESCRIPTION("ASoC WM8904 driver"); 2602a91eb199SMark Brown MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>"); 2603a91eb199SMark Brown MODULE_LICENSE("GPL"); 2604