1*3d5fa527SPeter Rosin /* SPDX-License-Identifier: GPL-2.0+ */ 2fbace43eSPeter Rosin /* 3fbace43eSPeter Rosin * tfa9879.h -- driver for NXP Semiconductors TFA9879 4fbace43eSPeter Rosin * 5fbace43eSPeter Rosin * Copyright (C) 2014 Axentia Technologies AB 6fbace43eSPeter Rosin * Author: Peter Rosin <peda@axentia.se> 7fbace43eSPeter Rosin */ 8fbace43eSPeter Rosin 9fbace43eSPeter Rosin #ifndef _TFA9879_H 10fbace43eSPeter Rosin #define _TFA9879_H 11fbace43eSPeter Rosin 12fbace43eSPeter Rosin #define TFA9879_DEVICE_CONTROL 0x00 13fbace43eSPeter Rosin #define TFA9879_SERIAL_INTERFACE_1 0x01 14fbace43eSPeter Rosin #define TFA9879_PCM_IOM2_FORMAT_1 0x02 15fbace43eSPeter Rosin #define TFA9879_SERIAL_INTERFACE_2 0x03 16fbace43eSPeter Rosin #define TFA9879_PCM_IOM2_FORMAT_2 0x04 17fbace43eSPeter Rosin #define TFA9879_EQUALIZER_A1 0x05 18fbace43eSPeter Rosin #define TFA9879_EQUALIZER_A2 0x06 19fbace43eSPeter Rosin #define TFA9879_EQUALIZER_B1 0x07 20fbace43eSPeter Rosin #define TFA9879_EQUALIZER_B2 0x08 21fbace43eSPeter Rosin #define TFA9879_EQUALIZER_C1 0x09 22fbace43eSPeter Rosin #define TFA9879_EQUALIZER_C2 0x0a 23fbace43eSPeter Rosin #define TFA9879_EQUALIZER_D1 0x0b 24fbace43eSPeter Rosin #define TFA9879_EQUALIZER_D2 0x0c 25fbace43eSPeter Rosin #define TFA9879_EQUALIZER_E1 0x0d 26fbace43eSPeter Rosin #define TFA9879_EQUALIZER_E2 0x0e 27fbace43eSPeter Rosin #define TFA9879_BYPASS_CONTROL 0x0f 28fbace43eSPeter Rosin #define TFA9879_DYNAMIC_RANGE_COMPR 0x10 29fbace43eSPeter Rosin #define TFA9879_BASS_TREBLE 0x11 30fbace43eSPeter Rosin #define TFA9879_HIGH_PASS_FILTER 0x12 31fbace43eSPeter Rosin #define TFA9879_VOLUME_CONTROL 0x13 32fbace43eSPeter Rosin #define TFA9879_MISC_CONTROL 0x14 33fbace43eSPeter Rosin #define TFA9879_MISC_STATUS 0x15 34fbace43eSPeter Rosin 35fbace43eSPeter Rosin /* TFA9879_DEVICE_CONTROL */ 36fbace43eSPeter Rosin #define TFA9879_INPUT_SEL_MASK 0x0010 37fbace43eSPeter Rosin #define TFA9879_INPUT_SEL_SHIFT 4 38fbace43eSPeter Rosin #define TFA9879_OPMODE_MASK 0x0008 39fbace43eSPeter Rosin #define TFA9879_OPMODE_SHIFT 3 40fbace43eSPeter Rosin #define TFA9879_RESET_MASK 0x0002 41fbace43eSPeter Rosin #define TFA9879_RESET_SHIFT 1 42fbace43eSPeter Rosin #define TFA9879_POWERUP_MASK 0x0001 43fbace43eSPeter Rosin #define TFA9879_POWERUP_SHIFT 0 44fbace43eSPeter Rosin 45fbace43eSPeter Rosin /* TFA9879_SERIAL_INTERFACE */ 46fbace43eSPeter Rosin #define TFA9879_MONO_SEL_MASK 0x0c00 47fbace43eSPeter Rosin #define TFA9879_MONO_SEL_SHIFT 10 48fbace43eSPeter Rosin #define TFA9879_MONO_SEL_LEFT 0 49fbace43eSPeter Rosin #define TFA9879_MONO_SEL_RIGHT 1 50fbace43eSPeter Rosin #define TFA9879_MONO_SEL_BOTH 2 51fbace43eSPeter Rosin #define TFA9879_I2S_FS_MASK 0x03c0 52fbace43eSPeter Rosin #define TFA9879_I2S_FS_SHIFT 6 53fbace43eSPeter Rosin #define TFA9879_I2S_FS_8000 0 54fbace43eSPeter Rosin #define TFA9879_I2S_FS_11025 1 55fbace43eSPeter Rosin #define TFA9879_I2S_FS_12000 2 56fbace43eSPeter Rosin #define TFA9879_I2S_FS_16000 3 57fbace43eSPeter Rosin #define TFA9879_I2S_FS_22050 4 58fbace43eSPeter Rosin #define TFA9879_I2S_FS_24000 5 59fbace43eSPeter Rosin #define TFA9879_I2S_FS_32000 6 60fbace43eSPeter Rosin #define TFA9879_I2S_FS_44100 7 61fbace43eSPeter Rosin #define TFA9879_I2S_FS_48000 8 62fbace43eSPeter Rosin #define TFA9879_I2S_FS_64000 9 63fbace43eSPeter Rosin #define TFA9879_I2S_FS_88200 10 64fbace43eSPeter Rosin #define TFA9879_I2S_FS_96000 11 65fbace43eSPeter Rosin #define TFA9879_I2S_SET_MASK 0x0038 66fbace43eSPeter Rosin #define TFA9879_I2S_SET_SHIFT 3 67fbace43eSPeter Rosin #define TFA9879_I2S_SET_MSB_J_24 2 68fbace43eSPeter Rosin #define TFA9879_I2S_SET_I2S_24 3 69fbace43eSPeter Rosin #define TFA9879_I2S_SET_LSB_J_16 4 70fbace43eSPeter Rosin #define TFA9879_I2S_SET_LSB_J_18 5 71fbace43eSPeter Rosin #define TFA9879_I2S_SET_LSB_J_20 6 72fbace43eSPeter Rosin #define TFA9879_I2S_SET_LSB_J_24 7 73fbace43eSPeter Rosin #define TFA9879_SCK_POL_MASK 0x0004 74fbace43eSPeter Rosin #define TFA9879_SCK_POL_SHIFT 2 75fbace43eSPeter Rosin #define TFA9879_SCK_POL_NORMAL 0 76fbace43eSPeter Rosin #define TFA9879_SCK_POL_INVERSE 1 77fbace43eSPeter Rosin #define TFA9879_I_MODE_MASK 0x0003 78fbace43eSPeter Rosin #define TFA9879_I_MODE_SHIFT 0 79fbace43eSPeter Rosin #define TFA9879_I_MODE_I2S 0 80fbace43eSPeter Rosin #define TFA9879_I_MODE_PCM_IOM2_SHORT 1 81fbace43eSPeter Rosin #define TFA9879_I_MODE_PCM_IOM2_LONG 2 82fbace43eSPeter Rosin 83fbace43eSPeter Rosin /* TFA9879_PCM_IOM2_FORMAT */ 84fbace43eSPeter Rosin #define TFA9879_PCM_FS_MASK 0x0800 85fbace43eSPeter Rosin #define TFA9879_PCM_FS_SHIFT 11 86fbace43eSPeter Rosin #define TFA9879_A_LAW_MASK 0x0400 87fbace43eSPeter Rosin #define TFA9879_A_LAW_SHIFT 10 88fbace43eSPeter Rosin #define TFA9879_PCM_COMP_MASK 0x0200 89fbace43eSPeter Rosin #define TFA9879_PCM_COMP_SHIFT 9 90fbace43eSPeter Rosin #define TFA9879_PCM_DL_MASK 0x0100 91fbace43eSPeter Rosin #define TFA9879_PCM_DL_SHIFT 8 92fbace43eSPeter Rosin #define TFA9879_D1_SLOT_MASK 0x00f0 93fbace43eSPeter Rosin #define TFA9879_D1_SLOT_SHIFT 4 94fbace43eSPeter Rosin #define TFA9879_D2_SLOT_MASK 0x000f 95fbace43eSPeter Rosin #define TFA9879_D2_SLOT_SHIFT 0 96fbace43eSPeter Rosin 97fbace43eSPeter Rosin /* TFA9879_EQUALIZER_X1 */ 98fbace43eSPeter Rosin #define TFA9879_T1_MASK 0x8000 99fbace43eSPeter Rosin #define TFA9879_T1_SHIFT 15 100fbace43eSPeter Rosin #define TFA9879_K1M_MASK 0x7ff0 101fbace43eSPeter Rosin #define TFA9879_K1M_SHIFT 4 102fbace43eSPeter Rosin #define TFA9879_K1E_MASK 0x000f 103fbace43eSPeter Rosin #define TFA9879_K1E_SHIFT 0 104fbace43eSPeter Rosin 105fbace43eSPeter Rosin /* TFA9879_EQUALIZER_X2 */ 106fbace43eSPeter Rosin #define TFA9879_T2_MASK 0x8000 107fbace43eSPeter Rosin #define TFA9879_T2_SHIFT 15 108fbace43eSPeter Rosin #define TFA9879_K2M_MASK 0x7800 109fbace43eSPeter Rosin #define TFA9879_K2M_SHIFT 11 110fbace43eSPeter Rosin #define TFA9879_K2E_MASK 0x0700 111fbace43eSPeter Rosin #define TFA9879_K2E_SHIFT 8 112fbace43eSPeter Rosin #define TFA9879_K0_MASK 0x00fe 113fbace43eSPeter Rosin #define TFA9879_K0_SHIFT 1 114fbace43eSPeter Rosin #define TFA9879_S_MASK 0x0001 115fbace43eSPeter Rosin #define TFA9879_S_SHIFT 0 116fbace43eSPeter Rosin 117fbace43eSPeter Rosin /* TFA9879_BYPASS_CONTROL */ 118fbace43eSPeter Rosin #define TFA9879_L_OCP_MASK 0x00c0 119fbace43eSPeter Rosin #define TFA9879_L_OCP_SHIFT 6 120fbace43eSPeter Rosin #define TFA9879_L_OTP_MASK 0x0030 121fbace43eSPeter Rosin #define TFA9879_L_OTP_SHIFT 4 122fbace43eSPeter Rosin #define TFA9879_CLIPCTRL_MASK 0x0008 123fbace43eSPeter Rosin #define TFA9879_CLIPCTRL_SHIFT 3 124fbace43eSPeter Rosin #define TFA9879_HPF_BP_MASK 0x0004 125fbace43eSPeter Rosin #define TFA9879_HPF_BP_SHIFT 2 126fbace43eSPeter Rosin #define TFA9879_DRC_BP_MASK 0x0002 127fbace43eSPeter Rosin #define TFA9879_DRC_BP_SHIFT 1 128fbace43eSPeter Rosin #define TFA9879_EQ_BP_MASK 0x0001 129fbace43eSPeter Rosin #define TFA9879_EQ_BP_SHIFT 0 130fbace43eSPeter Rosin 131fbace43eSPeter Rosin /* TFA9879_DYNAMIC_RANGE_COMPR */ 132fbace43eSPeter Rosin #define TFA9879_AT_LVL_MASK 0xf000 133fbace43eSPeter Rosin #define TFA9879_AT_LVL_SHIFT 12 134fbace43eSPeter Rosin #define TFA9879_AT_RATE_MASK 0x0f00 135fbace43eSPeter Rosin #define TFA9879_AT_RATE_SHIFT 8 136fbace43eSPeter Rosin #define TFA9879_RL_LVL_MASK 0x00f0 137fbace43eSPeter Rosin #define TFA9879_RL_LVL_SHIFT 4 138fbace43eSPeter Rosin #define TFA9879_RL_RATE_MASK 0x000f 139fbace43eSPeter Rosin #define TFA9879_RL_RATE_SHIFT 0 140fbace43eSPeter Rosin 141fbace43eSPeter Rosin /* TFA9879_BASS_TREBLE */ 142fbace43eSPeter Rosin #define TFA9879_G_TRBLE_MASK 0x3e00 143fbace43eSPeter Rosin #define TFA9879_G_TRBLE_SHIFT 9 144fbace43eSPeter Rosin #define TFA9879_F_TRBLE_MASK 0x0180 145fbace43eSPeter Rosin #define TFA9879_F_TRBLE_SHIFT 7 146fbace43eSPeter Rosin #define TFA9879_G_BASS_MASK 0x007c 147fbace43eSPeter Rosin #define TFA9879_G_BASS_SHIFT 2 148fbace43eSPeter Rosin #define TFA9879_F_BASS_MASK 0x0003 149fbace43eSPeter Rosin #define TFA9879_F_BASS_SHIFT 0 150fbace43eSPeter Rosin 151fbace43eSPeter Rosin /* TFA9879_HIGH_PASS_FILTER */ 152fbace43eSPeter Rosin #define TFA9879_HP_CTRL_MASK 0x00ff 153fbace43eSPeter Rosin #define TFA9879_HP_CTRL_SHIFT 0 154fbace43eSPeter Rosin 155fbace43eSPeter Rosin /* TFA9879_VOLUME_CONTROL */ 156fbace43eSPeter Rosin #define TFA9879_ZR_CRSS_MASK 0x1000 157fbace43eSPeter Rosin #define TFA9879_ZR_CRSS_SHIFT 12 158fbace43eSPeter Rosin #define TFA9879_VOL_MASK 0x00ff 159fbace43eSPeter Rosin #define TFA9879_VOL_SHIFT 0 160fbace43eSPeter Rosin 161fbace43eSPeter Rosin /* TFA9879_MISC_CONTROL */ 162fbace43eSPeter Rosin #define TFA9879_DE_PHAS_MASK 0x0c00 163fbace43eSPeter Rosin #define TFA9879_DE_PHAS_SHIFT 10 164fbace43eSPeter Rosin #define TFA9879_H_MUTE_MASK 0x0200 165fbace43eSPeter Rosin #define TFA9879_H_MUTE_SHIFT 9 166fbace43eSPeter Rosin #define TFA9879_S_MUTE_MASK 0x0100 167fbace43eSPeter Rosin #define TFA9879_S_MUTE_SHIFT 8 168fbace43eSPeter Rosin #define TFA9879_P_LIM_MASK 0x00ff 169fbace43eSPeter Rosin #define TFA9879_P_LIM_SHIFT 0 170fbace43eSPeter Rosin 171fbace43eSPeter Rosin /* TFA9879_MISC_STATUS */ 172fbace43eSPeter Rosin #define TFA9879_PS_MASK 0x4000 173fbace43eSPeter Rosin #define TFA9879_PS_SHIFT 14 174fbace43eSPeter Rosin #define TFA9879_PORA_MASK 0x2000 175fbace43eSPeter Rosin #define TFA9879_PORA_SHIFT 13 176fbace43eSPeter Rosin #define TFA9879_AMP_MASK 0x0600 177fbace43eSPeter Rosin #define TFA9879_AMP_SHIFT 9 178fbace43eSPeter Rosin #define TFA9879_IBP_2_MASK 0x0100 179fbace43eSPeter Rosin #define TFA9879_IBP_2_SHIFT 8 180fbace43eSPeter Rosin #define TFA9879_OFP_2_MASK 0x0080 181fbace43eSPeter Rosin #define TFA9879_OFP_2_SHIFT 7 182fbace43eSPeter Rosin #define TFA9879_UFP_2_MASK 0x0040 183fbace43eSPeter Rosin #define TFA9879_UFP_2_SHIFT 6 184fbace43eSPeter Rosin #define TFA9879_IBP_1_MASK 0x0020 185fbace43eSPeter Rosin #define TFA9879_IBP_1_SHIFT 5 186fbace43eSPeter Rosin #define TFA9879_OFP_1_MASK 0x0010 187fbace43eSPeter Rosin #define TFA9879_OFP_1_SHIFT 4 188fbace43eSPeter Rosin #define TFA9879_UFP_1_MASK 0x0008 189fbace43eSPeter Rosin #define TFA9879_UFP_1_SHIFT 3 190fbace43eSPeter Rosin #define TFA9879_OCPOKA_MASK 0x0004 191fbace43eSPeter Rosin #define TFA9879_OCPOKA_SHIFT 2 192fbace43eSPeter Rosin #define TFA9879_OCPOKB_MASK 0x0002 193fbace43eSPeter Rosin #define TFA9879_OCPOKB_SHIFT 1 194fbace43eSPeter Rosin #define TFA9879_OTPOK_MASK 0x0001 195fbace43eSPeter Rosin #define TFA9879_OTPOK_SHIFT 0 196fbace43eSPeter Rosin 197fbace43eSPeter Rosin #endif 198