1fda8d26eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
21ee44ce0SAnatol Pomozov /*
31ee44ce0SAnatol Pomozov * SSM4567 amplifier audio driver
41ee44ce0SAnatol Pomozov *
51ee44ce0SAnatol Pomozov * Copyright 2014 Google Chromium project.
61ee44ce0SAnatol Pomozov * Author: Anatol Pomozov <anatol@chromium.org>
71ee44ce0SAnatol Pomozov *
81ee44ce0SAnatol Pomozov * Based on code copyright/by:
91ee44ce0SAnatol Pomozov * Copyright 2013 Analog Devices Inc.
101ee44ce0SAnatol Pomozov */
111ee44ce0SAnatol Pomozov
12eeffd4b4SHarsha Priya #include <linux/acpi.h>
131ee44ce0SAnatol Pomozov #include <linux/module.h>
141ee44ce0SAnatol Pomozov #include <linux/init.h>
151ee44ce0SAnatol Pomozov #include <linux/i2c.h>
161ee44ce0SAnatol Pomozov #include <linux/regmap.h>
171ee44ce0SAnatol Pomozov #include <linux/slab.h>
181ee44ce0SAnatol Pomozov #include <sound/core.h>
191ee44ce0SAnatol Pomozov #include <sound/pcm.h>
201ee44ce0SAnatol Pomozov #include <sound/pcm_params.h>
211ee44ce0SAnatol Pomozov #include <sound/soc.h>
221ee44ce0SAnatol Pomozov #include <sound/initval.h>
231ee44ce0SAnatol Pomozov #include <sound/tlv.h>
241ee44ce0SAnatol Pomozov
251ee44ce0SAnatol Pomozov #define SSM4567_REG_POWER_CTRL 0x00
261ee44ce0SAnatol Pomozov #define SSM4567_REG_AMP_SNS_CTRL 0x01
271ee44ce0SAnatol Pomozov #define SSM4567_REG_DAC_CTRL 0x02
281ee44ce0SAnatol Pomozov #define SSM4567_REG_DAC_VOLUME 0x03
291ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_CTRL_1 0x04
301ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_CTRL_2 0x05
311ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_1 0x06
321ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_2 0x07
331ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_3 0x08
341ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_4 0x09
351ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_5 0x0a
361ee44ce0SAnatol Pomozov #define SSM4567_REG_SAI_PLACEMENT_6 0x0b
371ee44ce0SAnatol Pomozov #define SSM4567_REG_BATTERY_V_OUT 0x0c
381ee44ce0SAnatol Pomozov #define SSM4567_REG_LIMITER_CTRL_1 0x0d
391ee44ce0SAnatol Pomozov #define SSM4567_REG_LIMITER_CTRL_2 0x0e
401ee44ce0SAnatol Pomozov #define SSM4567_REG_LIMITER_CTRL_3 0x0f
411ee44ce0SAnatol Pomozov #define SSM4567_REG_STATUS_1 0x10
421ee44ce0SAnatol Pomozov #define SSM4567_REG_STATUS_2 0x11
431ee44ce0SAnatol Pomozov #define SSM4567_REG_FAULT_CTRL 0x12
441ee44ce0SAnatol Pomozov #define SSM4567_REG_PDM_CTRL 0x13
451ee44ce0SAnatol Pomozov #define SSM4567_REG_MCLK_RATIO 0x14
461ee44ce0SAnatol Pomozov #define SSM4567_REG_BOOST_CTRL_1 0x15
471ee44ce0SAnatol Pomozov #define SSM4567_REG_BOOST_CTRL_2 0x16
481ee44ce0SAnatol Pomozov #define SSM4567_REG_SOFT_RESET 0xff
491ee44ce0SAnatol Pomozov
501ee44ce0SAnatol Pomozov /* POWER_CTRL */
511ee44ce0SAnatol Pomozov #define SSM4567_POWER_APWDN_EN BIT(7)
521ee44ce0SAnatol Pomozov #define SSM4567_POWER_BSNS_PWDN BIT(6)
531ee44ce0SAnatol Pomozov #define SSM4567_POWER_VSNS_PWDN BIT(5)
541ee44ce0SAnatol Pomozov #define SSM4567_POWER_ISNS_PWDN BIT(4)
551ee44ce0SAnatol Pomozov #define SSM4567_POWER_BOOST_PWDN BIT(3)
561ee44ce0SAnatol Pomozov #define SSM4567_POWER_AMP_PWDN BIT(2)
571ee44ce0SAnatol Pomozov #define SSM4567_POWER_VBAT_ONLY BIT(1)
581ee44ce0SAnatol Pomozov #define SSM4567_POWER_SPWDN BIT(0)
591ee44ce0SAnatol Pomozov
601ee44ce0SAnatol Pomozov /* DAC_CTRL */
611ee44ce0SAnatol Pomozov #define SSM4567_DAC_HV BIT(7)
621ee44ce0SAnatol Pomozov #define SSM4567_DAC_MUTE BIT(6)
631ee44ce0SAnatol Pomozov #define SSM4567_DAC_HPF BIT(5)
641ee44ce0SAnatol Pomozov #define SSM4567_DAC_LPM BIT(4)
651ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_MASK 0x7
661ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_8000_12000 0x0
671ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_16000_24000 0x1
681ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_32000_48000 0x2
691ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_64000_96000 0x3
701ee44ce0SAnatol Pomozov #define SSM4567_DAC_FS_128000_192000 0x4
711ee44ce0SAnatol Pomozov
72ead99f89SLars-Peter Clausen /* SAI_CTRL_1 */
73ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_BCLK BIT(6)
74ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_TDM_BLCKS_MASK (0x3 << 4)
75ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_TDM_BLCKS_32 (0x0 << 4)
76ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_TDM_BLCKS_48 (0x1 << 4)
77ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_TDM_BLCKS_64 (0x2 << 4)
78ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_FSYNC BIT(3)
79ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_LJ BIT(2)
80ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_TDM BIT(1)
81ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_1_PDM BIT(0)
82ead99f89SLars-Peter Clausen
83ead99f89SLars-Peter Clausen /* SAI_CTRL_2 */
84ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_2_AUTO_SLOT BIT(3)
85ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_2_TDM_SLOT_MASK 0x7
86ead99f89SLars-Peter Clausen #define SSM4567_SAI_CTRL_2_TDM_SLOT(x) (x)
87ead99f89SLars-Peter Clausen
881ee44ce0SAnatol Pomozov struct ssm4567 {
891ee44ce0SAnatol Pomozov struct regmap *regmap;
901ee44ce0SAnatol Pomozov };
911ee44ce0SAnatol Pomozov
921ee44ce0SAnatol Pomozov static const struct reg_default ssm4567_reg_defaults[] = {
931ee44ce0SAnatol Pomozov { SSM4567_REG_POWER_CTRL, 0x81 },
941ee44ce0SAnatol Pomozov { SSM4567_REG_AMP_SNS_CTRL, 0x09 },
951ee44ce0SAnatol Pomozov { SSM4567_REG_DAC_CTRL, 0x32 },
961ee44ce0SAnatol Pomozov { SSM4567_REG_DAC_VOLUME, 0x40 },
971ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_CTRL_1, 0x00 },
981ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_CTRL_2, 0x08 },
991ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_1, 0x01 },
1001ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_2, 0x20 },
1011ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_3, 0x32 },
1021ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_4, 0x07 },
1031ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_5, 0x07 },
1041ee44ce0SAnatol Pomozov { SSM4567_REG_SAI_PLACEMENT_6, 0x07 },
1051ee44ce0SAnatol Pomozov { SSM4567_REG_BATTERY_V_OUT, 0x00 },
1061ee44ce0SAnatol Pomozov { SSM4567_REG_LIMITER_CTRL_1, 0xa4 },
1071ee44ce0SAnatol Pomozov { SSM4567_REG_LIMITER_CTRL_2, 0x73 },
1081ee44ce0SAnatol Pomozov { SSM4567_REG_LIMITER_CTRL_3, 0x00 },
1091ee44ce0SAnatol Pomozov { SSM4567_REG_STATUS_1, 0x00 },
1101ee44ce0SAnatol Pomozov { SSM4567_REG_STATUS_2, 0x00 },
1111ee44ce0SAnatol Pomozov { SSM4567_REG_FAULT_CTRL, 0x30 },
1121ee44ce0SAnatol Pomozov { SSM4567_REG_PDM_CTRL, 0x40 },
1131ee44ce0SAnatol Pomozov { SSM4567_REG_MCLK_RATIO, 0x11 },
1141ee44ce0SAnatol Pomozov { SSM4567_REG_BOOST_CTRL_1, 0x03 },
1151ee44ce0SAnatol Pomozov { SSM4567_REG_BOOST_CTRL_2, 0x00 },
1161ee44ce0SAnatol Pomozov { SSM4567_REG_SOFT_RESET, 0x00 },
1171ee44ce0SAnatol Pomozov };
1181ee44ce0SAnatol Pomozov
1191ee44ce0SAnatol Pomozov
ssm4567_readable_reg(struct device * dev,unsigned int reg)1201ee44ce0SAnatol Pomozov static bool ssm4567_readable_reg(struct device *dev, unsigned int reg)
1211ee44ce0SAnatol Pomozov {
1221ee44ce0SAnatol Pomozov switch (reg) {
1231ee44ce0SAnatol Pomozov case SSM4567_REG_POWER_CTRL ... SSM4567_REG_BOOST_CTRL_2:
1241ee44ce0SAnatol Pomozov return true;
1251ee44ce0SAnatol Pomozov default:
1261ee44ce0SAnatol Pomozov return false;
1271ee44ce0SAnatol Pomozov }
1281ee44ce0SAnatol Pomozov
1291ee44ce0SAnatol Pomozov }
1301ee44ce0SAnatol Pomozov
ssm4567_writeable_reg(struct device * dev,unsigned int reg)1311ee44ce0SAnatol Pomozov static bool ssm4567_writeable_reg(struct device *dev, unsigned int reg)
1321ee44ce0SAnatol Pomozov {
1331ee44ce0SAnatol Pomozov switch (reg) {
1341ee44ce0SAnatol Pomozov case SSM4567_REG_POWER_CTRL ... SSM4567_REG_SAI_PLACEMENT_6:
1351ee44ce0SAnatol Pomozov case SSM4567_REG_LIMITER_CTRL_1 ... SSM4567_REG_LIMITER_CTRL_3:
1361ee44ce0SAnatol Pomozov case SSM4567_REG_FAULT_CTRL ... SSM4567_REG_BOOST_CTRL_2:
1371ee44ce0SAnatol Pomozov /* The datasheet states that soft reset register is read-only,
1381ee44ce0SAnatol Pomozov * but logically it is write-only. */
1391ee44ce0SAnatol Pomozov case SSM4567_REG_SOFT_RESET:
1401ee44ce0SAnatol Pomozov return true;
1411ee44ce0SAnatol Pomozov default:
1421ee44ce0SAnatol Pomozov return false;
1431ee44ce0SAnatol Pomozov }
1441ee44ce0SAnatol Pomozov }
1451ee44ce0SAnatol Pomozov
ssm4567_volatile_reg(struct device * dev,unsigned int reg)1461ee44ce0SAnatol Pomozov static bool ssm4567_volatile_reg(struct device *dev, unsigned int reg)
1471ee44ce0SAnatol Pomozov {
1481ee44ce0SAnatol Pomozov switch (reg) {
1491ee44ce0SAnatol Pomozov case SSM4567_REG_BATTERY_V_OUT:
1501ee44ce0SAnatol Pomozov case SSM4567_REG_STATUS_1 ... SSM4567_REG_STATUS_2:
1511ee44ce0SAnatol Pomozov case SSM4567_REG_SOFT_RESET:
1521ee44ce0SAnatol Pomozov return true;
1531ee44ce0SAnatol Pomozov default:
1541ee44ce0SAnatol Pomozov return false;
1551ee44ce0SAnatol Pomozov }
1561ee44ce0SAnatol Pomozov }
1571ee44ce0SAnatol Pomozov
1581ee44ce0SAnatol Pomozov static const DECLARE_TLV_DB_MINMAX_MUTE(ssm4567_vol_tlv, -7125, 2400);
1591ee44ce0SAnatol Pomozov
1601ee44ce0SAnatol Pomozov static const struct snd_kcontrol_new ssm4567_snd_controls[] = {
1611ee44ce0SAnatol Pomozov SOC_SINGLE_TLV("Master Playback Volume", SSM4567_REG_DAC_VOLUME, 0,
1621ee44ce0SAnatol Pomozov 0xff, 1, ssm4567_vol_tlv),
1631ee44ce0SAnatol Pomozov SOC_SINGLE("DAC Low Power Mode Switch", SSM4567_REG_DAC_CTRL, 4, 1, 0),
164feec843dSLars-Peter Clausen SOC_SINGLE("DAC High Pass Filter Switch", SSM4567_REG_DAC_CTRL,
165feec843dSLars-Peter Clausen 5, 1, 0),
1661ee44ce0SAnatol Pomozov };
1671ee44ce0SAnatol Pomozov
1685ad72152SLars-Peter Clausen static const struct snd_kcontrol_new ssm4567_amplifier_boost_control =
1695ad72152SLars-Peter Clausen SOC_DAPM_SINGLE("Switch", SSM4567_REG_POWER_CTRL, 1, 1, 1);
1705ad72152SLars-Peter Clausen
1711ee44ce0SAnatol Pomozov static const struct snd_soc_dapm_widget ssm4567_dapm_widgets[] = {
1721ee44ce0SAnatol Pomozov SND_SOC_DAPM_DAC("DAC", "HiFi Playback", SSM4567_REG_POWER_CTRL, 2, 1),
1735ad72152SLars-Peter Clausen SND_SOC_DAPM_SWITCH("Amplifier Boost", SSM4567_REG_POWER_CTRL, 3, 1,
1745ad72152SLars-Peter Clausen &ssm4567_amplifier_boost_control),
1751ee44ce0SAnatol Pomozov
176dbe71b9dSLars-Peter Clausen SND_SOC_DAPM_SIGGEN("Sense"),
177dbe71b9dSLars-Peter Clausen
178dbe71b9dSLars-Peter Clausen SND_SOC_DAPM_PGA("Current Sense", SSM4567_REG_POWER_CTRL, 4, 1, NULL, 0),
179dbe71b9dSLars-Peter Clausen SND_SOC_DAPM_PGA("Voltage Sense", SSM4567_REG_POWER_CTRL, 5, 1, NULL, 0),
180dbe71b9dSLars-Peter Clausen SND_SOC_DAPM_PGA("VBAT Sense", SSM4567_REG_POWER_CTRL, 6, 1, NULL, 0),
181dbe71b9dSLars-Peter Clausen
1821ee44ce0SAnatol Pomozov SND_SOC_DAPM_OUTPUT("OUT"),
1831ee44ce0SAnatol Pomozov };
1841ee44ce0SAnatol Pomozov
1851ee44ce0SAnatol Pomozov static const struct snd_soc_dapm_route ssm4567_routes[] = {
1865ad72152SLars-Peter Clausen { "OUT", NULL, "Amplifier Boost" },
1875ad72152SLars-Peter Clausen { "Amplifier Boost", "Switch", "DAC" },
1881ee44ce0SAnatol Pomozov { "OUT", NULL, "DAC" },
189dbe71b9dSLars-Peter Clausen
190dbe71b9dSLars-Peter Clausen { "Current Sense", NULL, "Sense" },
191dbe71b9dSLars-Peter Clausen { "Voltage Sense", NULL, "Sense" },
192dbe71b9dSLars-Peter Clausen { "VBAT Sense", NULL, "Sense" },
193dbe71b9dSLars-Peter Clausen { "Capture Sense", NULL, "Current Sense" },
194dbe71b9dSLars-Peter Clausen { "Capture Sense", NULL, "Voltage Sense" },
195dbe71b9dSLars-Peter Clausen { "Capture Sense", NULL, "VBAT Sense" },
1961ee44ce0SAnatol Pomozov };
1971ee44ce0SAnatol Pomozov
ssm4567_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1981ee44ce0SAnatol Pomozov static int ssm4567_hw_params(struct snd_pcm_substream *substream,
1991ee44ce0SAnatol Pomozov struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2001ee44ce0SAnatol Pomozov {
201b63aecbdSKuninori Morimoto struct snd_soc_component *component = dai->component;
202b63aecbdSKuninori Morimoto struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(component);
2031ee44ce0SAnatol Pomozov unsigned int rate = params_rate(params);
2041ee44ce0SAnatol Pomozov unsigned int dacfs;
2051ee44ce0SAnatol Pomozov
2061ee44ce0SAnatol Pomozov if (rate >= 8000 && rate <= 12000)
2071ee44ce0SAnatol Pomozov dacfs = SSM4567_DAC_FS_8000_12000;
2081ee44ce0SAnatol Pomozov else if (rate >= 16000 && rate <= 24000)
2091ee44ce0SAnatol Pomozov dacfs = SSM4567_DAC_FS_16000_24000;
2101ee44ce0SAnatol Pomozov else if (rate >= 32000 && rate <= 48000)
2111ee44ce0SAnatol Pomozov dacfs = SSM4567_DAC_FS_32000_48000;
2121ee44ce0SAnatol Pomozov else if (rate >= 64000 && rate <= 96000)
2131ee44ce0SAnatol Pomozov dacfs = SSM4567_DAC_FS_64000_96000;
2141ee44ce0SAnatol Pomozov else if (rate >= 128000 && rate <= 192000)
2151ee44ce0SAnatol Pomozov dacfs = SSM4567_DAC_FS_128000_192000;
2161ee44ce0SAnatol Pomozov else
2171ee44ce0SAnatol Pomozov return -EINVAL;
2181ee44ce0SAnatol Pomozov
2191ee44ce0SAnatol Pomozov return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
2201ee44ce0SAnatol Pomozov SSM4567_DAC_FS_MASK, dacfs);
2211ee44ce0SAnatol Pomozov }
2221ee44ce0SAnatol Pomozov
ssm4567_mute(struct snd_soc_dai * dai,int mute,int direction)223bd63ed76SKuninori Morimoto static int ssm4567_mute(struct snd_soc_dai *dai, int mute, int direction)
2241ee44ce0SAnatol Pomozov {
225b63aecbdSKuninori Morimoto struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(dai->component);
2261ee44ce0SAnatol Pomozov unsigned int val;
2271ee44ce0SAnatol Pomozov
2281ee44ce0SAnatol Pomozov val = mute ? SSM4567_DAC_MUTE : 0;
2291ee44ce0SAnatol Pomozov return regmap_update_bits(ssm4567->regmap, SSM4567_REG_DAC_CTRL,
2301ee44ce0SAnatol Pomozov SSM4567_DAC_MUTE, val);
2311ee44ce0SAnatol Pomozov }
2321ee44ce0SAnatol Pomozov
ssm4567_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int width)233ead99f89SLars-Peter Clausen static int ssm4567_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
234ead99f89SLars-Peter Clausen unsigned int rx_mask, int slots, int width)
235ead99f89SLars-Peter Clausen {
236ead99f89SLars-Peter Clausen struct ssm4567 *ssm4567 = snd_soc_dai_get_drvdata(dai);
237ead99f89SLars-Peter Clausen unsigned int blcks;
238ead99f89SLars-Peter Clausen int slot;
239ead99f89SLars-Peter Clausen int ret;
240ead99f89SLars-Peter Clausen
241ead99f89SLars-Peter Clausen if (tx_mask == 0)
242ead99f89SLars-Peter Clausen return -EINVAL;
243ead99f89SLars-Peter Clausen
244ead99f89SLars-Peter Clausen if (rx_mask && rx_mask != tx_mask)
245ead99f89SLars-Peter Clausen return -EINVAL;
246ead99f89SLars-Peter Clausen
247ead99f89SLars-Peter Clausen slot = __ffs(tx_mask);
248ead99f89SLars-Peter Clausen if (tx_mask != BIT(slot))
249ead99f89SLars-Peter Clausen return -EINVAL;
250ead99f89SLars-Peter Clausen
251ead99f89SLars-Peter Clausen switch (width) {
252ead99f89SLars-Peter Clausen case 32:
253ead99f89SLars-Peter Clausen blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_32;
254ead99f89SLars-Peter Clausen break;
255ead99f89SLars-Peter Clausen case 48:
256ead99f89SLars-Peter Clausen blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_48;
257ead99f89SLars-Peter Clausen break;
258ead99f89SLars-Peter Clausen case 64:
259ead99f89SLars-Peter Clausen blcks = SSM4567_SAI_CTRL_1_TDM_BLCKS_64;
260ead99f89SLars-Peter Clausen break;
261ead99f89SLars-Peter Clausen default:
262ead99f89SLars-Peter Clausen return -EINVAL;
263ead99f89SLars-Peter Clausen }
264ead99f89SLars-Peter Clausen
265ead99f89SLars-Peter Clausen ret = regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_2,
266ead99f89SLars-Peter Clausen SSM4567_SAI_CTRL_2_AUTO_SLOT | SSM4567_SAI_CTRL_2_TDM_SLOT_MASK,
267ead99f89SLars-Peter Clausen SSM4567_SAI_CTRL_2_TDM_SLOT(slot));
268ead99f89SLars-Peter Clausen if (ret)
269ead99f89SLars-Peter Clausen return ret;
270ead99f89SLars-Peter Clausen
271ead99f89SLars-Peter Clausen return regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_1,
272ead99f89SLars-Peter Clausen SSM4567_SAI_CTRL_1_TDM_BLCKS_MASK, blcks);
273ead99f89SLars-Peter Clausen }
274ead99f89SLars-Peter Clausen
ssm4567_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)275ead99f89SLars-Peter Clausen static int ssm4567_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
276ead99f89SLars-Peter Clausen {
277ead99f89SLars-Peter Clausen struct ssm4567 *ssm4567 = snd_soc_dai_get_drvdata(dai);
278ead99f89SLars-Peter Clausen unsigned int ctrl1 = 0;
279ead99f89SLars-Peter Clausen bool invert_fclk;
280ead99f89SLars-Peter Clausen
281627a1814SMark Brown switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
282627a1814SMark Brown case SND_SOC_DAIFMT_CBC_CFC:
283ead99f89SLars-Peter Clausen break;
284ead99f89SLars-Peter Clausen default:
285ead99f89SLars-Peter Clausen return -EINVAL;
286ead99f89SLars-Peter Clausen }
287ead99f89SLars-Peter Clausen
288ead99f89SLars-Peter Clausen switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
289ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_NB_NF:
290ead99f89SLars-Peter Clausen invert_fclk = false;
291ead99f89SLars-Peter Clausen break;
292ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_IB_NF:
293ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_BCLK;
294ead99f89SLars-Peter Clausen invert_fclk = false;
295ead99f89SLars-Peter Clausen break;
296ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_NB_IF:
297ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_FSYNC;
298ead99f89SLars-Peter Clausen invert_fclk = true;
299ead99f89SLars-Peter Clausen break;
300ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_IB_IF:
301ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_BCLK;
302ead99f89SLars-Peter Clausen invert_fclk = true;
303ead99f89SLars-Peter Clausen break;
304ead99f89SLars-Peter Clausen default:
305ead99f89SLars-Peter Clausen return -EINVAL;
306ead99f89SLars-Peter Clausen }
307ead99f89SLars-Peter Clausen
308ead99f89SLars-Peter Clausen switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
309ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_I2S:
310ead99f89SLars-Peter Clausen break;
311ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_LEFT_J:
312ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_LJ;
313ead99f89SLars-Peter Clausen invert_fclk = !invert_fclk;
314ead99f89SLars-Peter Clausen break;
315ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_DSP_A:
316ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_TDM;
317ead99f89SLars-Peter Clausen break;
318ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_DSP_B:
319ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_TDM | SSM4567_SAI_CTRL_1_LJ;
320ead99f89SLars-Peter Clausen break;
321ead99f89SLars-Peter Clausen case SND_SOC_DAIFMT_PDM:
322ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_PDM;
323ead99f89SLars-Peter Clausen break;
324ead99f89SLars-Peter Clausen default:
325ead99f89SLars-Peter Clausen return -EINVAL;
326ead99f89SLars-Peter Clausen }
327ead99f89SLars-Peter Clausen
328ead99f89SLars-Peter Clausen if (invert_fclk)
329ead99f89SLars-Peter Clausen ctrl1 |= SSM4567_SAI_CTRL_1_FSYNC;
330ead99f89SLars-Peter Clausen
331a6c2a32aSBen Zhang return regmap_update_bits(ssm4567->regmap, SSM4567_REG_SAI_CTRL_1,
332a6c2a32aSBen Zhang SSM4567_SAI_CTRL_1_BCLK |
333a6c2a32aSBen Zhang SSM4567_SAI_CTRL_1_FSYNC |
334a6c2a32aSBen Zhang SSM4567_SAI_CTRL_1_LJ |
335a6c2a32aSBen Zhang SSM4567_SAI_CTRL_1_TDM |
336a6c2a32aSBen Zhang SSM4567_SAI_CTRL_1_PDM,
337a6c2a32aSBen Zhang ctrl1);
338ead99f89SLars-Peter Clausen }
339ead99f89SLars-Peter Clausen
ssm4567_set_power(struct ssm4567 * ssm4567,bool enable)3401ee44ce0SAnatol Pomozov static int ssm4567_set_power(struct ssm4567 *ssm4567, bool enable)
3411ee44ce0SAnatol Pomozov {
3421ee44ce0SAnatol Pomozov int ret = 0;
3431ee44ce0SAnatol Pomozov
3441ee44ce0SAnatol Pomozov if (!enable) {
3451ee44ce0SAnatol Pomozov ret = regmap_update_bits(ssm4567->regmap,
3461ee44ce0SAnatol Pomozov SSM4567_REG_POWER_CTRL,
3471ee44ce0SAnatol Pomozov SSM4567_POWER_SPWDN, SSM4567_POWER_SPWDN);
3481ee44ce0SAnatol Pomozov regcache_mark_dirty(ssm4567->regmap);
3491ee44ce0SAnatol Pomozov }
3501ee44ce0SAnatol Pomozov
3511ee44ce0SAnatol Pomozov regcache_cache_only(ssm4567->regmap, !enable);
3521ee44ce0SAnatol Pomozov
3531ee44ce0SAnatol Pomozov if (enable) {
354712a8038SLars-Peter Clausen ret = regmap_write(ssm4567->regmap, SSM4567_REG_SOFT_RESET,
355712a8038SLars-Peter Clausen 0x00);
356712a8038SLars-Peter Clausen if (ret)
357712a8038SLars-Peter Clausen return ret;
358712a8038SLars-Peter Clausen
3591ee44ce0SAnatol Pomozov ret = regmap_update_bits(ssm4567->regmap,
3601ee44ce0SAnatol Pomozov SSM4567_REG_POWER_CTRL,
3611ee44ce0SAnatol Pomozov SSM4567_POWER_SPWDN, 0x00);
3621ee44ce0SAnatol Pomozov regcache_sync(ssm4567->regmap);
3631ee44ce0SAnatol Pomozov }
3641ee44ce0SAnatol Pomozov
3651ee44ce0SAnatol Pomozov return ret;
3661ee44ce0SAnatol Pomozov }
3671ee44ce0SAnatol Pomozov
ssm4567_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)368b63aecbdSKuninori Morimoto static int ssm4567_set_bias_level(struct snd_soc_component *component,
3691ee44ce0SAnatol Pomozov enum snd_soc_bias_level level)
3701ee44ce0SAnatol Pomozov {
371b63aecbdSKuninori Morimoto struct ssm4567 *ssm4567 = snd_soc_component_get_drvdata(component);
3721ee44ce0SAnatol Pomozov int ret = 0;
3731ee44ce0SAnatol Pomozov
3741ee44ce0SAnatol Pomozov switch (level) {
3751ee44ce0SAnatol Pomozov case SND_SOC_BIAS_ON:
3761ee44ce0SAnatol Pomozov break;
3771ee44ce0SAnatol Pomozov case SND_SOC_BIAS_PREPARE:
3781ee44ce0SAnatol Pomozov break;
3791ee44ce0SAnatol Pomozov case SND_SOC_BIAS_STANDBY:
380b63aecbdSKuninori Morimoto if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
3811ee44ce0SAnatol Pomozov ret = ssm4567_set_power(ssm4567, true);
3821ee44ce0SAnatol Pomozov break;
3831ee44ce0SAnatol Pomozov case SND_SOC_BIAS_OFF:
3841ee44ce0SAnatol Pomozov ret = ssm4567_set_power(ssm4567, false);
3851ee44ce0SAnatol Pomozov break;
3861ee44ce0SAnatol Pomozov }
3871ee44ce0SAnatol Pomozov
3881ee44ce0SAnatol Pomozov return ret;
3891ee44ce0SAnatol Pomozov }
3901ee44ce0SAnatol Pomozov
3911ee44ce0SAnatol Pomozov static const struct snd_soc_dai_ops ssm4567_dai_ops = {
3921ee44ce0SAnatol Pomozov .hw_params = ssm4567_hw_params,
393bd63ed76SKuninori Morimoto .mute_stream = ssm4567_mute,
394ead99f89SLars-Peter Clausen .set_fmt = ssm4567_set_dai_fmt,
395ead99f89SLars-Peter Clausen .set_tdm_slot = ssm4567_set_tdm_slot,
396bd63ed76SKuninori Morimoto .no_capture_mute = 1,
3971ee44ce0SAnatol Pomozov };
3981ee44ce0SAnatol Pomozov
3991ee44ce0SAnatol Pomozov static struct snd_soc_dai_driver ssm4567_dai = {
4001ee44ce0SAnatol Pomozov .name = "ssm4567-hifi",
4011ee44ce0SAnatol Pomozov .playback = {
4021ee44ce0SAnatol Pomozov .stream_name = "Playback",
4031ee44ce0SAnatol Pomozov .channels_min = 1,
4041ee44ce0SAnatol Pomozov .channels_max = 1,
4051ee44ce0SAnatol Pomozov .rates = SNDRV_PCM_RATE_8000_192000,
4061ee44ce0SAnatol Pomozov .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
4071ee44ce0SAnatol Pomozov SNDRV_PCM_FMTBIT_S32,
4081ee44ce0SAnatol Pomozov },
409dbe71b9dSLars-Peter Clausen .capture = {
410dbe71b9dSLars-Peter Clausen .stream_name = "Capture Sense",
411dbe71b9dSLars-Peter Clausen .channels_min = 1,
412dbe71b9dSLars-Peter Clausen .channels_max = 1,
413dbe71b9dSLars-Peter Clausen .rates = SNDRV_PCM_RATE_8000_192000,
414dbe71b9dSLars-Peter Clausen .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
415dbe71b9dSLars-Peter Clausen SNDRV_PCM_FMTBIT_S32,
416dbe71b9dSLars-Peter Clausen },
4171ee44ce0SAnatol Pomozov .ops = &ssm4567_dai_ops,
4181ee44ce0SAnatol Pomozov };
4191ee44ce0SAnatol Pomozov
420b63aecbdSKuninori Morimoto static const struct snd_soc_component_driver ssm4567_component_driver = {
4211ee44ce0SAnatol Pomozov .set_bias_level = ssm4567_set_bias_level,
4221ee44ce0SAnatol Pomozov .controls = ssm4567_snd_controls,
4231ee44ce0SAnatol Pomozov .num_controls = ARRAY_SIZE(ssm4567_snd_controls),
4241ee44ce0SAnatol Pomozov .dapm_widgets = ssm4567_dapm_widgets,
4251ee44ce0SAnatol Pomozov .num_dapm_widgets = ARRAY_SIZE(ssm4567_dapm_widgets),
4261ee44ce0SAnatol Pomozov .dapm_routes = ssm4567_routes,
4271ee44ce0SAnatol Pomozov .num_dapm_routes = ARRAY_SIZE(ssm4567_routes),
428b63aecbdSKuninori Morimoto .use_pmdown_time = 1,
429b63aecbdSKuninori Morimoto .endianness = 1,
4301ee44ce0SAnatol Pomozov };
4311ee44ce0SAnatol Pomozov
4321ee44ce0SAnatol Pomozov static const struct regmap_config ssm4567_regmap_config = {
4331ee44ce0SAnatol Pomozov .val_bits = 8,
4341ee44ce0SAnatol Pomozov .reg_bits = 8,
4351ee44ce0SAnatol Pomozov
4361ee44ce0SAnatol Pomozov .max_register = SSM4567_REG_SOFT_RESET,
4371ee44ce0SAnatol Pomozov .readable_reg = ssm4567_readable_reg,
4381ee44ce0SAnatol Pomozov .writeable_reg = ssm4567_writeable_reg,
4391ee44ce0SAnatol Pomozov .volatile_reg = ssm4567_volatile_reg,
4401ee44ce0SAnatol Pomozov
4411ee44ce0SAnatol Pomozov .cache_type = REGCACHE_RBTREE,
4421ee44ce0SAnatol Pomozov .reg_defaults = ssm4567_reg_defaults,
4431ee44ce0SAnatol Pomozov .num_reg_defaults = ARRAY_SIZE(ssm4567_reg_defaults),
4441ee44ce0SAnatol Pomozov };
4451ee44ce0SAnatol Pomozov
ssm4567_i2c_probe(struct i2c_client * i2c)446b79bd63aSStephen Kitt static int ssm4567_i2c_probe(struct i2c_client *i2c)
4471ee44ce0SAnatol Pomozov {
4481ee44ce0SAnatol Pomozov struct ssm4567 *ssm4567;
4491ee44ce0SAnatol Pomozov int ret;
4501ee44ce0SAnatol Pomozov
4511ee44ce0SAnatol Pomozov ssm4567 = devm_kzalloc(&i2c->dev, sizeof(*ssm4567), GFP_KERNEL);
4521ee44ce0SAnatol Pomozov if (ssm4567 == NULL)
4531ee44ce0SAnatol Pomozov return -ENOMEM;
4541ee44ce0SAnatol Pomozov
4551ee44ce0SAnatol Pomozov i2c_set_clientdata(i2c, ssm4567);
4561ee44ce0SAnatol Pomozov
4571ee44ce0SAnatol Pomozov ssm4567->regmap = devm_regmap_init_i2c(i2c, &ssm4567_regmap_config);
4581ee44ce0SAnatol Pomozov if (IS_ERR(ssm4567->regmap))
4591ee44ce0SAnatol Pomozov return PTR_ERR(ssm4567->regmap);
4601ee44ce0SAnatol Pomozov
4611ee44ce0SAnatol Pomozov ret = regmap_write(ssm4567->regmap, SSM4567_REG_SOFT_RESET, 0x00);
4621ee44ce0SAnatol Pomozov if (ret)
4631ee44ce0SAnatol Pomozov return ret;
4641ee44ce0SAnatol Pomozov
4651ee44ce0SAnatol Pomozov ret = ssm4567_set_power(ssm4567, false);
4661ee44ce0SAnatol Pomozov if (ret)
4671ee44ce0SAnatol Pomozov return ret;
4681ee44ce0SAnatol Pomozov
469b63aecbdSKuninori Morimoto return devm_snd_soc_register_component(&i2c->dev, &ssm4567_component_driver,
4701ee44ce0SAnatol Pomozov &ssm4567_dai, 1);
4711ee44ce0SAnatol Pomozov }
4721ee44ce0SAnatol Pomozov
4731ee44ce0SAnatol Pomozov static const struct i2c_device_id ssm4567_i2c_ids[] = {
4741ee44ce0SAnatol Pomozov { "ssm4567", 0 },
4751ee44ce0SAnatol Pomozov { }
4761ee44ce0SAnatol Pomozov };
4771ee44ce0SAnatol Pomozov MODULE_DEVICE_TABLE(i2c, ssm4567_i2c_ids);
4781ee44ce0SAnatol Pomozov
47971c314d7SJavier Martinez Canillas #ifdef CONFIG_OF
48071c314d7SJavier Martinez Canillas static const struct of_device_id ssm4567_of_match[] = {
48171c314d7SJavier Martinez Canillas { .compatible = "adi,ssm4567", },
48271c314d7SJavier Martinez Canillas { }
48371c314d7SJavier Martinez Canillas };
48471c314d7SJavier Martinez Canillas MODULE_DEVICE_TABLE(of, ssm4567_of_match);
48571c314d7SJavier Martinez Canillas #endif
48671c314d7SJavier Martinez Canillas
487eeffd4b4SHarsha Priya #ifdef CONFIG_ACPI
488eeffd4b4SHarsha Priya
489eeffd4b4SHarsha Priya static const struct acpi_device_id ssm4567_acpi_match[] = {
490eeffd4b4SHarsha Priya { "INT343B", 0 },
491eeffd4b4SHarsha Priya {},
492eeffd4b4SHarsha Priya };
493eeffd4b4SHarsha Priya MODULE_DEVICE_TABLE(acpi, ssm4567_acpi_match);
494eeffd4b4SHarsha Priya
495eeffd4b4SHarsha Priya #endif
496eeffd4b4SHarsha Priya
4971ee44ce0SAnatol Pomozov static struct i2c_driver ssm4567_driver = {
4981ee44ce0SAnatol Pomozov .driver = {
4991ee44ce0SAnatol Pomozov .name = "ssm4567",
50071c314d7SJavier Martinez Canillas .of_match_table = of_match_ptr(ssm4567_of_match),
501eeffd4b4SHarsha Priya .acpi_match_table = ACPI_PTR(ssm4567_acpi_match),
5021ee44ce0SAnatol Pomozov },
503*9abcd240SUwe Kleine-König .probe = ssm4567_i2c_probe,
5041ee44ce0SAnatol Pomozov .id_table = ssm4567_i2c_ids,
5051ee44ce0SAnatol Pomozov };
5061ee44ce0SAnatol Pomozov module_i2c_driver(ssm4567_driver);
5071ee44ce0SAnatol Pomozov
5081ee44ce0SAnatol Pomozov MODULE_DESCRIPTION("ASoC SSM4567 driver");
5091ee44ce0SAnatol Pomozov MODULE_AUTHOR("Anatol Pomozov <anatol@chromium.org>");
5101ee44ce0SAnatol Pomozov MODULE_LICENSE("GPL");
511