1fda8d26eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2b6b5e76bSLars-Peter Clausen /*
3b6b5e76bSLars-Peter Clausen * SSM2518 amplifier audio driver
4b6b5e76bSLars-Peter Clausen *
5b6b5e76bSLars-Peter Clausen * Copyright 2013 Analog Devices Inc.
6b6b5e76bSLars-Peter Clausen * Author: Lars-Peter Clausen <lars@metafoo.de>
7b6b5e76bSLars-Peter Clausen */
8b6b5e76bSLars-Peter Clausen
9179f69faSDmitry Torokhov #include <linux/err.h>
10b6b5e76bSLars-Peter Clausen #include <linux/module.h>
11b6b5e76bSLars-Peter Clausen #include <linux/init.h>
12b6b5e76bSLars-Peter Clausen #include <linux/i2c.h>
13b6b5e76bSLars-Peter Clausen #include <linux/regmap.h>
14b6b5e76bSLars-Peter Clausen #include <linux/slab.h>
15179f69faSDmitry Torokhov #include <linux/gpio/consumer.h>
16b6b5e76bSLars-Peter Clausen #include <sound/core.h>
17b6b5e76bSLars-Peter Clausen #include <sound/pcm.h>
18b6b5e76bSLars-Peter Clausen #include <sound/pcm_params.h>
19b6b5e76bSLars-Peter Clausen #include <sound/soc.h>
20b6b5e76bSLars-Peter Clausen #include <sound/initval.h>
21b6b5e76bSLars-Peter Clausen #include <sound/tlv.h>
22b6b5e76bSLars-Peter Clausen
23b6b5e76bSLars-Peter Clausen #include "ssm2518.h"
24b6b5e76bSLars-Peter Clausen
25b6b5e76bSLars-Peter Clausen #define SSM2518_REG_POWER1 0x00
26b6b5e76bSLars-Peter Clausen #define SSM2518_REG_CLOCK 0x01
27b6b5e76bSLars-Peter Clausen #define SSM2518_REG_SAI_CTRL1 0x02
28b6b5e76bSLars-Peter Clausen #define SSM2518_REG_SAI_CTRL2 0x03
29b6b5e76bSLars-Peter Clausen #define SSM2518_REG_CHAN_MAP 0x04
30b6b5e76bSLars-Peter Clausen #define SSM2518_REG_LEFT_VOL 0x05
31b6b5e76bSLars-Peter Clausen #define SSM2518_REG_RIGHT_VOL 0x06
32b6b5e76bSLars-Peter Clausen #define SSM2518_REG_MUTE_CTRL 0x07
33b6b5e76bSLars-Peter Clausen #define SSM2518_REG_FAULT_CTRL 0x08
34b6b5e76bSLars-Peter Clausen #define SSM2518_REG_POWER2 0x09
35b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_1 0x0a
36b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_2 0x0b
37b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_3 0x0c
38b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_4 0x0d
39b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_5 0x0e
40b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_6 0x0f
41b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_7 0x10
42b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_8 0x11
43b6b5e76bSLars-Peter Clausen #define SSM2518_REG_DRC_9 0x12
44b6b5e76bSLars-Peter Clausen
45b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_RESET BIT(7)
46b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_NO_BCLK BIT(5)
47b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_MASK (0xf << 1)
48b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_64FS (0x0 << 1)
49b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_128FS (0x1 << 1)
50b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_256FS (0x2 << 1)
51b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_384FS (0x3 << 1)
52b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_512FS (0x4 << 1)
53b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_768FS (0x5 << 1)
54b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_100FS (0x6 << 1)
55b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_200FS (0x7 << 1)
56b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_MCS_400FS (0x8 << 1)
57b6b5e76bSLars-Peter Clausen #define SSM2518_POWER1_SPWDN BIT(0)
58b6b5e76bSLars-Peter Clausen
59b6b5e76bSLars-Peter Clausen #define SSM2518_CLOCK_ASR BIT(0)
60b6b5e76bSLars-Peter Clausen
61b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FMT_MASK (0x3 << 5)
62b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FMT_I2S (0x0 << 5)
63b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FMT_LJ (0x1 << 5)
64b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FMT_RJ_24BIT (0x2 << 5)
65b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FMT_RJ_16BIT (0x3 << 5)
66b6b5e76bSLars-Peter Clausen
67b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_MASK (0x7 << 2)
68b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_I2S (0x0 << 2)
69b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_TDM_2 (0x1 << 2)
70b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_TDM_4 (0x2 << 2)
71b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_TDM_8 (0x3 << 2)
72b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_TDM_16 (0x4 << 2)
73b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_SAI_MONO (0x5 << 2)
74b6b5e76bSLars-Peter Clausen
75b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FS_MASK (0x3)
76b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FS_8000_12000 (0x0)
77b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FS_16000_24000 (0x1)
78b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FS_32000_48000 (0x2)
79b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL1_FS_64000_96000 (0x3)
80b6b5e76bSLars-Peter Clausen
81b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_BCLK_INTERAL BIT(7)
82b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_LRCLK_PULSE BIT(6)
83b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_LRCLK_INVERT BIT(5)
84b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_MSB BIT(4)
85b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_SLOT_WIDTH_MASK (0x3 << 2)
86b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_SLOT_WIDTH_32 (0x0 << 2)
87b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_SLOT_WIDTH_24 (0x1 << 2)
88b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_SLOT_WIDTH_16 (0x2 << 2)
89b6b5e76bSLars-Peter Clausen #define SSM2518_SAI_CTRL2_BCLK_INVERT BIT(1)
90b6b5e76bSLars-Peter Clausen
91b6b5e76bSLars-Peter Clausen #define SSM2518_CHAN_MAP_RIGHT_SLOT_OFFSET 4
92b6b5e76bSLars-Peter Clausen #define SSM2518_CHAN_MAP_RIGHT_SLOT_MASK 0xf0
93b6b5e76bSLars-Peter Clausen #define SSM2518_CHAN_MAP_LEFT_SLOT_OFFSET 0
94b6b5e76bSLars-Peter Clausen #define SSM2518_CHAN_MAP_LEFT_SLOT_MASK 0x0f
95b6b5e76bSLars-Peter Clausen
96b6b5e76bSLars-Peter Clausen #define SSM2518_MUTE_CTRL_ANA_GAIN BIT(5)
97b6b5e76bSLars-Peter Clausen #define SSM2518_MUTE_CTRL_MUTE_MASTER BIT(0)
98b6b5e76bSLars-Peter Clausen
99b6b5e76bSLars-Peter Clausen #define SSM2518_POWER2_APWDN BIT(0)
100b6b5e76bSLars-Peter Clausen
101b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_MUTE BIT(6)
102b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_MASK 0x07
103b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_8000 0x00
104b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_16000 0x01
105b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_32000 0x02
106b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_64000 0x03
107b6b5e76bSLars-Peter Clausen #define SSM2518_DAC_FS_128000 0x04
108b6b5e76bSLars-Peter Clausen
109b6b5e76bSLars-Peter Clausen struct ssm2518 {
110b6b5e76bSLars-Peter Clausen struct regmap *regmap;
111b6b5e76bSLars-Peter Clausen bool right_j;
112b6b5e76bSLars-Peter Clausen
113b6b5e76bSLars-Peter Clausen unsigned int sysclk;
114b6b5e76bSLars-Peter Clausen const struct snd_pcm_hw_constraint_list *constraints;
115b6b5e76bSLars-Peter Clausen
116179f69faSDmitry Torokhov struct gpio_desc *enable_gpio;
117b6b5e76bSLars-Peter Clausen };
118b6b5e76bSLars-Peter Clausen
119b6b5e76bSLars-Peter Clausen static const struct reg_default ssm2518_reg_defaults[] = {
120b6b5e76bSLars-Peter Clausen { 0x00, 0x05 },
121b6b5e76bSLars-Peter Clausen { 0x01, 0x00 },
122b6b5e76bSLars-Peter Clausen { 0x02, 0x02 },
123b6b5e76bSLars-Peter Clausen { 0x03, 0x00 },
124b6b5e76bSLars-Peter Clausen { 0x04, 0x10 },
125b6b5e76bSLars-Peter Clausen { 0x05, 0x40 },
126b6b5e76bSLars-Peter Clausen { 0x06, 0x40 },
127b6b5e76bSLars-Peter Clausen { 0x07, 0x81 },
128b6b5e76bSLars-Peter Clausen { 0x08, 0x0c },
129b6b5e76bSLars-Peter Clausen { 0x09, 0x99 },
130b6b5e76bSLars-Peter Clausen { 0x0a, 0x7c },
131b6b5e76bSLars-Peter Clausen { 0x0b, 0x5b },
132b6b5e76bSLars-Peter Clausen { 0x0c, 0x57 },
133b6b5e76bSLars-Peter Clausen { 0x0d, 0x89 },
134b6b5e76bSLars-Peter Clausen { 0x0e, 0x8c },
135b6b5e76bSLars-Peter Clausen { 0x0f, 0x77 },
136b6b5e76bSLars-Peter Clausen { 0x10, 0x26 },
137b6b5e76bSLars-Peter Clausen { 0x11, 0x1c },
138b6b5e76bSLars-Peter Clausen { 0x12, 0x97 },
139b6b5e76bSLars-Peter Clausen };
140b6b5e76bSLars-Peter Clausen
141b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_MINMAX_MUTE(ssm2518_vol_tlv, -7125, 2400);
142b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_SCALE(ssm2518_compressor_tlv, -3400, 200, 0);
143b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_SCALE(ssm2518_expander_tlv, -8100, 300, 0);
144b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_SCALE(ssm2518_noise_gate_tlv, -9600, 300, 0);
145b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_SCALE(ssm2518_post_drc_tlv, -2400, 300, 0);
146b6b5e76bSLars-Peter Clausen
147b6b5e76bSLars-Peter Clausen static const DECLARE_TLV_DB_RANGE(ssm2518_limiter_tlv,
148b6b5e76bSLars-Peter Clausen 0, 7, TLV_DB_SCALE_ITEM(-2200, 200, 0),
149b6b5e76bSLars-Peter Clausen 7, 15, TLV_DB_SCALE_ITEM(-800, 100, 0),
150b6b5e76bSLars-Peter Clausen );
151b6b5e76bSLars-Peter Clausen
152b6b5e76bSLars-Peter Clausen static const char * const ssm2518_drc_peak_detector_attack_time_text[] = {
153b6b5e76bSLars-Peter Clausen "0 ms", "0.1 ms", "0.19 ms", "0.37 ms", "0.75 ms", "1.5 ms", "3 ms",
154b6b5e76bSLars-Peter Clausen "6 ms", "12 ms", "24 ms", "48 ms", "96 ms", "192 ms", "384 ms",
155b6b5e76bSLars-Peter Clausen "768 ms", "1536 ms",
156b6b5e76bSLars-Peter Clausen };
157b6b5e76bSLars-Peter Clausen
158b6b5e76bSLars-Peter Clausen static const char * const ssm2518_drc_peak_detector_release_time_text[] = {
159b6b5e76bSLars-Peter Clausen "0 ms", "1.5 ms", "3 ms", "6 ms", "12 ms", "24 ms", "48 ms", "96 ms",
160b6b5e76bSLars-Peter Clausen "192 ms", "384 ms", "768 ms", "1536 ms", "3072 ms", "6144 ms",
161b6b5e76bSLars-Peter Clausen "12288 ms", "24576 ms"
162b6b5e76bSLars-Peter Clausen };
163b6b5e76bSLars-Peter Clausen
164b6b5e76bSLars-Peter Clausen static const char * const ssm2518_drc_hold_time_text[] = {
165b6b5e76bSLars-Peter Clausen "0 ms", "0.67 ms", "1.33 ms", "2.67 ms", "5.33 ms", "10.66 ms",
166b6b5e76bSLars-Peter Clausen "21.32 ms", "42.64 ms", "85.28 ms", "170.56 ms", "341.12 ms",
167b6b5e76bSLars-Peter Clausen "682.24 ms", "1364 ms",
168b6b5e76bSLars-Peter Clausen };
169b6b5e76bSLars-Peter Clausen
170655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_peak_detector_attack_time_enum,
171b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_2, 4, ssm2518_drc_peak_detector_attack_time_text);
172655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_peak_detector_release_time_enum,
173b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_2, 0, ssm2518_drc_peak_detector_release_time_text);
174655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_attack_time_enum,
175b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_6, 4, ssm2518_drc_peak_detector_attack_time_text);
176655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_decay_time_enum,
177b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_6, 0, ssm2518_drc_peak_detector_release_time_text);
178655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_hold_time_enum,
179b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_7, 4, ssm2518_drc_hold_time_text);
180655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_noise_gate_hold_time_enum,
181b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_7, 0, ssm2518_drc_hold_time_text);
182655e3652STakashi Iwai static SOC_ENUM_SINGLE_DECL(ssm2518_drc_rms_averaging_time_enum,
183b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_9, 0, ssm2518_drc_peak_detector_release_time_text);
184b6b5e76bSLars-Peter Clausen
185b6b5e76bSLars-Peter Clausen static const struct snd_kcontrol_new ssm2518_snd_controls[] = {
186b6b5e76bSLars-Peter Clausen SOC_SINGLE("Playback De-emphasis Switch", SSM2518_REG_MUTE_CTRL,
187b6b5e76bSLars-Peter Clausen 4, 1, 0),
188b6b5e76bSLars-Peter Clausen SOC_DOUBLE_R_TLV("Master Playback Volume", SSM2518_REG_LEFT_VOL,
189b6b5e76bSLars-Peter Clausen SSM2518_REG_RIGHT_VOL, 0, 0xff, 1, ssm2518_vol_tlv),
190b6b5e76bSLars-Peter Clausen SOC_DOUBLE("Master Playback Switch", SSM2518_REG_MUTE_CTRL, 2, 1, 1, 1),
191b6b5e76bSLars-Peter Clausen
192b6b5e76bSLars-Peter Clausen SOC_SINGLE("Amp Low Power Mode Switch", SSM2518_REG_POWER2, 4, 1, 0),
193b6b5e76bSLars-Peter Clausen SOC_SINGLE("DAC Low Power Mode Switch", SSM2518_REG_POWER2, 3, 1, 0),
194b6b5e76bSLars-Peter Clausen
195b6b5e76bSLars-Peter Clausen SOC_SINGLE("DRC Limiter Switch", SSM2518_REG_DRC_1, 5, 1, 0),
196b6b5e76bSLars-Peter Clausen SOC_SINGLE("DRC Compressor Switch", SSM2518_REG_DRC_1, 4, 1, 0),
197b6b5e76bSLars-Peter Clausen SOC_SINGLE("DRC Expander Switch", SSM2518_REG_DRC_1, 3, 1, 0),
198b6b5e76bSLars-Peter Clausen SOC_SINGLE("DRC Noise Gate Switch", SSM2518_REG_DRC_1, 2, 1, 0),
199b6b5e76bSLars-Peter Clausen SOC_DOUBLE("DRC Switch", SSM2518_REG_DRC_1, 0, 1, 1, 0),
200b6b5e76bSLars-Peter Clausen
201b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Limiter Threshold Volume",
202b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_3, 4, 15, 1, ssm2518_limiter_tlv),
203b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Compressor Lower Threshold Volume",
204b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_3, 0, 15, 1, ssm2518_compressor_tlv),
205b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Expander Upper Threshold Volume", SSM2518_REG_DRC_4,
206b6b5e76bSLars-Peter Clausen 4, 15, 1, ssm2518_expander_tlv),
207b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Noise Gate Threshold Volume",
208b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_4, 0, 15, 1, ssm2518_noise_gate_tlv),
209b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Upper Output Threshold Volume",
210b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_5, 4, 15, 1, ssm2518_limiter_tlv),
211b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Lower Output Threshold Volume",
212b6b5e76bSLars-Peter Clausen SSM2518_REG_DRC_5, 0, 15, 1, ssm2518_noise_gate_tlv),
213b6b5e76bSLars-Peter Clausen SOC_SINGLE_TLV("DRC Post Volume", SSM2518_REG_DRC_8,
214b6b5e76bSLars-Peter Clausen 2, 15, 1, ssm2518_post_drc_tlv),
215b6b5e76bSLars-Peter Clausen
216b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Peak Detector Attack Time",
217b6b5e76bSLars-Peter Clausen ssm2518_drc_peak_detector_attack_time_enum),
218b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Peak Detector Release Time",
219b6b5e76bSLars-Peter Clausen ssm2518_drc_peak_detector_release_time_enum),
220b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Attack Time", ssm2518_drc_attack_time_enum),
221b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Decay Time", ssm2518_drc_decay_time_enum),
222b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Hold Time", ssm2518_drc_hold_time_enum),
223b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC Noise Gate Hold Time",
224b6b5e76bSLars-Peter Clausen ssm2518_drc_noise_gate_hold_time_enum),
225b6b5e76bSLars-Peter Clausen SOC_ENUM("DRC RMS Averaging Time", ssm2518_drc_rms_averaging_time_enum),
226b6b5e76bSLars-Peter Clausen };
227b6b5e76bSLars-Peter Clausen
228b6b5e76bSLars-Peter Clausen static const struct snd_soc_dapm_widget ssm2518_dapm_widgets[] = {
229b6b5e76bSLars-Peter Clausen SND_SOC_DAPM_DAC("DACL", "HiFi Playback", SSM2518_REG_POWER2, 1, 1),
230b6b5e76bSLars-Peter Clausen SND_SOC_DAPM_DAC("DACR", "HiFi Playback", SSM2518_REG_POWER2, 2, 1),
231b6b5e76bSLars-Peter Clausen
232b6b5e76bSLars-Peter Clausen SND_SOC_DAPM_OUTPUT("OUTL"),
233b6b5e76bSLars-Peter Clausen SND_SOC_DAPM_OUTPUT("OUTR"),
234b6b5e76bSLars-Peter Clausen };
235b6b5e76bSLars-Peter Clausen
236b6b5e76bSLars-Peter Clausen static const struct snd_soc_dapm_route ssm2518_routes[] = {
237b6b5e76bSLars-Peter Clausen { "OUTL", NULL, "DACL" },
238b6b5e76bSLars-Peter Clausen { "OUTR", NULL, "DACR" },
239b6b5e76bSLars-Peter Clausen };
240b6b5e76bSLars-Peter Clausen
241b6b5e76bSLars-Peter Clausen struct ssm2518_mcs_lut {
242b6b5e76bSLars-Peter Clausen unsigned int rate;
243b6b5e76bSLars-Peter Clausen const unsigned int *sysclks;
244b6b5e76bSLars-Peter Clausen };
245b6b5e76bSLars-Peter Clausen
246b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_sysclks_2048000[] = {
247b6b5e76bSLars-Peter Clausen 2048000, 4096000, 8192000, 12288000, 16384000, 24576000,
248b6b5e76bSLars-Peter Clausen 3200000, 6400000, 12800000, 0
249b6b5e76bSLars-Peter Clausen };
250b6b5e76bSLars-Peter Clausen
251b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_sysclks_2822000[] = {
252b6b5e76bSLars-Peter Clausen 2822000, 5644800, 11289600, 16934400, 22579200, 33868800,
253b6b5e76bSLars-Peter Clausen 4410000, 8820000, 17640000, 0
254b6b5e76bSLars-Peter Clausen };
255b6b5e76bSLars-Peter Clausen
256b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_sysclks_3072000[] = {
257b6b5e76bSLars-Peter Clausen 3072000, 6144000, 12288000, 16384000, 24576000, 38864000,
258b6b5e76bSLars-Peter Clausen 4800000, 9600000, 19200000, 0
259b6b5e76bSLars-Peter Clausen };
260b6b5e76bSLars-Peter Clausen
261b6b5e76bSLars-Peter Clausen static const struct ssm2518_mcs_lut ssm2518_mcs_lut[] = {
262b6b5e76bSLars-Peter Clausen { 8000, ssm2518_sysclks_2048000, },
263b6b5e76bSLars-Peter Clausen { 11025, ssm2518_sysclks_2822000, },
264b6b5e76bSLars-Peter Clausen { 12000, ssm2518_sysclks_3072000, },
265b6b5e76bSLars-Peter Clausen { 16000, ssm2518_sysclks_2048000, },
266b6b5e76bSLars-Peter Clausen { 24000, ssm2518_sysclks_3072000, },
267b6b5e76bSLars-Peter Clausen { 22050, ssm2518_sysclks_2822000, },
268b6b5e76bSLars-Peter Clausen { 32000, ssm2518_sysclks_2048000, },
269b6b5e76bSLars-Peter Clausen { 44100, ssm2518_sysclks_2822000, },
270b6b5e76bSLars-Peter Clausen { 48000, ssm2518_sysclks_3072000, },
271b6b5e76bSLars-Peter Clausen { 96000, ssm2518_sysclks_3072000, },
272b6b5e76bSLars-Peter Clausen };
273b6b5e76bSLars-Peter Clausen
274b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_rates_2048000[] = {
275b6b5e76bSLars-Peter Clausen 8000, 16000, 32000,
276b6b5e76bSLars-Peter Clausen };
277b6b5e76bSLars-Peter Clausen
278b6b5e76bSLars-Peter Clausen static const struct snd_pcm_hw_constraint_list ssm2518_constraints_2048000 = {
279b6b5e76bSLars-Peter Clausen .list = ssm2518_rates_2048000,
280b6b5e76bSLars-Peter Clausen .count = ARRAY_SIZE(ssm2518_rates_2048000),
281b6b5e76bSLars-Peter Clausen };
282b6b5e76bSLars-Peter Clausen
283b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_rates_2822000[] = {
284b6b5e76bSLars-Peter Clausen 11025, 22050, 44100,
285b6b5e76bSLars-Peter Clausen };
286b6b5e76bSLars-Peter Clausen
287b6b5e76bSLars-Peter Clausen static const struct snd_pcm_hw_constraint_list ssm2518_constraints_2822000 = {
288b6b5e76bSLars-Peter Clausen .list = ssm2518_rates_2822000,
289b6b5e76bSLars-Peter Clausen .count = ARRAY_SIZE(ssm2518_rates_2822000),
290b6b5e76bSLars-Peter Clausen };
291b6b5e76bSLars-Peter Clausen
292b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_rates_3072000[] = {
293b6b5e76bSLars-Peter Clausen 12000, 24000, 48000, 96000,
294b6b5e76bSLars-Peter Clausen };
295b6b5e76bSLars-Peter Clausen
296b6b5e76bSLars-Peter Clausen static const struct snd_pcm_hw_constraint_list ssm2518_constraints_3072000 = {
297b6b5e76bSLars-Peter Clausen .list = ssm2518_rates_3072000,
298b6b5e76bSLars-Peter Clausen .count = ARRAY_SIZE(ssm2518_rates_3072000),
299b6b5e76bSLars-Peter Clausen };
300b6b5e76bSLars-Peter Clausen
301b6b5e76bSLars-Peter Clausen static const unsigned int ssm2518_rates_12288000[] = {
302b6b5e76bSLars-Peter Clausen 8000, 12000, 16000, 24000, 32000, 48000, 96000,
303b6b5e76bSLars-Peter Clausen };
304b6b5e76bSLars-Peter Clausen
305b6b5e76bSLars-Peter Clausen static const struct snd_pcm_hw_constraint_list ssm2518_constraints_12288000 = {
306b6b5e76bSLars-Peter Clausen .list = ssm2518_rates_12288000,
307b6b5e76bSLars-Peter Clausen .count = ARRAY_SIZE(ssm2518_rates_12288000),
308b6b5e76bSLars-Peter Clausen };
309b6b5e76bSLars-Peter Clausen
ssm2518_lookup_mcs(struct ssm2518 * ssm2518,unsigned int rate)310bfbcab7cSMarkus Elfring static int ssm2518_lookup_mcs(struct ssm2518 *ssm2518,
311b6b5e76bSLars-Peter Clausen unsigned int rate)
312b6b5e76bSLars-Peter Clausen {
313b6b5e76bSLars-Peter Clausen const unsigned int *sysclks = NULL;
314b6b5e76bSLars-Peter Clausen int i;
315b6b5e76bSLars-Peter Clausen
316b6b5e76bSLars-Peter Clausen for (i = 0; i < ARRAY_SIZE(ssm2518_mcs_lut); i++) {
317b6b5e76bSLars-Peter Clausen if (ssm2518_mcs_lut[i].rate == rate) {
318b6b5e76bSLars-Peter Clausen sysclks = ssm2518_mcs_lut[i].sysclks;
319b6b5e76bSLars-Peter Clausen break;
320b6b5e76bSLars-Peter Clausen }
321b6b5e76bSLars-Peter Clausen }
322b6b5e76bSLars-Peter Clausen
323b6b5e76bSLars-Peter Clausen if (!sysclks)
324b6b5e76bSLars-Peter Clausen return -EINVAL;
325b6b5e76bSLars-Peter Clausen
326b6b5e76bSLars-Peter Clausen for (i = 0; sysclks[i]; i++) {
327b6b5e76bSLars-Peter Clausen if (sysclks[i] == ssm2518->sysclk)
328b6b5e76bSLars-Peter Clausen return i;
329b6b5e76bSLars-Peter Clausen }
330b6b5e76bSLars-Peter Clausen
331b6b5e76bSLars-Peter Clausen return -EINVAL;
332b6b5e76bSLars-Peter Clausen }
333b6b5e76bSLars-Peter Clausen
ssm2518_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)334b6b5e76bSLars-Peter Clausen static int ssm2518_hw_params(struct snd_pcm_substream *substream,
335b6b5e76bSLars-Peter Clausen struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
336b6b5e76bSLars-Peter Clausen {
33717875fe4SKuninori Morimoto struct snd_soc_component *component = dai->component;
33817875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(component);
339b6b5e76bSLars-Peter Clausen unsigned int rate = params_rate(params);
340b6b5e76bSLars-Peter Clausen unsigned int ctrl1, ctrl1_mask;
341b6b5e76bSLars-Peter Clausen int mcs;
342b6b5e76bSLars-Peter Clausen int ret;
343b6b5e76bSLars-Peter Clausen
344b6b5e76bSLars-Peter Clausen mcs = ssm2518_lookup_mcs(ssm2518, rate);
345b6b5e76bSLars-Peter Clausen if (mcs < 0)
346b6b5e76bSLars-Peter Clausen return mcs;
347b6b5e76bSLars-Peter Clausen
348b6b5e76bSLars-Peter Clausen ctrl1_mask = SSM2518_SAI_CTRL1_FS_MASK;
349b6b5e76bSLars-Peter Clausen
350b6b5e76bSLars-Peter Clausen if (rate >= 8000 && rate <= 12000)
351b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_FS_8000_12000;
352b6b5e76bSLars-Peter Clausen else if (rate >= 16000 && rate <= 24000)
353b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_FS_16000_24000;
354b6b5e76bSLars-Peter Clausen else if (rate >= 32000 && rate <= 48000)
355b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_FS_32000_48000;
356b6b5e76bSLars-Peter Clausen else if (rate >= 64000 && rate <= 96000)
357b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_FS_64000_96000;
358b6b5e76bSLars-Peter Clausen else
359b6b5e76bSLars-Peter Clausen return -EINVAL;
360b6b5e76bSLars-Peter Clausen
361b6b5e76bSLars-Peter Clausen if (ssm2518->right_j) {
362560cfb14SMark Brown switch (params_width(params)) {
363560cfb14SMark Brown case 16:
364b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_16BIT;
365b6b5e76bSLars-Peter Clausen break;
366560cfb14SMark Brown case 24:
367b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_24BIT;
368b6b5e76bSLars-Peter Clausen break;
369b6b5e76bSLars-Peter Clausen default:
370b6b5e76bSLars-Peter Clausen return -EINVAL;
371b6b5e76bSLars-Peter Clausen }
372b6b5e76bSLars-Peter Clausen ctrl1_mask |= SSM2518_SAI_CTRL1_FMT_MASK;
373b6b5e76bSLars-Peter Clausen }
374b6b5e76bSLars-Peter Clausen
375b6b5e76bSLars-Peter Clausen /* Disable auto samplerate detection */
376b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_CLOCK,
377b6b5e76bSLars-Peter Clausen SSM2518_CLOCK_ASR, SSM2518_CLOCK_ASR);
378b6b5e76bSLars-Peter Clausen if (ret < 0)
379b6b5e76bSLars-Peter Clausen return ret;
380b6b5e76bSLars-Peter Clausen
381b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL1,
382b6b5e76bSLars-Peter Clausen ctrl1_mask, ctrl1);
383b6b5e76bSLars-Peter Clausen if (ret < 0)
384b6b5e76bSLars-Peter Clausen return ret;
385b6b5e76bSLars-Peter Clausen
386b6b5e76bSLars-Peter Clausen return regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
387b6b5e76bSLars-Peter Clausen SSM2518_POWER1_MCS_MASK, mcs << 1);
388b6b5e76bSLars-Peter Clausen }
389b6b5e76bSLars-Peter Clausen
ssm2518_mute(struct snd_soc_dai * dai,int mute,int direction)390bd63ed76SKuninori Morimoto static int ssm2518_mute(struct snd_soc_dai *dai, int mute, int direction)
391b6b5e76bSLars-Peter Clausen {
39217875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(dai->component);
393b6b5e76bSLars-Peter Clausen unsigned int val;
394b6b5e76bSLars-Peter Clausen
395b6b5e76bSLars-Peter Clausen if (mute)
396b6b5e76bSLars-Peter Clausen val = SSM2518_MUTE_CTRL_MUTE_MASTER;
397b6b5e76bSLars-Peter Clausen else
398b6b5e76bSLars-Peter Clausen val = 0;
399b6b5e76bSLars-Peter Clausen
400b6b5e76bSLars-Peter Clausen return regmap_update_bits(ssm2518->regmap, SSM2518_REG_MUTE_CTRL,
401b6b5e76bSLars-Peter Clausen SSM2518_MUTE_CTRL_MUTE_MASTER, val);
402b6b5e76bSLars-Peter Clausen }
403b6b5e76bSLars-Peter Clausen
ssm2518_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)404b6b5e76bSLars-Peter Clausen static int ssm2518_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
405b6b5e76bSLars-Peter Clausen {
40617875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(dai->component);
407b6b5e76bSLars-Peter Clausen unsigned int ctrl1 = 0, ctrl2 = 0;
408b6b5e76bSLars-Peter Clausen bool invert_fclk;
409b6b5e76bSLars-Peter Clausen int ret;
410b6b5e76bSLars-Peter Clausen
4118dc51d00SMark Brown switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
4128dc51d00SMark Brown case SND_SOC_DAIFMT_CBC_CFC:
413b6b5e76bSLars-Peter Clausen break;
414b6b5e76bSLars-Peter Clausen default:
415b6b5e76bSLars-Peter Clausen return -EINVAL;
416b6b5e76bSLars-Peter Clausen }
417b6b5e76bSLars-Peter Clausen
418b6b5e76bSLars-Peter Clausen switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
419b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_NB_NF:
420b6b5e76bSLars-Peter Clausen invert_fclk = false;
421b6b5e76bSLars-Peter Clausen break;
422b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_IB_NF:
423b6b5e76bSLars-Peter Clausen ctrl2 |= SSM2518_SAI_CTRL2_BCLK_INVERT;
424b6b5e76bSLars-Peter Clausen invert_fclk = false;
425b6b5e76bSLars-Peter Clausen break;
426b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_NB_IF:
427b6b5e76bSLars-Peter Clausen invert_fclk = true;
428b6b5e76bSLars-Peter Clausen break;
429b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_IB_IF:
430b6b5e76bSLars-Peter Clausen ctrl2 |= SSM2518_SAI_CTRL2_BCLK_INVERT;
431b6b5e76bSLars-Peter Clausen invert_fclk = true;
432b6b5e76bSLars-Peter Clausen break;
433b6b5e76bSLars-Peter Clausen default:
434b6b5e76bSLars-Peter Clausen return -EINVAL;
435b6b5e76bSLars-Peter Clausen }
436b6b5e76bSLars-Peter Clausen
437b6b5e76bSLars-Peter Clausen ssm2518->right_j = false;
438b6b5e76bSLars-Peter Clausen switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
439b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_I2S:
440b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_I2S;
441b6b5e76bSLars-Peter Clausen break;
442b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_LEFT_J:
443b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_LJ;
444b6b5e76bSLars-Peter Clausen invert_fclk = !invert_fclk;
445b6b5e76bSLars-Peter Clausen break;
446b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_RIGHT_J:
447b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_RJ_24BIT;
448b6b5e76bSLars-Peter Clausen ssm2518->right_j = true;
449b6b5e76bSLars-Peter Clausen invert_fclk = !invert_fclk;
450b6b5e76bSLars-Peter Clausen break;
451b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_DSP_A:
452b6b5e76bSLars-Peter Clausen ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_PULSE;
453b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_I2S;
454b6b5e76bSLars-Peter Clausen invert_fclk = false;
455b6b5e76bSLars-Peter Clausen break;
456b6b5e76bSLars-Peter Clausen case SND_SOC_DAIFMT_DSP_B:
457b6b5e76bSLars-Peter Clausen ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_PULSE;
458b6b5e76bSLars-Peter Clausen ctrl1 |= SSM2518_SAI_CTRL1_FMT_LJ;
459b6b5e76bSLars-Peter Clausen invert_fclk = false;
460b6b5e76bSLars-Peter Clausen break;
461b6b5e76bSLars-Peter Clausen default:
462b6b5e76bSLars-Peter Clausen return -EINVAL;
463b6b5e76bSLars-Peter Clausen }
464b6b5e76bSLars-Peter Clausen
465b6b5e76bSLars-Peter Clausen if (invert_fclk)
466b6b5e76bSLars-Peter Clausen ctrl2 |= SSM2518_SAI_CTRL2_LRCLK_INVERT;
467b6b5e76bSLars-Peter Clausen
468b6b5e76bSLars-Peter Clausen ret = regmap_write(ssm2518->regmap, SSM2518_REG_SAI_CTRL1, ctrl1);
469b6b5e76bSLars-Peter Clausen if (ret)
470b6b5e76bSLars-Peter Clausen return ret;
471b6b5e76bSLars-Peter Clausen
472b6b5e76bSLars-Peter Clausen return regmap_write(ssm2518->regmap, SSM2518_REG_SAI_CTRL2, ctrl2);
473b6b5e76bSLars-Peter Clausen }
474b6b5e76bSLars-Peter Clausen
ssm2518_set_power(struct ssm2518 * ssm2518,bool enable)475b6b5e76bSLars-Peter Clausen static int ssm2518_set_power(struct ssm2518 *ssm2518, bool enable)
476b6b5e76bSLars-Peter Clausen {
477b6b5e76bSLars-Peter Clausen int ret = 0;
478b6b5e76bSLars-Peter Clausen
479b6b5e76bSLars-Peter Clausen if (!enable) {
480b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
481b6b5e76bSLars-Peter Clausen SSM2518_POWER1_SPWDN, SSM2518_POWER1_SPWDN);
482b6b5e76bSLars-Peter Clausen regcache_mark_dirty(ssm2518->regmap);
483b6b5e76bSLars-Peter Clausen }
484b6b5e76bSLars-Peter Clausen
485179f69faSDmitry Torokhov if (ssm2518->enable_gpio)
486179f69faSDmitry Torokhov gpiod_set_value_cansleep(ssm2518->enable_gpio, enable);
487b6b5e76bSLars-Peter Clausen
488b6b5e76bSLars-Peter Clausen regcache_cache_only(ssm2518->regmap, !enable);
489b6b5e76bSLars-Peter Clausen
490b6b5e76bSLars-Peter Clausen if (enable) {
491b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
492b6b5e76bSLars-Peter Clausen SSM2518_POWER1_SPWDN | SSM2518_POWER1_RESET, 0x00);
493b6b5e76bSLars-Peter Clausen regcache_sync(ssm2518->regmap);
494b6b5e76bSLars-Peter Clausen }
495b6b5e76bSLars-Peter Clausen
496b6b5e76bSLars-Peter Clausen return ret;
497b6b5e76bSLars-Peter Clausen }
498b6b5e76bSLars-Peter Clausen
ssm2518_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)49917875fe4SKuninori Morimoto static int ssm2518_set_bias_level(struct snd_soc_component *component,
500b6b5e76bSLars-Peter Clausen enum snd_soc_bias_level level)
501b6b5e76bSLars-Peter Clausen {
50217875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(component);
503b6b5e76bSLars-Peter Clausen int ret = 0;
504b6b5e76bSLars-Peter Clausen
505b6b5e76bSLars-Peter Clausen switch (level) {
506b6b5e76bSLars-Peter Clausen case SND_SOC_BIAS_ON:
507b6b5e76bSLars-Peter Clausen break;
508b6b5e76bSLars-Peter Clausen case SND_SOC_BIAS_PREPARE:
509b6b5e76bSLars-Peter Clausen break;
510b6b5e76bSLars-Peter Clausen case SND_SOC_BIAS_STANDBY:
51117875fe4SKuninori Morimoto if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
512b6b5e76bSLars-Peter Clausen ret = ssm2518_set_power(ssm2518, true);
513b6b5e76bSLars-Peter Clausen break;
514b6b5e76bSLars-Peter Clausen case SND_SOC_BIAS_OFF:
515b6b5e76bSLars-Peter Clausen ret = ssm2518_set_power(ssm2518, false);
516b6b5e76bSLars-Peter Clausen break;
517b6b5e76bSLars-Peter Clausen }
518b6b5e76bSLars-Peter Clausen
519b6b5e76bSLars-Peter Clausen return ret;
520b6b5e76bSLars-Peter Clausen }
521b6b5e76bSLars-Peter Clausen
ssm2518_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int width)522b6b5e76bSLars-Peter Clausen static int ssm2518_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
523b6b5e76bSLars-Peter Clausen unsigned int rx_mask, int slots, int width)
524b6b5e76bSLars-Peter Clausen {
52517875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(dai->component);
526b6b5e76bSLars-Peter Clausen unsigned int ctrl1, ctrl2;
527b6b5e76bSLars-Peter Clausen int left_slot, right_slot;
528b6b5e76bSLars-Peter Clausen int ret;
529b6b5e76bSLars-Peter Clausen
530b6b5e76bSLars-Peter Clausen if (slots == 0)
531b6b5e76bSLars-Peter Clausen return regmap_update_bits(ssm2518->regmap,
532b6b5e76bSLars-Peter Clausen SSM2518_REG_SAI_CTRL1, SSM2518_SAI_CTRL1_SAI_MASK,
533b6b5e76bSLars-Peter Clausen SSM2518_SAI_CTRL1_SAI_I2S);
534b6b5e76bSLars-Peter Clausen
5351aad4e57SAxel Lin if (tx_mask == 0 || rx_mask != 0)
536b6b5e76bSLars-Peter Clausen return -EINVAL;
537b6b5e76bSLars-Peter Clausen
538b6b5e76bSLars-Peter Clausen if (slots == 1) {
539b6b5e76bSLars-Peter Clausen if (tx_mask != 1)
540b6b5e76bSLars-Peter Clausen return -EINVAL;
541b6b5e76bSLars-Peter Clausen left_slot = 0;
542b6b5e76bSLars-Peter Clausen right_slot = 0;
543b6b5e76bSLars-Peter Clausen } else {
544b6b5e76bSLars-Peter Clausen /* We assume the left channel < right channel */
545f60e5473STakashi Iwai left_slot = __ffs(tx_mask);
546f60e5473STakashi Iwai tx_mask &= ~(1 << left_slot);
547b6b5e76bSLars-Peter Clausen if (tx_mask == 0) {
548b6b5e76bSLars-Peter Clausen right_slot = left_slot;
549b6b5e76bSLars-Peter Clausen } else {
550f60e5473STakashi Iwai right_slot = __ffs(tx_mask);
551f60e5473STakashi Iwai tx_mask &= ~(1 << right_slot);
552b6b5e76bSLars-Peter Clausen }
553b6b5e76bSLars-Peter Clausen }
554b6b5e76bSLars-Peter Clausen
555b6b5e76bSLars-Peter Clausen if (tx_mask != 0 || left_slot >= slots || right_slot >= slots)
556b6b5e76bSLars-Peter Clausen return -EINVAL;
557b6b5e76bSLars-Peter Clausen
558b6b5e76bSLars-Peter Clausen switch (width) {
559b6b5e76bSLars-Peter Clausen case 16:
560b6b5e76bSLars-Peter Clausen ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_16;
561b6b5e76bSLars-Peter Clausen break;
562b6b5e76bSLars-Peter Clausen case 24:
563b6b5e76bSLars-Peter Clausen ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_24;
564b6b5e76bSLars-Peter Clausen break;
565b6b5e76bSLars-Peter Clausen case 32:
566b6b5e76bSLars-Peter Clausen ctrl2 = SSM2518_SAI_CTRL2_SLOT_WIDTH_32;
567b6b5e76bSLars-Peter Clausen break;
568b6b5e76bSLars-Peter Clausen default:
569b6b5e76bSLars-Peter Clausen return -EINVAL;
570b6b5e76bSLars-Peter Clausen }
571b6b5e76bSLars-Peter Clausen
572b6b5e76bSLars-Peter Clausen switch (slots) {
573b6b5e76bSLars-Peter Clausen case 1:
574b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_SAI_MONO;
575b6b5e76bSLars-Peter Clausen break;
576b6b5e76bSLars-Peter Clausen case 2:
577b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_2;
578b6b5e76bSLars-Peter Clausen break;
579b6b5e76bSLars-Peter Clausen case 4:
580b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_4;
581b6b5e76bSLars-Peter Clausen break;
582b6b5e76bSLars-Peter Clausen case 8:
583b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_8;
584b6b5e76bSLars-Peter Clausen break;
585b6b5e76bSLars-Peter Clausen case 16:
586b6b5e76bSLars-Peter Clausen ctrl1 = SSM2518_SAI_CTRL1_SAI_TDM_16;
587b6b5e76bSLars-Peter Clausen break;
588b6b5e76bSLars-Peter Clausen default:
589b6b5e76bSLars-Peter Clausen return -EINVAL;
590b6b5e76bSLars-Peter Clausen }
591b6b5e76bSLars-Peter Clausen
592b6b5e76bSLars-Peter Clausen ret = regmap_write(ssm2518->regmap, SSM2518_REG_CHAN_MAP,
593b6b5e76bSLars-Peter Clausen (left_slot << SSM2518_CHAN_MAP_LEFT_SLOT_OFFSET) |
594b6b5e76bSLars-Peter Clausen (right_slot << SSM2518_CHAN_MAP_RIGHT_SLOT_OFFSET));
595b6b5e76bSLars-Peter Clausen if (ret)
596b6b5e76bSLars-Peter Clausen return ret;
597b6b5e76bSLars-Peter Clausen
598b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL1,
599b6b5e76bSLars-Peter Clausen SSM2518_SAI_CTRL1_SAI_MASK, ctrl1);
600b6b5e76bSLars-Peter Clausen if (ret)
601b6b5e76bSLars-Peter Clausen return ret;
602b6b5e76bSLars-Peter Clausen
603b6b5e76bSLars-Peter Clausen return regmap_update_bits(ssm2518->regmap, SSM2518_REG_SAI_CTRL2,
604b6b5e76bSLars-Peter Clausen SSM2518_SAI_CTRL2_SLOT_WIDTH_MASK, ctrl2);
605b6b5e76bSLars-Peter Clausen }
606b6b5e76bSLars-Peter Clausen
ssm2518_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)607b6b5e76bSLars-Peter Clausen static int ssm2518_startup(struct snd_pcm_substream *substream,
608b6b5e76bSLars-Peter Clausen struct snd_soc_dai *dai)
609b6b5e76bSLars-Peter Clausen {
61017875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(dai->component);
611b6b5e76bSLars-Peter Clausen
612b6b5e76bSLars-Peter Clausen if (ssm2518->constraints)
613b6b5e76bSLars-Peter Clausen snd_pcm_hw_constraint_list(substream->runtime, 0,
614b6b5e76bSLars-Peter Clausen SNDRV_PCM_HW_PARAM_RATE, ssm2518->constraints);
615b6b5e76bSLars-Peter Clausen
616b6b5e76bSLars-Peter Clausen return 0;
617b6b5e76bSLars-Peter Clausen }
618b6b5e76bSLars-Peter Clausen
619b6b5e76bSLars-Peter Clausen #define SSM2518_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
620b6b5e76bSLars-Peter Clausen SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32)
621b6b5e76bSLars-Peter Clausen
622b6b5e76bSLars-Peter Clausen static const struct snd_soc_dai_ops ssm2518_dai_ops = {
623b6b5e76bSLars-Peter Clausen .startup = ssm2518_startup,
624b6b5e76bSLars-Peter Clausen .hw_params = ssm2518_hw_params,
625bd63ed76SKuninori Morimoto .mute_stream = ssm2518_mute,
626b6b5e76bSLars-Peter Clausen .set_fmt = ssm2518_set_dai_fmt,
627b6b5e76bSLars-Peter Clausen .set_tdm_slot = ssm2518_set_tdm_slot,
628bd63ed76SKuninori Morimoto .no_capture_mute = 1,
629b6b5e76bSLars-Peter Clausen };
630b6b5e76bSLars-Peter Clausen
631b6b5e76bSLars-Peter Clausen static struct snd_soc_dai_driver ssm2518_dai = {
632b6b5e76bSLars-Peter Clausen .name = "ssm2518-hifi",
633b6b5e76bSLars-Peter Clausen .playback = {
634b6b5e76bSLars-Peter Clausen .stream_name = "Playback",
635b6b5e76bSLars-Peter Clausen .channels_min = 2,
636b6b5e76bSLars-Peter Clausen .channels_max = 2,
637b6b5e76bSLars-Peter Clausen .rates = SNDRV_PCM_RATE_8000_96000,
638b6b5e76bSLars-Peter Clausen .formats = SSM2518_FORMATS,
639b6b5e76bSLars-Peter Clausen },
640b6b5e76bSLars-Peter Clausen .ops = &ssm2518_dai_ops,
641b6b5e76bSLars-Peter Clausen };
642b6b5e76bSLars-Peter Clausen
ssm2518_set_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)64317875fe4SKuninori Morimoto static int ssm2518_set_sysclk(struct snd_soc_component *component, int clk_id,
644b6b5e76bSLars-Peter Clausen int source, unsigned int freq, int dir)
645b6b5e76bSLars-Peter Clausen {
64617875fe4SKuninori Morimoto struct ssm2518 *ssm2518 = snd_soc_component_get_drvdata(component);
647b6b5e76bSLars-Peter Clausen unsigned int val;
648b6b5e76bSLars-Peter Clausen
649b6b5e76bSLars-Peter Clausen if (clk_id != SSM2518_SYSCLK)
650b6b5e76bSLars-Peter Clausen return -EINVAL;
651b6b5e76bSLars-Peter Clausen
652b6b5e76bSLars-Peter Clausen switch (source) {
653b6b5e76bSLars-Peter Clausen case SSM2518_SYSCLK_SRC_MCLK:
654b6b5e76bSLars-Peter Clausen val = 0;
655b6b5e76bSLars-Peter Clausen break;
656b6b5e76bSLars-Peter Clausen case SSM2518_SYSCLK_SRC_BCLK:
657b6b5e76bSLars-Peter Clausen /* In this case the bitclock is used as the system clock, and
658b6b5e76bSLars-Peter Clausen * the bitclock signal needs to be connected to the MCLK pin and
659b6b5e76bSLars-Peter Clausen * the BCLK pin is left unconnected */
660b6b5e76bSLars-Peter Clausen val = SSM2518_POWER1_NO_BCLK;
661b6b5e76bSLars-Peter Clausen break;
662b6b5e76bSLars-Peter Clausen default:
663b6b5e76bSLars-Peter Clausen return -EINVAL;
664b6b5e76bSLars-Peter Clausen }
665b6b5e76bSLars-Peter Clausen
666b6b5e76bSLars-Peter Clausen switch (freq) {
667b6b5e76bSLars-Peter Clausen case 0:
668b6b5e76bSLars-Peter Clausen ssm2518->constraints = NULL;
669b6b5e76bSLars-Peter Clausen break;
670b6b5e76bSLars-Peter Clausen case 2048000:
671b6b5e76bSLars-Peter Clausen case 4096000:
672b6b5e76bSLars-Peter Clausen case 8192000:
673b6b5e76bSLars-Peter Clausen case 3200000:
674b6b5e76bSLars-Peter Clausen case 6400000:
675b6b5e76bSLars-Peter Clausen case 12800000:
676b6b5e76bSLars-Peter Clausen ssm2518->constraints = &ssm2518_constraints_2048000;
677b6b5e76bSLars-Peter Clausen break;
678b6b5e76bSLars-Peter Clausen case 2822000:
679b6b5e76bSLars-Peter Clausen case 5644800:
680b6b5e76bSLars-Peter Clausen case 11289600:
681b6b5e76bSLars-Peter Clausen case 16934400:
682b6b5e76bSLars-Peter Clausen case 22579200:
683b6b5e76bSLars-Peter Clausen case 33868800:
684b6b5e76bSLars-Peter Clausen case 4410000:
685b6b5e76bSLars-Peter Clausen case 8820000:
686b6b5e76bSLars-Peter Clausen case 17640000:
687b6b5e76bSLars-Peter Clausen ssm2518->constraints = &ssm2518_constraints_2822000;
688b6b5e76bSLars-Peter Clausen break;
689b6b5e76bSLars-Peter Clausen case 3072000:
690b6b5e76bSLars-Peter Clausen case 6144000:
691b6b5e76bSLars-Peter Clausen case 38864000:
692b6b5e76bSLars-Peter Clausen case 4800000:
693b6b5e76bSLars-Peter Clausen case 9600000:
694b6b5e76bSLars-Peter Clausen case 19200000:
695b6b5e76bSLars-Peter Clausen ssm2518->constraints = &ssm2518_constraints_3072000;
696b6b5e76bSLars-Peter Clausen break;
697b6b5e76bSLars-Peter Clausen case 12288000:
698b6b5e76bSLars-Peter Clausen case 16384000:
699b6b5e76bSLars-Peter Clausen case 24576000:
700b6b5e76bSLars-Peter Clausen ssm2518->constraints = &ssm2518_constraints_12288000;
701b6b5e76bSLars-Peter Clausen break;
702b6b5e76bSLars-Peter Clausen default:
703b6b5e76bSLars-Peter Clausen return -EINVAL;
704b6b5e76bSLars-Peter Clausen }
705b6b5e76bSLars-Peter Clausen
706b6b5e76bSLars-Peter Clausen ssm2518->sysclk = freq;
707b6b5e76bSLars-Peter Clausen
708b6b5e76bSLars-Peter Clausen return regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER1,
709b6b5e76bSLars-Peter Clausen SSM2518_POWER1_NO_BCLK, val);
710b6b5e76bSLars-Peter Clausen }
711b6b5e76bSLars-Peter Clausen
71217875fe4SKuninori Morimoto static const struct snd_soc_component_driver ssm2518_component_driver = {
713b6b5e76bSLars-Peter Clausen .set_bias_level = ssm2518_set_bias_level,
714b6b5e76bSLars-Peter Clausen .set_sysclk = ssm2518_set_sysclk,
715b6b5e76bSLars-Peter Clausen .controls = ssm2518_snd_controls,
716b6b5e76bSLars-Peter Clausen .num_controls = ARRAY_SIZE(ssm2518_snd_controls),
717b6b5e76bSLars-Peter Clausen .dapm_widgets = ssm2518_dapm_widgets,
718b6b5e76bSLars-Peter Clausen .num_dapm_widgets = ARRAY_SIZE(ssm2518_dapm_widgets),
719b6b5e76bSLars-Peter Clausen .dapm_routes = ssm2518_routes,
720b6b5e76bSLars-Peter Clausen .num_dapm_routes = ARRAY_SIZE(ssm2518_routes),
72117875fe4SKuninori Morimoto .use_pmdown_time = 1,
72217875fe4SKuninori Morimoto .endianness = 1,
723b6b5e76bSLars-Peter Clausen };
724b6b5e76bSLars-Peter Clausen
725b6b5e76bSLars-Peter Clausen static const struct regmap_config ssm2518_regmap_config = {
726b6b5e76bSLars-Peter Clausen .val_bits = 8,
727b6b5e76bSLars-Peter Clausen .reg_bits = 8,
728b6b5e76bSLars-Peter Clausen
729b6b5e76bSLars-Peter Clausen .max_register = SSM2518_REG_DRC_9,
730b6b5e76bSLars-Peter Clausen
731b6b5e76bSLars-Peter Clausen .cache_type = REGCACHE_RBTREE,
732b6b5e76bSLars-Peter Clausen .reg_defaults = ssm2518_reg_defaults,
733b6b5e76bSLars-Peter Clausen .num_reg_defaults = ARRAY_SIZE(ssm2518_reg_defaults),
734b6b5e76bSLars-Peter Clausen };
735b6b5e76bSLars-Peter Clausen
ssm2518_i2c_probe(struct i2c_client * i2c)736b79bd63aSStephen Kitt static int ssm2518_i2c_probe(struct i2c_client *i2c)
737b6b5e76bSLars-Peter Clausen {
738b6b5e76bSLars-Peter Clausen struct ssm2518 *ssm2518;
739b6b5e76bSLars-Peter Clausen int ret;
740b6b5e76bSLars-Peter Clausen
741b6b5e76bSLars-Peter Clausen ssm2518 = devm_kzalloc(&i2c->dev, sizeof(*ssm2518), GFP_KERNEL);
742b6b5e76bSLars-Peter Clausen if (ssm2518 == NULL)
743b6b5e76bSLars-Peter Clausen return -ENOMEM;
744b6b5e76bSLars-Peter Clausen
745179f69faSDmitry Torokhov /* Start with enabling the chip */
746179f69faSDmitry Torokhov ssm2518->enable_gpio = devm_gpiod_get_optional(&i2c->dev, NULL,
747179f69faSDmitry Torokhov GPIOD_OUT_HIGH);
748179f69faSDmitry Torokhov ret = PTR_ERR_OR_ZERO(ssm2518->enable_gpio);
749b6b5e76bSLars-Peter Clausen if (ret)
750b6b5e76bSLars-Peter Clausen return ret;
751179f69faSDmitry Torokhov
752179f69faSDmitry Torokhov gpiod_set_consumer_name(ssm2518->enable_gpio, "SSM2518 nSD");
753b6b5e76bSLars-Peter Clausen
754b6b5e76bSLars-Peter Clausen i2c_set_clientdata(i2c, ssm2518);
755b6b5e76bSLars-Peter Clausen
756b6b5e76bSLars-Peter Clausen ssm2518->regmap = devm_regmap_init_i2c(i2c, &ssm2518_regmap_config);
757b6b5e76bSLars-Peter Clausen if (IS_ERR(ssm2518->regmap))
758b6b5e76bSLars-Peter Clausen return PTR_ERR(ssm2518->regmap);
759b6b5e76bSLars-Peter Clausen
760b6b5e76bSLars-Peter Clausen /*
761b6b5e76bSLars-Peter Clausen * The reset bit is obviously volatile, but we need to be able to cache
762b6b5e76bSLars-Peter Clausen * the other bits in the register, so we can't just mark the whole
763b6b5e76bSLars-Peter Clausen * register as volatile. Since this is the only place where we'll ever
764b6b5e76bSLars-Peter Clausen * touch the reset bit just bypass the cache for this operation.
765b6b5e76bSLars-Peter Clausen */
766b6b5e76bSLars-Peter Clausen regcache_cache_bypass(ssm2518->regmap, true);
767b6b5e76bSLars-Peter Clausen ret = regmap_write(ssm2518->regmap, SSM2518_REG_POWER1,
768b6b5e76bSLars-Peter Clausen SSM2518_POWER1_RESET);
769b6b5e76bSLars-Peter Clausen regcache_cache_bypass(ssm2518->regmap, false);
770b6b5e76bSLars-Peter Clausen if (ret)
771b6b5e76bSLars-Peter Clausen return ret;
772b6b5e76bSLars-Peter Clausen
773b6b5e76bSLars-Peter Clausen ret = regmap_update_bits(ssm2518->regmap, SSM2518_REG_POWER2,
774b6b5e76bSLars-Peter Clausen SSM2518_POWER2_APWDN, 0x00);
775b6b5e76bSLars-Peter Clausen if (ret)
776b6b5e76bSLars-Peter Clausen return ret;
777b6b5e76bSLars-Peter Clausen
778b6b5e76bSLars-Peter Clausen ret = ssm2518_set_power(ssm2518, false);
779b6b5e76bSLars-Peter Clausen if (ret)
780b6b5e76bSLars-Peter Clausen return ret;
781b6b5e76bSLars-Peter Clausen
78217875fe4SKuninori Morimoto return devm_snd_soc_register_component(&i2c->dev,
78317875fe4SKuninori Morimoto &ssm2518_component_driver,
784b6b5e76bSLars-Peter Clausen &ssm2518_dai, 1);
785b6b5e76bSLars-Peter Clausen }
786b6b5e76bSLars-Peter Clausen
787601e4576SRicard Wanderlof #ifdef CONFIG_OF
788601e4576SRicard Wanderlof static const struct of_device_id ssm2518_dt_ids[] = {
789601e4576SRicard Wanderlof { .compatible = "adi,ssm2518", },
790601e4576SRicard Wanderlof { }
791601e4576SRicard Wanderlof };
792601e4576SRicard Wanderlof MODULE_DEVICE_TABLE(of, ssm2518_dt_ids);
793601e4576SRicard Wanderlof #endif
794601e4576SRicard Wanderlof
795b6b5e76bSLars-Peter Clausen static const struct i2c_device_id ssm2518_i2c_ids[] = {
796b6b5e76bSLars-Peter Clausen { "ssm2518", 0 },
797b6b5e76bSLars-Peter Clausen { }
798b6b5e76bSLars-Peter Clausen };
799b6b5e76bSLars-Peter Clausen MODULE_DEVICE_TABLE(i2c, ssm2518_i2c_ids);
800b6b5e76bSLars-Peter Clausen
801b6b5e76bSLars-Peter Clausen static struct i2c_driver ssm2518_driver = {
802b6b5e76bSLars-Peter Clausen .driver = {
803b6b5e76bSLars-Peter Clausen .name = "ssm2518",
804601e4576SRicard Wanderlof .of_match_table = of_match_ptr(ssm2518_dt_ids),
805b6b5e76bSLars-Peter Clausen },
806*9abcd240SUwe Kleine-König .probe = ssm2518_i2c_probe,
807b6b5e76bSLars-Peter Clausen .id_table = ssm2518_i2c_ids,
808b6b5e76bSLars-Peter Clausen };
809b6b5e76bSLars-Peter Clausen module_i2c_driver(ssm2518_driver);
810b6b5e76bSLars-Peter Clausen
811b6b5e76bSLars-Peter Clausen MODULE_DESCRIPTION("ASoC SSM2518 driver");
812b6b5e76bSLars-Peter Clausen MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
813b6b5e76bSLars-Peter Clausen MODULE_LICENSE("GPL");
814