1*20d17057SJack Yu /* SPDX-License-Identifier: GPL-2.0-only */ 2*20d17057SJack Yu /* 3*20d17057SJack Yu * rt715-sdca.h -- RT715 ALSA SoC audio driver header 4*20d17057SJack Yu * 5*20d17057SJack Yu * Copyright(c) 2020 Realtek Semiconductor Corp. 6*20d17057SJack Yu */ 7*20d17057SJack Yu 8*20d17057SJack Yu #ifndef __RT715_SDCA_H__ 9*20d17057SJack Yu #define __RT715_SDCA_H__ 10*20d17057SJack Yu 11*20d17057SJack Yu #include <linux/regmap.h> 12*20d17057SJack Yu #include <linux/soundwire/sdw.h> 13*20d17057SJack Yu #include <linux/soundwire/sdw_type.h> 14*20d17057SJack Yu #include <sound/soc.h> 15*20d17057SJack Yu #include <linux/workqueue.h> 16*20d17057SJack Yu #include <linux/device.h> 17*20d17057SJack Yu 18*20d17057SJack Yu struct rt715_sdca_priv { 19*20d17057SJack Yu struct regmap *regmap; 20*20d17057SJack Yu struct regmap *mbq_regmap; 21*20d17057SJack Yu struct snd_soc_codec *codec; 22*20d17057SJack Yu struct sdw_slave *slave; 23*20d17057SJack Yu struct delayed_work adc_mute_work; 24*20d17057SJack Yu int dbg_nid; 25*20d17057SJack Yu int dbg_vid; 26*20d17057SJack Yu int dbg_payload; 27*20d17057SJack Yu enum sdw_slave_status status; 28*20d17057SJack Yu struct sdw_bus_params params; 29*20d17057SJack Yu bool hw_init; 30*20d17057SJack Yu bool first_init; 31*20d17057SJack Yu int l_is_unmute; 32*20d17057SJack Yu int r_is_unmute; 33*20d17057SJack Yu int hw_sdw_ver; 34*20d17057SJack Yu int kctl_switch_orig[4]; 35*20d17057SJack Yu int kctl_2ch_orig[2]; 36*20d17057SJack Yu int kctl_4ch_orig[4]; 37*20d17057SJack Yu int kctl_8ch_orig[8]; 38*20d17057SJack Yu }; 39*20d17057SJack Yu 40*20d17057SJack Yu struct rt715_sdw_stream_data { 41*20d17057SJack Yu struct sdw_stream_runtime *sdw_stream; 42*20d17057SJack Yu }; 43*20d17057SJack Yu 44*20d17057SJack Yu struct rt715_sdca_kcontrol_private { 45*20d17057SJack Yu unsigned int reg_base; 46*20d17057SJack Yu unsigned int count; 47*20d17057SJack Yu unsigned int max; 48*20d17057SJack Yu unsigned int shift; 49*20d17057SJack Yu unsigned int invert; 50*20d17057SJack Yu }; 51*20d17057SJack Yu 52*20d17057SJack Yu /* MIPI Register */ 53*20d17057SJack Yu #define RT715_INT_CTRL 0x005a 54*20d17057SJack Yu #define RT715_INT_MASK 0x005e 55*20d17057SJack Yu 56*20d17057SJack Yu /* NID */ 57*20d17057SJack Yu #define RT715_AUDIO_FUNCTION_GROUP 0x01 58*20d17057SJack Yu #define RT715_MIC_ADC 0x07 59*20d17057SJack Yu #define RT715_LINE_ADC 0x08 60*20d17057SJack Yu #define RT715_MIX_ADC 0x09 61*20d17057SJack Yu #define RT715_DMIC1 0x12 62*20d17057SJack Yu #define RT715_DMIC2 0x13 63*20d17057SJack Yu #define RT715_MIC1 0x18 64*20d17057SJack Yu #define RT715_MIC2 0x19 65*20d17057SJack Yu #define RT715_LINE1 0x1a 66*20d17057SJack Yu #define RT715_LINE2 0x1b 67*20d17057SJack Yu #define RT715_DMIC3 0x1d 68*20d17057SJack Yu #define RT715_DMIC4 0x29 69*20d17057SJack Yu #define RT715_VENDOR_REG 0x20 70*20d17057SJack Yu #define RT715_MUX_IN1 0x22 71*20d17057SJack Yu #define RT715_MUX_IN2 0x23 72*20d17057SJack Yu #define RT715_MUX_IN3 0x24 73*20d17057SJack Yu #define RT715_MUX_IN4 0x25 74*20d17057SJack Yu #define RT715_MIX_ADC2 0x27 75*20d17057SJack Yu #define RT715_INLINE_CMD 0x55 76*20d17057SJack Yu #define RT715_VENDOR_HDA_CTL 0x61 77*20d17057SJack Yu 78*20d17057SJack Yu /* Index (NID:20h) */ 79*20d17057SJack Yu #define RT715_PRODUCT_NUM 0x0 80*20d17057SJack Yu #define RT715_IRQ_CTRL 0x2b 81*20d17057SJack Yu #define RT715_AD_FUNC_EN 0x36 82*20d17057SJack Yu #define RT715_REV_1 0x37 83*20d17057SJack Yu #define RT715_SDW_INPUT_SEL 0x39 84*20d17057SJack Yu #define RT715_EXT_DMIC_CLK_CTRL2 0x54 85*20d17057SJack Yu 86*20d17057SJack Yu /* Index (NID:61h) */ 87*20d17057SJack Yu #define RT715_HDA_LEGACY_MUX_CTL1 0x00 88*20d17057SJack Yu 89*20d17057SJack Yu /* SDCA (Function) */ 90*20d17057SJack Yu #define FUN_JACK_CODEC 0x01 91*20d17057SJack Yu #define FUN_MIC_ARRAY 0x02 92*20d17057SJack Yu #define FUN_HID 0x03 93*20d17057SJack Yu /* SDCA (Entity) */ 94*20d17057SJack Yu #define RT715_SDCA_ST_EN 0x00 95*20d17057SJack Yu #define RT715_SDCA_CS_FREQ_IND_EN 0x01 96*20d17057SJack Yu #define RT715_SDCA_FU_ADC8_9_VOL 0x02 97*20d17057SJack Yu #define RT715_SDCA_SMPU_TRIG_ST_EN 0x05 98*20d17057SJack Yu #define RT715_SDCA_FU_ADC10_11_VOL 0x06 99*20d17057SJack Yu #define RT715_SDCA_FU_ADC7_27_VOL 0x0a 100*20d17057SJack Yu #define RT715_SDCA_FU_AMIC_GAIN_EN 0x0c 101*20d17057SJack Yu #define RT715_SDCA_FU_DMIC_GAIN_EN 0x0e 102*20d17057SJack Yu #define RT715_SDCA_CX_CLK_SEL_EN 0x10 103*20d17057SJack Yu #define RT715_SDCA_CREQ_POW_EN 0x18 104*20d17057SJack Yu /* SDCA (Control) */ 105*20d17057SJack Yu #define RT715_SDCA_ST_CTRL 0x00 106*20d17057SJack Yu #define RT715_SDCA_CX_CLK_SEL_CTRL 0x01 107*20d17057SJack Yu #define RT715_SDCA_REQ_POW_CTRL 0x01 108*20d17057SJack Yu #define RT715_SDCA_FU_MUTE_CTRL 0x01 109*20d17057SJack Yu #define RT715_SDCA_FU_VOL_CTRL 0x02 110*20d17057SJack Yu #define RT715_SDCA_FU_DMIC_GAIN_CTRL 0x0b 111*20d17057SJack Yu #define RT715_SDCA_FREQ_IND_CTRL 0x10 112*20d17057SJack Yu #define RT715_SDCA_SMPU_TRIG_EN_CTRL 0x10 113*20d17057SJack Yu #define RT715_SDCA_SMPU_TRIG_ST_CTRL 0x11 114*20d17057SJack Yu /* SDCA (Channel) */ 115*20d17057SJack Yu #define CH_00 0x00 116*20d17057SJack Yu #define CH_01 0x01 117*20d17057SJack Yu #define CH_02 0x02 118*20d17057SJack Yu #define CH_03 0x03 119*20d17057SJack Yu #define CH_04 0x04 120*20d17057SJack Yu #define CH_05 0x05 121*20d17057SJack Yu #define CH_06 0x06 122*20d17057SJack Yu #define CH_07 0x07 123*20d17057SJack Yu #define CH_08 0x08 124*20d17057SJack Yu 125*20d17057SJack Yu #define RT715_SDCA_DB_STEP 375 126*20d17057SJack Yu 127*20d17057SJack Yu enum { 128*20d17057SJack Yu RT715_AIF1, 129*20d17057SJack Yu RT715_AIF2, 130*20d17057SJack Yu }; 131*20d17057SJack Yu 132*20d17057SJack Yu int rt715_sdca_io_init(struct device *dev, struct sdw_slave *slave); 133*20d17057SJack Yu int rt715_sdca_init(struct device *dev, struct regmap *mbq_regmap, 134*20d17057SJack Yu struct regmap *regmap, struct sdw_slave *slave); 135*20d17057SJack Yu 136*20d17057SJack Yu #endif /* __RT715_SDCA_H__ */ 137