1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2df7c5216SBard Liao /*
373444723SBard Liao * rt5663.c -- RT5663 ALSA SoC audio codec driver
4df7c5216SBard Liao *
5df7c5216SBard Liao * Copyright 2016 Realtek Semiconductor Corp.
6df7c5216SBard Liao * Author: Jack Yu <jack.yu@realtek.com>
7df7c5216SBard Liao */
8df7c5216SBard Liao #include <linux/module.h>
9df7c5216SBard Liao #include <linux/moduleparam.h>
10df7c5216SBard Liao #include <linux/init.h>
11df7c5216SBard Liao #include <linux/delay.h>
12df7c5216SBard Liao #include <linux/pm.h>
13df7c5216SBard Liao #include <linux/i2c.h>
14df7c5216SBard Liao #include <linux/platform_device.h>
15df7c5216SBard Liao #include <linux/spi/spi.h>
16df7c5216SBard Liao #include <linux/acpi.h>
17e81a2a6dSCheng-Yi Chiang #include <linux/regulator/consumer.h>
18df7c5216SBard Liao #include <linux/workqueue.h>
19df7c5216SBard Liao #include <sound/core.h>
20df7c5216SBard Liao #include <sound/pcm.h>
21df7c5216SBard Liao #include <sound/pcm_params.h>
22df7c5216SBard Liao #include <sound/jack.h>
23df7c5216SBard Liao #include <sound/soc.h>
24df7c5216SBard Liao #include <sound/soc-dapm.h>
25df7c5216SBard Liao #include <sound/initval.h>
26df7c5216SBard Liao #include <sound/tlv.h>
27df7c5216SBard Liao
28df7c5216SBard Liao #include "rt5663.h"
29df7c5216SBard Liao #include "rl6231.h"
30df7c5216SBard Liao
3173444723SBard Liao #define RT5663_DEVICE_ID_2 0x6451
3273444723SBard Liao #define RT5663_DEVICE_ID_1 0x6406
33df7c5216SBard Liao
34e81a2a6dSCheng-Yi Chiang #define RT5663_POWER_ON_DELAY_MS 300
35e81a2a6dSCheng-Yi Chiang #define RT5663_SUPPLY_CURRENT_UA 500000
36e81a2a6dSCheng-Yi Chiang
37df7c5216SBard Liao enum {
3873444723SBard Liao CODEC_VER_1,
3973444723SBard Liao CODEC_VER_0,
40df7c5216SBard Liao };
41df7c5216SBard Liao
42457c25efSOder Chiou struct impedance_mapping_table {
43457c25efSOder Chiou unsigned int imp_min;
44457c25efSOder Chiou unsigned int imp_max;
45457c25efSOder Chiou unsigned int vol;
46457c25efSOder Chiou unsigned int dc_offset_l_manual;
47457c25efSOder Chiou unsigned int dc_offset_r_manual;
48457c25efSOder Chiou unsigned int dc_offset_l_manual_mic;
49457c25efSOder Chiou unsigned int dc_offset_r_manual_mic;
50457c25efSOder Chiou };
51457c25efSOder Chiou
52e81a2a6dSCheng-Yi Chiang static const char *const rt5663_supply_names[] = {
53e81a2a6dSCheng-Yi Chiang "avdd",
54e81a2a6dSCheng-Yi Chiang "cpvdd",
55e81a2a6dSCheng-Yi Chiang };
56e81a2a6dSCheng-Yi Chiang
57df7c5216SBard Liao struct rt5663_priv {
5845101122SKuninori Morimoto struct snd_soc_component *component;
59450f0f6aSoder_chiou@realtek.com struct rt5663_platform_data pdata;
60df7c5216SBard Liao struct regmap *regmap;
61de6ae8afSoder_chiou@realtek.com struct delayed_work jack_detect_work, jd_unplug_work;
62df7c5216SBard Liao struct snd_soc_jack *hs_jack;
63df7c5216SBard Liao struct timer_list btn_check_timer;
64457c25efSOder Chiou struct impedance_mapping_table *imp_table;
65e81a2a6dSCheng-Yi Chiang struct regulator_bulk_data supplies[ARRAY_SIZE(rt5663_supply_names)];
66df7c5216SBard Liao
6773444723SBard Liao int codec_ver;
68df7c5216SBard Liao int sysclk;
69df7c5216SBard Liao int sysclk_src;
70df7c5216SBard Liao int lrck;
71df7c5216SBard Liao
72df7c5216SBard Liao int pll_src;
73df7c5216SBard Liao int pll_in;
74df7c5216SBard Liao int pll_out;
75df7c5216SBard Liao
76df7c5216SBard Liao int jack_type;
77df7c5216SBard Liao };
78df7c5216SBard Liao
79450f0f6aSoder_chiou@realtek.com static const struct reg_sequence rt5663_patch_list[] = {
801d5c5b65Soder_chiou@realtek.com { 0x002a, 0x8020 },
81d26ed933Soder_chiou@realtek.com { 0x0086, 0x0028 },
82fc795bf7SOder Chiou { 0x0100, 0xa020 },
833e4d08c3Soder_chiou@realtek.com { 0x0117, 0x0f28 },
843e4d08c3Soder_chiou@realtek.com { 0x02fb, 0x8089 },
85450f0f6aSoder_chiou@realtek.com };
86450f0f6aSoder_chiou@realtek.com
8773444723SBard Liao static const struct reg_default rt5663_v2_reg[] = {
88df7c5216SBard Liao { 0x0000, 0x0000 },
89df7c5216SBard Liao { 0x0001, 0xc8c8 },
90df7c5216SBard Liao { 0x0002, 0x8080 },
91df7c5216SBard Liao { 0x0003, 0x8000 },
92df7c5216SBard Liao { 0x0004, 0xc80a },
93df7c5216SBard Liao { 0x0005, 0x0000 },
94df7c5216SBard Liao { 0x0006, 0x0000 },
95df7c5216SBard Liao { 0x0007, 0x0000 },
96df7c5216SBard Liao { 0x000a, 0x0000 },
97df7c5216SBard Liao { 0x000b, 0x0000 },
98df7c5216SBard Liao { 0x000c, 0x0000 },
99df7c5216SBard Liao { 0x000d, 0x0000 },
100df7c5216SBard Liao { 0x000f, 0x0808 },
101df7c5216SBard Liao { 0x0010, 0x4000 },
102df7c5216SBard Liao { 0x0011, 0x0000 },
103df7c5216SBard Liao { 0x0012, 0x1404 },
104df7c5216SBard Liao { 0x0013, 0x1000 },
105df7c5216SBard Liao { 0x0014, 0xa00a },
106df7c5216SBard Liao { 0x0015, 0x0404 },
107df7c5216SBard Liao { 0x0016, 0x0404 },
108df7c5216SBard Liao { 0x0017, 0x0011 },
109df7c5216SBard Liao { 0x0018, 0xafaf },
110df7c5216SBard Liao { 0x0019, 0xafaf },
111df7c5216SBard Liao { 0x001a, 0xafaf },
112df7c5216SBard Liao { 0x001b, 0x0011 },
113df7c5216SBard Liao { 0x001c, 0x2f2f },
114df7c5216SBard Liao { 0x001d, 0x2f2f },
115df7c5216SBard Liao { 0x001e, 0x2f2f },
116df7c5216SBard Liao { 0x001f, 0x0000 },
117df7c5216SBard Liao { 0x0020, 0x0000 },
118df7c5216SBard Liao { 0x0021, 0x0000 },
119df7c5216SBard Liao { 0x0022, 0x5757 },
120df7c5216SBard Liao { 0x0023, 0x0039 },
121df7c5216SBard Liao { 0x0024, 0x000b },
122df7c5216SBard Liao { 0x0026, 0xc0c0 },
123df7c5216SBard Liao { 0x0027, 0xc0c0 },
124df7c5216SBard Liao { 0x0028, 0xc0c0 },
125df7c5216SBard Liao { 0x0029, 0x8080 },
126df7c5216SBard Liao { 0x002a, 0xaaaa },
127df7c5216SBard Liao { 0x002b, 0xaaaa },
128df7c5216SBard Liao { 0x002c, 0xaba8 },
129df7c5216SBard Liao { 0x002d, 0x0000 },
130df7c5216SBard Liao { 0x002e, 0x0000 },
131df7c5216SBard Liao { 0x002f, 0x0000 },
132df7c5216SBard Liao { 0x0030, 0x0000 },
133df7c5216SBard Liao { 0x0031, 0x5000 },
134df7c5216SBard Liao { 0x0032, 0x0000 },
135df7c5216SBard Liao { 0x0033, 0x0000 },
136df7c5216SBard Liao { 0x0034, 0x0000 },
137df7c5216SBard Liao { 0x0035, 0x0000 },
138df7c5216SBard Liao { 0x003a, 0x0000 },
139df7c5216SBard Liao { 0x003b, 0x0000 },
140df7c5216SBard Liao { 0x003c, 0x00ff },
141df7c5216SBard Liao { 0x003d, 0x0000 },
142df7c5216SBard Liao { 0x003e, 0x00ff },
143df7c5216SBard Liao { 0x003f, 0x0000 },
144df7c5216SBard Liao { 0x0040, 0x0000 },
145df7c5216SBard Liao { 0x0041, 0x00ff },
146df7c5216SBard Liao { 0x0042, 0x0000 },
147df7c5216SBard Liao { 0x0043, 0x00ff },
148df7c5216SBard Liao { 0x0044, 0x0c0c },
149df7c5216SBard Liao { 0x0049, 0xc00b },
150df7c5216SBard Liao { 0x004a, 0x0000 },
151df7c5216SBard Liao { 0x004b, 0x031f },
152df7c5216SBard Liao { 0x004d, 0x0000 },
153df7c5216SBard Liao { 0x004e, 0x001f },
154df7c5216SBard Liao { 0x004f, 0x0000 },
155df7c5216SBard Liao { 0x0050, 0x001f },
156df7c5216SBard Liao { 0x0052, 0xf000 },
157df7c5216SBard Liao { 0x0061, 0x0000 },
158df7c5216SBard Liao { 0x0062, 0x0000 },
159df7c5216SBard Liao { 0x0063, 0x003e },
160df7c5216SBard Liao { 0x0064, 0x0000 },
161df7c5216SBard Liao { 0x0065, 0x0000 },
162df7c5216SBard Liao { 0x0066, 0x003f },
163df7c5216SBard Liao { 0x0067, 0x0000 },
164df7c5216SBard Liao { 0x006b, 0x0000 },
165df7c5216SBard Liao { 0x006d, 0xff00 },
166df7c5216SBard Liao { 0x006e, 0x2808 },
167df7c5216SBard Liao { 0x006f, 0x000a },
168df7c5216SBard Liao { 0x0070, 0x8000 },
169df7c5216SBard Liao { 0x0071, 0x8000 },
170df7c5216SBard Liao { 0x0072, 0x8000 },
171df7c5216SBard Liao { 0x0073, 0x7000 },
172df7c5216SBard Liao { 0x0074, 0x7770 },
173df7c5216SBard Liao { 0x0075, 0x0002 },
174df7c5216SBard Liao { 0x0076, 0x0001 },
175df7c5216SBard Liao { 0x0078, 0x00f0 },
176df7c5216SBard Liao { 0x0079, 0x0000 },
177df7c5216SBard Liao { 0x007a, 0x0000 },
178df7c5216SBard Liao { 0x007b, 0x0000 },
179df7c5216SBard Liao { 0x007c, 0x0000 },
180df7c5216SBard Liao { 0x007d, 0x0123 },
181df7c5216SBard Liao { 0x007e, 0x4500 },
182df7c5216SBard Liao { 0x007f, 0x8003 },
183df7c5216SBard Liao { 0x0080, 0x0000 },
184df7c5216SBard Liao { 0x0081, 0x0000 },
185df7c5216SBard Liao { 0x0082, 0x0000 },
186df7c5216SBard Liao { 0x0083, 0x0000 },
187df7c5216SBard Liao { 0x0084, 0x0000 },
188df7c5216SBard Liao { 0x0085, 0x0000 },
189df7c5216SBard Liao { 0x0086, 0x0008 },
190df7c5216SBard Liao { 0x0087, 0x0000 },
191df7c5216SBard Liao { 0x0088, 0x0000 },
192df7c5216SBard Liao { 0x0089, 0x0000 },
193df7c5216SBard Liao { 0x008a, 0x0000 },
194df7c5216SBard Liao { 0x008b, 0x0000 },
195df7c5216SBard Liao { 0x008c, 0x0003 },
196df7c5216SBard Liao { 0x008e, 0x0060 },
197df7c5216SBard Liao { 0x008f, 0x1000 },
198df7c5216SBard Liao { 0x0091, 0x0c26 },
199df7c5216SBard Liao { 0x0092, 0x0073 },
200df7c5216SBard Liao { 0x0093, 0x0000 },
201df7c5216SBard Liao { 0x0094, 0x0080 },
202df7c5216SBard Liao { 0x0098, 0x0000 },
203df7c5216SBard Liao { 0x0099, 0x0000 },
204df7c5216SBard Liao { 0x009a, 0x0007 },
205df7c5216SBard Liao { 0x009f, 0x0000 },
206df7c5216SBard Liao { 0x00a0, 0x0000 },
207df7c5216SBard Liao { 0x00a1, 0x0002 },
208df7c5216SBard Liao { 0x00a2, 0x0001 },
209df7c5216SBard Liao { 0x00a3, 0x0002 },
210df7c5216SBard Liao { 0x00a4, 0x0001 },
211df7c5216SBard Liao { 0x00ae, 0x2040 },
212df7c5216SBard Liao { 0x00af, 0x0000 },
213df7c5216SBard Liao { 0x00b6, 0x0000 },
214df7c5216SBard Liao { 0x00b7, 0x0000 },
215df7c5216SBard Liao { 0x00b8, 0x0000 },
216df7c5216SBard Liao { 0x00b9, 0x0000 },
217df7c5216SBard Liao { 0x00ba, 0x0002 },
218df7c5216SBard Liao { 0x00bb, 0x0000 },
219df7c5216SBard Liao { 0x00be, 0x0000 },
220df7c5216SBard Liao { 0x00c0, 0x0000 },
221df7c5216SBard Liao { 0x00c1, 0x0aaa },
222df7c5216SBard Liao { 0x00c2, 0xaa80 },
223df7c5216SBard Liao { 0x00c3, 0x0003 },
224df7c5216SBard Liao { 0x00c4, 0x0000 },
225df7c5216SBard Liao { 0x00d0, 0x0000 },
226df7c5216SBard Liao { 0x00d1, 0x2244 },
227df7c5216SBard Liao { 0x00d2, 0x0000 },
228df7c5216SBard Liao { 0x00d3, 0x3300 },
229df7c5216SBard Liao { 0x00d4, 0x2200 },
230df7c5216SBard Liao { 0x00d9, 0x0809 },
231df7c5216SBard Liao { 0x00da, 0x0000 },
232df7c5216SBard Liao { 0x00db, 0x0008 },
233df7c5216SBard Liao { 0x00dc, 0x00c0 },
234df7c5216SBard Liao { 0x00dd, 0x6724 },
235df7c5216SBard Liao { 0x00de, 0x3131 },
236df7c5216SBard Liao { 0x00df, 0x0008 },
237df7c5216SBard Liao { 0x00e0, 0x4000 },
238df7c5216SBard Liao { 0x00e1, 0x3131 },
239df7c5216SBard Liao { 0x00e2, 0x600c },
240df7c5216SBard Liao { 0x00ea, 0xb320 },
241df7c5216SBard Liao { 0x00eb, 0x0000 },
242df7c5216SBard Liao { 0x00ec, 0xb300 },
243df7c5216SBard Liao { 0x00ed, 0x0000 },
244df7c5216SBard Liao { 0x00ee, 0xb320 },
245df7c5216SBard Liao { 0x00ef, 0x0000 },
246df7c5216SBard Liao { 0x00f0, 0x0201 },
247df7c5216SBard Liao { 0x00f1, 0x0ddd },
248df7c5216SBard Liao { 0x00f2, 0x0ddd },
249df7c5216SBard Liao { 0x00f6, 0x0000 },
250df7c5216SBard Liao { 0x00f7, 0x0000 },
251df7c5216SBard Liao { 0x00f8, 0x0000 },
252df7c5216SBard Liao { 0x00fa, 0x0000 },
253df7c5216SBard Liao { 0x00fb, 0x0000 },
254df7c5216SBard Liao { 0x00fc, 0x0000 },
255df7c5216SBard Liao { 0x00fd, 0x0000 },
256df7c5216SBard Liao { 0x00fe, 0x10ec },
257df7c5216SBard Liao { 0x00ff, 0x6451 },
258df7c5216SBard Liao { 0x0100, 0xaaaa },
259df7c5216SBard Liao { 0x0101, 0x000a },
260df7c5216SBard Liao { 0x010a, 0xaaaa },
261df7c5216SBard Liao { 0x010b, 0xa0a0 },
262df7c5216SBard Liao { 0x010c, 0xaeae },
263df7c5216SBard Liao { 0x010d, 0xaaaa },
264df7c5216SBard Liao { 0x010e, 0xaaaa },
265df7c5216SBard Liao { 0x010f, 0xaaaa },
266df7c5216SBard Liao { 0x0110, 0xe002 },
267df7c5216SBard Liao { 0x0111, 0xa602 },
268df7c5216SBard Liao { 0x0112, 0xaaaa },
269df7c5216SBard Liao { 0x0113, 0x2000 },
270df7c5216SBard Liao { 0x0117, 0x0f00 },
271df7c5216SBard Liao { 0x0125, 0x0420 },
272df7c5216SBard Liao { 0x0132, 0x0000 },
273df7c5216SBard Liao { 0x0133, 0x0000 },
274df7c5216SBard Liao { 0x0136, 0x5555 },
275df7c5216SBard Liao { 0x0137, 0x5540 },
276df7c5216SBard Liao { 0x0138, 0x3700 },
277df7c5216SBard Liao { 0x0139, 0x79a1 },
278df7c5216SBard Liao { 0x013a, 0x2020 },
279df7c5216SBard Liao { 0x013b, 0x2020 },
280df7c5216SBard Liao { 0x013c, 0x2005 },
281df7c5216SBard Liao { 0x013f, 0x0000 },
282df7c5216SBard Liao { 0x0145, 0x0002 },
283df7c5216SBard Liao { 0x0146, 0x0000 },
284df7c5216SBard Liao { 0x0147, 0x0000 },
285df7c5216SBard Liao { 0x0148, 0x0000 },
286df7c5216SBard Liao { 0x0160, 0x4ec0 },
287df7c5216SBard Liao { 0x0161, 0x0080 },
288df7c5216SBard Liao { 0x0162, 0x0200 },
289df7c5216SBard Liao { 0x0163, 0x0800 },
290df7c5216SBard Liao { 0x0164, 0x0000 },
291df7c5216SBard Liao { 0x0165, 0x0000 },
292df7c5216SBard Liao { 0x0166, 0x0000 },
293df7c5216SBard Liao { 0x0167, 0x000f },
294df7c5216SBard Liao { 0x0168, 0x000f },
295df7c5216SBard Liao { 0x0170, 0x4e80 },
296df7c5216SBard Liao { 0x0171, 0x0080 },
297df7c5216SBard Liao { 0x0172, 0x0200 },
298df7c5216SBard Liao { 0x0173, 0x0800 },
299df7c5216SBard Liao { 0x0174, 0x00ff },
300df7c5216SBard Liao { 0x0175, 0x0000 },
301df7c5216SBard Liao { 0x0190, 0x4131 },
302df7c5216SBard Liao { 0x0191, 0x4131 },
303df7c5216SBard Liao { 0x0192, 0x4131 },
304df7c5216SBard Liao { 0x0193, 0x4131 },
305df7c5216SBard Liao { 0x0194, 0x0000 },
306df7c5216SBard Liao { 0x0195, 0x0000 },
307df7c5216SBard Liao { 0x0196, 0x0000 },
308df7c5216SBard Liao { 0x0197, 0x0000 },
309df7c5216SBard Liao { 0x0198, 0x0000 },
310df7c5216SBard Liao { 0x0199, 0x0000 },
311df7c5216SBard Liao { 0x01a0, 0x1e64 },
312df7c5216SBard Liao { 0x01a1, 0x06a3 },
313df7c5216SBard Liao { 0x01a2, 0x0000 },
314df7c5216SBard Liao { 0x01a3, 0x0000 },
315df7c5216SBard Liao { 0x01a4, 0x0000 },
316df7c5216SBard Liao { 0x01a5, 0x0000 },
317df7c5216SBard Liao { 0x01a6, 0x0000 },
318df7c5216SBard Liao { 0x01a7, 0x0000 },
319df7c5216SBard Liao { 0x01a8, 0x0000 },
320df7c5216SBard Liao { 0x01a9, 0x0000 },
321df7c5216SBard Liao { 0x01aa, 0x0000 },
322df7c5216SBard Liao { 0x01ab, 0x0000 },
323df7c5216SBard Liao { 0x01b5, 0x0000 },
324df7c5216SBard Liao { 0x01b6, 0x01c3 },
325df7c5216SBard Liao { 0x01b7, 0x02a0 },
326df7c5216SBard Liao { 0x01b8, 0x03e9 },
327df7c5216SBard Liao { 0x01b9, 0x1389 },
328df7c5216SBard Liao { 0x01ba, 0xc351 },
329df7c5216SBard Liao { 0x01bb, 0x0009 },
330df7c5216SBard Liao { 0x01bc, 0x0018 },
331df7c5216SBard Liao { 0x01bd, 0x002a },
332df7c5216SBard Liao { 0x01be, 0x004c },
333df7c5216SBard Liao { 0x01bf, 0x0097 },
334df7c5216SBard Liao { 0x01c0, 0x433d },
335df7c5216SBard Liao { 0x01c1, 0x0000 },
336df7c5216SBard Liao { 0x01c2, 0x0000 },
337df7c5216SBard Liao { 0x01c3, 0x0000 },
338df7c5216SBard Liao { 0x01c4, 0x0000 },
339df7c5216SBard Liao { 0x01c5, 0x0000 },
340df7c5216SBard Liao { 0x01c6, 0x0000 },
341df7c5216SBard Liao { 0x01c7, 0x0000 },
342df7c5216SBard Liao { 0x01c8, 0x40af },
343df7c5216SBard Liao { 0x01c9, 0x0702 },
344df7c5216SBard Liao { 0x01ca, 0x0000 },
345df7c5216SBard Liao { 0x01cb, 0x0000 },
346df7c5216SBard Liao { 0x01cc, 0x5757 },
347df7c5216SBard Liao { 0x01cd, 0x5757 },
348df7c5216SBard Liao { 0x01ce, 0x5757 },
349df7c5216SBard Liao { 0x01cf, 0x5757 },
350df7c5216SBard Liao { 0x01d0, 0x5757 },
351df7c5216SBard Liao { 0x01d1, 0x5757 },
352df7c5216SBard Liao { 0x01d2, 0x5757 },
353df7c5216SBard Liao { 0x01d3, 0x5757 },
354df7c5216SBard Liao { 0x01d4, 0x5757 },
355df7c5216SBard Liao { 0x01d5, 0x5757 },
356df7c5216SBard Liao { 0x01d6, 0x003c },
357df7c5216SBard Liao { 0x01da, 0x0000 },
358df7c5216SBard Liao { 0x01db, 0x0000 },
359df7c5216SBard Liao { 0x01dc, 0x0000 },
360df7c5216SBard Liao { 0x01de, 0x7c00 },
361df7c5216SBard Liao { 0x01df, 0x0320 },
362df7c5216SBard Liao { 0x01e0, 0x06a1 },
363df7c5216SBard Liao { 0x01e1, 0x0000 },
364df7c5216SBard Liao { 0x01e2, 0x0000 },
365df7c5216SBard Liao { 0x01e3, 0x0000 },
366df7c5216SBard Liao { 0x01e4, 0x0000 },
367df7c5216SBard Liao { 0x01e5, 0x0000 },
368df7c5216SBard Liao { 0x01e6, 0x0001 },
369df7c5216SBard Liao { 0x01e7, 0x0000 },
370df7c5216SBard Liao { 0x01e8, 0x0000 },
371df7c5216SBard Liao { 0x01ea, 0x0000 },
372df7c5216SBard Liao { 0x01eb, 0x0000 },
373df7c5216SBard Liao { 0x01ec, 0x0000 },
374df7c5216SBard Liao { 0x01ed, 0x0000 },
375df7c5216SBard Liao { 0x01ee, 0x0000 },
376df7c5216SBard Liao { 0x01ef, 0x0000 },
377df7c5216SBard Liao { 0x01f0, 0x0000 },
378df7c5216SBard Liao { 0x01f1, 0x0000 },
379df7c5216SBard Liao { 0x01f2, 0x0000 },
380df7c5216SBard Liao { 0x01f3, 0x0000 },
381df7c5216SBard Liao { 0x01f4, 0x0000 },
382df7c5216SBard Liao { 0x0200, 0x0000 },
383df7c5216SBard Liao { 0x0201, 0x0000 },
384df7c5216SBard Liao { 0x0202, 0x0000 },
385df7c5216SBard Liao { 0x0203, 0x0000 },
386df7c5216SBard Liao { 0x0204, 0x0000 },
387df7c5216SBard Liao { 0x0205, 0x0000 },
388df7c5216SBard Liao { 0x0206, 0x0000 },
389df7c5216SBard Liao { 0x0207, 0x0000 },
390df7c5216SBard Liao { 0x0208, 0x0000 },
391df7c5216SBard Liao { 0x0210, 0x60b1 },
392df7c5216SBard Liao { 0x0211, 0xa000 },
393df7c5216SBard Liao { 0x0212, 0x024c },
394df7c5216SBard Liao { 0x0213, 0xf7ff },
395df7c5216SBard Liao { 0x0214, 0x024c },
396df7c5216SBard Liao { 0x0215, 0x0102 },
397df7c5216SBard Liao { 0x0216, 0x00a3 },
398df7c5216SBard Liao { 0x0217, 0x0048 },
399df7c5216SBard Liao { 0x0218, 0x92c0 },
400df7c5216SBard Liao { 0x0219, 0x0000 },
401df7c5216SBard Liao { 0x021a, 0x00c8 },
402df7c5216SBard Liao { 0x021b, 0x0020 },
403df7c5216SBard Liao { 0x02fa, 0x0000 },
404df7c5216SBard Liao { 0x02fb, 0x0000 },
405df7c5216SBard Liao { 0x02fc, 0x0000 },
406df7c5216SBard Liao { 0x02ff, 0x0110 },
407df7c5216SBard Liao { 0x0300, 0x001f },
408df7c5216SBard Liao { 0x0301, 0x032c },
409df7c5216SBard Liao { 0x0302, 0x5f21 },
410df7c5216SBard Liao { 0x0303, 0x4000 },
411df7c5216SBard Liao { 0x0304, 0x4000 },
412df7c5216SBard Liao { 0x0305, 0x06d5 },
413df7c5216SBard Liao { 0x0306, 0x8000 },
414df7c5216SBard Liao { 0x0307, 0x0700 },
415df7c5216SBard Liao { 0x0310, 0x4560 },
416df7c5216SBard Liao { 0x0311, 0xa4a8 },
417df7c5216SBard Liao { 0x0312, 0x7418 },
418df7c5216SBard Liao { 0x0313, 0x0000 },
419df7c5216SBard Liao { 0x0314, 0x0006 },
420df7c5216SBard Liao { 0x0315, 0xffff },
421df7c5216SBard Liao { 0x0316, 0xc400 },
422df7c5216SBard Liao { 0x0317, 0x0000 },
423df7c5216SBard Liao { 0x0330, 0x00a6 },
424df7c5216SBard Liao { 0x0331, 0x04c3 },
425df7c5216SBard Liao { 0x0332, 0x27c8 },
426df7c5216SBard Liao { 0x0333, 0xbf50 },
427df7c5216SBard Liao { 0x0334, 0x0045 },
428df7c5216SBard Liao { 0x0335, 0x0007 },
429df7c5216SBard Liao { 0x0336, 0x7418 },
430df7c5216SBard Liao { 0x0337, 0x0501 },
431df7c5216SBard Liao { 0x0338, 0x0000 },
432df7c5216SBard Liao { 0x0339, 0x0010 },
433df7c5216SBard Liao { 0x033a, 0x1010 },
434df7c5216SBard Liao { 0x03c0, 0x7e00 },
435df7c5216SBard Liao { 0x03c1, 0x8000 },
436df7c5216SBard Liao { 0x03c2, 0x8000 },
437df7c5216SBard Liao { 0x03c3, 0x8000 },
438df7c5216SBard Liao { 0x03c4, 0x8000 },
439df7c5216SBard Liao { 0x03c5, 0x8000 },
440df7c5216SBard Liao { 0x03c6, 0x8000 },
441df7c5216SBard Liao { 0x03c7, 0x8000 },
442df7c5216SBard Liao { 0x03c8, 0x8000 },
443df7c5216SBard Liao { 0x03c9, 0x8000 },
444df7c5216SBard Liao { 0x03ca, 0x8000 },
445df7c5216SBard Liao { 0x03cb, 0x8000 },
446df7c5216SBard Liao { 0x03cc, 0x8000 },
447df7c5216SBard Liao { 0x03d0, 0x0000 },
448df7c5216SBard Liao { 0x03d1, 0x0000 },
449df7c5216SBard Liao { 0x03d2, 0x0000 },
450df7c5216SBard Liao { 0x03d3, 0x0000 },
451df7c5216SBard Liao { 0x03d4, 0x2000 },
452df7c5216SBard Liao { 0x03d5, 0x2000 },
453df7c5216SBard Liao { 0x03d6, 0x0000 },
454df7c5216SBard Liao { 0x03d7, 0x0000 },
455df7c5216SBard Liao { 0x03d8, 0x2000 },
456df7c5216SBard Liao { 0x03d9, 0x2000 },
457df7c5216SBard Liao { 0x03da, 0x2000 },
458df7c5216SBard Liao { 0x03db, 0x2000 },
459df7c5216SBard Liao { 0x03dc, 0x0000 },
460df7c5216SBard Liao { 0x03dd, 0x0000 },
461df7c5216SBard Liao { 0x03de, 0x0000 },
462df7c5216SBard Liao { 0x03df, 0x2000 },
463df7c5216SBard Liao { 0x03e0, 0x0000 },
464df7c5216SBard Liao { 0x03e1, 0x0000 },
465df7c5216SBard Liao { 0x03e2, 0x0000 },
466df7c5216SBard Liao { 0x03e3, 0x0000 },
467df7c5216SBard Liao { 0x03e4, 0x0000 },
468df7c5216SBard Liao { 0x03e5, 0x0000 },
469df7c5216SBard Liao { 0x03e6, 0x0000 },
470df7c5216SBard Liao { 0x03e7, 0x0000 },
471df7c5216SBard Liao { 0x03e8, 0x0000 },
472df7c5216SBard Liao { 0x03e9, 0x0000 },
473df7c5216SBard Liao { 0x03ea, 0x0000 },
474df7c5216SBard Liao { 0x03eb, 0x0000 },
475df7c5216SBard Liao { 0x03ec, 0x0000 },
476df7c5216SBard Liao { 0x03ed, 0x0000 },
477df7c5216SBard Liao { 0x03ee, 0x0000 },
478df7c5216SBard Liao { 0x03ef, 0x0000 },
479df7c5216SBard Liao { 0x03f0, 0x0800 },
480df7c5216SBard Liao { 0x03f1, 0x0800 },
481df7c5216SBard Liao { 0x03f2, 0x0800 },
482df7c5216SBard Liao { 0x03f3, 0x0800 },
483df7c5216SBard Liao { 0x03fe, 0x0000 },
484df7c5216SBard Liao { 0x03ff, 0x0000 },
485df7c5216SBard Liao { 0x07f0, 0x0000 },
486df7c5216SBard Liao { 0x07fa, 0x0000 },
487df7c5216SBard Liao };
488df7c5216SBard Liao
489df7c5216SBard Liao static const struct reg_default rt5663_reg[] = {
490df7c5216SBard Liao { 0x0000, 0x0000 },
491df7c5216SBard Liao { 0x0002, 0x0008 },
492df7c5216SBard Liao { 0x0005, 0x1000 },
493df7c5216SBard Liao { 0x0006, 0x1000 },
494df7c5216SBard Liao { 0x000a, 0x0000 },
495df7c5216SBard Liao { 0x0010, 0x000f },
4969f8f5b5fSoder_chiou@realtek.com { 0x0015, 0x42f1 },
497df7c5216SBard Liao { 0x0016, 0x0000 },
498df7c5216SBard Liao { 0x0018, 0x000b },
499df7c5216SBard Liao { 0x0019, 0xafaf },
500df7c5216SBard Liao { 0x001c, 0x2f2f },
501df7c5216SBard Liao { 0x001f, 0x0000 },
502df7c5216SBard Liao { 0x0022, 0x5757 },
503df7c5216SBard Liao { 0x0023, 0x0039 },
504df7c5216SBard Liao { 0x0026, 0xc0c0 },
505df7c5216SBard Liao { 0x0029, 0x8080 },
5061d5c5b65Soder_chiou@realtek.com { 0x002a, 0x8020 },
507df7c5216SBard Liao { 0x002c, 0x000c },
508df7c5216SBard Liao { 0x002d, 0x0000 },
509df7c5216SBard Liao { 0x0040, 0x0808 },
510df7c5216SBard Liao { 0x0061, 0x0000 },
511df7c5216SBard Liao { 0x0062, 0x0000 },
512df7c5216SBard Liao { 0x0063, 0x003e },
513df7c5216SBard Liao { 0x0064, 0x0000 },
514df7c5216SBard Liao { 0x0065, 0x0000 },
515df7c5216SBard Liao { 0x0066, 0x0000 },
516df7c5216SBard Liao { 0x006b, 0x0000 },
517df7c5216SBard Liao { 0x006e, 0x0000 },
518df7c5216SBard Liao { 0x006f, 0x0000 },
519df7c5216SBard Liao { 0x0070, 0x8020 },
520df7c5216SBard Liao { 0x0073, 0x1000 },
521df7c5216SBard Liao { 0x0074, 0xe400 },
522df7c5216SBard Liao { 0x0075, 0x0002 },
523df7c5216SBard Liao { 0x0076, 0x0001 },
524df7c5216SBard Liao { 0x0077, 0x00f0 },
525df7c5216SBard Liao { 0x0078, 0x0000 },
526df7c5216SBard Liao { 0x0079, 0x0000 },
527df7c5216SBard Liao { 0x007a, 0x0123 },
528df7c5216SBard Liao { 0x007b, 0x8003 },
529df7c5216SBard Liao { 0x0080, 0x0000 },
530df7c5216SBard Liao { 0x0081, 0x0000 },
531df7c5216SBard Liao { 0x0082, 0x0000 },
532df7c5216SBard Liao { 0x0083, 0x0000 },
533df7c5216SBard Liao { 0x0084, 0x0000 },
534d26ed933Soder_chiou@realtek.com { 0x0086, 0x0028 },
535df7c5216SBard Liao { 0x0087, 0x0000 },
536df7c5216SBard Liao { 0x008a, 0x0000 },
537df7c5216SBard Liao { 0x008b, 0x0000 },
538df7c5216SBard Liao { 0x008c, 0x0003 },
5399f8f5b5fSoder_chiou@realtek.com { 0x008e, 0x0008 },
540df7c5216SBard Liao { 0x008f, 0x1000 },
541df7c5216SBard Liao { 0x0090, 0x0646 },
542df7c5216SBard Liao { 0x0091, 0x0e3e },
543df7c5216SBard Liao { 0x0092, 0x1071 },
544df7c5216SBard Liao { 0x0093, 0x0000 },
545df7c5216SBard Liao { 0x0094, 0x0080 },
546df7c5216SBard Liao { 0x0097, 0x0000 },
547df7c5216SBard Liao { 0x0098, 0x0000 },
548df7c5216SBard Liao { 0x009a, 0x0000 },
549df7c5216SBard Liao { 0x009f, 0x0000 },
5509f8f5b5fSoder_chiou@realtek.com { 0x00ae, 0x6000 },
551df7c5216SBard Liao { 0x00af, 0x0000 },
552df7c5216SBard Liao { 0x00b6, 0x0000 },
553df7c5216SBard Liao { 0x00b7, 0x0000 },
554df7c5216SBard Liao { 0x00b8, 0x0000 },
555df7c5216SBard Liao { 0x00ba, 0x0000 },
556df7c5216SBard Liao { 0x00bb, 0x0000 },
557df7c5216SBard Liao { 0x00be, 0x0000 },
558df7c5216SBard Liao { 0x00bf, 0x0000 },
559df7c5216SBard Liao { 0x00c0, 0x0000 },
560df7c5216SBard Liao { 0x00c1, 0x0000 },
561df7c5216SBard Liao { 0x00c5, 0x0000 },
562df7c5216SBard Liao { 0x00cb, 0xa02f },
563df7c5216SBard Liao { 0x00cc, 0x0000 },
564df7c5216SBard Liao { 0x00cd, 0x0e02 },
565df7c5216SBard Liao { 0x00d9, 0x08f9 },
566df7c5216SBard Liao { 0x00db, 0x0008 },
567df7c5216SBard Liao { 0x00dc, 0x00c0 },
5689f8f5b5fSoder_chiou@realtek.com { 0x00dd, 0x6729 },
569df7c5216SBard Liao { 0x00de, 0x3131 },
570df7c5216SBard Liao { 0x00df, 0x0008 },
571df7c5216SBard Liao { 0x00e0, 0x4000 },
572df7c5216SBard Liao { 0x00e1, 0x3131 },
573df7c5216SBard Liao { 0x00e2, 0x0043 },
574df7c5216SBard Liao { 0x00e4, 0x400b },
575df7c5216SBard Liao { 0x00e5, 0x8031 },
576df7c5216SBard Liao { 0x00e6, 0x3080 },
577df7c5216SBard Liao { 0x00e7, 0x4100 },
578df7c5216SBard Liao { 0x00e8, 0x1400 },
579df7c5216SBard Liao { 0x00e9, 0xe00a },
580df7c5216SBard Liao { 0x00ea, 0x0404 },
581df7c5216SBard Liao { 0x00eb, 0x0404 },
582df7c5216SBard Liao { 0x00ec, 0xb320 },
583df7c5216SBard Liao { 0x00ed, 0x0000 },
584df7c5216SBard Liao { 0x00f4, 0x0000 },
585df7c5216SBard Liao { 0x00f6, 0x0000 },
586df7c5216SBard Liao { 0x00f8, 0x0000 },
587df7c5216SBard Liao { 0x00fa, 0x8000 },
588df7c5216SBard Liao { 0x00fd, 0x0001 },
589df7c5216SBard Liao { 0x00fe, 0x10ec },
590df7c5216SBard Liao { 0x00ff, 0x6406 },
591fc795bf7SOder Chiou { 0x0100, 0xa020 },
592df7c5216SBard Liao { 0x0108, 0x4444 },
593df7c5216SBard Liao { 0x0109, 0x4444 },
594df7c5216SBard Liao { 0x010a, 0xaaaa },
595df7c5216SBard Liao { 0x010b, 0x00a0 },
596df7c5216SBard Liao { 0x010c, 0x8aaa },
597df7c5216SBard Liao { 0x010d, 0xaaaa },
598df7c5216SBard Liao { 0x010e, 0x2aaa },
599df7c5216SBard Liao { 0x010f, 0x002a },
600df7c5216SBard Liao { 0x0110, 0xa0a4 },
601df7c5216SBard Liao { 0x0111, 0x4602 },
602df7c5216SBard Liao { 0x0112, 0x0101 },
603df7c5216SBard Liao { 0x0113, 0x2000 },
604df7c5216SBard Liao { 0x0114, 0x0000 },
605df7c5216SBard Liao { 0x0116, 0x0000 },
6063e4d08c3Soder_chiou@realtek.com { 0x0117, 0x0f28 },
607df7c5216SBard Liao { 0x0118, 0x0006 },
6089f8f5b5fSoder_chiou@realtek.com { 0x0125, 0x2424 },
609df7c5216SBard Liao { 0x0126, 0x5550 },
610df7c5216SBard Liao { 0x0127, 0x0400 },
611df7c5216SBard Liao { 0x0128, 0x7711 },
612df7c5216SBard Liao { 0x0132, 0x0004 },
613df7c5216SBard Liao { 0x0137, 0x5441 },
614df7c5216SBard Liao { 0x0139, 0x79a1 },
615df7c5216SBard Liao { 0x013a, 0x30c0 },
616df7c5216SBard Liao { 0x013b, 0x2000 },
617df7c5216SBard Liao { 0x013c, 0x2005 },
618df7c5216SBard Liao { 0x013d, 0x30c0 },
619df7c5216SBard Liao { 0x013e, 0x0000 },
620df7c5216SBard Liao { 0x0140, 0x3700 },
621df7c5216SBard Liao { 0x0141, 0x1f00 },
622df7c5216SBard Liao { 0x0144, 0x0000 },
623df7c5216SBard Liao { 0x0145, 0x0002 },
624df7c5216SBard Liao { 0x0146, 0x0000 },
625df7c5216SBard Liao { 0x0160, 0x0e80 },
6269f8f5b5fSoder_chiou@realtek.com { 0x0161, 0x0080 },
6279f8f5b5fSoder_chiou@realtek.com { 0x0162, 0x0200 },
628df7c5216SBard Liao { 0x0163, 0x0800 },
629df7c5216SBard Liao { 0x0164, 0x0000 },
630df7c5216SBard Liao { 0x0165, 0x0000 },
631df7c5216SBard Liao { 0x0166, 0x0000 },
632df7c5216SBard Liao { 0x0167, 0x1417 },
633df7c5216SBard Liao { 0x0168, 0x0017 },
634df7c5216SBard Liao { 0x0169, 0x0017 },
635df7c5216SBard Liao { 0x0180, 0x2000 },
636df7c5216SBard Liao { 0x0181, 0x0000 },
637df7c5216SBard Liao { 0x0182, 0x0000 },
638df7c5216SBard Liao { 0x0183, 0x2000 },
639df7c5216SBard Liao { 0x0184, 0x0000 },
640df7c5216SBard Liao { 0x0185, 0x0000 },
641df7c5216SBard Liao { 0x01b0, 0x4b30 },
642df7c5216SBard Liao { 0x01b1, 0x0000 },
643df7c5216SBard Liao { 0x01b2, 0xd870 },
644df7c5216SBard Liao { 0x01b3, 0x0000 },
645df7c5216SBard Liao { 0x01b4, 0x0030 },
646df7c5216SBard Liao { 0x01b5, 0x5757 },
647df7c5216SBard Liao { 0x01b6, 0x5757 },
648df7c5216SBard Liao { 0x01b7, 0x5757 },
649df7c5216SBard Liao { 0x01b8, 0x5757 },
650df7c5216SBard Liao { 0x01c0, 0x433d },
651df7c5216SBard Liao { 0x01c1, 0x0540 },
652df7c5216SBard Liao { 0x01c2, 0x0000 },
653df7c5216SBard Liao { 0x01c3, 0x0000 },
654df7c5216SBard Liao { 0x01c4, 0x0000 },
655df7c5216SBard Liao { 0x01c5, 0x0009 },
656df7c5216SBard Liao { 0x01c6, 0x0018 },
657df7c5216SBard Liao { 0x01c7, 0x002a },
658df7c5216SBard Liao { 0x01c8, 0x004c },
659df7c5216SBard Liao { 0x01c9, 0x0097 },
660df7c5216SBard Liao { 0x01ca, 0x01c3 },
661df7c5216SBard Liao { 0x01cb, 0x03e9 },
662df7c5216SBard Liao { 0x01cc, 0x1389 },
663df7c5216SBard Liao { 0x01cd, 0xc351 },
664df7c5216SBard Liao { 0x01ce, 0x0000 },
665df7c5216SBard Liao { 0x01cf, 0x0000 },
666df7c5216SBard Liao { 0x01d0, 0x0000 },
667df7c5216SBard Liao { 0x01d1, 0x0000 },
668df7c5216SBard Liao { 0x01d2, 0x0000 },
669df7c5216SBard Liao { 0x01d3, 0x003c },
670df7c5216SBard Liao { 0x01d4, 0x5757 },
671df7c5216SBard Liao { 0x01d5, 0x5757 },
672df7c5216SBard Liao { 0x01d6, 0x5757 },
673df7c5216SBard Liao { 0x01d7, 0x5757 },
674df7c5216SBard Liao { 0x01d8, 0x5757 },
675df7c5216SBard Liao { 0x01d9, 0x5757 },
676df7c5216SBard Liao { 0x01da, 0x0000 },
677df7c5216SBard Liao { 0x01db, 0x0000 },
678df7c5216SBard Liao { 0x01dd, 0x0009 },
679df7c5216SBard Liao { 0x01de, 0x7f00 },
680df7c5216SBard Liao { 0x01df, 0x00c8 },
681df7c5216SBard Liao { 0x01e0, 0x0691 },
682df7c5216SBard Liao { 0x01e1, 0x0000 },
683df7c5216SBard Liao { 0x01e2, 0x0000 },
684df7c5216SBard Liao { 0x01e3, 0x0000 },
685df7c5216SBard Liao { 0x01e4, 0x0000 },
686df7c5216SBard Liao { 0x01e5, 0x0040 },
687df7c5216SBard Liao { 0x01e6, 0x0000 },
688df7c5216SBard Liao { 0x01e7, 0x0000 },
689df7c5216SBard Liao { 0x01e8, 0x0000 },
690df7c5216SBard Liao { 0x01ea, 0x0000 },
691df7c5216SBard Liao { 0x01eb, 0x0000 },
692df7c5216SBard Liao { 0x01ec, 0x0000 },
693df7c5216SBard Liao { 0x01ed, 0x0000 },
694df7c5216SBard Liao { 0x01ee, 0x0000 },
695df7c5216SBard Liao { 0x01ef, 0x0000 },
696df7c5216SBard Liao { 0x01f0, 0x0000 },
697df7c5216SBard Liao { 0x01f1, 0x0000 },
698df7c5216SBard Liao { 0x01f2, 0x0000 },
699df7c5216SBard Liao { 0x0200, 0x0000 },
700df7c5216SBard Liao { 0x0201, 0x2244 },
701df7c5216SBard Liao { 0x0202, 0xaaaa },
702df7c5216SBard Liao { 0x0250, 0x8010 },
703df7c5216SBard Liao { 0x0251, 0x0000 },
704df7c5216SBard Liao { 0x0252, 0x028a },
705df7c5216SBard Liao { 0x02fa, 0x0000 },
7063e4d08c3Soder_chiou@realtek.com { 0x02fb, 0x8089 },
7079f8f5b5fSoder_chiou@realtek.com { 0x02fc, 0x0300 },
708df7c5216SBard Liao { 0x0300, 0x0000 },
709df7c5216SBard Liao { 0x03d0, 0x0000 },
710df7c5216SBard Liao { 0x03d1, 0x0000 },
711df7c5216SBard Liao { 0x03d2, 0x0000 },
712df7c5216SBard Liao { 0x03d3, 0x0000 },
713df7c5216SBard Liao { 0x03d4, 0x2000 },
714df7c5216SBard Liao { 0x03d5, 0x2000 },
715df7c5216SBard Liao { 0x03d6, 0x0000 },
716df7c5216SBard Liao { 0x03d7, 0x0000 },
717df7c5216SBard Liao { 0x03d8, 0x2000 },
718df7c5216SBard Liao { 0x03d9, 0x2000 },
719df7c5216SBard Liao { 0x03da, 0x2000 },
720df7c5216SBard Liao { 0x03db, 0x2000 },
721df7c5216SBard Liao { 0x03dc, 0x0000 },
722df7c5216SBard Liao { 0x03dd, 0x0000 },
723df7c5216SBard Liao { 0x03de, 0x0000 },
724df7c5216SBard Liao { 0x03df, 0x2000 },
725df7c5216SBard Liao { 0x03e0, 0x0000 },
726df7c5216SBard Liao { 0x03e1, 0x0000 },
727df7c5216SBard Liao { 0x03e2, 0x0000 },
728df7c5216SBard Liao { 0x03e3, 0x0000 },
729df7c5216SBard Liao { 0x03e4, 0x0000 },
730df7c5216SBard Liao { 0x03e5, 0x0000 },
731df7c5216SBard Liao { 0x03e6, 0x0000 },
732df7c5216SBard Liao { 0x03e7, 0x0000 },
733df7c5216SBard Liao { 0x03e8, 0x0000 },
734df7c5216SBard Liao { 0x03e9, 0x0000 },
735df7c5216SBard Liao { 0x03ea, 0x0000 },
736df7c5216SBard Liao { 0x03eb, 0x0000 },
737df7c5216SBard Liao { 0x03ec, 0x0000 },
738df7c5216SBard Liao { 0x03ed, 0x0000 },
739df7c5216SBard Liao { 0x03ee, 0x0000 },
740df7c5216SBard Liao { 0x03ef, 0x0000 },
741df7c5216SBard Liao { 0x03f0, 0x0800 },
742df7c5216SBard Liao { 0x03f1, 0x0800 },
743df7c5216SBard Liao { 0x03f2, 0x0800 },
744df7c5216SBard Liao { 0x03f3, 0x0800 },
745df7c5216SBard Liao };
746df7c5216SBard Liao
rt5663_volatile_register(struct device * dev,unsigned int reg)747df7c5216SBard Liao static bool rt5663_volatile_register(struct device *dev, unsigned int reg)
748df7c5216SBard Liao {
749df7c5216SBard Liao switch (reg) {
750df7c5216SBard Liao case RT5663_RESET:
751df7c5216SBard Liao case RT5663_SIL_DET_CTL:
752df7c5216SBard Liao case RT5663_HP_IMP_GAIN_2:
753df7c5216SBard Liao case RT5663_AD_DA_MIXER:
754df7c5216SBard Liao case RT5663_FRAC_DIV_2:
755df7c5216SBard Liao case RT5663_MICBIAS_1:
756df7c5216SBard Liao case RT5663_ASRC_11_2:
757df7c5216SBard Liao case RT5663_ADC_EQ_1:
758df7c5216SBard Liao case RT5663_INT_ST_1:
759df7c5216SBard Liao case RT5663_INT_ST_2:
76073444723SBard Liao case RT5663_GPIO_STA1:
761df7c5216SBard Liao case RT5663_SIN_GEN_1:
762df7c5216SBard Liao case RT5663_IL_CMD_1:
763df7c5216SBard Liao case RT5663_IL_CMD_5:
764df7c5216SBard Liao case RT5663_IL_CMD_PWRSAV1:
765df7c5216SBard Liao case RT5663_EM_JACK_TYPE_1:
766df7c5216SBard Liao case RT5663_EM_JACK_TYPE_2:
767df7c5216SBard Liao case RT5663_EM_JACK_TYPE_3:
768df7c5216SBard Liao case RT5663_JD_CTRL2:
769df7c5216SBard Liao case RT5663_VENDOR_ID:
770df7c5216SBard Liao case RT5663_VENDOR_ID_1:
771df7c5216SBard Liao case RT5663_VENDOR_ID_2:
772df7c5216SBard Liao case RT5663_PLL_INT_REG:
773df7c5216SBard Liao case RT5663_SOFT_RAMP:
774df7c5216SBard Liao case RT5663_STO_DRE_1:
775df7c5216SBard Liao case RT5663_STO_DRE_5:
776df7c5216SBard Liao case RT5663_STO_DRE_6:
777df7c5216SBard Liao case RT5663_STO_DRE_7:
778df7c5216SBard Liao case RT5663_MIC_DECRO_1:
779df7c5216SBard Liao case RT5663_MIC_DECRO_4:
780df7c5216SBard Liao case RT5663_HP_IMP_SEN_1:
781df7c5216SBard Liao case RT5663_HP_IMP_SEN_3:
782df7c5216SBard Liao case RT5663_HP_IMP_SEN_4:
783df7c5216SBard Liao case RT5663_HP_IMP_SEN_5:
784df7c5216SBard Liao case RT5663_HP_CALIB_1_1:
785df7c5216SBard Liao case RT5663_HP_CALIB_9:
786df7c5216SBard Liao case RT5663_HP_CALIB_ST1:
787df7c5216SBard Liao case RT5663_HP_CALIB_ST2:
788df7c5216SBard Liao case RT5663_HP_CALIB_ST3:
789df7c5216SBard Liao case RT5663_HP_CALIB_ST4:
790df7c5216SBard Liao case RT5663_HP_CALIB_ST5:
791df7c5216SBard Liao case RT5663_HP_CALIB_ST6:
792df7c5216SBard Liao case RT5663_HP_CALIB_ST7:
793df7c5216SBard Liao case RT5663_HP_CALIB_ST8:
794df7c5216SBard Liao case RT5663_HP_CALIB_ST9:
795df7c5216SBard Liao case RT5663_ANA_JD:
796df7c5216SBard Liao return true;
797df7c5216SBard Liao default:
798df7c5216SBard Liao return false;
799df7c5216SBard Liao }
800df7c5216SBard Liao }
801df7c5216SBard Liao
rt5663_readable_register(struct device * dev,unsigned int reg)802df7c5216SBard Liao static bool rt5663_readable_register(struct device *dev, unsigned int reg)
803df7c5216SBard Liao {
804df7c5216SBard Liao switch (reg) {
805df7c5216SBard Liao case RT5663_RESET:
806df7c5216SBard Liao case RT5663_HP_OUT_EN:
807df7c5216SBard Liao case RT5663_HP_LCH_DRE:
808df7c5216SBard Liao case RT5663_HP_RCH_DRE:
809df7c5216SBard Liao case RT5663_CALIB_BST:
810df7c5216SBard Liao case RT5663_RECMIX:
811df7c5216SBard Liao case RT5663_SIL_DET_CTL:
812df7c5216SBard Liao case RT5663_PWR_SAV_SILDET:
813df7c5216SBard Liao case RT5663_SIDETONE_CTL:
814df7c5216SBard Liao case RT5663_STO1_DAC_DIG_VOL:
815df7c5216SBard Liao case RT5663_STO1_ADC_DIG_VOL:
816df7c5216SBard Liao case RT5663_STO1_BOOST:
817df7c5216SBard Liao case RT5663_HP_IMP_GAIN_1:
818df7c5216SBard Liao case RT5663_HP_IMP_GAIN_2:
819df7c5216SBard Liao case RT5663_STO1_ADC_MIXER:
820df7c5216SBard Liao case RT5663_AD_DA_MIXER:
821df7c5216SBard Liao case RT5663_STO_DAC_MIXER:
822df7c5216SBard Liao case RT5663_DIG_SIDE_MIXER:
823df7c5216SBard Liao case RT5663_BYPASS_STO_DAC:
824df7c5216SBard Liao case RT5663_CALIB_REC_MIX:
825df7c5216SBard Liao case RT5663_PWR_DIG_1:
826df7c5216SBard Liao case RT5663_PWR_DIG_2:
827df7c5216SBard Liao case RT5663_PWR_ANLG_1:
828df7c5216SBard Liao case RT5663_PWR_ANLG_2:
829df7c5216SBard Liao case RT5663_PWR_ANLG_3:
830df7c5216SBard Liao case RT5663_PWR_MIXER:
831df7c5216SBard Liao case RT5663_SIG_CLK_DET:
832df7c5216SBard Liao case RT5663_PRE_DIV_GATING_1:
833df7c5216SBard Liao case RT5663_PRE_DIV_GATING_2:
834df7c5216SBard Liao case RT5663_I2S1_SDP:
835df7c5216SBard Liao case RT5663_ADDA_CLK_1:
836df7c5216SBard Liao case RT5663_ADDA_RST:
837df7c5216SBard Liao case RT5663_FRAC_DIV_1:
838df7c5216SBard Liao case RT5663_FRAC_DIV_2:
839df7c5216SBard Liao case RT5663_TDM_1:
840df7c5216SBard Liao case RT5663_TDM_2:
841df7c5216SBard Liao case RT5663_TDM_3:
842df7c5216SBard Liao case RT5663_TDM_4:
843df7c5216SBard Liao case RT5663_TDM_5:
844df7c5216SBard Liao case RT5663_GLB_CLK:
845df7c5216SBard Liao case RT5663_PLL_1:
846df7c5216SBard Liao case RT5663_PLL_2:
847df7c5216SBard Liao case RT5663_ASRC_1:
848df7c5216SBard Liao case RT5663_ASRC_2:
849df7c5216SBard Liao case RT5663_ASRC_4:
850df7c5216SBard Liao case RT5663_DUMMY_REG:
851df7c5216SBard Liao case RT5663_ASRC_8:
852df7c5216SBard Liao case RT5663_ASRC_9:
853df7c5216SBard Liao case RT5663_ASRC_11:
854df7c5216SBard Liao case RT5663_DEPOP_1:
855df7c5216SBard Liao case RT5663_DEPOP_2:
856df7c5216SBard Liao case RT5663_DEPOP_3:
857df7c5216SBard Liao case RT5663_HP_CHARGE_PUMP_1:
858df7c5216SBard Liao case RT5663_HP_CHARGE_PUMP_2:
859df7c5216SBard Liao case RT5663_MICBIAS_1:
860df7c5216SBard Liao case RT5663_RC_CLK:
861df7c5216SBard Liao case RT5663_ASRC_11_2:
862df7c5216SBard Liao case RT5663_DUMMY_REG_2:
863df7c5216SBard Liao case RT5663_REC_PATH_GAIN:
864df7c5216SBard Liao case RT5663_AUTO_1MRC_CLK:
865df7c5216SBard Liao case RT5663_ADC_EQ_1:
866df7c5216SBard Liao case RT5663_ADC_EQ_2:
867df7c5216SBard Liao case RT5663_IRQ_1:
868df7c5216SBard Liao case RT5663_IRQ_2:
869df7c5216SBard Liao case RT5663_IRQ_3:
870df7c5216SBard Liao case RT5663_IRQ_4:
871df7c5216SBard Liao case RT5663_IRQ_5:
872df7c5216SBard Liao case RT5663_INT_ST_1:
873df7c5216SBard Liao case RT5663_INT_ST_2:
874df7c5216SBard Liao case RT5663_GPIO_1:
875df7c5216SBard Liao case RT5663_GPIO_2:
87673444723SBard Liao case RT5663_GPIO_STA1:
877df7c5216SBard Liao case RT5663_SIN_GEN_1:
878df7c5216SBard Liao case RT5663_SIN_GEN_2:
879df7c5216SBard Liao case RT5663_SIN_GEN_3:
880df7c5216SBard Liao case RT5663_SOF_VOL_ZC1:
881df7c5216SBard Liao case RT5663_IL_CMD_1:
882df7c5216SBard Liao case RT5663_IL_CMD_2:
883df7c5216SBard Liao case RT5663_IL_CMD_3:
884df7c5216SBard Liao case RT5663_IL_CMD_4:
885df7c5216SBard Liao case RT5663_IL_CMD_5:
886df7c5216SBard Liao case RT5663_IL_CMD_6:
887df7c5216SBard Liao case RT5663_IL_CMD_7:
888df7c5216SBard Liao case RT5663_IL_CMD_8:
889df7c5216SBard Liao case RT5663_IL_CMD_PWRSAV1:
890df7c5216SBard Liao case RT5663_IL_CMD_PWRSAV2:
891df7c5216SBard Liao case RT5663_EM_JACK_TYPE_1:
892df7c5216SBard Liao case RT5663_EM_JACK_TYPE_2:
893df7c5216SBard Liao case RT5663_EM_JACK_TYPE_3:
894df7c5216SBard Liao case RT5663_EM_JACK_TYPE_4:
895df7c5216SBard Liao case RT5663_EM_JACK_TYPE_5:
896df7c5216SBard Liao case RT5663_EM_JACK_TYPE_6:
897df7c5216SBard Liao case RT5663_STO1_HPF_ADJ1:
898df7c5216SBard Liao case RT5663_STO1_HPF_ADJ2:
899df7c5216SBard Liao case RT5663_FAST_OFF_MICBIAS:
900df7c5216SBard Liao case RT5663_JD_CTRL1:
901df7c5216SBard Liao case RT5663_JD_CTRL2:
902df7c5216SBard Liao case RT5663_DIG_MISC:
903df7c5216SBard Liao case RT5663_VENDOR_ID:
904df7c5216SBard Liao case RT5663_VENDOR_ID_1:
905df7c5216SBard Liao case RT5663_VENDOR_ID_2:
906df7c5216SBard Liao case RT5663_DIG_VOL_ZCD:
907df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_1:
908df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_2:
909df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_3:
910df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_4:
911df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_5:
912df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_6:
913df7c5216SBard Liao case RT5663_BIAS_CUR_5:
914df7c5216SBard Liao case RT5663_BIAS_CUR_6:
915df7c5216SBard Liao case RT5663_BIAS_CUR_7:
916df7c5216SBard Liao case RT5663_BIAS_CUR_8:
917df7c5216SBard Liao case RT5663_DACREF_LDO:
918df7c5216SBard Liao case RT5663_DUMMY_REG_3:
919df7c5216SBard Liao case RT5663_BIAS_CUR_9:
920df7c5216SBard Liao case RT5663_DUMMY_REG_4:
921df7c5216SBard Liao case RT5663_VREFADJ_OP:
922df7c5216SBard Liao case RT5663_VREF_RECMIX:
923df7c5216SBard Liao case RT5663_CHARGE_PUMP_1:
924df7c5216SBard Liao case RT5663_CHARGE_PUMP_1_2:
925df7c5216SBard Liao case RT5663_CHARGE_PUMP_1_3:
926df7c5216SBard Liao case RT5663_CHARGE_PUMP_2:
927df7c5216SBard Liao case RT5663_DIG_IN_PIN1:
928df7c5216SBard Liao case RT5663_PAD_DRV_CTL:
929df7c5216SBard Liao case RT5663_PLL_INT_REG:
930df7c5216SBard Liao case RT5663_CHOP_DAC_L:
931df7c5216SBard Liao case RT5663_CHOP_ADC:
932df7c5216SBard Liao case RT5663_CALIB_ADC:
933df7c5216SBard Liao case RT5663_CHOP_DAC_R:
934df7c5216SBard Liao case RT5663_DUMMY_CTL_DACLR:
935df7c5216SBard Liao case RT5663_DUMMY_REG_5:
936df7c5216SBard Liao case RT5663_SOFT_RAMP:
937df7c5216SBard Liao case RT5663_TEST_MODE_1:
938df7c5216SBard Liao case RT5663_TEST_MODE_2:
939df7c5216SBard Liao case RT5663_TEST_MODE_3:
940df7c5216SBard Liao case RT5663_STO_DRE_1:
941df7c5216SBard Liao case RT5663_STO_DRE_2:
942df7c5216SBard Liao case RT5663_STO_DRE_3:
943df7c5216SBard Liao case RT5663_STO_DRE_4:
944df7c5216SBard Liao case RT5663_STO_DRE_5:
945df7c5216SBard Liao case RT5663_STO_DRE_6:
946df7c5216SBard Liao case RT5663_STO_DRE_7:
947df7c5216SBard Liao case RT5663_STO_DRE_8:
948df7c5216SBard Liao case RT5663_STO_DRE_9:
949df7c5216SBard Liao case RT5663_STO_DRE_10:
950df7c5216SBard Liao case RT5663_MIC_DECRO_1:
951df7c5216SBard Liao case RT5663_MIC_DECRO_2:
952df7c5216SBard Liao case RT5663_MIC_DECRO_3:
953df7c5216SBard Liao case RT5663_MIC_DECRO_4:
954df7c5216SBard Liao case RT5663_MIC_DECRO_5:
955df7c5216SBard Liao case RT5663_MIC_DECRO_6:
956df7c5216SBard Liao case RT5663_HP_DECRO_1:
957df7c5216SBard Liao case RT5663_HP_DECRO_2:
958df7c5216SBard Liao case RT5663_HP_DECRO_3:
959df7c5216SBard Liao case RT5663_HP_DECRO_4:
960df7c5216SBard Liao case RT5663_HP_DECOUP:
961df7c5216SBard Liao case RT5663_HP_IMP_SEN_MAP8:
962df7c5216SBard Liao case RT5663_HP_IMP_SEN_MAP9:
963df7c5216SBard Liao case RT5663_HP_IMP_SEN_MAP10:
964df7c5216SBard Liao case RT5663_HP_IMP_SEN_MAP11:
965df7c5216SBard Liao case RT5663_HP_IMP_SEN_1:
966df7c5216SBard Liao case RT5663_HP_IMP_SEN_2:
967df7c5216SBard Liao case RT5663_HP_IMP_SEN_3:
968df7c5216SBard Liao case RT5663_HP_IMP_SEN_4:
969df7c5216SBard Liao case RT5663_HP_IMP_SEN_5:
970df7c5216SBard Liao case RT5663_HP_IMP_SEN_6:
971df7c5216SBard Liao case RT5663_HP_IMP_SEN_7:
972df7c5216SBard Liao case RT5663_HP_IMP_SEN_8:
973df7c5216SBard Liao case RT5663_HP_IMP_SEN_9:
974df7c5216SBard Liao case RT5663_HP_IMP_SEN_10:
975df7c5216SBard Liao case RT5663_HP_IMP_SEN_11:
976df7c5216SBard Liao case RT5663_HP_IMP_SEN_12:
977df7c5216SBard Liao case RT5663_HP_IMP_SEN_13:
978df7c5216SBard Liao case RT5663_HP_IMP_SEN_14:
979df7c5216SBard Liao case RT5663_HP_IMP_SEN_15:
980df7c5216SBard Liao case RT5663_HP_IMP_SEN_16:
981df7c5216SBard Liao case RT5663_HP_IMP_SEN_17:
982df7c5216SBard Liao case RT5663_HP_IMP_SEN_18:
983df7c5216SBard Liao case RT5663_HP_IMP_SEN_19:
984df7c5216SBard Liao case RT5663_HP_IMPSEN_DIG5:
985df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP1:
986df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP2:
987df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP3:
988df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP4:
989df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP5:
990df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP7:
991df7c5216SBard Liao case RT5663_HP_LOGIC_1:
992df7c5216SBard Liao case RT5663_HP_LOGIC_2:
993df7c5216SBard Liao case RT5663_HP_CALIB_1:
994df7c5216SBard Liao case RT5663_HP_CALIB_1_1:
995df7c5216SBard Liao case RT5663_HP_CALIB_2:
996df7c5216SBard Liao case RT5663_HP_CALIB_3:
997df7c5216SBard Liao case RT5663_HP_CALIB_4:
998df7c5216SBard Liao case RT5663_HP_CALIB_5:
999df7c5216SBard Liao case RT5663_HP_CALIB_5_1:
1000df7c5216SBard Liao case RT5663_HP_CALIB_6:
1001df7c5216SBard Liao case RT5663_HP_CALIB_7:
1002df7c5216SBard Liao case RT5663_HP_CALIB_9:
1003df7c5216SBard Liao case RT5663_HP_CALIB_10:
1004df7c5216SBard Liao case RT5663_HP_CALIB_11:
1005df7c5216SBard Liao case RT5663_HP_CALIB_ST1:
1006df7c5216SBard Liao case RT5663_HP_CALIB_ST2:
1007df7c5216SBard Liao case RT5663_HP_CALIB_ST3:
1008df7c5216SBard Liao case RT5663_HP_CALIB_ST4:
1009df7c5216SBard Liao case RT5663_HP_CALIB_ST5:
1010df7c5216SBard Liao case RT5663_HP_CALIB_ST6:
1011df7c5216SBard Liao case RT5663_HP_CALIB_ST7:
1012df7c5216SBard Liao case RT5663_HP_CALIB_ST8:
1013df7c5216SBard Liao case RT5663_HP_CALIB_ST9:
1014df7c5216SBard Liao case RT5663_HP_AMP_DET:
1015df7c5216SBard Liao case RT5663_DUMMY_REG_6:
1016df7c5216SBard Liao case RT5663_HP_BIAS:
1017df7c5216SBard Liao case RT5663_CBJ_1:
1018df7c5216SBard Liao case RT5663_CBJ_2:
1019df7c5216SBard Liao case RT5663_CBJ_3:
1020df7c5216SBard Liao case RT5663_DUMMY_1:
1021df7c5216SBard Liao case RT5663_DUMMY_2:
1022df7c5216SBard Liao case RT5663_DUMMY_3:
1023df7c5216SBard Liao case RT5663_ANA_JD:
1024df7c5216SBard Liao case RT5663_ADC_LCH_LPF1_A1:
1025df7c5216SBard Liao case RT5663_ADC_RCH_LPF1_A1:
1026df7c5216SBard Liao case RT5663_ADC_LCH_LPF1_H0:
1027df7c5216SBard Liao case RT5663_ADC_RCH_LPF1_H0:
1028df7c5216SBard Liao case RT5663_ADC_LCH_BPF1_A1:
1029df7c5216SBard Liao case RT5663_ADC_RCH_BPF1_A1:
1030df7c5216SBard Liao case RT5663_ADC_LCH_BPF1_A2:
1031df7c5216SBard Liao case RT5663_ADC_RCH_BPF1_A2:
1032df7c5216SBard Liao case RT5663_ADC_LCH_BPF1_H0:
1033df7c5216SBard Liao case RT5663_ADC_RCH_BPF1_H0:
1034df7c5216SBard Liao case RT5663_ADC_LCH_BPF2_A1:
1035df7c5216SBard Liao case RT5663_ADC_RCH_BPF2_A1:
1036df7c5216SBard Liao case RT5663_ADC_LCH_BPF2_A2:
1037df7c5216SBard Liao case RT5663_ADC_RCH_BPF2_A2:
1038df7c5216SBard Liao case RT5663_ADC_LCH_BPF2_H0:
1039df7c5216SBard Liao case RT5663_ADC_RCH_BPF2_H0:
1040df7c5216SBard Liao case RT5663_ADC_LCH_BPF3_A1:
1041df7c5216SBard Liao case RT5663_ADC_RCH_BPF3_A1:
1042df7c5216SBard Liao case RT5663_ADC_LCH_BPF3_A2:
1043df7c5216SBard Liao case RT5663_ADC_RCH_BPF3_A2:
1044df7c5216SBard Liao case RT5663_ADC_LCH_BPF3_H0:
1045df7c5216SBard Liao case RT5663_ADC_RCH_BPF3_H0:
1046df7c5216SBard Liao case RT5663_ADC_LCH_BPF4_A1:
1047df7c5216SBard Liao case RT5663_ADC_RCH_BPF4_A1:
1048df7c5216SBard Liao case RT5663_ADC_LCH_BPF4_A2:
1049df7c5216SBard Liao case RT5663_ADC_RCH_BPF4_A2:
1050df7c5216SBard Liao case RT5663_ADC_LCH_BPF4_H0:
1051df7c5216SBard Liao case RT5663_ADC_RCH_BPF4_H0:
1052df7c5216SBard Liao case RT5663_ADC_LCH_HPF1_A1:
1053df7c5216SBard Liao case RT5663_ADC_RCH_HPF1_A1:
1054df7c5216SBard Liao case RT5663_ADC_LCH_HPF1_H0:
1055df7c5216SBard Liao case RT5663_ADC_RCH_HPF1_H0:
1056df7c5216SBard Liao case RT5663_ADC_EQ_PRE_VOL_L:
1057df7c5216SBard Liao case RT5663_ADC_EQ_PRE_VOL_R:
1058df7c5216SBard Liao case RT5663_ADC_EQ_POST_VOL_L:
1059df7c5216SBard Liao case RT5663_ADC_EQ_POST_VOL_R:
1060df7c5216SBard Liao return true;
1061df7c5216SBard Liao default:
1062df7c5216SBard Liao return false;
1063df7c5216SBard Liao }
1064df7c5216SBard Liao }
1065df7c5216SBard Liao
rt5663_v2_volatile_register(struct device * dev,unsigned int reg)106673444723SBard Liao static bool rt5663_v2_volatile_register(struct device *dev, unsigned int reg)
1067df7c5216SBard Liao {
1068df7c5216SBard Liao switch (reg) {
1069df7c5216SBard Liao case RT5663_RESET:
107073444723SBard Liao case RT5663_CBJ_TYPE_2:
107173444723SBard Liao case RT5663_PDM_OUT_CTL:
107273444723SBard Liao case RT5663_PDM_I2C_DATA_CTL1:
107373444723SBard Liao case RT5663_PDM_I2C_DATA_CTL4:
107473444723SBard Liao case RT5663_ALC_BK_GAIN:
1075df7c5216SBard Liao case RT5663_PLL_2:
1076df7c5216SBard Liao case RT5663_MICBIAS_1:
1077df7c5216SBard Liao case RT5663_ADC_EQ_1:
1078df7c5216SBard Liao case RT5663_INT_ST_1:
107973444723SBard Liao case RT5663_GPIO_STA2:
1080df7c5216SBard Liao case RT5663_IL_CMD_1:
1081df7c5216SBard Liao case RT5663_IL_CMD_5:
108273444723SBard Liao case RT5663_A_JD_CTRL:
1083df7c5216SBard Liao case RT5663_JD_CTRL2:
1084df7c5216SBard Liao case RT5663_VENDOR_ID:
1085df7c5216SBard Liao case RT5663_VENDOR_ID_1:
1086df7c5216SBard Liao case RT5663_VENDOR_ID_2:
1087df7c5216SBard Liao case RT5663_STO_DRE_1:
1088df7c5216SBard Liao case RT5663_STO_DRE_5:
1089df7c5216SBard Liao case RT5663_STO_DRE_6:
1090df7c5216SBard Liao case RT5663_STO_DRE_7:
109173444723SBard Liao case RT5663_MONO_DYNA_6:
109273444723SBard Liao case RT5663_STO1_SIL_DET:
109373444723SBard Liao case RT5663_MONOL_SIL_DET:
109473444723SBard Liao case RT5663_MONOR_SIL_DET:
109573444723SBard Liao case RT5663_STO2_DAC_SIL:
109673444723SBard Liao case RT5663_MONO_AMP_CAL_ST1:
109773444723SBard Liao case RT5663_MONO_AMP_CAL_ST2:
109873444723SBard Liao case RT5663_MONO_AMP_CAL_ST3:
109973444723SBard Liao case RT5663_MONO_AMP_CAL_ST4:
1100df7c5216SBard Liao case RT5663_HP_IMP_SEN_2:
1101df7c5216SBard Liao case RT5663_HP_IMP_SEN_3:
1102df7c5216SBard Liao case RT5663_HP_IMP_SEN_4:
1103df7c5216SBard Liao case RT5663_HP_IMP_SEN_10:
1104df7c5216SBard Liao case RT5663_HP_CALIB_1:
1105df7c5216SBard Liao case RT5663_HP_CALIB_10:
1106df7c5216SBard Liao case RT5663_HP_CALIB_ST1:
1107df7c5216SBard Liao case RT5663_HP_CALIB_ST4:
1108df7c5216SBard Liao case RT5663_HP_CALIB_ST5:
1109df7c5216SBard Liao case RT5663_HP_CALIB_ST6:
1110df7c5216SBard Liao case RT5663_HP_CALIB_ST7:
1111df7c5216SBard Liao case RT5663_HP_CALIB_ST8:
1112df7c5216SBard Liao case RT5663_HP_CALIB_ST9:
111373444723SBard Liao case RT5663_HP_CALIB_ST10:
111473444723SBard Liao case RT5663_HP_CALIB_ST11:
1115df7c5216SBard Liao return true;
1116df7c5216SBard Liao default:
1117df7c5216SBard Liao return false;
1118df7c5216SBard Liao }
1119df7c5216SBard Liao }
1120df7c5216SBard Liao
rt5663_v2_readable_register(struct device * dev,unsigned int reg)112173444723SBard Liao static bool rt5663_v2_readable_register(struct device *dev, unsigned int reg)
1122df7c5216SBard Liao {
1123df7c5216SBard Liao switch (reg) {
112473444723SBard Liao case RT5663_LOUT_CTRL:
112573444723SBard Liao case RT5663_HP_AMP_2:
112673444723SBard Liao case RT5663_MONO_OUT:
112773444723SBard Liao case RT5663_MONO_GAIN:
112873444723SBard Liao case RT5663_AEC_BST:
112973444723SBard Liao case RT5663_IN1_IN2:
113073444723SBard Liao case RT5663_IN3_IN4:
113173444723SBard Liao case RT5663_INL1_INR1:
113273444723SBard Liao case RT5663_CBJ_TYPE_2:
113373444723SBard Liao case RT5663_CBJ_TYPE_3:
113473444723SBard Liao case RT5663_CBJ_TYPE_4:
113573444723SBard Liao case RT5663_CBJ_TYPE_5:
113673444723SBard Liao case RT5663_CBJ_TYPE_8:
113773444723SBard Liao case RT5663_DAC3_DIG_VOL:
113873444723SBard Liao case RT5663_DAC3_CTRL:
113973444723SBard Liao case RT5663_MONO_ADC_DIG_VOL:
114073444723SBard Liao case RT5663_STO2_ADC_DIG_VOL:
114173444723SBard Liao case RT5663_MONO_ADC_BST_GAIN:
114273444723SBard Liao case RT5663_STO2_ADC_BST_GAIN:
114373444723SBard Liao case RT5663_SIDETONE_CTRL:
114473444723SBard Liao case RT5663_MONO1_ADC_MIXER:
114573444723SBard Liao case RT5663_STO2_ADC_MIXER:
114673444723SBard Liao case RT5663_MONO_DAC_MIXER:
114773444723SBard Liao case RT5663_DAC2_SRC_CTRL:
114873444723SBard Liao case RT5663_IF_3_4_DATA_CTL:
114973444723SBard Liao case RT5663_IF_5_DATA_CTL:
115073444723SBard Liao case RT5663_PDM_OUT_CTL:
115173444723SBard Liao case RT5663_PDM_I2C_DATA_CTL1:
115273444723SBard Liao case RT5663_PDM_I2C_DATA_CTL2:
115373444723SBard Liao case RT5663_PDM_I2C_DATA_CTL3:
115473444723SBard Liao case RT5663_PDM_I2C_DATA_CTL4:
115573444723SBard Liao case RT5663_RECMIX1_NEW:
115673444723SBard Liao case RT5663_RECMIX1L_0:
115773444723SBard Liao case RT5663_RECMIX1L:
115873444723SBard Liao case RT5663_RECMIX1R_0:
115973444723SBard Liao case RT5663_RECMIX1R:
116073444723SBard Liao case RT5663_RECMIX2_NEW:
116173444723SBard Liao case RT5663_RECMIX2_L_2:
116273444723SBard Liao case RT5663_RECMIX2_R:
116373444723SBard Liao case RT5663_RECMIX2_R_2:
116473444723SBard Liao case RT5663_CALIB_REC_LR:
116573444723SBard Liao case RT5663_ALC_BK_GAIN:
116673444723SBard Liao case RT5663_MONOMIX_GAIN:
116773444723SBard Liao case RT5663_MONOMIX_IN_GAIN:
116873444723SBard Liao case RT5663_OUT_MIXL_GAIN:
116973444723SBard Liao case RT5663_OUT_LMIX_IN_GAIN:
117073444723SBard Liao case RT5663_OUT_RMIX_IN_GAIN:
117173444723SBard Liao case RT5663_OUT_RMIX_IN_GAIN1:
117273444723SBard Liao case RT5663_LOUT_MIXER_CTRL:
117373444723SBard Liao case RT5663_PWR_VOL:
117473444723SBard Liao case RT5663_ADCDAC_RST:
117573444723SBard Liao case RT5663_I2S34_SDP:
117673444723SBard Liao case RT5663_I2S5_SDP:
117773444723SBard Liao case RT5663_TDM_6:
117873444723SBard Liao case RT5663_TDM_7:
117973444723SBard Liao case RT5663_TDM_8:
118073444723SBard Liao case RT5663_TDM_9:
118173444723SBard Liao case RT5663_ASRC_3:
118273444723SBard Liao case RT5663_ASRC_6:
118373444723SBard Liao case RT5663_ASRC_7:
118473444723SBard Liao case RT5663_PLL_TRK_13:
118573444723SBard Liao case RT5663_I2S_M_CLK_CTL:
118673444723SBard Liao case RT5663_FDIV_I2S34_M_CLK:
118773444723SBard Liao case RT5663_FDIV_I2S34_M_CLK2:
118873444723SBard Liao case RT5663_FDIV_I2S5_M_CLK:
118973444723SBard Liao case RT5663_FDIV_I2S5_M_CLK2:
119073444723SBard Liao case RT5663_V2_IRQ_4:
119173444723SBard Liao case RT5663_GPIO_3:
119273444723SBard Liao case RT5663_GPIO_4:
119373444723SBard Liao case RT5663_GPIO_STA2:
119473444723SBard Liao case RT5663_HP_AMP_DET1:
119573444723SBard Liao case RT5663_HP_AMP_DET2:
119673444723SBard Liao case RT5663_HP_AMP_DET3:
119773444723SBard Liao case RT5663_MID_BD_HP_AMP:
119873444723SBard Liao case RT5663_LOW_BD_HP_AMP:
119973444723SBard Liao case RT5663_SOF_VOL_ZC2:
120073444723SBard Liao case RT5663_ADC_STO2_ADJ1:
120173444723SBard Liao case RT5663_ADC_STO2_ADJ2:
120273444723SBard Liao case RT5663_A_JD_CTRL:
120373444723SBard Liao case RT5663_JD1_TRES_CTRL:
120473444723SBard Liao case RT5663_JD2_TRES_CTRL:
120573444723SBard Liao case RT5663_V2_JD_CTRL2:
120673444723SBard Liao case RT5663_DUM_REG_2:
120773444723SBard Liao case RT5663_DUM_REG_3:
1208df7c5216SBard Liao case RT5663_VENDOR_ID:
1209df7c5216SBard Liao case RT5663_VENDOR_ID_1:
1210df7c5216SBard Liao case RT5663_VENDOR_ID_2:
121173444723SBard Liao case RT5663_DACADC_DIG_VOL2:
121273444723SBard Liao case RT5663_DIG_IN_PIN2:
121373444723SBard Liao case RT5663_PAD_DRV_CTL1:
121473444723SBard Liao case RT5663_SOF_RAM_DEPOP:
121573444723SBard Liao case RT5663_VOL_TEST:
121673444723SBard Liao case RT5663_TEST_MODE_4:
121773444723SBard Liao case RT5663_TEST_MODE_5:
1218df7c5216SBard Liao case RT5663_STO_DRE_9:
121973444723SBard Liao case RT5663_MONO_DYNA_1:
122073444723SBard Liao case RT5663_MONO_DYNA_2:
122173444723SBard Liao case RT5663_MONO_DYNA_3:
122273444723SBard Liao case RT5663_MONO_DYNA_4:
122373444723SBard Liao case RT5663_MONO_DYNA_5:
122473444723SBard Liao case RT5663_MONO_DYNA_6:
122573444723SBard Liao case RT5663_STO1_SIL_DET:
122673444723SBard Liao case RT5663_MONOL_SIL_DET:
122773444723SBard Liao case RT5663_MONOR_SIL_DET:
122873444723SBard Liao case RT5663_STO2_DAC_SIL:
122973444723SBard Liao case RT5663_PWR_SAV_CTL1:
123073444723SBard Liao case RT5663_PWR_SAV_CTL2:
123173444723SBard Liao case RT5663_PWR_SAV_CTL3:
123273444723SBard Liao case RT5663_PWR_SAV_CTL4:
123373444723SBard Liao case RT5663_PWR_SAV_CTL5:
123473444723SBard Liao case RT5663_PWR_SAV_CTL6:
123573444723SBard Liao case RT5663_MONO_AMP_CAL1:
123673444723SBard Liao case RT5663_MONO_AMP_CAL2:
123773444723SBard Liao case RT5663_MONO_AMP_CAL3:
123873444723SBard Liao case RT5663_MONO_AMP_CAL4:
123973444723SBard Liao case RT5663_MONO_AMP_CAL5:
124073444723SBard Liao case RT5663_MONO_AMP_CAL6:
124173444723SBard Liao case RT5663_MONO_AMP_CAL7:
124273444723SBard Liao case RT5663_MONO_AMP_CAL_ST1:
124373444723SBard Liao case RT5663_MONO_AMP_CAL_ST2:
124473444723SBard Liao case RT5663_MONO_AMP_CAL_ST3:
124573444723SBard Liao case RT5663_MONO_AMP_CAL_ST4:
124673444723SBard Liao case RT5663_MONO_AMP_CAL_ST5:
124773444723SBard Liao case RT5663_V2_HP_IMP_SEN_13:
124873444723SBard Liao case RT5663_V2_HP_IMP_SEN_14:
124973444723SBard Liao case RT5663_V2_HP_IMP_SEN_6:
125073444723SBard Liao case RT5663_V2_HP_IMP_SEN_7:
125173444723SBard Liao case RT5663_V2_HP_IMP_SEN_8:
125273444723SBard Liao case RT5663_V2_HP_IMP_SEN_9:
125373444723SBard Liao case RT5663_V2_HP_IMP_SEN_10:
125473444723SBard Liao case RT5663_HP_LOGIC_3:
125573444723SBard Liao case RT5663_HP_CALIB_ST10:
125673444723SBard Liao case RT5663_HP_CALIB_ST11:
125773444723SBard Liao case RT5663_PRO_REG_TBL_4:
125873444723SBard Liao case RT5663_PRO_REG_TBL_5:
125973444723SBard Liao case RT5663_PRO_REG_TBL_6:
126073444723SBard Liao case RT5663_PRO_REG_TBL_7:
126173444723SBard Liao case RT5663_PRO_REG_TBL_8:
126273444723SBard Liao case RT5663_PRO_REG_TBL_9:
126373444723SBard Liao case RT5663_SAR_ADC_INL_1:
126473444723SBard Liao case RT5663_SAR_ADC_INL_2:
126573444723SBard Liao case RT5663_SAR_ADC_INL_3:
126673444723SBard Liao case RT5663_SAR_ADC_INL_4:
126773444723SBard Liao case RT5663_SAR_ADC_INL_5:
126873444723SBard Liao case RT5663_SAR_ADC_INL_6:
126973444723SBard Liao case RT5663_SAR_ADC_INL_7:
127073444723SBard Liao case RT5663_SAR_ADC_INL_8:
127173444723SBard Liao case RT5663_SAR_ADC_INL_9:
127273444723SBard Liao case RT5663_SAR_ADC_INL_10:
127373444723SBard Liao case RT5663_SAR_ADC_INL_11:
127473444723SBard Liao case RT5663_SAR_ADC_INL_12:
127573444723SBard Liao case RT5663_DRC_CTRL_1:
127673444723SBard Liao case RT5663_DRC1_CTRL_2:
127773444723SBard Liao case RT5663_DRC1_CTRL_3:
127873444723SBard Liao case RT5663_DRC1_CTRL_4:
127973444723SBard Liao case RT5663_DRC1_CTRL_5:
128073444723SBard Liao case RT5663_DRC1_CTRL_6:
128173444723SBard Liao case RT5663_DRC1_HD_CTRL_1:
128273444723SBard Liao case RT5663_DRC1_HD_CTRL_2:
128373444723SBard Liao case RT5663_DRC1_PRI_REG_1:
128473444723SBard Liao case RT5663_DRC1_PRI_REG_2:
128573444723SBard Liao case RT5663_DRC1_PRI_REG_3:
128673444723SBard Liao case RT5663_DRC1_PRI_REG_4:
128773444723SBard Liao case RT5663_DRC1_PRI_REG_5:
128873444723SBard Liao case RT5663_DRC1_PRI_REG_6:
128973444723SBard Liao case RT5663_DRC1_PRI_REG_7:
129073444723SBard Liao case RT5663_DRC1_PRI_REG_8:
129173444723SBard Liao case RT5663_ALC_PGA_CTL_1:
129273444723SBard Liao case RT5663_ALC_PGA_CTL_2:
129373444723SBard Liao case RT5663_ALC_PGA_CTL_3:
129473444723SBard Liao case RT5663_ALC_PGA_CTL_4:
129573444723SBard Liao case RT5663_ALC_PGA_CTL_5:
129673444723SBard Liao case RT5663_ALC_PGA_CTL_6:
129773444723SBard Liao case RT5663_ALC_PGA_CTL_7:
129873444723SBard Liao case RT5663_ALC_PGA_CTL_8:
129973444723SBard Liao case RT5663_ALC_PGA_REG_1:
130073444723SBard Liao case RT5663_ALC_PGA_REG_2:
130173444723SBard Liao case RT5663_ALC_PGA_REG_3:
130273444723SBard Liao case RT5663_ADC_EQ_RECOV_1:
130373444723SBard Liao case RT5663_ADC_EQ_RECOV_2:
130473444723SBard Liao case RT5663_ADC_EQ_RECOV_3:
130573444723SBard Liao case RT5663_ADC_EQ_RECOV_4:
130673444723SBard Liao case RT5663_ADC_EQ_RECOV_5:
130773444723SBard Liao case RT5663_ADC_EQ_RECOV_6:
130873444723SBard Liao case RT5663_ADC_EQ_RECOV_7:
130973444723SBard Liao case RT5663_ADC_EQ_RECOV_8:
131073444723SBard Liao case RT5663_ADC_EQ_RECOV_9:
131173444723SBard Liao case RT5663_ADC_EQ_RECOV_10:
131273444723SBard Liao case RT5663_ADC_EQ_RECOV_11:
131373444723SBard Liao case RT5663_ADC_EQ_RECOV_12:
131473444723SBard Liao case RT5663_ADC_EQ_RECOV_13:
131573444723SBard Liao case RT5663_VID_HIDDEN:
131673444723SBard Liao case RT5663_VID_CUSTOMER:
131773444723SBard Liao case RT5663_SCAN_MODE:
131873444723SBard Liao case RT5663_I2C_BYPA:
1319df7c5216SBard Liao return true;
1320df7c5216SBard Liao case RT5663_TDM_1:
1321df7c5216SBard Liao case RT5663_DEPOP_3:
1322df7c5216SBard Liao case RT5663_ASRC_11_2:
1323df7c5216SBard Liao case RT5663_INT_ST_2:
132473444723SBard Liao case RT5663_GPIO_STA1:
1325df7c5216SBard Liao case RT5663_SIN_GEN_1:
1326df7c5216SBard Liao case RT5663_SIN_GEN_2:
1327df7c5216SBard Liao case RT5663_SIN_GEN_3:
1328df7c5216SBard Liao case RT5663_IL_CMD_PWRSAV1:
1329df7c5216SBard Liao case RT5663_IL_CMD_PWRSAV2:
1330df7c5216SBard Liao case RT5663_EM_JACK_TYPE_1:
1331df7c5216SBard Liao case RT5663_EM_JACK_TYPE_2:
1332df7c5216SBard Liao case RT5663_EM_JACK_TYPE_3:
1333df7c5216SBard Liao case RT5663_EM_JACK_TYPE_4:
1334df7c5216SBard Liao case RT5663_FAST_OFF_MICBIAS:
1335df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_1:
1336df7c5216SBard Liao case RT5663_ANA_BIAS_CUR_2:
1337df7c5216SBard Liao case RT5663_BIAS_CUR_9:
1338df7c5216SBard Liao case RT5663_DUMMY_REG_4:
1339df7c5216SBard Liao case RT5663_VREF_RECMIX:
1340df7c5216SBard Liao case RT5663_CHARGE_PUMP_1_2:
1341df7c5216SBard Liao case RT5663_CHARGE_PUMP_1_3:
1342df7c5216SBard Liao case RT5663_CHARGE_PUMP_2:
1343df7c5216SBard Liao case RT5663_CHOP_DAC_R:
1344df7c5216SBard Liao case RT5663_DUMMY_CTL_DACLR:
1345df7c5216SBard Liao case RT5663_DUMMY_REG_5:
1346df7c5216SBard Liao case RT5663_SOFT_RAMP:
1347df7c5216SBard Liao case RT5663_TEST_MODE_1:
1348df7c5216SBard Liao case RT5663_STO_DRE_10:
1349df7c5216SBard Liao case RT5663_MIC_DECRO_1:
1350df7c5216SBard Liao case RT5663_MIC_DECRO_2:
1351df7c5216SBard Liao case RT5663_MIC_DECRO_3:
1352df7c5216SBard Liao case RT5663_MIC_DECRO_4:
1353df7c5216SBard Liao case RT5663_MIC_DECRO_5:
1354df7c5216SBard Liao case RT5663_MIC_DECRO_6:
1355df7c5216SBard Liao case RT5663_HP_DECRO_1:
1356df7c5216SBard Liao case RT5663_HP_DECRO_2:
1357df7c5216SBard Liao case RT5663_HP_DECRO_3:
1358df7c5216SBard Liao case RT5663_HP_DECRO_4:
1359df7c5216SBard Liao case RT5663_HP_DECOUP:
1360df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP4:
1361df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP5:
1362df7c5216SBard Liao case RT5663_HP_IMPSEN_MAP7:
1363df7c5216SBard Liao case RT5663_HP_CALIB_1:
1364df7c5216SBard Liao case RT5663_CBJ_1:
1365df7c5216SBard Liao case RT5663_CBJ_2:
1366df7c5216SBard Liao case RT5663_CBJ_3:
1367df7c5216SBard Liao return false;
1368df7c5216SBard Liao default:
1369df7c5216SBard Liao return rt5663_readable_register(dev, reg);
1370df7c5216SBard Liao }
1371df7c5216SBard Liao }
1372df7c5216SBard Liao
1373df7c5216SBard Liao static const DECLARE_TLV_DB_SCALE(rt5663_hp_vol_tlv, -2400, 150, 0);
137473444723SBard Liao static const DECLARE_TLV_DB_SCALE(rt5663_v2_hp_vol_tlv, -2250, 150, 0);
1375df7c5216SBard Liao static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
1376df7c5216SBard Liao static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
1377df7c5216SBard Liao
1378df7c5216SBard Liao /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
1379df7c5216SBard Liao static const DECLARE_TLV_DB_RANGE(in_bst_tlv,
1380df7c5216SBard Liao 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
1381df7c5216SBard Liao 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
1382df7c5216SBard Liao 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
1383df7c5216SBard Liao 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
1384df7c5216SBard Liao 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
1385df7c5216SBard Liao 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
1386df7c5216SBard Liao 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
1387df7c5216SBard Liao );
1388df7c5216SBard Liao
1389df7c5216SBard Liao /* Interface data select */
1390df7c5216SBard Liao static const char * const rt5663_if1_adc_data_select[] = {
1391df7c5216SBard Liao "L/R", "R/L", "L/L", "R/R"
1392df7c5216SBard Liao };
1393df7c5216SBard Liao
139466d7c262SWei Yongjun static SOC_ENUM_SINGLE_DECL(rt5663_if1_adc_enum, RT5663_TDM_2,
1395df7c5216SBard Liao RT5663_DATA_SWAP_ADCDAT1_SHIFT, rt5663_if1_adc_data_select);
1396df7c5216SBard Liao
rt5663_enable_push_button_irq(struct snd_soc_component * component,bool enable)139745101122SKuninori Morimoto static void rt5663_enable_push_button_irq(struct snd_soc_component *component,
1398df7c5216SBard Liao bool enable)
1399df7c5216SBard Liao {
140045101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
1401df7c5216SBard Liao
1402df7c5216SBard Liao if (enable) {
140345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
140473444723SBard Liao RT5663_EN_4BTN_INL_MASK, RT5663_EN_4BTN_INL_EN);
1405df7c5216SBard Liao /* reset in-line command */
140645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
140773444723SBard Liao RT5663_RESET_4BTN_INL_MASK,
140873444723SBard Liao RT5663_RESET_4BTN_INL_RESET);
140945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
141073444723SBard Liao RT5663_RESET_4BTN_INL_MASK,
141173444723SBard Liao RT5663_RESET_4BTN_INL_NOR);
141273444723SBard Liao switch (rt5663->codec_ver) {
141373444723SBard Liao case CODEC_VER_1:
141445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_3,
141573444723SBard Liao RT5663_V2_EN_IRQ_INLINE_MASK,
141673444723SBard Liao RT5663_V2_EN_IRQ_INLINE_NOR);
1417df7c5216SBard Liao break;
141873444723SBard Liao case CODEC_VER_0:
141945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_2,
1420df7c5216SBard Liao RT5663_EN_IRQ_INLINE_MASK,
1421df7c5216SBard Liao RT5663_EN_IRQ_INLINE_NOR);
1422df7c5216SBard Liao break;
1423df7c5216SBard Liao default:
142445101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
1425df7c5216SBard Liao }
1426df7c5216SBard Liao } else {
142773444723SBard Liao switch (rt5663->codec_ver) {
142873444723SBard Liao case CODEC_VER_1:
142945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_3,
143073444723SBard Liao RT5663_V2_EN_IRQ_INLINE_MASK,
143173444723SBard Liao RT5663_V2_EN_IRQ_INLINE_BYP);
1432df7c5216SBard Liao break;
143373444723SBard Liao case CODEC_VER_0:
143445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_2,
1435df7c5216SBard Liao RT5663_EN_IRQ_INLINE_MASK,
1436df7c5216SBard Liao RT5663_EN_IRQ_INLINE_BYP);
1437df7c5216SBard Liao break;
1438df7c5216SBard Liao default:
143945101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
1440df7c5216SBard Liao }
144145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
144273444723SBard Liao RT5663_EN_4BTN_INL_MASK, RT5663_EN_4BTN_INL_DIS);
1443df7c5216SBard Liao /* reset in-line command */
144445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
144573444723SBard Liao RT5663_RESET_4BTN_INL_MASK,
144673444723SBard Liao RT5663_RESET_4BTN_INL_RESET);
144745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_6,
144873444723SBard Liao RT5663_RESET_4BTN_INL_MASK,
144973444723SBard Liao RT5663_RESET_4BTN_INL_NOR);
1450df7c5216SBard Liao }
1451df7c5216SBard Liao }
1452df7c5216SBard Liao
1453df7c5216SBard Liao /**
145473444723SBard Liao * rt5663_v2_jack_detect - Detect headset.
145545101122SKuninori Morimoto * @component: SoC audio component device.
1456df7c5216SBard Liao * @jack_insert: Jack insert or not.
1457df7c5216SBard Liao *
1458df7c5216SBard Liao * Detect whether is headset or not when jack inserted.
1459df7c5216SBard Liao *
1460df7c5216SBard Liao * Returns detect status.
1461df7c5216SBard Liao */
1462df7c5216SBard Liao
rt5663_v2_jack_detect(struct snd_soc_component * component,int jack_insert)146345101122SKuninori Morimoto static int rt5663_v2_jack_detect(struct snd_soc_component *component, int jack_insert)
1464df7c5216SBard Liao {
146545101122SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
146645101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
1467df7c5216SBard Liao int val, i = 0, sleep_time[5] = {300, 150, 100, 50, 30};
1468df7c5216SBard Liao
146945101122SKuninori Morimoto dev_dbg(component->dev, "%s jack_insert:%d\n", __func__, jack_insert);
1470df7c5216SBard Liao if (jack_insert) {
147145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CBJ_TYPE_2, 0x8040);
147245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CBJ_TYPE_3, 0x1484);
1473df7c5216SBard Liao
1474df7c5216SBard Liao snd_soc_dapm_force_enable_pin(dapm, "MICBIAS1");
1475df7c5216SBard Liao snd_soc_dapm_force_enable_pin(dapm, "MICBIAS2");
1476df7c5216SBard Liao snd_soc_dapm_force_enable_pin(dapm, "Mic Det Power");
1477df7c5216SBard Liao snd_soc_dapm_force_enable_pin(dapm, "CBJ Power");
1478df7c5216SBard Liao snd_soc_dapm_sync(dapm);
147945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_RC_CLK,
148073444723SBard Liao RT5663_DIG_1M_CLK_MASK, RT5663_DIG_1M_CLK_EN);
148145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_RECMIX, 0x8, 0x8);
1482df7c5216SBard Liao
1483df7c5216SBard Liao while (i < 5) {
1484df7c5216SBard Liao msleep(sleep_time[i]);
1485467a2553SKuninori Morimoto val = snd_soc_component_read(component, RT5663_CBJ_TYPE_2) & 0x0003;
1486df7c5216SBard Liao if (val == 0x1 || val == 0x2 || val == 0x3)
1487df7c5216SBard Liao break;
148845101122SKuninori Morimoto dev_dbg(component->dev, "%s: MX-0011 val=%x sleep %d\n",
1489df7c5216SBard Liao __func__, val, sleep_time[i]);
1490df7c5216SBard Liao i++;
1491df7c5216SBard Liao }
149245101122SKuninori Morimoto dev_dbg(component->dev, "%s val = %d\n", __func__, val);
1493df7c5216SBard Liao switch (val) {
1494df7c5216SBard Liao case 1:
1495df7c5216SBard Liao case 2:
149673444723SBard Liao rt5663->jack_type = SND_JACK_HEADSET;
149745101122SKuninori Morimoto rt5663_enable_push_button_irq(component, true);
1498df7c5216SBard Liao break;
1499df7c5216SBard Liao default:
1500df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "MICBIAS1");
1501df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "MICBIAS2");
1502df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
1503df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "CBJ Power");
1504df7c5216SBard Liao snd_soc_dapm_sync(dapm);
150573444723SBard Liao rt5663->jack_type = SND_JACK_HEADPHONE;
1506df7c5216SBard Liao break;
1507df7c5216SBard Liao }
1508df7c5216SBard Liao } else {
150945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_RECMIX, 0x8, 0x0);
1510df7c5216SBard Liao
151173444723SBard Liao if (rt5663->jack_type == SND_JACK_HEADSET) {
151245101122SKuninori Morimoto rt5663_enable_push_button_irq(component, false);
1513df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "MICBIAS1");
1514df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "MICBIAS2");
1515df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
1516df7c5216SBard Liao snd_soc_dapm_disable_pin(dapm, "CBJ Power");
1517df7c5216SBard Liao snd_soc_dapm_sync(dapm);
1518df7c5216SBard Liao }
151973444723SBard Liao rt5663->jack_type = 0;
1520df7c5216SBard Liao }
1521df7c5216SBard Liao
152245101122SKuninori Morimoto dev_dbg(component->dev, "jack_type = %d\n", rt5663->jack_type);
152373444723SBard Liao return rt5663->jack_type;
1524df7c5216SBard Liao }
1525df7c5216SBard Liao
1526df7c5216SBard Liao /**
1527df7c5216SBard Liao * rt5663_jack_detect - Detect headset.
152845101122SKuninori Morimoto * @component: SoC audio component device.
1529df7c5216SBard Liao * @jack_insert: Jack insert or not.
1530df7c5216SBard Liao *
1531df7c5216SBard Liao * Detect whether is headset or not when jack inserted.
1532df7c5216SBard Liao *
1533df7c5216SBard Liao * Returns detect status.
1534df7c5216SBard Liao */
rt5663_jack_detect(struct snd_soc_component * component,int jack_insert)153545101122SKuninori Morimoto static int rt5663_jack_detect(struct snd_soc_component *component, int jack_insert)
1536df7c5216SBard Liao {
153745101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
15388f244127Soder_chiou@realtek.com int val, i = 0;
1539df7c5216SBard Liao
154045101122SKuninori Morimoto dev_dbg(component->dev, "%s jack_insert:%d\n", __func__, jack_insert);
1541df7c5216SBard Liao
1542df7c5216SBard Liao if (jack_insert) {
154345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DIG_MISC,
154473444723SBard Liao RT5663_DIG_GATE_CTRL_MASK, RT5663_DIG_GATE_CTRL_EN);
154545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_CHARGE_PUMP_1,
154673444723SBard Liao RT5663_SI_HP_MASK | RT5663_OSW_HP_L_MASK |
154773444723SBard Liao RT5663_OSW_HP_R_MASK, RT5663_SI_HP_EN |
154873444723SBard Liao RT5663_OSW_HP_L_DIS | RT5663_OSW_HP_R_DIS);
154945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DUMMY_1,
1550df7c5216SBard Liao RT5663_EMB_CLK_MASK | RT5663_HPA_CPL_BIAS_MASK |
1551df7c5216SBard Liao RT5663_HPA_CPR_BIAS_MASK, RT5663_EMB_CLK_EN |
1552df7c5216SBard Liao RT5663_HPA_CPL_BIAS_1 | RT5663_HPA_CPR_BIAS_1);
155345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_CBJ_1,
1554df7c5216SBard Liao RT5663_INBUF_CBJ_BST1_MASK | RT5663_CBJ_SENSE_BST1_MASK,
1555df7c5216SBard Liao RT5663_INBUF_CBJ_BST1_ON | RT5663_CBJ_SENSE_BST1_L);
155645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IL_CMD_2,
1557df7c5216SBard Liao RT5663_PWR_MIC_DET_MASK, RT5663_PWR_MIC_DET_ON);
1558df7c5216SBard Liao /* BST1 power on for JD */
155945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_2,
156073444723SBard Liao RT5663_PWR_BST1_MASK, RT5663_PWR_BST1_ON);
156145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_EM_JACK_TYPE_1,
1562df7c5216SBard Liao RT5663_CBJ_DET_MASK | RT5663_EXT_JD_MASK |
1563df7c5216SBard Liao RT5663_POL_EXT_JD_MASK, RT5663_CBJ_DET_EN |
1564df7c5216SBard Liao RT5663_EXT_JD_EN | RT5663_POL_EXT_JD_EN);
156545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
156673444723SBard Liao RT5663_PWR_MB_MASK | RT5663_LDO1_DVO_MASK |
156773444723SBard Liao RT5663_AMP_HP_MASK, RT5663_PWR_MB |
156873444723SBard Liao RT5663_LDO1_DVO_0_9V | RT5663_AMP_HP_3X);
15693e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
15703e4d08c3Soder_chiou@realtek.com RT5663_PWR_VREF1_MASK | RT5663_PWR_VREF2_MASK |
15713e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
15723e4d08c3Soder_chiou@realtek.com RT5663_PWR_VREF1 | RT5663_PWR_VREF2);
15733e4d08c3Soder_chiou@realtek.com msleep(20);
15743e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
15753e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
15763e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1 | RT5663_PWR_FV2);
157745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_AUTO_1MRC_CLK,
157873444723SBard Liao RT5663_IRQ_POW_SAV_MASK, RT5663_IRQ_POW_SAV_EN);
157945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_1,
1580df7c5216SBard Liao RT5663_EN_IRQ_JD1_MASK, RT5663_EN_IRQ_JD1_EN);
158145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_EM_JACK_TYPE_1,
1582958d022eSoder_chiou@realtek.com RT5663_EM_JD_MASK, RT5663_EM_JD_RST);
158345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_EM_JACK_TYPE_1,
1584958d022eSoder_chiou@realtek.com RT5663_EM_JD_MASK, RT5663_EM_JD_NOR);
15858f244127Soder_chiou@realtek.com
15868f244127Soder_chiou@realtek.com while (true) {
15878f244127Soder_chiou@realtek.com regmap_read(rt5663->regmap, RT5663_INT_ST_2, &val);
15888f244127Soder_chiou@realtek.com if (!(val & 0x80))
15898f244127Soder_chiou@realtek.com usleep_range(10000, 10005);
15908f244127Soder_chiou@realtek.com else
1591df7c5216SBard Liao break;
15928f244127Soder_chiou@realtek.com
15938f244127Soder_chiou@realtek.com if (i > 200)
15948f244127Soder_chiou@realtek.com break;
15958f244127Soder_chiou@realtek.com i++;
1596df7c5216SBard Liao }
15978f244127Soder_chiou@realtek.com
1598467a2553SKuninori Morimoto val = snd_soc_component_read(component, RT5663_EM_JACK_TYPE_2) & 0x0003;
159945101122SKuninori Morimoto dev_dbg(component->dev, "%s val = %d\n", __func__, val);
16008f244127Soder_chiou@realtek.com
160145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_CHARGE_PUMP_1,
1602c5755fbcSoder_chiou@realtek.com RT5663_OSW_HP_L_MASK | RT5663_OSW_HP_R_MASK,
1603c5755fbcSoder_chiou@realtek.com RT5663_OSW_HP_L_EN | RT5663_OSW_HP_R_EN);
1604c5755fbcSoder_chiou@realtek.com
1605df7c5216SBard Liao switch (val) {
1606df7c5216SBard Liao case 1:
1607df7c5216SBard Liao case 2:
1608df7c5216SBard Liao rt5663->jack_type = SND_JACK_HEADSET;
160945101122SKuninori Morimoto rt5663_enable_push_button_irq(component, true);
1610278982b5Soder_chiou@realtek.com
1611457c25efSOder Chiou if (rt5663->pdata.impedance_sensing_num)
1612457c25efSOder Chiou break;
1613457c25efSOder Chiou
1614278982b5Soder_chiou@realtek.com if (rt5663->pdata.dc_offset_l_manual_mic) {
1615278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_2,
1616278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_l_manual_mic >>
1617278982b5Soder_chiou@realtek.com 16);
1618278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_3,
1619278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_l_manual_mic &
1620278982b5Soder_chiou@realtek.com 0xffff);
1621278982b5Soder_chiou@realtek.com }
1622278982b5Soder_chiou@realtek.com
1623278982b5Soder_chiou@realtek.com if (rt5663->pdata.dc_offset_r_manual_mic) {
1624278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_5,
1625278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_r_manual_mic >>
1626278982b5Soder_chiou@realtek.com 16);
1627278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_6,
1628278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_r_manual_mic &
1629278982b5Soder_chiou@realtek.com 0xffff);
1630278982b5Soder_chiou@realtek.com }
1631df7c5216SBard Liao break;
1632df7c5216SBard Liao default:
1633df7c5216SBard Liao rt5663->jack_type = SND_JACK_HEADPHONE;
16343e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component,
16353e4d08c3Soder_chiou@realtek.com RT5663_PWR_ANLG_1,
16363e4d08c3Soder_chiou@realtek.com RT5663_PWR_MB_MASK | RT5663_PWR_VREF1_MASK |
16373e4d08c3Soder_chiou@realtek.com RT5663_PWR_VREF2_MASK, 0);
1638457c25efSOder Chiou if (rt5663->pdata.impedance_sensing_num)
1639457c25efSOder Chiou break;
1640457c25efSOder Chiou
1641278982b5Soder_chiou@realtek.com if (rt5663->pdata.dc_offset_l_manual) {
1642278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_2,
1643278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_l_manual >> 16);
1644278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_3,
1645278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_l_manual &
1646278982b5Soder_chiou@realtek.com 0xffff);
1647278982b5Soder_chiou@realtek.com }
1648278982b5Soder_chiou@realtek.com
1649278982b5Soder_chiou@realtek.com if (rt5663->pdata.dc_offset_r_manual) {
1650278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_5,
1651278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_r_manual >> 16);
1652278982b5Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_MIC_DECRO_6,
1653278982b5Soder_chiou@realtek.com rt5663->pdata.dc_offset_r_manual &
1654278982b5Soder_chiou@realtek.com 0xffff);
1655278982b5Soder_chiou@realtek.com }
1656df7c5216SBard Liao break;
1657df7c5216SBard Liao }
1658df7c5216SBard Liao } else {
1659df7c5216SBard Liao if (rt5663->jack_type == SND_JACK_HEADSET)
166045101122SKuninori Morimoto rt5663_enable_push_button_irq(component, false);
1661df7c5216SBard Liao rt5663->jack_type = 0;
16623e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
16633e4d08c3Soder_chiou@realtek.com RT5663_PWR_MB_MASK | RT5663_PWR_VREF1_MASK |
16643e4d08c3Soder_chiou@realtek.com RT5663_PWR_VREF2_MASK, 0);
1665df7c5216SBard Liao }
1666df7c5216SBard Liao
166745101122SKuninori Morimoto dev_dbg(component->dev, "jack_type = %d\n", rt5663->jack_type);
1668df7c5216SBard Liao return rt5663->jack_type;
1669df7c5216SBard Liao }
1670df7c5216SBard Liao
rt5663_impedance_sensing(struct snd_soc_component * component)167145101122SKuninori Morimoto static int rt5663_impedance_sensing(struct snd_soc_component *component)
1672457c25efSOder Chiou {
167345101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
1674457c25efSOder Chiou unsigned int value, i, reg84, reg26, reg2fa, reg91, reg10, reg80;
1675457c25efSOder Chiou
1676457c25efSOder Chiou for (i = 0; i < rt5663->pdata.impedance_sensing_num; i++) {
1677457c25efSOder Chiou if (rt5663->imp_table[i].vol == 7)
1678457c25efSOder Chiou break;
1679457c25efSOder Chiou }
1680457c25efSOder Chiou
1681457c25efSOder Chiou if (rt5663->jack_type == SND_JACK_HEADSET) {
168245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_2,
1683457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual_mic >> 16);
168445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_3,
1685457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual_mic & 0xffff);
168645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_5,
1687457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual_mic >> 16);
168845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_6,
1689457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual_mic & 0xffff);
1690457c25efSOder Chiou } else {
169145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_2,
1692457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual >> 16);
169345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_3,
1694457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual & 0xffff);
169545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_5,
1696457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual >> 16);
169745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_6,
1698457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual & 0xffff);
1699457c25efSOder Chiou }
1700457c25efSOder Chiou
1701467a2553SKuninori Morimoto reg84 = snd_soc_component_read(component, RT5663_ASRC_2);
1702467a2553SKuninori Morimoto reg26 = snd_soc_component_read(component, RT5663_STO1_ADC_MIXER);
1703467a2553SKuninori Morimoto reg2fa = snd_soc_component_read(component, RT5663_DUMMY_1);
1704467a2553SKuninori Morimoto reg91 = snd_soc_component_read(component, RT5663_HP_CHARGE_PUMP_1);
1705467a2553SKuninori Morimoto reg10 = snd_soc_component_read(component, RT5663_RECMIX);
1706467a2553SKuninori Morimoto reg80 = snd_soc_component_read(component, RT5663_GLB_CLK);
1707457c25efSOder Chiou
170845101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_STO_DRE_1, 0x8000, 0);
170945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ASRC_2, 0);
171045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO1_ADC_MIXER, 0x4040);
171145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
1712457c25efSOder Chiou RT5663_PWR_VREF1_MASK | RT5663_PWR_VREF2_MASK |
1713457c25efSOder Chiou RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
1714457c25efSOder Chiou RT5663_PWR_VREF1 | RT5663_PWR_VREF2);
1715457c25efSOder Chiou usleep_range(10000, 10005);
171645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
1717457c25efSOder Chiou RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
1718457c25efSOder Chiou RT5663_PWR_FV1 | RT5663_PWR_FV2);
171945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_GLB_CLK, RT5663_SCLK_SRC_MASK,
1720457c25efSOder Chiou RT5663_SCLK_SRC_RCCLK);
172145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_RC_CLK, RT5663_DIG_25M_CLK_MASK,
1722457c25efSOder Chiou RT5663_DIG_25M_CLK_EN);
172345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_ADDA_CLK_1, RT5663_I2S_PD1_MASK, 0);
172445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_1, 0xff00);
172545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_2, 0xfffc);
172645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CHARGE_PUMP_1, 0x1232);
172745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_LOGIC_2, 0x0005);
172845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DEPOP_2, 0x3003);
172945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0030, 0x0030);
173045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0003, 0x0003);
173145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_DIG_2,
1732457c25efSOder Chiou RT5663_PWR_ADC_S1F | RT5663_PWR_DAC_S1F,
1733457c25efSOder Chiou RT5663_PWR_ADC_S1F | RT5663_PWR_DAC_S1F);
173445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_DIG_1,
1735457c25efSOder Chiou RT5663_PWR_DAC_L1 | RT5663_PWR_DAC_R1 |
1736457c25efSOder Chiou RT5663_PWR_LDO_DACREF_MASK | RT5663_PWR_ADC_L1 |
1737457c25efSOder Chiou RT5663_PWR_ADC_R1,
1738457c25efSOder Chiou RT5663_PWR_DAC_L1 | RT5663_PWR_DAC_R1 |
1739457c25efSOder Chiou RT5663_PWR_LDO_DACREF_ON | RT5663_PWR_ADC_L1 |
1740457c25efSOder Chiou RT5663_PWR_ADC_R1);
1741457c25efSOder Chiou msleep(40);
174245101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_2,
1743457c25efSOder Chiou RT5663_PWR_RECMIX1 | RT5663_PWR_RECMIX2,
1744457c25efSOder Chiou RT5663_PWR_RECMIX1 | RT5663_PWR_RECMIX2);
1745457c25efSOder Chiou msleep(30);
174645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CHARGE_PUMP_2, 0x1371);
174745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO_DAC_MIXER, 0);
174845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_BYPASS_STO_DAC, 0x000c);
174945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_BIAS, 0xafaa);
175045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHARGE_PUMP_1, 0x2224);
175145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_OUT_EN, 0x8088);
175245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHOP_ADC, 0x3000);
175345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ADDA_RST, 0xc000);
175445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO1_HPF_ADJ1, 0x3320);
175545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CALIB_2, 0x00c9);
175645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DUMMY_1, 0x004c);
175745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ANA_BIAS_CUR_1, 0x7733);
175845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHARGE_PUMP_2, 0x7777);
175945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO_DRE_9, 0x0007);
176045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO_DRE_10, 0x0007);
176145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DUMMY_2, 0x02a4);
176245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_RECMIX, 0x0005);
176345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_IMP_SEN_1, 0x4334);
176445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_IRQ_3, 0x0004, 0x0004);
176545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_LOGIC_1, 0x2200);
176645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x3000, 0x3000);
176745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_LOGIC_1, 0x6200);
1768457c25efSOder Chiou
1769457c25efSOder Chiou for (i = 0; i < 100; i++) {
1770457c25efSOder Chiou msleep(20);
1771467a2553SKuninori Morimoto if (snd_soc_component_read(component, RT5663_INT_ST_1) & 0x2)
1772457c25efSOder Chiou break;
1773457c25efSOder Chiou }
1774457c25efSOder Chiou
1775467a2553SKuninori Morimoto value = snd_soc_component_read(component, RT5663_HP_IMP_SEN_4);
1776457c25efSOder Chiou
177745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x3000, 0);
177845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_INT_ST_1, 0);
177945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_LOGIC_1, 0);
178045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_RC_CLK, RT5663_DIG_25M_CLK_MASK,
1781457c25efSOder Chiou RT5663_DIG_25M_CLK_DIS);
178245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_GLB_CLK, reg80);
178345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_RECMIX, reg10);
178445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DUMMY_2, 0x00a4);
178545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DUMMY_1, reg2fa);
178645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CALIB_2, 0x00c8);
178745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO1_HPF_ADJ1, 0xb320);
178845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ADDA_RST, 0xe400);
178945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHOP_ADC, 0x2000);
179045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_OUT_EN, 0x0008);
179145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_2,
1792457c25efSOder Chiou RT5663_PWR_RECMIX1 | RT5663_PWR_RECMIX2, 0);
179345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_DIG_1,
1794457c25efSOder Chiou RT5663_PWR_DAC_L1 | RT5663_PWR_DAC_R1 |
1795457c25efSOder Chiou RT5663_PWR_LDO_DACREF_MASK | RT5663_PWR_ADC_L1 |
1796457c25efSOder Chiou RT5663_PWR_ADC_R1, 0);
179745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_DIG_2,
1798457c25efSOder Chiou RT5663_PWR_ADC_S1F | RT5663_PWR_DAC_S1F, 0);
179945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0003, 0);
180045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0030, 0);
180145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_LOGIC_2, 0);
180245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CHARGE_PUMP_1, reg91);
180345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
1804457c25efSOder Chiou RT5663_PWR_VREF1_MASK | RT5663_PWR_VREF2_MASK, 0);
180545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_STO1_ADC_MIXER, reg26);
180645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ASRC_2, reg84);
1807457c25efSOder Chiou
1808457c25efSOder Chiou for (i = 0; i < rt5663->pdata.impedance_sensing_num; i++) {
1809457c25efSOder Chiou if (value >= rt5663->imp_table[i].imp_min &&
1810457c25efSOder Chiou value <= rt5663->imp_table[i].imp_max)
1811457c25efSOder Chiou break;
1812457c25efSOder Chiou }
1813457c25efSOder Chiou
181445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_STO_DRE_9, RT5663_DRE_GAIN_HP_MASK,
1815457c25efSOder Chiou rt5663->imp_table[i].vol);
181645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_STO_DRE_10, RT5663_DRE_GAIN_HP_MASK,
1817457c25efSOder Chiou rt5663->imp_table[i].vol);
1818457c25efSOder Chiou
1819457c25efSOder Chiou if (rt5663->jack_type == SND_JACK_HEADSET) {
182045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_2,
1821457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual_mic >> 16);
182245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_3,
1823457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual_mic & 0xffff);
182445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_5,
1825457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual_mic >> 16);
182645101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_6,
1827457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual_mic & 0xffff);
1828457c25efSOder Chiou } else {
182945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_2,
1830457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual >> 16);
183145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_3,
1832457c25efSOder Chiou rt5663->imp_table[i].dc_offset_l_manual & 0xffff);
183345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_5,
1834457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual >> 16);
183545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_MIC_DECRO_6,
1836457c25efSOder Chiou rt5663->imp_table[i].dc_offset_r_manual & 0xffff);
1837457c25efSOder Chiou }
1838457c25efSOder Chiou
1839457c25efSOder Chiou return 0;
1840457c25efSOder Chiou }
1841457c25efSOder Chiou
rt5663_button_detect(struct snd_soc_component * component)184245101122SKuninori Morimoto static int rt5663_button_detect(struct snd_soc_component *component)
1843df7c5216SBard Liao {
1844df7c5216SBard Liao int btn_type, val;
1845df7c5216SBard Liao
1846467a2553SKuninori Morimoto val = snd_soc_component_read(component, RT5663_IL_CMD_5);
184745101122SKuninori Morimoto dev_dbg(component->dev, "%s: val=0x%x\n", __func__, val);
1848df7c5216SBard Liao btn_type = val & 0xfff0;
184945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_IL_CMD_5, val);
1850df7c5216SBard Liao
1851df7c5216SBard Liao return btn_type;
1852df7c5216SBard Liao }
1853df7c5216SBard Liao
rt5663_irq(int irq,void * data)1854df7c5216SBard Liao static irqreturn_t rt5663_irq(int irq, void *data)
1855df7c5216SBard Liao {
1856df7c5216SBard Liao struct rt5663_priv *rt5663 = data;
1857df7c5216SBard Liao
1858a16cc632Soder_chiou@realtek.com dev_dbg(regmap_get_device(rt5663->regmap), "%s IRQ queue work\n",
1859a16cc632Soder_chiou@realtek.com __func__);
1860df7c5216SBard Liao
1861df7c5216SBard Liao queue_delayed_work(system_wq, &rt5663->jack_detect_work,
1862df7c5216SBard Liao msecs_to_jiffies(250));
1863df7c5216SBard Liao
1864df7c5216SBard Liao return IRQ_HANDLED;
1865df7c5216SBard Liao }
1866df7c5216SBard Liao
rt5663_set_jack_detect(struct snd_soc_component * component,struct snd_soc_jack * hs_jack,void * data)1867bdfe4d9aSkbuild test robot static int rt5663_set_jack_detect(struct snd_soc_component *component,
186837a04911SOder Chiou struct snd_soc_jack *hs_jack, void *data)
1869df7c5216SBard Liao {
187045101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
1871df7c5216SBard Liao
1872df7c5216SBard Liao rt5663->hs_jack = hs_jack;
1873df7c5216SBard Liao
1874df7c5216SBard Liao rt5663_irq(0, rt5663);
1875df7c5216SBard Liao
1876df7c5216SBard Liao return 0;
1877df7c5216SBard Liao }
1878df7c5216SBard Liao
rt5663_check_jd_status(struct snd_soc_component * component)187945101122SKuninori Morimoto static bool rt5663_check_jd_status(struct snd_soc_component *component)
1880df7c5216SBard Liao {
188145101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
1882467a2553SKuninori Morimoto int val = snd_soc_component_read(component, RT5663_INT_ST_1);
1883df7c5216SBard Liao
188445101122SKuninori Morimoto dev_dbg(component->dev, "%s val=%x\n", __func__, val);
1885df7c5216SBard Liao
1886df7c5216SBard Liao /* JD1 */
188773444723SBard Liao switch (rt5663->codec_ver) {
188873444723SBard Liao case CODEC_VER_1:
1889df7c5216SBard Liao return !(val & 0x2000);
189073444723SBard Liao case CODEC_VER_0:
1891df7c5216SBard Liao return !(val & 0x1000);
1892df7c5216SBard Liao default:
189345101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
1894df7c5216SBard Liao }
1895df7c5216SBard Liao
1896df7c5216SBard Liao return false;
1897df7c5216SBard Liao }
1898df7c5216SBard Liao
rt5663_jack_detect_work(struct work_struct * work)1899df7c5216SBard Liao static void rt5663_jack_detect_work(struct work_struct *work)
1900df7c5216SBard Liao {
1901df7c5216SBard Liao struct rt5663_priv *rt5663 =
1902df7c5216SBard Liao container_of(work, struct rt5663_priv, jack_detect_work.work);
190345101122SKuninori Morimoto struct snd_soc_component *component = rt5663->component;
1904df7c5216SBard Liao int btn_type, report = 0;
1905df7c5216SBard Liao
190645101122SKuninori Morimoto if (!component)
1907df7c5216SBard Liao return;
1908df7c5216SBard Liao
190945101122SKuninori Morimoto if (rt5663_check_jd_status(component)) {
1910df7c5216SBard Liao /* jack in */
1911df7c5216SBard Liao if (rt5663->jack_type == 0) {
1912df7c5216SBard Liao /* jack was out, report jack type */
191373444723SBard Liao switch (rt5663->codec_ver) {
191473444723SBard Liao case CODEC_VER_1:
191573444723SBard Liao report = rt5663_v2_jack_detect(
191645101122SKuninori Morimoto rt5663->component, 1);
1917df7c5216SBard Liao break;
191873444723SBard Liao case CODEC_VER_0:
191945101122SKuninori Morimoto report = rt5663_jack_detect(rt5663->component, 1);
1920457c25efSOder Chiou if (rt5663->pdata.impedance_sensing_num)
192145101122SKuninori Morimoto rt5663_impedance_sensing(rt5663->component);
1922df7c5216SBard Liao break;
1923df7c5216SBard Liao default:
192445101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
1925df7c5216SBard Liao }
19269c324afeSoder_chiou@realtek.com
19279c324afeSoder_chiou@realtek.com /* Delay the jack insert report to avoid pop noise */
19289c324afeSoder_chiou@realtek.com msleep(30);
1929df7c5216SBard Liao } else {
1930df7c5216SBard Liao /* jack is already in, report button event */
1931df7c5216SBard Liao report = SND_JACK_HEADSET;
193245101122SKuninori Morimoto btn_type = rt5663_button_detect(rt5663->component);
1933df7c5216SBard Liao /**
1934df7c5216SBard Liao * rt5663 can report three kinds of button behavior,
1935df7c5216SBard Liao * one click, double click and hold. However,
1936df7c5216SBard Liao * currently we will report button pressed/released
1937df7c5216SBard Liao * event. So all the three button behaviors are
1938df7c5216SBard Liao * treated as button pressed.
1939df7c5216SBard Liao */
1940df7c5216SBard Liao switch (btn_type) {
1941df7c5216SBard Liao case 0x8000:
1942df7c5216SBard Liao case 0x4000:
1943df7c5216SBard Liao case 0x2000:
1944df7c5216SBard Liao report |= SND_JACK_BTN_0;
1945df7c5216SBard Liao break;
1946df7c5216SBard Liao case 0x1000:
1947df7c5216SBard Liao case 0x0800:
1948df7c5216SBard Liao case 0x0400:
1949df7c5216SBard Liao report |= SND_JACK_BTN_1;
1950df7c5216SBard Liao break;
1951df7c5216SBard Liao case 0x0200:
1952df7c5216SBard Liao case 0x0100:
1953df7c5216SBard Liao case 0x0080:
1954df7c5216SBard Liao report |= SND_JACK_BTN_2;
1955df7c5216SBard Liao break;
1956df7c5216SBard Liao case 0x0040:
1957df7c5216SBard Liao case 0x0020:
1958df7c5216SBard Liao case 0x0010:
1959df7c5216SBard Liao report |= SND_JACK_BTN_3;
1960df7c5216SBard Liao break;
1961df7c5216SBard Liao case 0x0000: /* unpressed */
1962df7c5216SBard Liao break;
1963df7c5216SBard Liao default:
1964df7c5216SBard Liao btn_type = 0;
196545101122SKuninori Morimoto dev_err(rt5663->component->dev,
1966df7c5216SBard Liao "Unexpected button code 0x%04x\n",
1967df7c5216SBard Liao btn_type);
1968df7c5216SBard Liao break;
1969df7c5216SBard Liao }
1970df7c5216SBard Liao /* button release or spurious interrput*/
1971de6ae8afSoder_chiou@realtek.com if (btn_type == 0) {
1972df7c5216SBard Liao report = rt5663->jack_type;
1973de6ae8afSoder_chiou@realtek.com cancel_delayed_work_sync(
1974de6ae8afSoder_chiou@realtek.com &rt5663->jd_unplug_work);
1975de6ae8afSoder_chiou@realtek.com } else {
1976de6ae8afSoder_chiou@realtek.com queue_delayed_work(system_wq,
1977de6ae8afSoder_chiou@realtek.com &rt5663->jd_unplug_work,
1978de6ae8afSoder_chiou@realtek.com msecs_to_jiffies(500));
1979de6ae8afSoder_chiou@realtek.com }
1980df7c5216SBard Liao }
1981df7c5216SBard Liao } else {
1982df7c5216SBard Liao /* jack out */
198373444723SBard Liao switch (rt5663->codec_ver) {
198473444723SBard Liao case CODEC_VER_1:
198545101122SKuninori Morimoto report = rt5663_v2_jack_detect(rt5663->component, 0);
1986df7c5216SBard Liao break;
198773444723SBard Liao case CODEC_VER_0:
198845101122SKuninori Morimoto report = rt5663_jack_detect(rt5663->component, 0);
1989df7c5216SBard Liao break;
1990df7c5216SBard Liao default:
199145101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
1992df7c5216SBard Liao }
1993df7c5216SBard Liao }
199445101122SKuninori Morimoto dev_dbg(component->dev, "%s jack report: 0x%04x\n", __func__, report);
1995df7c5216SBard Liao snd_soc_jack_report(rt5663->hs_jack, report, SND_JACK_HEADSET |
1996df7c5216SBard Liao SND_JACK_BTN_0 | SND_JACK_BTN_1 |
1997df7c5216SBard Liao SND_JACK_BTN_2 | SND_JACK_BTN_3);
1998df7c5216SBard Liao }
1999df7c5216SBard Liao
rt5663_jd_unplug_work(struct work_struct * work)2000de6ae8afSoder_chiou@realtek.com static void rt5663_jd_unplug_work(struct work_struct *work)
2001de6ae8afSoder_chiou@realtek.com {
2002de6ae8afSoder_chiou@realtek.com struct rt5663_priv *rt5663 =
2003de6ae8afSoder_chiou@realtek.com container_of(work, struct rt5663_priv, jd_unplug_work.work);
200445101122SKuninori Morimoto struct snd_soc_component *component = rt5663->component;
2005de6ae8afSoder_chiou@realtek.com
200645101122SKuninori Morimoto if (!component)
2007de6ae8afSoder_chiou@realtek.com return;
2008de6ae8afSoder_chiou@realtek.com
200945101122SKuninori Morimoto if (!rt5663_check_jd_status(component)) {
2010de6ae8afSoder_chiou@realtek.com /* jack out */
2011de6ae8afSoder_chiou@realtek.com switch (rt5663->codec_ver) {
2012de6ae8afSoder_chiou@realtek.com case CODEC_VER_1:
201345101122SKuninori Morimoto rt5663_v2_jack_detect(rt5663->component, 0);
2014de6ae8afSoder_chiou@realtek.com break;
2015de6ae8afSoder_chiou@realtek.com case CODEC_VER_0:
201645101122SKuninori Morimoto rt5663_jack_detect(rt5663->component, 0);
2017de6ae8afSoder_chiou@realtek.com break;
2018de6ae8afSoder_chiou@realtek.com default:
201945101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
2020de6ae8afSoder_chiou@realtek.com }
2021de6ae8afSoder_chiou@realtek.com
2022de6ae8afSoder_chiou@realtek.com snd_soc_jack_report(rt5663->hs_jack, 0, SND_JACK_HEADSET |
2023de6ae8afSoder_chiou@realtek.com SND_JACK_BTN_0 | SND_JACK_BTN_1 |
2024de6ae8afSoder_chiou@realtek.com SND_JACK_BTN_2 | SND_JACK_BTN_3);
2025de6ae8afSoder_chiou@realtek.com } else {
2026de6ae8afSoder_chiou@realtek.com queue_delayed_work(system_wq, &rt5663->jd_unplug_work,
2027de6ae8afSoder_chiou@realtek.com msecs_to_jiffies(500));
2028de6ae8afSoder_chiou@realtek.com }
2029de6ae8afSoder_chiou@realtek.com }
2030de6ae8afSoder_chiou@realtek.com
2031df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_snd_controls[] = {
2032df7c5216SBard Liao /* DAC Digital Volume */
2033df7c5216SBard Liao SOC_DOUBLE_TLV("DAC Playback Volume", RT5663_STO1_DAC_DIG_VOL,
203473444723SBard Liao RT5663_DAC_L1_VOL_SHIFT + 1, RT5663_DAC_R1_VOL_SHIFT + 1,
2035df7c5216SBard Liao 87, 0, dac_vol_tlv),
2036df7c5216SBard Liao /* ADC Digital Volume Control */
2037df7c5216SBard Liao SOC_DOUBLE("ADC Capture Switch", RT5663_STO1_ADC_DIG_VOL,
203873444723SBard Liao RT5663_ADC_L_MUTE_SHIFT, RT5663_ADC_R_MUTE_SHIFT, 1, 1),
2039df7c5216SBard Liao SOC_DOUBLE_TLV("ADC Capture Volume", RT5663_STO1_ADC_DIG_VOL,
204073444723SBard Liao RT5663_ADC_L_VOL_SHIFT + 1, RT5663_ADC_R_VOL_SHIFT + 1,
2041df7c5216SBard Liao 63, 0, adc_vol_tlv),
2042df7c5216SBard Liao };
2043df7c5216SBard Liao
204473444723SBard Liao static const struct snd_kcontrol_new rt5663_v2_specific_controls[] = {
2045df7c5216SBard Liao /* Headphone Output Volume */
2046df7c5216SBard Liao SOC_DOUBLE_R_TLV("Headphone Playback Volume", RT5663_HP_LCH_DRE,
204773444723SBard Liao RT5663_HP_RCH_DRE, RT5663_GAIN_HP_SHIFT, 15, 1,
204873444723SBard Liao rt5663_v2_hp_vol_tlv),
2049df7c5216SBard Liao /* Mic Boost Volume */
205073444723SBard Liao SOC_SINGLE_TLV("IN1 Capture Volume", RT5663_AEC_BST,
205173444723SBard Liao RT5663_GAIN_CBJ_SHIFT, 8, 0, in_bst_tlv),
2052df7c5216SBard Liao };
2053df7c5216SBard Liao
2054df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_specific_controls[] = {
2055df7c5216SBard Liao /* Mic Boost Volume*/
2056df7c5216SBard Liao SOC_SINGLE_TLV("IN1 Capture Volume", RT5663_CBJ_2,
2057df7c5216SBard Liao RT5663_GAIN_BST1_SHIFT, 8, 0, in_bst_tlv),
2058df7c5216SBard Liao /* Data Swap for Slot0/1 in ADCDAT1 */
2059df7c5216SBard Liao SOC_ENUM("IF1 ADC Data Swap", rt5663_if1_adc_enum),
2060df7c5216SBard Liao };
2061df7c5216SBard Liao
2062457c25efSOder Chiou static const struct snd_kcontrol_new rt5663_hpvol_controls[] = {
2063457c25efSOder Chiou /* Headphone Output Volume */
2064457c25efSOder Chiou SOC_DOUBLE_R_TLV("Headphone Playback Volume", RT5663_STO_DRE_9,
2065457c25efSOder Chiou RT5663_STO_DRE_10, RT5663_DRE_GAIN_HP_SHIFT, 23, 1,
2066457c25efSOder Chiou rt5663_hp_vol_tlv),
2067457c25efSOder Chiou };
2068457c25efSOder Chiou
rt5663_is_sys_clk_from_pll(struct snd_soc_dapm_widget * w,struct snd_soc_dapm_widget * sink)2069df7c5216SBard Liao static int rt5663_is_sys_clk_from_pll(struct snd_soc_dapm_widget *w,
2070df7c5216SBard Liao struct snd_soc_dapm_widget *sink)
2071df7c5216SBard Liao {
2072df7c5216SBard Liao unsigned int val;
207345101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2074df7c5216SBard Liao
2075467a2553SKuninori Morimoto val = snd_soc_component_read(component, RT5663_GLB_CLK);
2076df7c5216SBard Liao val &= RT5663_SCLK_SRC_MASK;
2077df7c5216SBard Liao if (val == RT5663_SCLK_SRC_PLL1)
2078df7c5216SBard Liao return 1;
2079df7c5216SBard Liao else
2080df7c5216SBard Liao return 0;
2081df7c5216SBard Liao }
2082df7c5216SBard Liao
rt5663_is_using_asrc(struct snd_soc_dapm_widget * w,struct snd_soc_dapm_widget * sink)2083df7c5216SBard Liao static int rt5663_is_using_asrc(struct snd_soc_dapm_widget *w,
2084df7c5216SBard Liao struct snd_soc_dapm_widget *sink)
2085df7c5216SBard Liao {
2086df7c5216SBard Liao unsigned int reg, shift, val;
208745101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
208845101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2089df7c5216SBard Liao
209073444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1) {
2091df7c5216SBard Liao switch (w->shift) {
209273444723SBard Liao case RT5663_ADC_STO1_ASRC_SHIFT:
209373444723SBard Liao reg = RT5663_ASRC_3;
209473444723SBard Liao shift = RT5663_V2_AD_STO1_TRACK_SHIFT;
2095df7c5216SBard Liao break;
209673444723SBard Liao case RT5663_DAC_STO1_ASRC_SHIFT:
2097df7c5216SBard Liao reg = RT5663_ASRC_2;
209873444723SBard Liao shift = RT5663_DA_STO1_TRACK_SHIFT;
2099df7c5216SBard Liao break;
2100df7c5216SBard Liao default:
2101df7c5216SBard Liao return 0;
2102df7c5216SBard Liao }
2103df7c5216SBard Liao } else {
2104df7c5216SBard Liao switch (w->shift) {
2105df7c5216SBard Liao case RT5663_ADC_STO1_ASRC_SHIFT:
2106df7c5216SBard Liao reg = RT5663_ASRC_2;
2107df7c5216SBard Liao shift = RT5663_AD_STO1_TRACK_SHIFT;
2108df7c5216SBard Liao break;
2109df7c5216SBard Liao case RT5663_DAC_STO1_ASRC_SHIFT:
2110df7c5216SBard Liao reg = RT5663_ASRC_2;
2111df7c5216SBard Liao shift = RT5663_DA_STO1_TRACK_SHIFT;
2112df7c5216SBard Liao break;
2113df7c5216SBard Liao default:
2114df7c5216SBard Liao return 0;
2115df7c5216SBard Liao }
2116df7c5216SBard Liao }
2117df7c5216SBard Liao
2118467a2553SKuninori Morimoto val = (snd_soc_component_read(component, reg) >> shift) & 0x7;
2119df7c5216SBard Liao
2120df7c5216SBard Liao if (val)
2121df7c5216SBard Liao return 1;
2122df7c5216SBard Liao
2123df7c5216SBard Liao return 0;
2124df7c5216SBard Liao }
2125df7c5216SBard Liao
rt5663_i2s_use_asrc(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)2126df7c5216SBard Liao static int rt5663_i2s_use_asrc(struct snd_soc_dapm_widget *source,
2127df7c5216SBard Liao struct snd_soc_dapm_widget *sink)
2128df7c5216SBard Liao {
212945101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
213045101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2131df7c5216SBard Liao int da_asrc_en, ad_asrc_en;
2132df7c5216SBard Liao
2133467a2553SKuninori Morimoto da_asrc_en = (snd_soc_component_read(component, RT5663_ASRC_2) &
2134df7c5216SBard Liao RT5663_DA_STO1_TRACK_MASK) ? 1 : 0;
213573444723SBard Liao switch (rt5663->codec_ver) {
213673444723SBard Liao case CODEC_VER_1:
2137467a2553SKuninori Morimoto ad_asrc_en = (snd_soc_component_read(component, RT5663_ASRC_3) &
213873444723SBard Liao RT5663_V2_AD_STO1_TRACK_MASK) ? 1 : 0;
2139df7c5216SBard Liao break;
214073444723SBard Liao case CODEC_VER_0:
2141467a2553SKuninori Morimoto ad_asrc_en = (snd_soc_component_read(component, RT5663_ASRC_2) &
2142df7c5216SBard Liao RT5663_AD_STO1_TRACK_MASK) ? 1 : 0;
2143df7c5216SBard Liao break;
2144df7c5216SBard Liao default:
214545101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
214656efaed5SArnd Bergmann return 1;
2147df7c5216SBard Liao }
2148df7c5216SBard Liao
2149df7c5216SBard Liao if (da_asrc_en || ad_asrc_en)
2150df7c5216SBard Liao if (rt5663->sysclk > rt5663->lrck * 384)
2151df7c5216SBard Liao return 1;
2152df7c5216SBard Liao
215345101122SKuninori Morimoto dev_err(component->dev, "sysclk < 384 x fs, disable i2s asrc\n");
2154df7c5216SBard Liao
2155df7c5216SBard Liao return 0;
2156df7c5216SBard Liao }
2157df7c5216SBard Liao
2158df7c5216SBard Liao /**
2159df7c5216SBard Liao * rt5663_sel_asrc_clk_src - select ASRC clock source for a set of filters
216045101122SKuninori Morimoto * @component: SoC audio component device.
2161df7c5216SBard Liao * @filter_mask: mask of filters.
2162df7c5216SBard Liao * @clk_src: clock source
2163df7c5216SBard Liao *
216473444723SBard Liao * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5663 can
2165df7c5216SBard Liao * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
2166df7c5216SBard Liao * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
2167df7c5216SBard Liao * ASRC function will track i2s clock and generate a corresponding system clock
2168df7c5216SBard Liao * for codec. This function provides an API to select the clock source for a
2169df7c5216SBard Liao * set of filters specified by the mask. And the codec driver will turn on ASRC
2170df7c5216SBard Liao * for these filters if ASRC is selected as their clock source.
2171df7c5216SBard Liao */
rt5663_sel_asrc_clk_src(struct snd_soc_component * component,unsigned int filter_mask,unsigned int clk_src)217245101122SKuninori Morimoto int rt5663_sel_asrc_clk_src(struct snd_soc_component *component,
2173df7c5216SBard Liao unsigned int filter_mask, unsigned int clk_src)
2174df7c5216SBard Liao {
217545101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2176df7c5216SBard Liao unsigned int asrc2_mask = 0;
2177df7c5216SBard Liao unsigned int asrc2_value = 0;
2178df7c5216SBard Liao unsigned int asrc3_mask = 0;
2179df7c5216SBard Liao unsigned int asrc3_value = 0;
2180df7c5216SBard Liao
2181df7c5216SBard Liao switch (clk_src) {
2182df7c5216SBard Liao case RT5663_CLK_SEL_SYS:
2183df7c5216SBard Liao case RT5663_CLK_SEL_I2S1_ASRC:
2184df7c5216SBard Liao break;
2185df7c5216SBard Liao
2186df7c5216SBard Liao default:
2187df7c5216SBard Liao return -EINVAL;
2188df7c5216SBard Liao }
2189df7c5216SBard Liao
2190df7c5216SBard Liao if (filter_mask & RT5663_DA_STEREO_FILTER) {
219173444723SBard Liao asrc2_mask |= RT5663_DA_STO1_TRACK_MASK;
219273444723SBard Liao asrc2_value |= clk_src << RT5663_DA_STO1_TRACK_SHIFT;
2193df7c5216SBard Liao }
2194df7c5216SBard Liao
2195df7c5216SBard Liao if (filter_mask & RT5663_AD_STEREO_FILTER) {
219673444723SBard Liao switch (rt5663->codec_ver) {
219773444723SBard Liao case CODEC_VER_1:
219873444723SBard Liao asrc3_mask |= RT5663_V2_AD_STO1_TRACK_MASK;
219973444723SBard Liao asrc3_value |= clk_src << RT5663_V2_AD_STO1_TRACK_SHIFT;
2200df7c5216SBard Liao break;
220173444723SBard Liao case CODEC_VER_0:
2202df7c5216SBard Liao asrc2_mask |= RT5663_AD_STO1_TRACK_MASK;
2203df7c5216SBard Liao asrc2_value |= clk_src << RT5663_AD_STO1_TRACK_SHIFT;
2204df7c5216SBard Liao break;
2205df7c5216SBard Liao default:
220645101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
2207df7c5216SBard Liao }
2208df7c5216SBard Liao }
2209df7c5216SBard Liao
2210df7c5216SBard Liao if (asrc2_mask)
221145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_ASRC_2, asrc2_mask,
2212df7c5216SBard Liao asrc2_value);
2213df7c5216SBard Liao
2214df7c5216SBard Liao if (asrc3_mask)
221545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_ASRC_3, asrc3_mask,
2216df7c5216SBard Liao asrc3_value);
2217df7c5216SBard Liao
2218df7c5216SBard Liao return 0;
2219df7c5216SBard Liao }
2220df7c5216SBard Liao EXPORT_SYMBOL_GPL(rt5663_sel_asrc_clk_src);
2221df7c5216SBard Liao
2222df7c5216SBard Liao /* Analog Mixer */
222373444723SBard Liao static const struct snd_kcontrol_new rt5663_recmix1l[] = {
222473444723SBard Liao SOC_DAPM_SINGLE("BST2 Switch", RT5663_RECMIX1L,
222573444723SBard Liao RT5663_RECMIX1L_BST2_SHIFT, 1, 1),
222673444723SBard Liao SOC_DAPM_SINGLE("BST1 CBJ Switch", RT5663_RECMIX1L,
222773444723SBard Liao RT5663_RECMIX1L_BST1_CBJ_SHIFT, 1, 1),
2228df7c5216SBard Liao };
2229df7c5216SBard Liao
223073444723SBard Liao static const struct snd_kcontrol_new rt5663_recmix1r[] = {
223173444723SBard Liao SOC_DAPM_SINGLE("BST2 Switch", RT5663_RECMIX1R,
223273444723SBard Liao RT5663_RECMIX1R_BST2_SHIFT, 1, 1),
2233df7c5216SBard Liao };
2234df7c5216SBard Liao
2235df7c5216SBard Liao /* Digital Mixer */
2236df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_sto1_adc_l_mix[] = {
2237df7c5216SBard Liao SOC_DAPM_SINGLE("ADC1 Switch", RT5663_STO1_ADC_MIXER,
223873444723SBard Liao RT5663_M_STO1_ADC_L1_SHIFT, 1, 1),
2239df7c5216SBard Liao SOC_DAPM_SINGLE("ADC2 Switch", RT5663_STO1_ADC_MIXER,
224073444723SBard Liao RT5663_M_STO1_ADC_L2_SHIFT, 1, 1),
2241df7c5216SBard Liao };
2242df7c5216SBard Liao
224373444723SBard Liao static const struct snd_kcontrol_new rt5663_sto1_adc_r_mix[] = {
2244df7c5216SBard Liao SOC_DAPM_SINGLE("ADC1 Switch", RT5663_STO1_ADC_MIXER,
224573444723SBard Liao RT5663_M_STO1_ADC_R1_SHIFT, 1, 1),
2246df7c5216SBard Liao SOC_DAPM_SINGLE("ADC2 Switch", RT5663_STO1_ADC_MIXER,
224773444723SBard Liao RT5663_M_STO1_ADC_R2_SHIFT, 1, 1),
2248df7c5216SBard Liao };
2249df7c5216SBard Liao
2250df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_adda_l_mix[] = {
2251df7c5216SBard Liao SOC_DAPM_SINGLE("ADC L Switch", RT5663_AD_DA_MIXER,
225273444723SBard Liao RT5663_M_ADCMIX_L_SHIFT, 1, 1),
2253df7c5216SBard Liao SOC_DAPM_SINGLE("DAC L Switch", RT5663_AD_DA_MIXER,
225473444723SBard Liao RT5663_M_DAC1_L_SHIFT, 1, 1),
2255df7c5216SBard Liao };
2256df7c5216SBard Liao
2257df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_adda_r_mix[] = {
2258df7c5216SBard Liao SOC_DAPM_SINGLE("ADC R Switch", RT5663_AD_DA_MIXER,
225973444723SBard Liao RT5663_M_ADCMIX_R_SHIFT, 1, 1),
2260df7c5216SBard Liao SOC_DAPM_SINGLE("DAC R Switch", RT5663_AD_DA_MIXER,
226173444723SBard Liao RT5663_M_DAC1_R_SHIFT, 1, 1),
2262df7c5216SBard Liao };
2263df7c5216SBard Liao
2264df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_sto1_dac_l_mix[] = {
2265df7c5216SBard Liao SOC_DAPM_SINGLE("DAC L Switch", RT5663_STO_DAC_MIXER,
226673444723SBard Liao RT5663_M_DAC_L1_STO_L_SHIFT, 1, 1),
2267df7c5216SBard Liao };
2268df7c5216SBard Liao
2269df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_sto1_dac_r_mix[] = {
2270df7c5216SBard Liao SOC_DAPM_SINGLE("DAC R Switch", RT5663_STO_DAC_MIXER,
227173444723SBard Liao RT5663_M_DAC_R1_STO_R_SHIFT, 1, 1),
2272df7c5216SBard Liao };
2273df7c5216SBard Liao
2274df7c5216SBard Liao /* Out Switch */
227573444723SBard Liao static const struct snd_kcontrol_new rt5663_hpo_switch =
227673444723SBard Liao SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5663_HP_AMP_2,
227773444723SBard Liao RT5663_EN_DAC_HPO_SHIFT, 1, 0);
2278df7c5216SBard Liao
2279df7c5216SBard Liao /* Stereo ADC source */
228073444723SBard Liao static const char * const rt5663_sto1_adc_src[] = {
2281df7c5216SBard Liao "ADC L", "ADC R"
2282df7c5216SBard Liao };
2283df7c5216SBard Liao
228473444723SBard Liao static SOC_ENUM_SINGLE_DECL(rt5663_sto1_adcl_enum, RT5663_STO1_ADC_MIXER,
228573444723SBard Liao RT5663_STO1_ADC_L_SRC_SHIFT, rt5663_sto1_adc_src);
2286df7c5216SBard Liao
228773444723SBard Liao static const struct snd_kcontrol_new rt5663_sto1_adcl_mux =
228873444723SBard Liao SOC_DAPM_ENUM("STO1 ADC L Mux", rt5663_sto1_adcl_enum);
2289df7c5216SBard Liao
229073444723SBard Liao static SOC_ENUM_SINGLE_DECL(rt5663_sto1_adcr_enum, RT5663_STO1_ADC_MIXER,
229173444723SBard Liao RT5663_STO1_ADC_R_SRC_SHIFT, rt5663_sto1_adc_src);
2292df7c5216SBard Liao
229373444723SBard Liao static const struct snd_kcontrol_new rt5663_sto1_adcr_mux =
229473444723SBard Liao SOC_DAPM_ENUM("STO1 ADC R Mux", rt5663_sto1_adcr_enum);
2295df7c5216SBard Liao
2296df7c5216SBard Liao /* RT5663: Analog DACL1 input source */
2297df7c5216SBard Liao static const char * const rt5663_alg_dacl_src[] = {
2298df7c5216SBard Liao "DAC L", "STO DAC MIXL"
2299df7c5216SBard Liao };
2300df7c5216SBard Liao
2301df7c5216SBard Liao static SOC_ENUM_SINGLE_DECL(rt5663_alg_dacl_enum, RT5663_BYPASS_STO_DAC,
2302df7c5216SBard Liao RT5663_DACL1_SRC_SHIFT, rt5663_alg_dacl_src);
2303df7c5216SBard Liao
2304df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_alg_dacl_mux =
2305df7c5216SBard Liao SOC_DAPM_ENUM("DAC L Mux", rt5663_alg_dacl_enum);
2306df7c5216SBard Liao
2307df7c5216SBard Liao /* RT5663: Analog DACR1 input source */
2308df7c5216SBard Liao static const char * const rt5663_alg_dacr_src[] = {
2309df7c5216SBard Liao "DAC R", "STO DAC MIXR"
2310df7c5216SBard Liao };
2311df7c5216SBard Liao
2312df7c5216SBard Liao static SOC_ENUM_SINGLE_DECL(rt5663_alg_dacr_enum, RT5663_BYPASS_STO_DAC,
2313df7c5216SBard Liao RT5663_DACR1_SRC_SHIFT, rt5663_alg_dacr_src);
2314df7c5216SBard Liao
2315df7c5216SBard Liao static const struct snd_kcontrol_new rt5663_alg_dacr_mux =
2316df7c5216SBard Liao SOC_DAPM_ENUM("DAC R Mux", rt5663_alg_dacr_enum);
2317df7c5216SBard Liao
rt5663_hp_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2318df7c5216SBard Liao static int rt5663_hp_event(struct snd_soc_dapm_widget *w,
2319df7c5216SBard Liao struct snd_kcontrol *kcontrol, int event)
2320df7c5216SBard Liao {
232145101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
232245101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2323df7c5216SBard Liao
2324df7c5216SBard Liao switch (event) {
2325df7c5216SBard Liao case SND_SOC_DAPM_POST_PMU:
232673444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1) {
232745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_CHARGE_PUMP_1,
232873444723SBard Liao RT5663_SEL_PM_HP_SHIFT, RT5663_SEL_PM_HP_HIGH);
232945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_LOGIC_2,
233073444723SBard Liao RT5663_HP_SIG_SRC1_MASK,
233173444723SBard Liao RT5663_HP_SIG_SRC1_SILENCE);
2332df7c5216SBard Liao } else {
23333e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component,
23343e4d08c3Soder_chiou@realtek.com RT5663_DACREF_LDO, 0x3e0e, 0x3a0a);
233545101122SKuninori Morimoto snd_soc_component_write(component, RT5663_DEPOP_2, 0x3003);
233645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_CHARGE_PUMP_1,
233773444723SBard Liao RT5663_OVCD_HP_MASK, RT5663_OVCD_HP_DIS);
233845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_CHARGE_PUMP_2, 0x1371);
233945101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_BIAS, 0xabba);
234045101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHARGE_PUMP_1, 0x2224);
234145101122SKuninori Morimoto snd_soc_component_write(component, RT5663_ANA_BIAS_CUR_1, 0x7766);
234245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_HP_BIAS, 0xafaa);
234345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_CHARGE_PUMP_2, 0x7777);
234445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_STO_DRE_1, 0x8000,
2345c5755fbcSoder_chiou@realtek.com 0x8000);
234645101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x3000,
2347df7c5216SBard Liao 0x3000);
2348fc795bf7SOder Chiou snd_soc_component_update_bits(component,
2349fc795bf7SOder Chiou RT5663_DIG_VOL_ZCD, 0x00c0, 0x0080);
2350df7c5216SBard Liao }
2351df7c5216SBard Liao break;
2352df7c5216SBard Liao
2353df7c5216SBard Liao case SND_SOC_DAPM_PRE_PMD:
235473444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1) {
235545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_LOGIC_2,
235673444723SBard Liao RT5663_HP_SIG_SRC1_MASK,
235773444723SBard Liao RT5663_HP_SIG_SRC1_REG);
2358df7c5216SBard Liao } else {
235945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x3000, 0x0);
236045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_HP_CHARGE_PUMP_1,
236173444723SBard Liao RT5663_OVCD_HP_MASK, RT5663_OVCD_HP_EN);
23623e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component,
23633e4d08c3Soder_chiou@realtek.com RT5663_DACREF_LDO, 0x3e0e, 0);
2364fc795bf7SOder Chiou snd_soc_component_update_bits(component,
2365fc795bf7SOder Chiou RT5663_DIG_VOL_ZCD, 0x00c0, 0);
2366df7c5216SBard Liao }
2367df7c5216SBard Liao break;
2368df7c5216SBard Liao
2369df7c5216SBard Liao default:
2370df7c5216SBard Liao return 0;
2371df7c5216SBard Liao }
2372df7c5216SBard Liao
2373df7c5216SBard Liao return 0;
2374df7c5216SBard Liao }
2375df7c5216SBard Liao
rt5663_charge_pump_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)23761325734cSoder_chiou@realtek.com static int rt5663_charge_pump_event(struct snd_soc_dapm_widget *w,
23771325734cSoder_chiou@realtek.com struct snd_kcontrol *kcontrol, int event)
23781325734cSoder_chiou@realtek.com {
237945101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
238045101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
23811325734cSoder_chiou@realtek.com
23821325734cSoder_chiou@realtek.com switch (event) {
23831325734cSoder_chiou@realtek.com case SND_SOC_DAPM_PRE_PMU:
2384c5755fbcSoder_chiou@realtek.com if (rt5663->codec_ver == CODEC_VER_0) {
238545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0030,
2386c5755fbcSoder_chiou@realtek.com 0x0030);
238745101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0003,
2388c5755fbcSoder_chiou@realtek.com 0x0003);
2389c5755fbcSoder_chiou@realtek.com }
23901325734cSoder_chiou@realtek.com break;
23911325734cSoder_chiou@realtek.com
23921325734cSoder_chiou@realtek.com case SND_SOC_DAPM_POST_PMD:
2393c5755fbcSoder_chiou@realtek.com if (rt5663->codec_ver == CODEC_VER_0) {
239445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0003, 0);
239545101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DEPOP_1, 0x0030, 0);
2396df7c5216SBard Liao }
2397df7c5216SBard Liao break;
2398df7c5216SBard Liao
2399df7c5216SBard Liao default:
2400df7c5216SBard Liao return 0;
2401df7c5216SBard Liao }
2402df7c5216SBard Liao
2403df7c5216SBard Liao return 0;
2404df7c5216SBard Liao }
2405df7c5216SBard Liao
rt5663_bst2_power(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)240673444723SBard Liao static int rt5663_bst2_power(struct snd_soc_dapm_widget *w,
2407df7c5216SBard Liao struct snd_kcontrol *kcontrol, int event)
2408df7c5216SBard Liao {
240945101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2410df7c5216SBard Liao
2411df7c5216SBard Liao switch (event) {
2412df7c5216SBard Liao case SND_SOC_DAPM_POST_PMU:
241345101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_2,
241473444723SBard Liao RT5663_PWR_BST2_MASK | RT5663_PWR_BST2_OP_MASK,
241573444723SBard Liao RT5663_PWR_BST2 | RT5663_PWR_BST2_OP);
2416df7c5216SBard Liao break;
2417df7c5216SBard Liao
2418df7c5216SBard Liao case SND_SOC_DAPM_PRE_PMD:
241945101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_2,
242073444723SBard Liao RT5663_PWR_BST2_MASK | RT5663_PWR_BST2_OP_MASK, 0);
2421df7c5216SBard Liao break;
2422df7c5216SBard Liao
2423df7c5216SBard Liao default:
2424df7c5216SBard Liao return 0;
2425df7c5216SBard Liao }
2426df7c5216SBard Liao
2427df7c5216SBard Liao return 0;
2428df7c5216SBard Liao }
2429df7c5216SBard Liao
rt5663_pre_div_power(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2430df7c5216SBard Liao static int rt5663_pre_div_power(struct snd_soc_dapm_widget *w,
2431df7c5216SBard Liao struct snd_kcontrol *kcontrol, int event)
2432df7c5216SBard Liao {
243345101122SKuninori Morimoto struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
2434df7c5216SBard Liao
2435df7c5216SBard Liao switch (event) {
2436df7c5216SBard Liao case SND_SOC_DAPM_POST_PMU:
243745101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_1, 0xff00);
243845101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_2, 0xfffc);
2439df7c5216SBard Liao break;
2440df7c5216SBard Liao
2441df7c5216SBard Liao case SND_SOC_DAPM_PRE_PMD:
244245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_1, 0x0000);
244345101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PRE_DIV_GATING_2, 0x0000);
2444df7c5216SBard Liao break;
2445df7c5216SBard Liao
2446df7c5216SBard Liao default:
2447df7c5216SBard Liao return 0;
2448df7c5216SBard Liao }
2449df7c5216SBard Liao
2450df7c5216SBard Liao return 0;
2451df7c5216SBard Liao }
2452df7c5216SBard Liao
2453df7c5216SBard Liao static const struct snd_soc_dapm_widget rt5663_dapm_widgets[] = {
245473444723SBard Liao SND_SOC_DAPM_SUPPLY("PLL", RT5663_PWR_ANLG_3, RT5663_PWR_PLL_SHIFT, 0,
2455df7c5216SBard Liao NULL, 0),
2456df7c5216SBard Liao
2457df7c5216SBard Liao /* micbias */
2458df7c5216SBard Liao SND_SOC_DAPM_MICBIAS("MICBIAS1", RT5663_PWR_ANLG_2,
245973444723SBard Liao RT5663_PWR_MB1_SHIFT, 0),
2460df7c5216SBard Liao SND_SOC_DAPM_MICBIAS("MICBIAS2", RT5663_PWR_ANLG_2,
246173444723SBard Liao RT5663_PWR_MB2_SHIFT, 0),
2462df7c5216SBard Liao
2463df7c5216SBard Liao /* Input Lines */
2464df7c5216SBard Liao SND_SOC_DAPM_INPUT("IN1P"),
2465df7c5216SBard Liao SND_SOC_DAPM_INPUT("IN1N"),
2466df7c5216SBard Liao
2467df7c5216SBard Liao /* REC Mixer Power */
2468df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("RECMIX1L Power", RT5663_PWR_ANLG_2,
246973444723SBard Liao RT5663_PWR_RECMIX1_SHIFT, 0, NULL, 0),
2470df7c5216SBard Liao
2471df7c5216SBard Liao /* ADCs */
2472df7c5216SBard Liao SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
2473df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("ADC L Power", RT5663_PWR_DIG_1,
247473444723SBard Liao RT5663_PWR_ADC_L1_SHIFT, 0, NULL, 0),
2475df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("ADC Clock", RT5663_CHOP_ADC,
247673444723SBard Liao RT5663_CKGEN_ADCC_SHIFT, 0, NULL, 0),
2477df7c5216SBard Liao
2478df7c5216SBard Liao /* ADC Mixer */
2479df7c5216SBard Liao SND_SOC_DAPM_MIXER("STO1 ADC MIXL", SND_SOC_NOPM,
2480df7c5216SBard Liao 0, 0, rt5663_sto1_adc_l_mix,
2481df7c5216SBard Liao ARRAY_SIZE(rt5663_sto1_adc_l_mix)),
2482df7c5216SBard Liao
2483df7c5216SBard Liao /* ADC Filter Power */
2484df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("STO1 ADC Filter", RT5663_PWR_DIG_2,
248573444723SBard Liao RT5663_PWR_ADC_S1F_SHIFT, 0, NULL, 0),
2486df7c5216SBard Liao
2487df7c5216SBard Liao /* Digital Interface */
248873444723SBard Liao SND_SOC_DAPM_SUPPLY("I2S", RT5663_PWR_DIG_1, RT5663_PWR_I2S1_SHIFT, 0,
2489df7c5216SBard Liao NULL, 0),
2490df7c5216SBard Liao SND_SOC_DAPM_PGA("IF DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
2491df7c5216SBard Liao SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
2492df7c5216SBard Liao SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
2493df7c5216SBard Liao SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
2494df7c5216SBard Liao SND_SOC_DAPM_PGA("IF ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
2495df7c5216SBard Liao
2496df7c5216SBard Liao /* Audio Interface */
2497df7c5216SBard Liao SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
2498df7c5216SBard Liao SND_SOC_DAPM_AIF_OUT("AIFTX", "AIF Capture", 0, SND_SOC_NOPM, 0, 0),
2499df7c5216SBard Liao
2500df7c5216SBard Liao /* DAC mixer before sound effect */
2501df7c5216SBard Liao SND_SOC_DAPM_MIXER("ADDA MIXL", SND_SOC_NOPM, 0, 0, rt5663_adda_l_mix,
2502df7c5216SBard Liao ARRAY_SIZE(rt5663_adda_l_mix)),
2503df7c5216SBard Liao SND_SOC_DAPM_MIXER("ADDA MIXR", SND_SOC_NOPM, 0, 0, rt5663_adda_r_mix,
2504df7c5216SBard Liao ARRAY_SIZE(rt5663_adda_r_mix)),
2505df7c5216SBard Liao SND_SOC_DAPM_PGA("DAC L1", SND_SOC_NOPM, 0, 0, NULL, 0),
2506df7c5216SBard Liao SND_SOC_DAPM_PGA("DAC R1", SND_SOC_NOPM, 0, 0, NULL, 0),
2507df7c5216SBard Liao
2508df7c5216SBard Liao /* DAC Mixer */
2509df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("STO1 DAC Filter", RT5663_PWR_DIG_2,
251073444723SBard Liao RT5663_PWR_DAC_S1F_SHIFT, 0, NULL, 0),
2511df7c5216SBard Liao SND_SOC_DAPM_MIXER("STO1 DAC MIXL", SND_SOC_NOPM, 0, 0,
2512df7c5216SBard Liao rt5663_sto1_dac_l_mix, ARRAY_SIZE(rt5663_sto1_dac_l_mix)),
2513df7c5216SBard Liao SND_SOC_DAPM_MIXER("STO1 DAC MIXR", SND_SOC_NOPM, 0, 0,
2514df7c5216SBard Liao rt5663_sto1_dac_r_mix, ARRAY_SIZE(rt5663_sto1_dac_r_mix)),
2515df7c5216SBard Liao
2516df7c5216SBard Liao /* DACs */
2517df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("STO1 DAC L Power", RT5663_PWR_DIG_1,
251873444723SBard Liao RT5663_PWR_DAC_L1_SHIFT, 0, NULL, 0),
2519df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("STO1 DAC R Power", RT5663_PWR_DIG_1,
252073444723SBard Liao RT5663_PWR_DAC_R1_SHIFT, 0, NULL, 0),
2521df7c5216SBard Liao SND_SOC_DAPM_DAC("DAC L", NULL, SND_SOC_NOPM, 0, 0),
2522df7c5216SBard Liao SND_SOC_DAPM_DAC("DAC R", NULL, SND_SOC_NOPM, 0, 0),
2523df7c5216SBard Liao
2524df7c5216SBard Liao /* Headphone*/
25251325734cSoder_chiou@realtek.com SND_SOC_DAPM_SUPPLY("HP Charge Pump", SND_SOC_NOPM, 0, 0,
25261325734cSoder_chiou@realtek.com rt5663_charge_pump_event, SND_SOC_DAPM_PRE_PMU |
25271325734cSoder_chiou@realtek.com SND_SOC_DAPM_POST_PMD),
2528df7c5216SBard Liao SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5663_hp_event,
2529df7c5216SBard Liao SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
2530df7c5216SBard Liao
2531df7c5216SBard Liao /* Output Lines */
2532df7c5216SBard Liao SND_SOC_DAPM_OUTPUT("HPOL"),
2533df7c5216SBard Liao SND_SOC_DAPM_OUTPUT("HPOR"),
2534df7c5216SBard Liao };
2535df7c5216SBard Liao
253673444723SBard Liao static const struct snd_soc_dapm_widget rt5663_v2_specific_dapm_widgets[] = {
2537df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("LDO2", RT5663_PWR_ANLG_3,
253873444723SBard Liao RT5663_PWR_LDO2_SHIFT, 0, NULL, 0),
253973444723SBard Liao SND_SOC_DAPM_SUPPLY("Mic Det Power", RT5663_PWR_VOL,
254073444723SBard Liao RT5663_V2_PWR_MIC_DET_SHIFT, 0, NULL, 0),
2541df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("LDO DAC", RT5663_PWR_DIG_1,
254273444723SBard Liao RT5663_PWR_LDO_DACREF_SHIFT, 0, NULL, 0),
2543df7c5216SBard Liao
2544df7c5216SBard Liao /* ASRC */
2545df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("I2S ASRC", RT5663_ASRC_1,
254673444723SBard Liao RT5663_I2S1_ASRC_SHIFT, 0, NULL, 0),
2547df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("DAC ASRC", RT5663_ASRC_1,
254873444723SBard Liao RT5663_DAC_STO1_ASRC_SHIFT, 0, NULL, 0),
2549df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("ADC ASRC", RT5663_ASRC_1,
255073444723SBard Liao RT5663_ADC_STO1_ASRC_SHIFT, 0, NULL, 0),
2551df7c5216SBard Liao
2552df7c5216SBard Liao /* Input Lines */
2553df7c5216SBard Liao SND_SOC_DAPM_INPUT("IN2P"),
2554df7c5216SBard Liao SND_SOC_DAPM_INPUT("IN2N"),
2555df7c5216SBard Liao
2556df7c5216SBard Liao /* Boost */
2557df7c5216SBard Liao SND_SOC_DAPM_PGA("BST1 CBJ", SND_SOC_NOPM, 0, 0, NULL, 0),
2558df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("CBJ Power", RT5663_PWR_ANLG_3,
255973444723SBard Liao RT5663_PWR_CBJ_SHIFT, 0, NULL, 0),
2560df7c5216SBard Liao SND_SOC_DAPM_PGA("BST2", SND_SOC_NOPM, 0, 0, NULL, 0),
2561df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("BST2 Power", SND_SOC_NOPM, 0, 0,
256273444723SBard Liao rt5663_bst2_power, SND_SOC_DAPM_PRE_PMD |
2563df7c5216SBard Liao SND_SOC_DAPM_POST_PMU),
2564df7c5216SBard Liao
2565df7c5216SBard Liao /* REC Mixer */
256673444723SBard Liao SND_SOC_DAPM_MIXER("RECMIX1L", SND_SOC_NOPM, 0, 0, rt5663_recmix1l,
256773444723SBard Liao ARRAY_SIZE(rt5663_recmix1l)),
256873444723SBard Liao SND_SOC_DAPM_MIXER("RECMIX1R", SND_SOC_NOPM, 0, 0, rt5663_recmix1r,
256973444723SBard Liao ARRAY_SIZE(rt5663_recmix1r)),
2570df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("RECMIX1R Power", RT5663_PWR_ANLG_2,
257173444723SBard Liao RT5663_PWR_RECMIX2_SHIFT, 0, NULL, 0),
2572df7c5216SBard Liao
2573df7c5216SBard Liao /* ADC */
2574df7c5216SBard Liao SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
2575df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("ADC R Power", RT5663_PWR_DIG_1,
257673444723SBard Liao RT5663_PWR_ADC_R1_SHIFT, 0, NULL, 0),
2577df7c5216SBard Liao
2578df7c5216SBard Liao /* ADC Mux */
2579df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC L1", RT5663_STO1_ADC_MIXER,
258073444723SBard Liao RT5663_STO1_ADC_L1_SRC_SHIFT, 0, NULL, 0),
2581df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC R1", RT5663_STO1_ADC_MIXER,
258273444723SBard Liao RT5663_STO1_ADC_R1_SRC_SHIFT, 0, NULL, 0),
2583df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC L2", RT5663_STO1_ADC_MIXER,
258473444723SBard Liao RT5663_STO1_ADC_L2_SRC_SHIFT, 1, NULL, 0),
2585df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC R2", RT5663_STO1_ADC_MIXER,
258673444723SBard Liao RT5663_STO1_ADC_R2_SRC_SHIFT, 1, NULL, 0),
2587df7c5216SBard Liao
2588df7c5216SBard Liao SND_SOC_DAPM_MUX("STO1 ADC L Mux", SND_SOC_NOPM, 0, 0,
258973444723SBard Liao &rt5663_sto1_adcl_mux),
2590df7c5216SBard Liao SND_SOC_DAPM_MUX("STO1 ADC R Mux", SND_SOC_NOPM, 0, 0,
259173444723SBard Liao &rt5663_sto1_adcr_mux),
2592df7c5216SBard Liao
2593df7c5216SBard Liao /* ADC Mix */
2594df7c5216SBard Liao SND_SOC_DAPM_MIXER("STO1 ADC MIXR", SND_SOC_NOPM, 0, 0,
259573444723SBard Liao rt5663_sto1_adc_r_mix, ARRAY_SIZE(rt5663_sto1_adc_r_mix)),
2596df7c5216SBard Liao
2597df7c5216SBard Liao /* Analog DAC Clock */
2598df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("DAC Clock", RT5663_CHOP_DAC_L,
259973444723SBard Liao RT5663_CKGEN_DAC1_SHIFT, 0, NULL, 0),
2600df7c5216SBard Liao
2601df7c5216SBard Liao /* Headphone out */
2602df7c5216SBard Liao SND_SOC_DAPM_SWITCH("HPO Playback", SND_SOC_NOPM, 0, 0,
260373444723SBard Liao &rt5663_hpo_switch),
2604df7c5216SBard Liao };
2605df7c5216SBard Liao
2606df7c5216SBard Liao static const struct snd_soc_dapm_widget rt5663_specific_dapm_widgets[] = {
2607df7c5216SBard Liao /* System Clock Pre Divider Gating */
2608df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("Pre Div Power", SND_SOC_NOPM, 0, 0,
2609df7c5216SBard Liao rt5663_pre_div_power, SND_SOC_DAPM_POST_PMU |
2610df7c5216SBard Liao SND_SOC_DAPM_PRE_PMD),
2611df7c5216SBard Liao
2612df7c5216SBard Liao /* LDO */
2613df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("LDO ADC", RT5663_PWR_DIG_1,
261473444723SBard Liao RT5663_PWR_LDO_DACREF_SHIFT, 0, NULL, 0),
2615df7c5216SBard Liao
2616df7c5216SBard Liao /* ASRC */
2617df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("I2S ASRC", RT5663_ASRC_1,
2618df7c5216SBard Liao RT5663_I2S1_ASRC_SHIFT, 0, NULL, 0),
2619df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("DAC ASRC", RT5663_ASRC_1,
2620df7c5216SBard Liao RT5663_DAC_STO1_ASRC_SHIFT, 0, NULL, 0),
2621df7c5216SBard Liao SND_SOC_DAPM_SUPPLY("ADC ASRC", RT5663_ASRC_1,
2622df7c5216SBard Liao RT5663_ADC_STO1_ASRC_SHIFT, 0, NULL, 0),
2623df7c5216SBard Liao
2624df7c5216SBard Liao /* Boost */
2625df7c5216SBard Liao SND_SOC_DAPM_PGA("BST1", SND_SOC_NOPM, 0, 0, NULL, 0),
2626df7c5216SBard Liao
2627df7c5216SBard Liao /* STO ADC */
2628df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC L1", SND_SOC_NOPM, 0, 0, NULL, 0),
2629df7c5216SBard Liao SND_SOC_DAPM_PGA("STO1 ADC L2", SND_SOC_NOPM, 0, 0, NULL, 0),
2630df7c5216SBard Liao
2631df7c5216SBard Liao /* Analog DAC source */
2632df7c5216SBard Liao SND_SOC_DAPM_MUX("DAC L Mux", SND_SOC_NOPM, 0, 0, &rt5663_alg_dacl_mux),
2633df7c5216SBard Liao SND_SOC_DAPM_MUX("DAC R Mux", SND_SOC_NOPM, 0, 0, &rt5663_alg_dacr_mux),
2634df7c5216SBard Liao };
2635df7c5216SBard Liao
2636df7c5216SBard Liao static const struct snd_soc_dapm_route rt5663_dapm_routes[] = {
2637df7c5216SBard Liao /* PLL */
2638df7c5216SBard Liao { "I2S", NULL, "PLL", rt5663_is_sys_clk_from_pll },
2639df7c5216SBard Liao
2640df7c5216SBard Liao /* ASRC */
2641df7c5216SBard Liao { "STO1 ADC Filter", NULL, "ADC ASRC", rt5663_is_using_asrc },
2642df7c5216SBard Liao { "STO1 DAC Filter", NULL, "DAC ASRC", rt5663_is_using_asrc },
2643df7c5216SBard Liao { "I2S", NULL, "I2S ASRC", rt5663_i2s_use_asrc },
2644df7c5216SBard Liao
2645df7c5216SBard Liao { "ADC L", NULL, "ADC L Power" },
2646df7c5216SBard Liao { "ADC L", NULL, "ADC Clock" },
2647df7c5216SBard Liao
2648df7c5216SBard Liao { "STO1 ADC L2", NULL, "STO1 DAC MIXL" },
2649df7c5216SBard Liao
2650df7c5216SBard Liao { "STO1 ADC MIXL", "ADC1 Switch", "STO1 ADC L1" },
2651df7c5216SBard Liao { "STO1 ADC MIXL", "ADC2 Switch", "STO1 ADC L2" },
2652df7c5216SBard Liao { "STO1 ADC MIXL", NULL, "STO1 ADC Filter" },
2653df7c5216SBard Liao
2654df7c5216SBard Liao { "IF1 ADC1", NULL, "STO1 ADC MIXL" },
2655df7c5216SBard Liao { "IF ADC", NULL, "IF1 ADC1" },
2656df7c5216SBard Liao { "AIFTX", NULL, "IF ADC" },
2657df7c5216SBard Liao { "AIFTX", NULL, "I2S" },
2658df7c5216SBard Liao
2659df7c5216SBard Liao { "AIFRX", NULL, "I2S" },
2660df7c5216SBard Liao { "IF DAC", NULL, "AIFRX" },
2661df7c5216SBard Liao { "IF1 DAC1 L", NULL, "IF DAC" },
2662df7c5216SBard Liao { "IF1 DAC1 R", NULL, "IF DAC" },
2663df7c5216SBard Liao
2664df7c5216SBard Liao { "ADDA MIXL", "ADC L Switch", "STO1 ADC MIXL" },
2665df7c5216SBard Liao { "ADDA MIXL", "DAC L Switch", "IF1 DAC1 L" },
2666df7c5216SBard Liao { "ADDA MIXL", NULL, "STO1 DAC Filter" },
2667df7c5216SBard Liao { "ADDA MIXL", NULL, "STO1 DAC L Power" },
2668df7c5216SBard Liao { "ADDA MIXR", "DAC R Switch", "IF1 DAC1 R" },
2669df7c5216SBard Liao { "ADDA MIXR", NULL, "STO1 DAC Filter" },
2670df7c5216SBard Liao { "ADDA MIXR", NULL, "STO1 DAC R Power" },
2671df7c5216SBard Liao
2672df7c5216SBard Liao { "DAC L1", NULL, "ADDA MIXL" },
2673df7c5216SBard Liao { "DAC R1", NULL, "ADDA MIXR" },
2674df7c5216SBard Liao
2675df7c5216SBard Liao { "STO1 DAC MIXL", "DAC L Switch", "DAC L1" },
2676df7c5216SBard Liao { "STO1 DAC MIXL", NULL, "STO1 DAC L Power" },
2677df7c5216SBard Liao { "STO1 DAC MIXL", NULL, "STO1 DAC Filter" },
2678df7c5216SBard Liao { "STO1 DAC MIXR", "DAC R Switch", "DAC R1" },
2679df7c5216SBard Liao { "STO1 DAC MIXR", NULL, "STO1 DAC R Power" },
2680df7c5216SBard Liao { "STO1 DAC MIXR", NULL, "STO1 DAC Filter" },
2681df7c5216SBard Liao
26821325734cSoder_chiou@realtek.com { "HP Amp", NULL, "HP Charge Pump" },
2683df7c5216SBard Liao { "HP Amp", NULL, "DAC L" },
2684df7c5216SBard Liao { "HP Amp", NULL, "DAC R" },
2685df7c5216SBard Liao };
2686df7c5216SBard Liao
268773444723SBard Liao static const struct snd_soc_dapm_route rt5663_v2_specific_dapm_routes[] = {
2688df7c5216SBard Liao { "MICBIAS1", NULL, "LDO2" },
2689df7c5216SBard Liao { "MICBIAS2", NULL, "LDO2" },
2690df7c5216SBard Liao
2691df7c5216SBard Liao { "BST1 CBJ", NULL, "IN1P" },
2692df7c5216SBard Liao { "BST1 CBJ", NULL, "IN1N" },
2693df7c5216SBard Liao { "BST1 CBJ", NULL, "CBJ Power" },
2694df7c5216SBard Liao
2695df7c5216SBard Liao { "BST2", NULL, "IN2P" },
2696df7c5216SBard Liao { "BST2", NULL, "IN2N" },
2697df7c5216SBard Liao { "BST2", NULL, "BST2 Power" },
2698df7c5216SBard Liao
2699df7c5216SBard Liao { "RECMIX1L", "BST2 Switch", "BST2" },
2700df7c5216SBard Liao { "RECMIX1L", "BST1 CBJ Switch", "BST1 CBJ" },
2701df7c5216SBard Liao { "RECMIX1L", NULL, "RECMIX1L Power" },
2702df7c5216SBard Liao { "RECMIX1R", "BST2 Switch", "BST2" },
2703df7c5216SBard Liao { "RECMIX1R", NULL, "RECMIX1R Power" },
2704df7c5216SBard Liao
2705df7c5216SBard Liao { "ADC L", NULL, "RECMIX1L" },
2706df7c5216SBard Liao { "ADC R", NULL, "RECMIX1R" },
2707df7c5216SBard Liao { "ADC R", NULL, "ADC R Power" },
2708df7c5216SBard Liao { "ADC R", NULL, "ADC Clock" },
2709df7c5216SBard Liao
2710df7c5216SBard Liao { "STO1 ADC L Mux", "ADC L", "ADC L" },
2711df7c5216SBard Liao { "STO1 ADC L Mux", "ADC R", "ADC R" },
2712df7c5216SBard Liao { "STO1 ADC L1", NULL, "STO1 ADC L Mux" },
2713df7c5216SBard Liao
2714df7c5216SBard Liao { "STO1 ADC R Mux", "ADC L", "ADC L" },
2715df7c5216SBard Liao { "STO1 ADC R Mux", "ADC R", "ADC R" },
2716df7c5216SBard Liao { "STO1 ADC R1", NULL, "STO1 ADC R Mux" },
2717df7c5216SBard Liao { "STO1 ADC R2", NULL, "STO1 DAC MIXR" },
2718df7c5216SBard Liao
2719df7c5216SBard Liao { "STO1 ADC MIXR", "ADC1 Switch", "STO1 ADC R1" },
2720df7c5216SBard Liao { "STO1 ADC MIXR", "ADC2 Switch", "STO1 ADC R2" },
2721df7c5216SBard Liao { "STO1 ADC MIXR", NULL, "STO1 ADC Filter" },
2722df7c5216SBard Liao
2723df7c5216SBard Liao { "IF1 ADC1", NULL, "STO1 ADC MIXR" },
2724df7c5216SBard Liao
2725df7c5216SBard Liao { "ADDA MIXR", "ADC R Switch", "STO1 ADC MIXR" },
2726df7c5216SBard Liao
2727df7c5216SBard Liao { "DAC L", NULL, "STO1 DAC MIXL" },
2728df7c5216SBard Liao { "DAC L", NULL, "LDO DAC" },
2729df7c5216SBard Liao { "DAC L", NULL, "DAC Clock" },
2730df7c5216SBard Liao { "DAC R", NULL, "STO1 DAC MIXR" },
2731df7c5216SBard Liao { "DAC R", NULL, "LDO DAC" },
2732df7c5216SBard Liao { "DAC R", NULL, "DAC Clock" },
2733df7c5216SBard Liao
2734df7c5216SBard Liao { "HPO Playback", "Switch", "HP Amp" },
2735df7c5216SBard Liao { "HPOL", NULL, "HPO Playback" },
2736df7c5216SBard Liao { "HPOR", NULL, "HPO Playback" },
2737df7c5216SBard Liao };
2738df7c5216SBard Liao
2739df7c5216SBard Liao static const struct snd_soc_dapm_route rt5663_specific_dapm_routes[] = {
2740df7c5216SBard Liao { "I2S", NULL, "Pre Div Power" },
2741df7c5216SBard Liao
2742df7c5216SBard Liao { "BST1", NULL, "IN1P" },
2743df7c5216SBard Liao { "BST1", NULL, "IN1N" },
2744df7c5216SBard Liao { "BST1", NULL, "RECMIX1L Power" },
2745df7c5216SBard Liao
2746df7c5216SBard Liao { "ADC L", NULL, "BST1" },
2747df7c5216SBard Liao
2748df7c5216SBard Liao { "STO1 ADC L1", NULL, "ADC L" },
2749df7c5216SBard Liao
2750df7c5216SBard Liao { "DAC L Mux", "DAC L", "DAC L1" },
2751df7c5216SBard Liao { "DAC L Mux", "STO DAC MIXL", "STO1 DAC MIXL" },
2752df7c5216SBard Liao { "DAC R Mux", "DAC R", "DAC R1"},
2753df7c5216SBard Liao { "DAC R Mux", "STO DAC MIXR", "STO1 DAC MIXR" },
2754df7c5216SBard Liao
2755df7c5216SBard Liao { "DAC L", NULL, "DAC L Mux" },
2756df7c5216SBard Liao { "DAC R", NULL, "DAC R Mux" },
2757df7c5216SBard Liao
2758df7c5216SBard Liao { "HPOL", NULL, "HP Amp" },
2759df7c5216SBard Liao { "HPOR", NULL, "HP Amp" },
2760df7c5216SBard Liao };
2761df7c5216SBard Liao
rt5663_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)2762df7c5216SBard Liao static int rt5663_hw_params(struct snd_pcm_substream *substream,
2763df7c5216SBard Liao struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2764df7c5216SBard Liao {
276545101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
276645101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2767df7c5216SBard Liao unsigned int val_len = 0;
2768df7c5216SBard Liao int pre_div;
2769df7c5216SBard Liao
2770df7c5216SBard Liao rt5663->lrck = params_rate(params);
2771df7c5216SBard Liao
2772df7c5216SBard Liao dev_dbg(dai->dev, "bclk is %dHz and sysclk is %dHz\n",
2773df7c5216SBard Liao rt5663->lrck, rt5663->sysclk);
2774df7c5216SBard Liao
2775df7c5216SBard Liao pre_div = rl6231_get_clk_info(rt5663->sysclk, rt5663->lrck);
2776df7c5216SBard Liao if (pre_div < 0) {
277745101122SKuninori Morimoto dev_err(component->dev, "Unsupported clock setting %d for DAI %d\n",
2778df7c5216SBard Liao rt5663->lrck, dai->id);
2779df7c5216SBard Liao return -EINVAL;
2780df7c5216SBard Liao }
2781df7c5216SBard Liao
2782df7c5216SBard Liao dev_dbg(dai->dev, "pre_div is %d for iis %d\n", pre_div, dai->id);
2783df7c5216SBard Liao
2784df7c5216SBard Liao switch (params_width(params)) {
2785df7c5216SBard Liao case 8:
278673444723SBard Liao val_len = RT5663_I2S_DL_8;
2787df7c5216SBard Liao break;
2788df7c5216SBard Liao case 16:
278973444723SBard Liao val_len = RT5663_I2S_DL_16;
2790df7c5216SBard Liao break;
2791df7c5216SBard Liao case 20:
279273444723SBard Liao val_len = RT5663_I2S_DL_20;
2793df7c5216SBard Liao break;
2794df7c5216SBard Liao case 24:
279573444723SBard Liao val_len = RT5663_I2S_DL_24;
2796df7c5216SBard Liao break;
2797df7c5216SBard Liao default:
2798df7c5216SBard Liao return -EINVAL;
2799df7c5216SBard Liao }
2800df7c5216SBard Liao
280145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_I2S1_SDP,
280273444723SBard Liao RT5663_I2S_DL_MASK, val_len);
2803df7c5216SBard Liao
280445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_ADDA_CLK_1,
280573444723SBard Liao RT5663_I2S_PD1_MASK, pre_div << RT5663_I2S_PD1_SHIFT);
2806df7c5216SBard Liao
2807df7c5216SBard Liao return 0;
2808df7c5216SBard Liao }
2809df7c5216SBard Liao
rt5663_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2810df7c5216SBard Liao static int rt5663_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2811df7c5216SBard Liao {
281245101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
2813df7c5216SBard Liao unsigned int reg_val = 0;
2814df7c5216SBard Liao
2815df7c5216SBard Liao switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2816df7c5216SBard Liao case SND_SOC_DAIFMT_CBM_CFM:
2817df7c5216SBard Liao break;
2818df7c5216SBard Liao case SND_SOC_DAIFMT_CBS_CFS:
281973444723SBard Liao reg_val |= RT5663_I2S_MS_S;
2820df7c5216SBard Liao break;
2821df7c5216SBard Liao default:
2822df7c5216SBard Liao return -EINVAL;
2823df7c5216SBard Liao }
2824df7c5216SBard Liao
2825df7c5216SBard Liao switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2826df7c5216SBard Liao case SND_SOC_DAIFMT_NB_NF:
2827df7c5216SBard Liao break;
2828df7c5216SBard Liao case SND_SOC_DAIFMT_IB_NF:
282973444723SBard Liao reg_val |= RT5663_I2S_BP_INV;
2830df7c5216SBard Liao break;
2831df7c5216SBard Liao default:
2832df7c5216SBard Liao return -EINVAL;
2833df7c5216SBard Liao }
2834df7c5216SBard Liao
2835df7c5216SBard Liao switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2836df7c5216SBard Liao case SND_SOC_DAIFMT_I2S:
2837df7c5216SBard Liao break;
2838df7c5216SBard Liao case SND_SOC_DAIFMT_LEFT_J:
283973444723SBard Liao reg_val |= RT5663_I2S_DF_LEFT;
2840df7c5216SBard Liao break;
2841df7c5216SBard Liao case SND_SOC_DAIFMT_DSP_A:
284273444723SBard Liao reg_val |= RT5663_I2S_DF_PCM_A;
2843df7c5216SBard Liao break;
2844df7c5216SBard Liao case SND_SOC_DAIFMT_DSP_B:
284573444723SBard Liao reg_val |= RT5663_I2S_DF_PCM_B;
2846df7c5216SBard Liao break;
2847df7c5216SBard Liao default:
2848df7c5216SBard Liao return -EINVAL;
2849df7c5216SBard Liao }
2850df7c5216SBard Liao
285145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_I2S1_SDP, RT5663_I2S_MS_MASK |
285273444723SBard Liao RT5663_I2S_BP_MASK | RT5663_I2S_DF_MASK, reg_val);
2853df7c5216SBard Liao
2854df7c5216SBard Liao return 0;
2855df7c5216SBard Liao }
2856df7c5216SBard Liao
rt5663_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)2857df7c5216SBard Liao static int rt5663_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
2858df7c5216SBard Liao unsigned int freq, int dir)
2859df7c5216SBard Liao {
286045101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
286145101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2862df7c5216SBard Liao unsigned int reg_val = 0;
2863df7c5216SBard Liao
2864df7c5216SBard Liao if (freq == rt5663->sysclk && clk_id == rt5663->sysclk_src)
2865df7c5216SBard Liao return 0;
2866df7c5216SBard Liao
2867df7c5216SBard Liao switch (clk_id) {
2868df7c5216SBard Liao case RT5663_SCLK_S_MCLK:
2869df7c5216SBard Liao reg_val |= RT5663_SCLK_SRC_MCLK;
2870df7c5216SBard Liao break;
2871df7c5216SBard Liao case RT5663_SCLK_S_PLL1:
2872df7c5216SBard Liao reg_val |= RT5663_SCLK_SRC_PLL1;
2873df7c5216SBard Liao break;
2874df7c5216SBard Liao case RT5663_SCLK_S_RCCLK:
2875df7c5216SBard Liao reg_val |= RT5663_SCLK_SRC_RCCLK;
2876df7c5216SBard Liao break;
2877df7c5216SBard Liao default:
287845101122SKuninori Morimoto dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
2879df7c5216SBard Liao return -EINVAL;
2880df7c5216SBard Liao }
288145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_GLB_CLK, RT5663_SCLK_SRC_MASK,
2882df7c5216SBard Liao reg_val);
2883df7c5216SBard Liao rt5663->sysclk = freq;
2884df7c5216SBard Liao rt5663->sysclk_src = clk_id;
2885df7c5216SBard Liao
288645101122SKuninori Morimoto dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
2887df7c5216SBard Liao freq, clk_id);
2888df7c5216SBard Liao
2889df7c5216SBard Liao return 0;
2890df7c5216SBard Liao }
2891df7c5216SBard Liao
rt5663_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)2892df7c5216SBard Liao static int rt5663_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
2893df7c5216SBard Liao unsigned int freq_in, unsigned int freq_out)
2894df7c5216SBard Liao {
289545101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
289645101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2897df7c5216SBard Liao struct rl6231_pll_code pll_code;
2898df7c5216SBard Liao int ret;
2899df7c5216SBard Liao int mask, shift, val;
2900df7c5216SBard Liao
2901df7c5216SBard Liao if (source == rt5663->pll_src && freq_in == rt5663->pll_in &&
2902df7c5216SBard Liao freq_out == rt5663->pll_out)
2903df7c5216SBard Liao return 0;
2904df7c5216SBard Liao
2905df7c5216SBard Liao if (!freq_in || !freq_out) {
290645101122SKuninori Morimoto dev_dbg(component->dev, "PLL disabled\n");
2907df7c5216SBard Liao
2908df7c5216SBard Liao rt5663->pll_in = 0;
2909df7c5216SBard Liao rt5663->pll_out = 0;
291045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_GLB_CLK,
2911df7c5216SBard Liao RT5663_SCLK_SRC_MASK, RT5663_SCLK_SRC_MCLK);
2912df7c5216SBard Liao return 0;
2913df7c5216SBard Liao }
2914df7c5216SBard Liao
291573444723SBard Liao switch (rt5663->codec_ver) {
291673444723SBard Liao case CODEC_VER_1:
291773444723SBard Liao mask = RT5663_V2_PLL1_SRC_MASK;
291873444723SBard Liao shift = RT5663_V2_PLL1_SRC_SHIFT;
2919df7c5216SBard Liao break;
292073444723SBard Liao case CODEC_VER_0:
2921df7c5216SBard Liao mask = RT5663_PLL1_SRC_MASK;
2922df7c5216SBard Liao shift = RT5663_PLL1_SRC_SHIFT;
2923df7c5216SBard Liao break;
2924df7c5216SBard Liao default:
292545101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
292656efaed5SArnd Bergmann return -EINVAL;
2927df7c5216SBard Liao }
2928df7c5216SBard Liao
2929df7c5216SBard Liao switch (source) {
2930df7c5216SBard Liao case RT5663_PLL1_S_MCLK:
2931df7c5216SBard Liao val = 0x0;
2932df7c5216SBard Liao break;
2933df7c5216SBard Liao case RT5663_PLL1_S_BCLK1:
2934df7c5216SBard Liao val = 0x1;
2935df7c5216SBard Liao break;
2936df7c5216SBard Liao default:
293745101122SKuninori Morimoto dev_err(component->dev, "Unknown PLL source %d\n", source);
2938df7c5216SBard Liao return -EINVAL;
2939df7c5216SBard Liao }
294045101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_GLB_CLK, mask, (val << shift));
2941df7c5216SBard Liao
2942df7c5216SBard Liao ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
2943df7c5216SBard Liao if (ret < 0) {
2944a4db95b2SColin Ian King dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
2945df7c5216SBard Liao return ret;
2946df7c5216SBard Liao }
2947df7c5216SBard Liao
294845101122SKuninori Morimoto dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n", pll_code.m_bp,
2949df7c5216SBard Liao (pll_code.m_bp ? 0 : pll_code.m_code), pll_code.n_code,
2950df7c5216SBard Liao pll_code.k_code);
2951df7c5216SBard Liao
295245101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PLL_1,
295373444723SBard Liao pll_code.n_code << RT5663_PLL_N_SHIFT | pll_code.k_code);
295445101122SKuninori Morimoto snd_soc_component_write(component, RT5663_PLL_2,
2955ca1107d3SPierre-Louis Bossart ((pll_code.m_bp ? 0 : pll_code.m_code) << RT5663_PLL_M_SHIFT) |
2956ca1107d3SPierre-Louis Bossart (pll_code.m_bp << RT5663_PLL_M_BP_SHIFT));
2957df7c5216SBard Liao
2958df7c5216SBard Liao rt5663->pll_in = freq_in;
2959df7c5216SBard Liao rt5663->pll_out = freq_out;
2960df7c5216SBard Liao rt5663->pll_src = source;
2961df7c5216SBard Liao
2962df7c5216SBard Liao return 0;
2963df7c5216SBard Liao }
2964df7c5216SBard Liao
rt5663_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)2965df7c5216SBard Liao static int rt5663_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
2966df7c5216SBard Liao unsigned int rx_mask, int slots, int slot_width)
2967df7c5216SBard Liao {
296845101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
296945101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
2970df7c5216SBard Liao unsigned int val = 0, reg;
2971df7c5216SBard Liao
2972df7c5216SBard Liao if (rx_mask || tx_mask)
297373444723SBard Liao val |= RT5663_TDM_MODE_TDM;
2974df7c5216SBard Liao
2975df7c5216SBard Liao switch (slots) {
2976df7c5216SBard Liao case 4:
297773444723SBard Liao val |= RT5663_TDM_IN_CH_4;
297873444723SBard Liao val |= RT5663_TDM_OUT_CH_4;
2979df7c5216SBard Liao break;
2980df7c5216SBard Liao case 6:
298173444723SBard Liao val |= RT5663_TDM_IN_CH_6;
298273444723SBard Liao val |= RT5663_TDM_OUT_CH_6;
2983df7c5216SBard Liao break;
2984df7c5216SBard Liao case 8:
298573444723SBard Liao val |= RT5663_TDM_IN_CH_8;
298673444723SBard Liao val |= RT5663_TDM_OUT_CH_8;
2987df7c5216SBard Liao break;
2988df7c5216SBard Liao case 2:
2989df7c5216SBard Liao break;
2990df7c5216SBard Liao default:
2991df7c5216SBard Liao return -EINVAL;
2992df7c5216SBard Liao }
2993df7c5216SBard Liao
2994df7c5216SBard Liao switch (slot_width) {
2995df7c5216SBard Liao case 20:
299673444723SBard Liao val |= RT5663_TDM_IN_LEN_20;
299773444723SBard Liao val |= RT5663_TDM_OUT_LEN_20;
2998df7c5216SBard Liao break;
2999df7c5216SBard Liao case 24:
300073444723SBard Liao val |= RT5663_TDM_IN_LEN_24;
300173444723SBard Liao val |= RT5663_TDM_OUT_LEN_24;
3002df7c5216SBard Liao break;
3003df7c5216SBard Liao case 32:
300473444723SBard Liao val |= RT5663_TDM_IN_LEN_32;
300573444723SBard Liao val |= RT5663_TDM_OUT_LEN_32;
3006df7c5216SBard Liao break;
3007df7c5216SBard Liao case 16:
3008df7c5216SBard Liao break;
3009df7c5216SBard Liao default:
3010df7c5216SBard Liao return -EINVAL;
3011df7c5216SBard Liao }
3012df7c5216SBard Liao
301373444723SBard Liao switch (rt5663->codec_ver) {
301473444723SBard Liao case CODEC_VER_1:
3015df7c5216SBard Liao reg = RT5663_TDM_2;
3016df7c5216SBard Liao break;
301773444723SBard Liao case CODEC_VER_0:
3018df7c5216SBard Liao reg = RT5663_TDM_1;
3019df7c5216SBard Liao break;
3020df7c5216SBard Liao default:
302145101122SKuninori Morimoto dev_err(component->dev, "Unknown CODEC Version\n");
302256efaed5SArnd Bergmann return -EINVAL;
3023df7c5216SBard Liao }
3024df7c5216SBard Liao
302545101122SKuninori Morimoto snd_soc_component_update_bits(component, reg, RT5663_TDM_MODE_MASK |
302673444723SBard Liao RT5663_TDM_IN_CH_MASK | RT5663_TDM_OUT_CH_MASK |
302773444723SBard Liao RT5663_TDM_IN_LEN_MASK | RT5663_TDM_OUT_LEN_MASK, val);
3028df7c5216SBard Liao
3029df7c5216SBard Liao return 0;
3030df7c5216SBard Liao }
3031df7c5216SBard Liao
rt5663_set_bclk_ratio(struct snd_soc_dai * dai,unsigned int ratio)3032df7c5216SBard Liao static int rt5663_set_bclk_ratio(struct snd_soc_dai *dai, unsigned int ratio)
3033df7c5216SBard Liao {
303445101122SKuninori Morimoto struct snd_soc_component *component = dai->component;
303545101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3036df7c5216SBard Liao unsigned int reg;
3037df7c5216SBard Liao
303845101122SKuninori Morimoto dev_dbg(component->dev, "%s ratio = %d\n", __func__, ratio);
3039df7c5216SBard Liao
304073444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1)
304173444723SBard Liao reg = RT5663_TDM_9;
3042df7c5216SBard Liao else
3043df7c5216SBard Liao reg = RT5663_TDM_5;
3044df7c5216SBard Liao
3045df7c5216SBard Liao switch (ratio) {
3046df7c5216SBard Liao case 32:
304745101122SKuninori Morimoto snd_soc_component_update_bits(component, reg,
3048df7c5216SBard Liao RT5663_TDM_LENGTN_MASK,
3049df7c5216SBard Liao RT5663_TDM_LENGTN_16);
3050df7c5216SBard Liao break;
3051df7c5216SBard Liao case 40:
305245101122SKuninori Morimoto snd_soc_component_update_bits(component, reg,
3053df7c5216SBard Liao RT5663_TDM_LENGTN_MASK,
3054df7c5216SBard Liao RT5663_TDM_LENGTN_20);
3055df7c5216SBard Liao break;
3056df7c5216SBard Liao case 48:
305745101122SKuninori Morimoto snd_soc_component_update_bits(component, reg,
3058df7c5216SBard Liao RT5663_TDM_LENGTN_MASK,
3059df7c5216SBard Liao RT5663_TDM_LENGTN_24);
3060df7c5216SBard Liao break;
3061df7c5216SBard Liao case 64:
306245101122SKuninori Morimoto snd_soc_component_update_bits(component, reg,
3063df7c5216SBard Liao RT5663_TDM_LENGTN_MASK,
3064df7c5216SBard Liao RT5663_TDM_LENGTN_32);
3065df7c5216SBard Liao break;
3066df7c5216SBard Liao default:
306745101122SKuninori Morimoto dev_err(component->dev, "Invalid ratio!\n");
3068df7c5216SBard Liao return -EINVAL;
3069df7c5216SBard Liao }
3070df7c5216SBard Liao
3071df7c5216SBard Liao return 0;
3072df7c5216SBard Liao }
3073df7c5216SBard Liao
rt5663_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)307445101122SKuninori Morimoto static int rt5663_set_bias_level(struct snd_soc_component *component,
3075df7c5216SBard Liao enum snd_soc_bias_level level)
3076df7c5216SBard Liao {
307745101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3078df7c5216SBard Liao
3079df7c5216SBard Liao switch (level) {
3080df7c5216SBard Liao case SND_SOC_BIAS_ON:
308145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
308273444723SBard Liao RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
308373444723SBard Liao RT5663_PWR_FV1 | RT5663_PWR_FV2);
3084df7c5216SBard Liao break;
3085df7c5216SBard Liao
3086df7c5216SBard Liao case SND_SOC_BIAS_PREPARE:
308773444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1) {
308845101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DIG_MISC,
308973444723SBard Liao RT5663_DIG_GATE_CTRL_MASK,
309073444723SBard Liao RT5663_DIG_GATE_CTRL_EN);
309145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_SIG_CLK_DET,
309273444723SBard Liao RT5663_EN_ANA_CLK_DET_MASK |
309373444723SBard Liao RT5663_PWR_CLK_DET_MASK,
309473444723SBard Liao RT5663_EN_ANA_CLK_DET_AUTO |
309573444723SBard Liao RT5663_PWR_CLK_DET_EN);
3096df7c5216SBard Liao }
3097df7c5216SBard Liao break;
3098df7c5216SBard Liao
3099df7c5216SBard Liao case SND_SOC_BIAS_STANDBY:
310073444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1)
310145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_DIG_MISC,
310273444723SBard Liao RT5663_DIG_GATE_CTRL_MASK,
310373444723SBard Liao RT5663_DIG_GATE_CTRL_DIS);
310445101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_PWR_ANLG_1,
310573444723SBard Liao RT5663_PWR_VREF1_MASK | RT5663_PWR_VREF2_MASK |
310673444723SBard Liao RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK |
310773444723SBard Liao RT5663_PWR_MB_MASK, RT5663_PWR_VREF1 |
310873444723SBard Liao RT5663_PWR_VREF2 | RT5663_PWR_MB);
3109df7c5216SBard Liao usleep_range(10000, 10005);
311073444723SBard Liao if (rt5663->codec_ver == CODEC_VER_1) {
311145101122SKuninori Morimoto snd_soc_component_update_bits(component, RT5663_SIG_CLK_DET,
311273444723SBard Liao RT5663_EN_ANA_CLK_DET_MASK |
311373444723SBard Liao RT5663_PWR_CLK_DET_MASK,
311473444723SBard Liao RT5663_EN_ANA_CLK_DET_DIS |
311573444723SBard Liao RT5663_PWR_CLK_DET_DIS);
3116df7c5216SBard Liao }
3117df7c5216SBard Liao break;
3118df7c5216SBard Liao
3119df7c5216SBard Liao case SND_SOC_BIAS_OFF:
31203e4d08c3Soder_chiou@realtek.com if (rt5663->jack_type != SND_JACK_HEADSET)
31213e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component,
31223e4d08c3Soder_chiou@realtek.com RT5663_PWR_ANLG_1,
312373444723SBard Liao RT5663_PWR_VREF1_MASK | RT5663_PWR_VREF2_MASK |
31243e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1 | RT5663_PWR_FV2 |
31253e4d08c3Soder_chiou@realtek.com RT5663_PWR_MB_MASK, 0);
31263e4d08c3Soder_chiou@realtek.com else
31273e4d08c3Soder_chiou@realtek.com snd_soc_component_update_bits(component,
31283e4d08c3Soder_chiou@realtek.com RT5663_PWR_ANLG_1,
31293e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1_MASK | RT5663_PWR_FV2_MASK,
31303e4d08c3Soder_chiou@realtek.com RT5663_PWR_FV1 | RT5663_PWR_FV2);
3131df7c5216SBard Liao break;
3132df7c5216SBard Liao
3133df7c5216SBard Liao default:
3134df7c5216SBard Liao break;
3135df7c5216SBard Liao }
3136df7c5216SBard Liao
3137df7c5216SBard Liao return 0;
3138df7c5216SBard Liao }
3139df7c5216SBard Liao
rt5663_probe(struct snd_soc_component * component)314045101122SKuninori Morimoto static int rt5663_probe(struct snd_soc_component *component)
3141df7c5216SBard Liao {
314245101122SKuninori Morimoto struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
314345101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3144df7c5216SBard Liao
314545101122SKuninori Morimoto rt5663->component = component;
3146df7c5216SBard Liao
314773444723SBard Liao switch (rt5663->codec_ver) {
314873444723SBard Liao case CODEC_VER_1:
3149df7c5216SBard Liao snd_soc_dapm_new_controls(dapm,
315073444723SBard Liao rt5663_v2_specific_dapm_widgets,
315173444723SBard Liao ARRAY_SIZE(rt5663_v2_specific_dapm_widgets));
3152df7c5216SBard Liao snd_soc_dapm_add_routes(dapm,
315373444723SBard Liao rt5663_v2_specific_dapm_routes,
315473444723SBard Liao ARRAY_SIZE(rt5663_v2_specific_dapm_routes));
315545101122SKuninori Morimoto snd_soc_add_component_controls(component, rt5663_v2_specific_controls,
315673444723SBard Liao ARRAY_SIZE(rt5663_v2_specific_controls));
3157df7c5216SBard Liao break;
315873444723SBard Liao case CODEC_VER_0:
3159df7c5216SBard Liao snd_soc_dapm_new_controls(dapm,
3160df7c5216SBard Liao rt5663_specific_dapm_widgets,
3161df7c5216SBard Liao ARRAY_SIZE(rt5663_specific_dapm_widgets));
3162df7c5216SBard Liao snd_soc_dapm_add_routes(dapm,
3163df7c5216SBard Liao rt5663_specific_dapm_routes,
3164df7c5216SBard Liao ARRAY_SIZE(rt5663_specific_dapm_routes));
316545101122SKuninori Morimoto snd_soc_add_component_controls(component, rt5663_specific_controls,
3166df7c5216SBard Liao ARRAY_SIZE(rt5663_specific_controls));
3167457c25efSOder Chiou
3168457c25efSOder Chiou if (!rt5663->imp_table)
316945101122SKuninori Morimoto snd_soc_add_component_controls(component, rt5663_hpvol_controls,
3170457c25efSOder Chiou ARRAY_SIZE(rt5663_hpvol_controls));
3171df7c5216SBard Liao break;
3172df7c5216SBard Liao }
3173df7c5216SBard Liao
3174df7c5216SBard Liao return 0;
3175df7c5216SBard Liao }
3176df7c5216SBard Liao
rt5663_remove(struct snd_soc_component * component)317745101122SKuninori Morimoto static void rt5663_remove(struct snd_soc_component *component)
3178df7c5216SBard Liao {
317945101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3180df7c5216SBard Liao
3181df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_RESET, 0);
3182df7c5216SBard Liao }
3183df7c5216SBard Liao
3184df7c5216SBard Liao #ifdef CONFIG_PM
rt5663_suspend(struct snd_soc_component * component)318545101122SKuninori Morimoto static int rt5663_suspend(struct snd_soc_component *component)
3186df7c5216SBard Liao {
318745101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3188df7c5216SBard Liao
3189df7c5216SBard Liao regcache_cache_only(rt5663->regmap, true);
3190df7c5216SBard Liao regcache_mark_dirty(rt5663->regmap);
3191df7c5216SBard Liao
3192df7c5216SBard Liao return 0;
3193df7c5216SBard Liao }
3194df7c5216SBard Liao
rt5663_resume(struct snd_soc_component * component)319545101122SKuninori Morimoto static int rt5663_resume(struct snd_soc_component *component)
3196df7c5216SBard Liao {
319745101122SKuninori Morimoto struct rt5663_priv *rt5663 = snd_soc_component_get_drvdata(component);
3198df7c5216SBard Liao
3199df7c5216SBard Liao regcache_cache_only(rt5663->regmap, false);
3200df7c5216SBard Liao regcache_sync(rt5663->regmap);
3201df7c5216SBard Liao
320217616ce6SOder Chiou rt5663_irq(0, rt5663);
320317616ce6SOder Chiou
3204df7c5216SBard Liao return 0;
3205df7c5216SBard Liao }
3206df7c5216SBard Liao #else
3207df7c5216SBard Liao #define rt5663_suspend NULL
3208df7c5216SBard Liao #define rt5663_resume NULL
3209df7c5216SBard Liao #endif
3210df7c5216SBard Liao
3211df7c5216SBard Liao #define RT5663_STEREO_RATES SNDRV_PCM_RATE_8000_192000
3212df7c5216SBard Liao #define RT5663_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
3213df7c5216SBard Liao SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
3214df7c5216SBard Liao
3215eb59d73cSArvind Yadav static const struct snd_soc_dai_ops rt5663_aif_dai_ops = {
3216df7c5216SBard Liao .hw_params = rt5663_hw_params,
3217df7c5216SBard Liao .set_fmt = rt5663_set_dai_fmt,
3218df7c5216SBard Liao .set_sysclk = rt5663_set_dai_sysclk,
3219df7c5216SBard Liao .set_pll = rt5663_set_dai_pll,
3220df7c5216SBard Liao .set_tdm_slot = rt5663_set_tdm_slot,
3221df7c5216SBard Liao .set_bclk_ratio = rt5663_set_bclk_ratio,
3222df7c5216SBard Liao };
3223df7c5216SBard Liao
322466d7c262SWei Yongjun static struct snd_soc_dai_driver rt5663_dai[] = {
3225df7c5216SBard Liao {
3226df7c5216SBard Liao .name = "rt5663-aif",
3227df7c5216SBard Liao .id = RT5663_AIF,
3228df7c5216SBard Liao .playback = {
3229df7c5216SBard Liao .stream_name = "AIF Playback",
3230df7c5216SBard Liao .channels_min = 1,
3231df7c5216SBard Liao .channels_max = 2,
3232df7c5216SBard Liao .rates = RT5663_STEREO_RATES,
3233df7c5216SBard Liao .formats = RT5663_FORMATS,
3234df7c5216SBard Liao },
3235df7c5216SBard Liao .capture = {
3236df7c5216SBard Liao .stream_name = "AIF Capture",
3237df7c5216SBard Liao .channels_min = 1,
3238df7c5216SBard Liao .channels_max = 2,
3239df7c5216SBard Liao .rates = RT5663_STEREO_RATES,
3240df7c5216SBard Liao .formats = RT5663_FORMATS,
3241df7c5216SBard Liao },
3242df7c5216SBard Liao .ops = &rt5663_aif_dai_ops,
3243df7c5216SBard Liao },
3244df7c5216SBard Liao };
3245df7c5216SBard Liao
324645101122SKuninori Morimoto static const struct snd_soc_component_driver soc_component_dev_rt5663 = {
3247df7c5216SBard Liao .probe = rt5663_probe,
3248df7c5216SBard Liao .remove = rt5663_remove,
3249df7c5216SBard Liao .suspend = rt5663_suspend,
3250df7c5216SBard Liao .resume = rt5663_resume,
3251df7c5216SBard Liao .set_bias_level = rt5663_set_bias_level,
3252df7c5216SBard Liao .controls = rt5663_snd_controls,
3253df7c5216SBard Liao .num_controls = ARRAY_SIZE(rt5663_snd_controls),
3254df7c5216SBard Liao .dapm_widgets = rt5663_dapm_widgets,
3255df7c5216SBard Liao .num_dapm_widgets = ARRAY_SIZE(rt5663_dapm_widgets),
3256df7c5216SBard Liao .dapm_routes = rt5663_dapm_routes,
3257df7c5216SBard Liao .num_dapm_routes = ARRAY_SIZE(rt5663_dapm_routes),
325837a04911SOder Chiou .set_jack = rt5663_set_jack_detect,
325945101122SKuninori Morimoto .use_pmdown_time = 1,
326045101122SKuninori Morimoto .endianness = 1,
3261df7c5216SBard Liao };
3262df7c5216SBard Liao
326373444723SBard Liao static const struct regmap_config rt5663_v2_regmap = {
3264df7c5216SBard Liao .reg_bits = 16,
3265df7c5216SBard Liao .val_bits = 16,
32661c96a2f6SDavid Frey .use_single_read = true,
32671c96a2f6SDavid Frey .use_single_write = true,
3268df7c5216SBard Liao .max_register = 0x07fa,
326973444723SBard Liao .volatile_reg = rt5663_v2_volatile_register,
327073444723SBard Liao .readable_reg = rt5663_v2_readable_register,
3271*72cd2589SMark Brown .cache_type = REGCACHE_MAPLE,
327273444723SBard Liao .reg_defaults = rt5663_v2_reg,
327373444723SBard Liao .num_reg_defaults = ARRAY_SIZE(rt5663_v2_reg),
3274df7c5216SBard Liao };
3275df7c5216SBard Liao
3276df7c5216SBard Liao static const struct regmap_config rt5663_regmap = {
3277df7c5216SBard Liao .reg_bits = 16,
3278df7c5216SBard Liao .val_bits = 16,
32791c96a2f6SDavid Frey .use_single_read = true,
32801c96a2f6SDavid Frey .use_single_write = true,
3281df7c5216SBard Liao .max_register = 0x03f3,
3282df7c5216SBard Liao .volatile_reg = rt5663_volatile_register,
3283df7c5216SBard Liao .readable_reg = rt5663_readable_register,
3284*72cd2589SMark Brown .cache_type = REGCACHE_MAPLE,
3285df7c5216SBard Liao .reg_defaults = rt5663_reg,
3286df7c5216SBard Liao .num_reg_defaults = ARRAY_SIZE(rt5663_reg),
3287df7c5216SBard Liao };
3288df7c5216SBard Liao
3289df7c5216SBard Liao static const struct regmap_config temp_regmap = {
3290df7c5216SBard Liao .name = "nocache",
3291df7c5216SBard Liao .reg_bits = 16,
3292df7c5216SBard Liao .val_bits = 16,
32931c96a2f6SDavid Frey .use_single_read = true,
32941c96a2f6SDavid Frey .use_single_write = true,
3295df7c5216SBard Liao .max_register = 0x03f3,
3296df7c5216SBard Liao .cache_type = REGCACHE_NONE,
3297df7c5216SBard Liao };
3298df7c5216SBard Liao
3299df7c5216SBard Liao static const struct i2c_device_id rt5663_i2c_id[] = {
3300df7c5216SBard Liao { "rt5663", 0 },
3301df7c5216SBard Liao {}
3302df7c5216SBard Liao };
3303df7c5216SBard Liao MODULE_DEVICE_TABLE(i2c, rt5663_i2c_id);
3304df7c5216SBard Liao
3305df7c5216SBard Liao #if defined(CONFIG_OF)
3306df7c5216SBard Liao static const struct of_device_id rt5663_of_match[] = {
3307df7c5216SBard Liao { .compatible = "realtek,rt5663", },
3308df7c5216SBard Liao {},
3309df7c5216SBard Liao };
3310df7c5216SBard Liao MODULE_DEVICE_TABLE(of, rt5663_of_match);
3311df7c5216SBard Liao #endif
3312df7c5216SBard Liao
3313df7c5216SBard Liao #ifdef CONFIG_ACPI
33141d89147cSArvind Yadav static const struct acpi_device_id rt5663_acpi_match[] = {
3315df7c5216SBard Liao { "10EC5663", 0},
3316df7c5216SBard Liao {},
3317df7c5216SBard Liao };
3318df7c5216SBard Liao MODULE_DEVICE_TABLE(acpi, rt5663_acpi_match);
3319df7c5216SBard Liao #endif
3320df7c5216SBard Liao
rt5663_v2_calibrate(struct rt5663_priv * rt5663)332173444723SBard Liao static void rt5663_v2_calibrate(struct rt5663_priv *rt5663)
3322df7c5216SBard Liao {
332373444723SBard Liao regmap_write(rt5663->regmap, RT5663_BIAS_CUR_8, 0xa402);
332473444723SBard Liao regmap_write(rt5663->regmap, RT5663_PWR_DIG_1, 0x0100);
332573444723SBard Liao regmap_write(rt5663->regmap, RT5663_RECMIX, 0x4040);
332673444723SBard Liao regmap_write(rt5663->regmap, RT5663_DIG_MISC, 0x0001);
332773444723SBard Liao regmap_write(rt5663->regmap, RT5663_RC_CLK, 0x0380);
332873444723SBard Liao regmap_write(rt5663->regmap, RT5663_GLB_CLK, 0x8000);
332973444723SBard Liao regmap_write(rt5663->regmap, RT5663_ADDA_CLK_1, 0x1000);
333073444723SBard Liao regmap_write(rt5663->regmap, RT5663_CHOP_DAC_L, 0x3030);
333173444723SBard Liao regmap_write(rt5663->regmap, RT5663_CALIB_ADC, 0x3c05);
333273444723SBard Liao regmap_write(rt5663->regmap, RT5663_PWR_ANLG_1, 0xa23e);
3333df7c5216SBard Liao msleep(40);
333473444723SBard Liao regmap_write(rt5663->regmap, RT5663_PWR_ANLG_1, 0xf23e);
333573444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_CALIB_2, 0x0321);
333673444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_CALIB_1, 0xfc00);
3337df7c5216SBard Liao msleep(500);
3338df7c5216SBard Liao }
3339df7c5216SBard Liao
rt5663_calibrate(struct rt5663_priv * rt5663)334073444723SBard Liao static void rt5663_calibrate(struct rt5663_priv *rt5663)
3341df7c5216SBard Liao {
3342df7c5216SBard Liao int value, count;
3343df7c5216SBard Liao
33447d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_RESET, 0x0000);
3345df7c5216SBard Liao msleep(20);
33467d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_ANA_BIAS_CUR_4, 0x00a1);
33477d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_RC_CLK, 0x0380);
33487d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_GLB_CLK, 0x8000);
33497d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_ADDA_CLK_1, 0x1000);
33507d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_VREF_RECMIX, 0x0032);
33517d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_IMP_SEN_19, 0x000c);
33527d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DUMMY_1, 0x0324);
33537d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DIG_MISC, 0x8001);
33543e4d08c3Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_VREFADJ_OP, 0x0f28);
33557d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_1, 0xa23b);
33567d8e00c7Soder_chiou@realtek.com msleep(30);
33577d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_1, 0xf23b);
33587d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_2, 0x8000);
33597d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_3, 0x0008);
336073444723SBard Liao regmap_write(rt5663->regmap, RT5663_PRE_DIV_GATING_1, 0xffff);
336173444723SBard Liao regmap_write(rt5663->regmap, RT5663_PRE_DIV_GATING_2, 0xffff);
33627d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_CBJ_1, 0x8c10);
33637d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_IL_CMD_2, 0x00c1);
33647d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_EM_JACK_TYPE_1, 0xb880);
33657d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_EM_JACK_TYPE_2, 0x4110);
33667d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_EM_JACK_TYPE_2, 0x4118);
33677d8e00c7Soder_chiou@realtek.com
33687d8e00c7Soder_chiou@realtek.com count = 0;
33697d8e00c7Soder_chiou@realtek.com while (true) {
33707d8e00c7Soder_chiou@realtek.com regmap_read(rt5663->regmap, RT5663_INT_ST_2, &value);
33717d8e00c7Soder_chiou@realtek.com if (!(value & 0x80))
33727d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
33737d8e00c7Soder_chiou@realtek.com else
33747d8e00c7Soder_chiou@realtek.com break;
33757d8e00c7Soder_chiou@realtek.com
337609b8852cSColin Ian King if (++count > 200)
33777d8e00c7Soder_chiou@realtek.com break;
33787d8e00c7Soder_chiou@realtek.com }
33797d8e00c7Soder_chiou@realtek.com
33807d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_IMP_SEN_19, 0x0000);
338173444723SBard Liao regmap_write(rt5663->regmap, RT5663_DEPOP_2, 0x3003);
33827d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DEPOP_1, 0x0038);
338373444723SBard Liao regmap_write(rt5663->regmap, RT5663_DEPOP_1, 0x003b);
33847d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_DIG_2, 0x8400);
33857d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_DIG_1, 0x8df8);
33867d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_2, 0x8003);
33877d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_3, 0x018c);
338873444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_CHARGE_PUMP_1, 0x1e32);
33893e4d08c3Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DUMMY_2, 0x8089);
339073444723SBard Liao regmap_write(rt5663->regmap, RT5663_DACREF_LDO, 0x3b0b);
3391c1bbaff6Soder_chiou@realtek.com msleep(40);
33927d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_STO_DAC_MIXER, 0x0000);
339373444723SBard Liao regmap_write(rt5663->regmap, RT5663_BYPASS_STO_DAC, 0x000c);
33947d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_BIAS, 0xafaa);
339573444723SBard Liao regmap_write(rt5663->regmap, RT5663_CHARGE_PUMP_1, 0x2224);
339673444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_OUT_EN, 0x8088);
339773444723SBard Liao regmap_write(rt5663->regmap, RT5663_STO_DRE_9, 0x0017);
339873444723SBard Liao regmap_write(rt5663->regmap, RT5663_STO_DRE_10, 0x0017);
339973444723SBard Liao regmap_write(rt5663->regmap, RT5663_STO1_ADC_MIXER, 0x4040);
34007d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_CHOP_ADC, 0x3000);
340173444723SBard Liao regmap_write(rt5663->regmap, RT5663_RECMIX, 0x0005);
340273444723SBard Liao regmap_write(rt5663->regmap, RT5663_ADDA_RST, 0xc000);
340373444723SBard Liao regmap_write(rt5663->regmap, RT5663_STO1_HPF_ADJ1, 0x3320);
340473444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_CALIB_2, 0x00c9);
340573444723SBard Liao regmap_write(rt5663->regmap, RT5663_DUMMY_1, 0x004c);
34067d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_ANA_BIAS_CUR_1, 0x1111);
34077d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_BIAS_CUR_8, 0x4402);
34087d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_CHARGE_PUMP_2, 0x3311);
340973444723SBard Liao regmap_write(rt5663->regmap, RT5663_HP_CALIB_1, 0x0069);
34107d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_3, 0x06ce);
34117d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_1_1, 0x6800);
34127d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_CHARGE_PUMP_2, 0x1100);
34137d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_7, 0x0057);
34147d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_1_1, 0xe800);
34157d8e00c7Soder_chiou@realtek.com
3416df7c5216SBard Liao count = 0;
3417df7c5216SBard Liao while (true) {
341873444723SBard Liao regmap_read(rt5663->regmap, RT5663_HP_CALIB_1_1, &value);
3419df7c5216SBard Liao if (value & 0x8000)
3420df7c5216SBard Liao usleep_range(10000, 10005);
3421df7c5216SBard Liao else
3422df7c5216SBard Liao break;
3423df7c5216SBard Liao
3424df7c5216SBard Liao if (count > 200)
3425df7c5216SBard Liao return;
3426df7c5216SBard Liao count++;
3427df7c5216SBard Liao }
34287d8e00c7Soder_chiou@realtek.com
34297d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_1_1, 0x6200);
34307d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_7, 0x0059);
34317d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_HP_CALIB_1_1, 0xe200);
34327d8e00c7Soder_chiou@realtek.com
34337d8e00c7Soder_chiou@realtek.com count = 0;
34347d8e00c7Soder_chiou@realtek.com while (true) {
34357d8e00c7Soder_chiou@realtek.com regmap_read(rt5663->regmap, RT5663_HP_CALIB_1_1, &value);
34367d8e00c7Soder_chiou@realtek.com if (value & 0x8000)
34377d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34387d8e00c7Soder_chiou@realtek.com else
34397d8e00c7Soder_chiou@realtek.com break;
34407d8e00c7Soder_chiou@realtek.com
34417d8e00c7Soder_chiou@realtek.com if (count > 200)
34427d8e00c7Soder_chiou@realtek.com return;
34437d8e00c7Soder_chiou@realtek.com count++;
34447d8e00c7Soder_chiou@realtek.com }
34457d8e00c7Soder_chiou@realtek.com
34467d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_EM_JACK_TYPE_1, 0xb8e0);
34477d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34487d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_1, 0x003b);
34497d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34507d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_DIG_1, 0x0000);
34517d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34527d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DEPOP_1, 0x000b);
34537d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34547d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_DEPOP_1, 0x0008);
34557d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
34567d8e00c7Soder_chiou@realtek.com regmap_write(rt5663->regmap, RT5663_PWR_ANLG_2, 0x0000);
34577d8e00c7Soder_chiou@realtek.com usleep_range(10000, 10005);
3458df7c5216SBard Liao }
3459df7c5216SBard Liao
rt5663_parse_dp(struct rt5663_priv * rt5663,struct device * dev)3460450f0f6aSoder_chiou@realtek.com static int rt5663_parse_dp(struct rt5663_priv *rt5663, struct device *dev)
3461450f0f6aSoder_chiou@realtek.com {
3462457c25efSOder Chiou int table_size;
34632167c0b2SJiasheng Jiang int ret;
3464457c25efSOder Chiou
3465450f0f6aSoder_chiou@realtek.com device_property_read_u32(dev, "realtek,dc_offset_l_manual",
3466450f0f6aSoder_chiou@realtek.com &rt5663->pdata.dc_offset_l_manual);
3467450f0f6aSoder_chiou@realtek.com device_property_read_u32(dev, "realtek,dc_offset_r_manual",
3468450f0f6aSoder_chiou@realtek.com &rt5663->pdata.dc_offset_r_manual);
3469278982b5Soder_chiou@realtek.com device_property_read_u32(dev, "realtek,dc_offset_l_manual_mic",
3470278982b5Soder_chiou@realtek.com &rt5663->pdata.dc_offset_l_manual_mic);
3471278982b5Soder_chiou@realtek.com device_property_read_u32(dev, "realtek,dc_offset_r_manual_mic",
3472278982b5Soder_chiou@realtek.com &rt5663->pdata.dc_offset_r_manual_mic);
3473457c25efSOder Chiou device_property_read_u32(dev, "realtek,impedance_sensing_num",
3474457c25efSOder Chiou &rt5663->pdata.impedance_sensing_num);
3475457c25efSOder Chiou
3476457c25efSOder Chiou if (rt5663->pdata.impedance_sensing_num) {
3477457c25efSOder Chiou table_size = sizeof(struct impedance_mapping_table) *
3478457c25efSOder Chiou rt5663->pdata.impedance_sensing_num;
3479457c25efSOder Chiou rt5663->imp_table = devm_kzalloc(dev, table_size, GFP_KERNEL);
34804d06f92fSJia-Ju Bai if (!rt5663->imp_table)
34814d06f92fSJia-Ju Bai return -ENOMEM;
34822167c0b2SJiasheng Jiang ret = device_property_read_u32_array(dev,
3483457c25efSOder Chiou "realtek,impedance_sensing_table",
3484457c25efSOder Chiou (u32 *)rt5663->imp_table, table_size);
34852167c0b2SJiasheng Jiang if (ret)
34862167c0b2SJiasheng Jiang return ret;
3487457c25efSOder Chiou }
3488450f0f6aSoder_chiou@realtek.com
3489450f0f6aSoder_chiou@realtek.com return 0;
3490df7c5216SBard Liao }
3491df7c5216SBard Liao
rt5663_i2c_probe(struct i2c_client * i2c)349235b88858SStephen Kitt static int rt5663_i2c_probe(struct i2c_client *i2c)
3493df7c5216SBard Liao {
3494450f0f6aSoder_chiou@realtek.com struct rt5663_platform_data *pdata = dev_get_platdata(&i2c->dev);
3495df7c5216SBard Liao struct rt5663_priv *rt5663;
3496e81a2a6dSCheng-Yi Chiang int ret, i;
3497df7c5216SBard Liao unsigned int val;
3498df7c5216SBard Liao struct regmap *regmap;
3499df7c5216SBard Liao
3500df7c5216SBard Liao rt5663 = devm_kzalloc(&i2c->dev, sizeof(struct rt5663_priv),
3501df7c5216SBard Liao GFP_KERNEL);
3502df7c5216SBard Liao
3503df7c5216SBard Liao if (rt5663 == NULL)
3504df7c5216SBard Liao return -ENOMEM;
3505df7c5216SBard Liao
3506df7c5216SBard Liao i2c_set_clientdata(i2c, rt5663);
3507df7c5216SBard Liao
3508450f0f6aSoder_chiou@realtek.com if (pdata)
3509450f0f6aSoder_chiou@realtek.com rt5663->pdata = *pdata;
35102167c0b2SJiasheng Jiang else {
35112167c0b2SJiasheng Jiang ret = rt5663_parse_dp(rt5663, &i2c->dev);
35122167c0b2SJiasheng Jiang if (ret)
35132167c0b2SJiasheng Jiang return ret;
35142167c0b2SJiasheng Jiang }
3515450f0f6aSoder_chiou@realtek.com
3516e81a2a6dSCheng-Yi Chiang for (i = 0; i < ARRAY_SIZE(rt5663->supplies); i++)
3517e81a2a6dSCheng-Yi Chiang rt5663->supplies[i].supply = rt5663_supply_names[i];
3518e81a2a6dSCheng-Yi Chiang
3519e81a2a6dSCheng-Yi Chiang ret = devm_regulator_bulk_get(&i2c->dev,
3520e81a2a6dSCheng-Yi Chiang ARRAY_SIZE(rt5663->supplies),
3521e81a2a6dSCheng-Yi Chiang rt5663->supplies);
3522e81a2a6dSCheng-Yi Chiang if (ret) {
3523e81a2a6dSCheng-Yi Chiang dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3524e81a2a6dSCheng-Yi Chiang return ret;
3525e81a2a6dSCheng-Yi Chiang }
3526e81a2a6dSCheng-Yi Chiang
3527e81a2a6dSCheng-Yi Chiang /* Set load for regulator. */
3528e81a2a6dSCheng-Yi Chiang for (i = 0; i < ARRAY_SIZE(rt5663->supplies); i++) {
3529e81a2a6dSCheng-Yi Chiang ret = regulator_set_load(rt5663->supplies[i].consumer,
3530e81a2a6dSCheng-Yi Chiang RT5663_SUPPLY_CURRENT_UA);
3531746dca0aSCheng-Yi Chiang if (ret < 0) {
3532e81a2a6dSCheng-Yi Chiang dev_err(&i2c->dev,
3533746dca0aSCheng-Yi Chiang "Failed to set regulator load on %s, ret: %d\n",
3534e81a2a6dSCheng-Yi Chiang rt5663->supplies[i].supply, ret);
3535746dca0aSCheng-Yi Chiang return ret;
3536e81a2a6dSCheng-Yi Chiang }
3537e81a2a6dSCheng-Yi Chiang }
3538e81a2a6dSCheng-Yi Chiang
3539e81a2a6dSCheng-Yi Chiang ret = regulator_bulk_enable(ARRAY_SIZE(rt5663->supplies),
3540e81a2a6dSCheng-Yi Chiang rt5663->supplies);
3541e81a2a6dSCheng-Yi Chiang
3542e81a2a6dSCheng-Yi Chiang if (ret) {
3543e81a2a6dSCheng-Yi Chiang dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
3544e81a2a6dSCheng-Yi Chiang return ret;
3545e81a2a6dSCheng-Yi Chiang }
3546e81a2a6dSCheng-Yi Chiang msleep(RT5663_POWER_ON_DELAY_MS);
3547e81a2a6dSCheng-Yi Chiang
3548df7c5216SBard Liao regmap = devm_regmap_init_i2c(i2c, &temp_regmap);
3549df7c5216SBard Liao if (IS_ERR(regmap)) {
3550df7c5216SBard Liao ret = PTR_ERR(regmap);
3551df7c5216SBard Liao dev_err(&i2c->dev, "Failed to allocate temp register map: %d\n",
3552df7c5216SBard Liao ret);
3553746dca0aSCheng-Yi Chiang goto err_enable;
3554df7c5216SBard Liao }
3555ba68fa31SOder Chiou
3556ba68fa31SOder Chiou ret = regmap_read(regmap, RT5663_VENDOR_ID_2, &val);
3557ba68fa31SOder Chiou if (ret || (val != RT5663_DEVICE_ID_2 && val != RT5663_DEVICE_ID_1)) {
3558ba68fa31SOder Chiou dev_err(&i2c->dev,
3559ba68fa31SOder Chiou "Device with ID register %#x is not rt5663, retry one time.\n",
3560ba68fa31SOder Chiou val);
3561ba68fa31SOder Chiou msleep(100);
3562df7c5216SBard Liao regmap_read(regmap, RT5663_VENDOR_ID_2, &val);
3563ba68fa31SOder Chiou }
3564ba68fa31SOder Chiou
3565df7c5216SBard Liao switch (val) {
356673444723SBard Liao case RT5663_DEVICE_ID_2:
356773444723SBard Liao rt5663->regmap = devm_regmap_init_i2c(i2c, &rt5663_v2_regmap);
356873444723SBard Liao rt5663->codec_ver = CODEC_VER_1;
3569df7c5216SBard Liao break;
357073444723SBard Liao case RT5663_DEVICE_ID_1:
3571df7c5216SBard Liao rt5663->regmap = devm_regmap_init_i2c(i2c, &rt5663_regmap);
357273444723SBard Liao rt5663->codec_ver = CODEC_VER_0;
3573df7c5216SBard Liao break;
3574df7c5216SBard Liao default:
3575df7c5216SBard Liao dev_err(&i2c->dev,
357673444723SBard Liao "Device with ID register %#x is not rt5663\n",
3577df7c5216SBard Liao val);
3578e81a2a6dSCheng-Yi Chiang ret = -ENODEV;
3579e81a2a6dSCheng-Yi Chiang goto err_enable;
3580df7c5216SBard Liao }
3581df7c5216SBard Liao
3582df7c5216SBard Liao if (IS_ERR(rt5663->regmap)) {
3583df7c5216SBard Liao ret = PTR_ERR(rt5663->regmap);
3584df7c5216SBard Liao dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
3585df7c5216SBard Liao ret);
3586746dca0aSCheng-Yi Chiang goto err_enable;
3587df7c5216SBard Liao }
3588df7c5216SBard Liao
3589df7c5216SBard Liao /* reset and calibrate */
3590df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_RESET, 0);
3591df7c5216SBard Liao regcache_cache_bypass(rt5663->regmap, true);
359273444723SBard Liao switch (rt5663->codec_ver) {
359373444723SBard Liao case CODEC_VER_1:
359473444723SBard Liao rt5663_v2_calibrate(rt5663);
3595df7c5216SBard Liao break;
359673444723SBard Liao case CODEC_VER_0:
3597df7c5216SBard Liao rt5663_calibrate(rt5663);
3598df7c5216SBard Liao break;
3599df7c5216SBard Liao default:
3600df7c5216SBard Liao dev_err(&i2c->dev, "%s:Unknown codec type\n", __func__);
3601df7c5216SBard Liao }
3602df7c5216SBard Liao regcache_cache_bypass(rt5663->regmap, false);
3603df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_RESET, 0);
3604df7c5216SBard Liao dev_dbg(&i2c->dev, "calibrate done\n");
3605df7c5216SBard Liao
3606450f0f6aSoder_chiou@realtek.com switch (rt5663->codec_ver) {
3607450f0f6aSoder_chiou@realtek.com case CODEC_VER_1:
3608450f0f6aSoder_chiou@realtek.com break;
3609450f0f6aSoder_chiou@realtek.com case CODEC_VER_0:
3610450f0f6aSoder_chiou@realtek.com ret = regmap_register_patch(rt5663->regmap, rt5663_patch_list,
3611450f0f6aSoder_chiou@realtek.com ARRAY_SIZE(rt5663_patch_list));
3612450f0f6aSoder_chiou@realtek.com if (ret != 0)
3613450f0f6aSoder_chiou@realtek.com dev_warn(&i2c->dev,
3614450f0f6aSoder_chiou@realtek.com "Failed to apply regmap patch: %d\n", ret);
3615450f0f6aSoder_chiou@realtek.com break;
3616450f0f6aSoder_chiou@realtek.com default:
3617450f0f6aSoder_chiou@realtek.com dev_err(&i2c->dev, "%s:Unknown codec type\n", __func__);
3618450f0f6aSoder_chiou@realtek.com }
3619450f0f6aSoder_chiou@realtek.com
3620df7c5216SBard Liao /* GPIO1 as IRQ */
362173444723SBard Liao regmap_update_bits(rt5663->regmap, RT5663_GPIO_1, RT5663_GP1_PIN_MASK,
362273444723SBard Liao RT5663_GP1_PIN_IRQ);
3623df7c5216SBard Liao /* 4btn inline command debounce */
3624df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_IL_CMD_5,
362573444723SBard Liao RT5663_4BTN_CLK_DEB_MASK, RT5663_4BTN_CLK_DEB_65MS);
3626df7c5216SBard Liao
362773444723SBard Liao switch (rt5663->codec_ver) {
362873444723SBard Liao case CODEC_VER_1:
3629df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_BIAS_CUR_8, 0xa402);
3630df7c5216SBard Liao /* JD1 */
3631df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_AUTO_1MRC_CLK,
363273444723SBard Liao RT5663_IRQ_POW_SAV_MASK | RT5663_IRQ_POW_SAV_JD1_MASK,
363373444723SBard Liao RT5663_IRQ_POW_SAV_EN | RT5663_IRQ_POW_SAV_JD1_EN);
3634df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_PWR_ANLG_2,
363573444723SBard Liao RT5663_PWR_JD1_MASK, RT5663_PWR_JD1);
3636df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_IRQ_1,
363773444723SBard Liao RT5663_EN_CB_JD_MASK, RT5663_EN_CB_JD_EN);
3638df7c5216SBard Liao
3639df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_HP_LOGIC_2,
364073444723SBard Liao RT5663_HP_SIG_SRC1_MASK, RT5663_HP_SIG_SRC1_REG);
3641df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_RECMIX,
364273444723SBard Liao RT5663_VREF_BIAS_MASK | RT5663_CBJ_DET_MASK |
364373444723SBard Liao RT5663_DET_TYPE_MASK, RT5663_VREF_BIAS_REG |
364473444723SBard Liao RT5663_CBJ_DET_EN | RT5663_DET_TYPE_QFN);
3645df7c5216SBard Liao /* Set GPIO4 and GPIO8 as input for combo jack */
3646df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_GPIO_2,
364773444723SBard Liao RT5663_GP4_PIN_CONF_MASK, RT5663_GP4_PIN_CONF_INPUT);
364873444723SBard Liao regmap_update_bits(rt5663->regmap, RT5663_GPIO_3,
364973444723SBard Liao RT5663_GP8_PIN_CONF_MASK, RT5663_GP8_PIN_CONF_INPUT);
3650df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_PWR_ANLG_1,
365173444723SBard Liao RT5663_LDO1_DVO_MASK | RT5663_AMP_HP_MASK,
365273444723SBard Liao RT5663_LDO1_DVO_0_9V | RT5663_AMP_HP_3X);
3653df7c5216SBard Liao break;
365473444723SBard Liao case CODEC_VER_0:
36557e7e76bdSJack Yu regmap_update_bits(rt5663->regmap, RT5663_DIG_MISC,
365673444723SBard Liao RT5663_DIG_GATE_CTRL_MASK, RT5663_DIG_GATE_CTRL_EN);
36577e7e76bdSJack Yu regmap_update_bits(rt5663->regmap, RT5663_AUTO_1MRC_CLK,
3658af2728e4SOder Chiou RT5663_IRQ_MANUAL_MASK, RT5663_IRQ_MANUAL_EN);
36597e7e76bdSJack Yu regmap_update_bits(rt5663->regmap, RT5663_IRQ_1,
36607e7e76bdSJack Yu RT5663_EN_IRQ_JD1_MASK, RT5663_EN_IRQ_JD1_EN);
36617e7e76bdSJack Yu regmap_update_bits(rt5663->regmap, RT5663_GPIO_1,
36627e7e76bdSJack Yu RT5663_GPIO1_TYPE_MASK, RT5663_GPIO1_TYPE_EN);
3663df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_VREF_RECMIX, 0x0032);
3664df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_GPIO_2,
36657e7e76bdSJack Yu RT5663_GP1_PIN_CONF_MASK | RT5663_SEL_GPIO1_MASK,
36667e7e76bdSJack Yu RT5663_GP1_PIN_CONF_OUTPUT | RT5663_SEL_GPIO1_EN);
3667df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_RECMIX,
3668df7c5216SBard Liao RT5663_RECMIX1_BST1_MASK, RT5663_RECMIX1_BST1_ON);
3669df7c5216SBard Liao regmap_update_bits(rt5663->regmap, RT5663_TDM_2,
3670df7c5216SBard Liao RT5663_DATA_SWAP_ADCDAT1_MASK,
3671df7c5216SBard Liao RT5663_DATA_SWAP_ADCDAT1_LL);
3672df7c5216SBard Liao break;
3673df7c5216SBard Liao default:
3674df7c5216SBard Liao dev_err(&i2c->dev, "%s:Unknown codec type\n", __func__);
3675df7c5216SBard Liao }
3676df7c5216SBard Liao
3677df7c5216SBard Liao INIT_DELAYED_WORK(&rt5663->jack_detect_work, rt5663_jack_detect_work);
3678de6ae8afSoder_chiou@realtek.com INIT_DELAYED_WORK(&rt5663->jd_unplug_work, rt5663_jd_unplug_work);
3679df7c5216SBard Liao
3680df7c5216SBard Liao if (i2c->irq) {
3681df7c5216SBard Liao ret = request_irq(i2c->irq, rt5663_irq,
3682df7c5216SBard Liao IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
3683df7c5216SBard Liao | IRQF_ONESHOT, "rt5663", rt5663);
3684e81a2a6dSCheng-Yi Chiang if (ret) {
3685df7c5216SBard Liao dev_err(&i2c->dev, "%s Failed to reguest IRQ: %d\n",
3686df7c5216SBard Liao __func__, ret);
3687e81a2a6dSCheng-Yi Chiang goto err_enable;
3688e81a2a6dSCheng-Yi Chiang }
3689df7c5216SBard Liao }
3690df7c5216SBard Liao
369145101122SKuninori Morimoto ret = devm_snd_soc_register_component(&i2c->dev,
369245101122SKuninori Morimoto &soc_component_dev_rt5663,
3693df7c5216SBard Liao rt5663_dai, ARRAY_SIZE(rt5663_dai));
3694df7c5216SBard Liao
3695e81a2a6dSCheng-Yi Chiang if (ret)
3696746dca0aSCheng-Yi Chiang goto err_enable;
3697e81a2a6dSCheng-Yi Chiang
3698e81a2a6dSCheng-Yi Chiang return 0;
3699e81a2a6dSCheng-Yi Chiang
3700746dca0aSCheng-Yi Chiang
3701746dca0aSCheng-Yi Chiang /*
3702746dca0aSCheng-Yi Chiang * Error after enabling regulators should goto err_enable
3703746dca0aSCheng-Yi Chiang * to disable regulators.
3704746dca0aSCheng-Yi Chiang */
3705746dca0aSCheng-Yi Chiang err_enable:
3706df7c5216SBard Liao if (i2c->irq)
3707df7c5216SBard Liao free_irq(i2c->irq, rt5663);
3708df7c5216SBard Liao
3709e81a2a6dSCheng-Yi Chiang regulator_bulk_disable(ARRAY_SIZE(rt5663->supplies), rt5663->supplies);
3710df7c5216SBard Liao return ret;
3711df7c5216SBard Liao }
3712df7c5216SBard Liao
rt5663_i2c_remove(struct i2c_client * i2c)3713ed5c2f5fSUwe Kleine-König static void rt5663_i2c_remove(struct i2c_client *i2c)
3714df7c5216SBard Liao {
3715df7c5216SBard Liao struct rt5663_priv *rt5663 = i2c_get_clientdata(i2c);
3716df7c5216SBard Liao
3717df7c5216SBard Liao if (i2c->irq)
3718df7c5216SBard Liao free_irq(i2c->irq, rt5663);
3719df7c5216SBard Liao
3720e81a2a6dSCheng-Yi Chiang regulator_bulk_disable(ARRAY_SIZE(rt5663->supplies), rt5663->supplies);
3721df7c5216SBard Liao }
3722df7c5216SBard Liao
rt5663_i2c_shutdown(struct i2c_client * client)372366d7c262SWei Yongjun static void rt5663_i2c_shutdown(struct i2c_client *client)
3724df7c5216SBard Liao {
3725df7c5216SBard Liao struct rt5663_priv *rt5663 = i2c_get_clientdata(client);
3726df7c5216SBard Liao
3727df7c5216SBard Liao regmap_write(rt5663->regmap, RT5663_RESET, 0);
3728df7c5216SBard Liao }
3729df7c5216SBard Liao
373066d7c262SWei Yongjun static struct i2c_driver rt5663_i2c_driver = {
3731df7c5216SBard Liao .driver = {
3732df7c5216SBard Liao .name = "rt5663",
3733df7c5216SBard Liao .acpi_match_table = ACPI_PTR(rt5663_acpi_match),
3734df7c5216SBard Liao .of_match_table = of_match_ptr(rt5663_of_match),
3735df7c5216SBard Liao },
37369abcd240SUwe Kleine-König .probe = rt5663_i2c_probe,
3737df7c5216SBard Liao .remove = rt5663_i2c_remove,
3738df7c5216SBard Liao .shutdown = rt5663_i2c_shutdown,
3739df7c5216SBard Liao .id_table = rt5663_i2c_id,
3740df7c5216SBard Liao };
3741df7c5216SBard Liao module_i2c_driver(rt5663_i2c_driver);
3742df7c5216SBard Liao
3743df7c5216SBard Liao MODULE_DESCRIPTION("ASoC RT5663 driver");
3744df7c5216SBard Liao MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
3745df7c5216SBard Liao MODULE_LICENSE("GPL v2");
3746