1*1319b2f6SOder Chiou /* 2*1319b2f6SOder Chiou * rt5645.h -- RT5645 ALSA SoC audio driver 3*1319b2f6SOder Chiou * 4*1319b2f6SOder Chiou * Copyright 2013 Realtek Microelectronics 5*1319b2f6SOder Chiou * Author: Bard Liao <bardliao@realtek.com> 6*1319b2f6SOder Chiou * 7*1319b2f6SOder Chiou * This program is free software; you can redistribute it and/or modify 8*1319b2f6SOder Chiou * it under the terms of the GNU General Public License version 2 as 9*1319b2f6SOder Chiou * published by the Free Software Foundation. 10*1319b2f6SOder Chiou */ 11*1319b2f6SOder Chiou 12*1319b2f6SOder Chiou #ifndef __RT5645_H__ 13*1319b2f6SOder Chiou #define __RT5645_H__ 14*1319b2f6SOder Chiou 15*1319b2f6SOder Chiou #include <sound/rt5645.h> 16*1319b2f6SOder Chiou 17*1319b2f6SOder Chiou /* Info */ 18*1319b2f6SOder Chiou #define RT5645_RESET 0x00 19*1319b2f6SOder Chiou #define RT5645_VENDOR_ID 0xfd 20*1319b2f6SOder Chiou #define RT5645_VENDOR_ID1 0xfe 21*1319b2f6SOder Chiou #define RT5645_VENDOR_ID2 0xff 22*1319b2f6SOder Chiou /* I/O - Output */ 23*1319b2f6SOder Chiou #define RT5645_SPK_VOL 0x01 24*1319b2f6SOder Chiou #define RT5645_HP_VOL 0x02 25*1319b2f6SOder Chiou #define RT5645_LOUT1 0x03 26*1319b2f6SOder Chiou #define RT5645_LOUT_CTRL 0x05 27*1319b2f6SOder Chiou /* I/O - Input */ 28*1319b2f6SOder Chiou #define RT5645_IN1_CTRL1 0x0a 29*1319b2f6SOder Chiou #define RT5645_IN1_CTRL2 0x0b 30*1319b2f6SOder Chiou #define RT5645_IN1_CTRL3 0x0c 31*1319b2f6SOder Chiou #define RT5645_IN2_CTRL 0x0d 32*1319b2f6SOder Chiou #define RT5645_INL1_INR1_VOL 0x0f 33*1319b2f6SOder Chiou #define RT5645_SPK_FUNC_LIM 0x14 34*1319b2f6SOder Chiou #define RT5645_ADJ_HPF_CTRL 0x16 35*1319b2f6SOder Chiou /* I/O - ADC/DAC/DMIC */ 36*1319b2f6SOder Chiou #define RT5645_DAC1_DIG_VOL 0x19 37*1319b2f6SOder Chiou #define RT5645_DAC2_DIG_VOL 0x1a 38*1319b2f6SOder Chiou #define RT5645_DAC_CTRL 0x1b 39*1319b2f6SOder Chiou #define RT5645_STO1_ADC_DIG_VOL 0x1c 40*1319b2f6SOder Chiou #define RT5645_MONO_ADC_DIG_VOL 0x1d 41*1319b2f6SOder Chiou #define RT5645_ADC_BST_VOL1 0x1e 42*1319b2f6SOder Chiou /* Mixer - D-D */ 43*1319b2f6SOder Chiou #define RT5645_ADC_BST_VOL2 0x20 44*1319b2f6SOder Chiou #define RT5645_STO1_ADC_MIXER 0x27 45*1319b2f6SOder Chiou #define RT5645_MONO_ADC_MIXER 0x28 46*1319b2f6SOder Chiou #define RT5645_AD_DA_MIXER 0x29 47*1319b2f6SOder Chiou #define RT5645_STO_DAC_MIXER 0x2a 48*1319b2f6SOder Chiou #define RT5645_MONO_DAC_MIXER 0x2b 49*1319b2f6SOder Chiou #define RT5645_DIG_MIXER 0x2c 50*1319b2f6SOder Chiou #define RT5645_DIG_INF1_DATA 0x2f 51*1319b2f6SOder Chiou /* Mixer - PDM */ 52*1319b2f6SOder Chiou #define RT5645_PDM_OUT_CTRL 0x31 53*1319b2f6SOder Chiou /* Mixer - ADC */ 54*1319b2f6SOder Chiou #define RT5645_REC_L1_MIXER 0x3b 55*1319b2f6SOder Chiou #define RT5645_REC_L2_MIXER 0x3c 56*1319b2f6SOder Chiou #define RT5645_REC_R1_MIXER 0x3d 57*1319b2f6SOder Chiou #define RT5645_REC_R2_MIXER 0x3e 58*1319b2f6SOder Chiou /* Mixer - DAC */ 59*1319b2f6SOder Chiou #define RT5645_HPMIXL_CTRL 0x3f 60*1319b2f6SOder Chiou #define RT5645_HPOMIXL_CTRL 0x40 61*1319b2f6SOder Chiou #define RT5645_HPMIXR_CTRL 0x41 62*1319b2f6SOder Chiou #define RT5645_HPOMIXR_CTRL 0x42 63*1319b2f6SOder Chiou #define RT5645_HPO_MIXER 0x45 64*1319b2f6SOder Chiou #define RT5645_SPK_L_MIXER 0x46 65*1319b2f6SOder Chiou #define RT5645_SPK_R_MIXER 0x47 66*1319b2f6SOder Chiou #define RT5645_SPO_MIXER 0x48 67*1319b2f6SOder Chiou #define RT5645_SPO_CLSD_RATIO 0x4a 68*1319b2f6SOder Chiou #define RT5645_OUT_L_GAIN1 0x4d 69*1319b2f6SOder Chiou #define RT5645_OUT_L_GAIN2 0x4e 70*1319b2f6SOder Chiou #define RT5645_OUT_L1_MIXER 0x4f 71*1319b2f6SOder Chiou #define RT5645_OUT_R_GAIN1 0x50 72*1319b2f6SOder Chiou #define RT5645_OUT_R_GAIN2 0x51 73*1319b2f6SOder Chiou #define RT5645_OUT_R1_MIXER 0x52 74*1319b2f6SOder Chiou #define RT5645_LOUT_MIXER 0x53 75*1319b2f6SOder Chiou /* Haptic */ 76*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL1 0x56 77*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL2 0x57 78*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL3 0x58 79*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL4 0x59 80*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL5 0x5a 81*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL6 0x5b 82*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL7 0x5c 83*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL8 0x5d 84*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL9 0x5e 85*1319b2f6SOder Chiou #define RT5645_HAPTIC_CTRL10 0x5f 86*1319b2f6SOder Chiou /* Power */ 87*1319b2f6SOder Chiou #define RT5645_PWR_DIG1 0x61 88*1319b2f6SOder Chiou #define RT5645_PWR_DIG2 0x62 89*1319b2f6SOder Chiou #define RT5645_PWR_ANLG1 0x63 90*1319b2f6SOder Chiou #define RT5645_PWR_ANLG2 0x64 91*1319b2f6SOder Chiou #define RT5645_PWR_MIXER 0x65 92*1319b2f6SOder Chiou #define RT5645_PWR_VOL 0x66 93*1319b2f6SOder Chiou /* Private Register Control */ 94*1319b2f6SOder Chiou #define RT5645_PRIV_INDEX 0x6a 95*1319b2f6SOder Chiou #define RT5645_PRIV_DATA 0x6c 96*1319b2f6SOder Chiou /* Format - ADC/DAC */ 97*1319b2f6SOder Chiou #define RT5645_I2S1_SDP 0x70 98*1319b2f6SOder Chiou #define RT5645_I2S2_SDP 0x71 99*1319b2f6SOder Chiou #define RT5645_ADDA_CLK1 0x73 100*1319b2f6SOder Chiou #define RT5645_ADDA_CLK2 0x74 101*1319b2f6SOder Chiou #define RT5645_DMIC_CTRL1 0x75 102*1319b2f6SOder Chiou #define RT5645_DMIC_CTRL2 0x76 103*1319b2f6SOder Chiou /* Format - TDM Control */ 104*1319b2f6SOder Chiou #define RT5645_TDM_CTRL_1 0x77 105*1319b2f6SOder Chiou #define RT5645_TDM_CTRL_2 0x78 106*1319b2f6SOder Chiou #define RT5645_TDM_CTRL_3 0x79 107*1319b2f6SOder Chiou 108*1319b2f6SOder Chiou /* Function - Analog */ 109*1319b2f6SOder Chiou #define RT5645_GLB_CLK 0x80 110*1319b2f6SOder Chiou #define RT5645_PLL_CTRL1 0x81 111*1319b2f6SOder Chiou #define RT5645_PLL_CTRL2 0x82 112*1319b2f6SOder Chiou #define RT5645_ASRC_1 0x83 113*1319b2f6SOder Chiou #define RT5645_ASRC_2 0x84 114*1319b2f6SOder Chiou #define RT5645_ASRC_3 0x85 115*1319b2f6SOder Chiou #define RT5645_ASRC_4 0x8a 116*1319b2f6SOder Chiou #define RT5645_DEPOP_M1 0x8e 117*1319b2f6SOder Chiou #define RT5645_DEPOP_M2 0x8f 118*1319b2f6SOder Chiou #define RT5645_DEPOP_M3 0x90 119*1319b2f6SOder Chiou #define RT5645_CHARGE_PUMP 0x91 120*1319b2f6SOder Chiou #define RT5645_MICBIAS 0x93 121*1319b2f6SOder Chiou #define RT5645_A_JD_CTRL1 0x94 122*1319b2f6SOder Chiou #define RT5645_VAD_CTRL4 0x9d 123*1319b2f6SOder Chiou #define RT5645_CLSD_OUT_CTRL 0xa0 124*1319b2f6SOder Chiou /* Function - Digital */ 125*1319b2f6SOder Chiou #define RT5645_ADC_EQ_CTRL1 0xae 126*1319b2f6SOder Chiou #define RT5645_ADC_EQ_CTRL2 0xaf 127*1319b2f6SOder Chiou #define RT5645_EQ_CTRL1 0xb0 128*1319b2f6SOder Chiou #define RT5645_EQ_CTRL2 0xb1 129*1319b2f6SOder Chiou #define RT5645_ALC_CTRL_1 0xb3 130*1319b2f6SOder Chiou #define RT5645_ALC_CTRL_2 0xb4 131*1319b2f6SOder Chiou #define RT5645_ALC_CTRL_3 0xb5 132*1319b2f6SOder Chiou #define RT5645_ALC_CTRL_4 0xb6 133*1319b2f6SOder Chiou #define RT5645_ALC_CTRL_5 0xb7 134*1319b2f6SOder Chiou #define RT5645_JD_CTRL 0xbb 135*1319b2f6SOder Chiou #define RT5645_IRQ_CTRL1 0xbc 136*1319b2f6SOder Chiou #define RT5645_IRQ_CTRL2 0xbd 137*1319b2f6SOder Chiou #define RT5645_IRQ_CTRL3 0xbe 138*1319b2f6SOder Chiou #define RT5645_INT_IRQ_ST 0xbf 139*1319b2f6SOder Chiou #define RT5645_GPIO_CTRL1 0xc0 140*1319b2f6SOder Chiou #define RT5645_GPIO_CTRL2 0xc1 141*1319b2f6SOder Chiou #define RT5645_GPIO_CTRL3 0xc2 142*1319b2f6SOder Chiou #define RT5645_BASS_BACK 0xcf 143*1319b2f6SOder Chiou #define RT5645_MP3_PLUS1 0xd0 144*1319b2f6SOder Chiou #define RT5645_MP3_PLUS2 0xd1 145*1319b2f6SOder Chiou #define RT5645_ADJ_HPF1 0xd3 146*1319b2f6SOder Chiou #define RT5645_ADJ_HPF2 0xd4 147*1319b2f6SOder Chiou #define RT5645_HP_CALIB_AMP_DET 0xd6 148*1319b2f6SOder Chiou #define RT5645_SV_ZCD1 0xd9 149*1319b2f6SOder Chiou #define RT5645_SV_ZCD2 0xda 150*1319b2f6SOder Chiou #define RT5645_IL_CMD 0xdb 151*1319b2f6SOder Chiou #define RT5645_IL_CMD2 0xdc 152*1319b2f6SOder Chiou #define RT5645_IL_CMD3 0xdd 153*1319b2f6SOder Chiou #define RT5645_DRC1_HL_CTRL1 0xe7 154*1319b2f6SOder Chiou #define RT5645_DRC2_HL_CTRL1 0xe9 155*1319b2f6SOder Chiou #define RT5645_MUTI_DRC_CTRL1 0xea 156*1319b2f6SOder Chiou #define RT5645_ADC_MONO_HP_CTRL1 0xec 157*1319b2f6SOder Chiou #define RT5645_ADC_MONO_HP_CTRL2 0xed 158*1319b2f6SOder Chiou #define RT5645_DRC2_CTRL1 0xf0 159*1319b2f6SOder Chiou #define RT5645_DRC2_CTRL2 0xf1 160*1319b2f6SOder Chiou #define RT5645_DRC2_CTRL3 0xf2 161*1319b2f6SOder Chiou #define RT5645_DRC2_CTRL4 0xf3 162*1319b2f6SOder Chiou #define RT5645_DRC2_CTRL5 0xf4 163*1319b2f6SOder Chiou #define RT5645_JD_CTRL3 0xf8 164*1319b2f6SOder Chiou #define RT5645_JD_CTRL4 0xf9 165*1319b2f6SOder Chiou /* General Control */ 166*1319b2f6SOder Chiou #define RT5645_GEN_CTRL1 0xfa 167*1319b2f6SOder Chiou #define RT5645_GEN_CTRL2 0xfb 168*1319b2f6SOder Chiou #define RT5645_GEN_CTRL3 0xfc 169*1319b2f6SOder Chiou 170*1319b2f6SOder Chiou 171*1319b2f6SOder Chiou /* Index of Codec Private Register definition */ 172*1319b2f6SOder Chiou #define RT5645_DIG_VOL 0x00 173*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_1 0x01 174*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_2 0x02 175*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_3 0x03 176*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_4 0x04 177*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_5 0x05 178*1319b2f6SOder Chiou #define RT5645_PR_ALC_CTRL_6 0x06 179*1319b2f6SOder Chiou #define RT5645_BIAS_CUR1 0x12 180*1319b2f6SOder Chiou #define RT5645_BIAS_CUR3 0x14 181*1319b2f6SOder Chiou #define RT5645_CLSD_INT_REG1 0x1c 182*1319b2f6SOder Chiou #define RT5645_MAMP_INT_REG2 0x37 183*1319b2f6SOder Chiou #define RT5645_CHOP_DAC_ADC 0x3d 184*1319b2f6SOder Chiou #define RT5645_MIXER_INT_REG 0x3f 185*1319b2f6SOder Chiou #define RT5645_3D_SPK 0x63 186*1319b2f6SOder Chiou #define RT5645_WND_1 0x6c 187*1319b2f6SOder Chiou #define RT5645_WND_2 0x6d 188*1319b2f6SOder Chiou #define RT5645_WND_3 0x6e 189*1319b2f6SOder Chiou #define RT5645_WND_4 0x6f 190*1319b2f6SOder Chiou #define RT5645_WND_5 0x70 191*1319b2f6SOder Chiou #define RT5645_WND_8 0x73 192*1319b2f6SOder Chiou #define RT5645_DIP_SPK_INF 0x75 193*1319b2f6SOder Chiou #define RT5645_HP_DCC_INT1 0x77 194*1319b2f6SOder Chiou #define RT5645_EQ_BW_LOP 0xa0 195*1319b2f6SOder Chiou #define RT5645_EQ_GN_LOP 0xa1 196*1319b2f6SOder Chiou #define RT5645_EQ_FC_BP1 0xa2 197*1319b2f6SOder Chiou #define RT5645_EQ_BW_BP1 0xa3 198*1319b2f6SOder Chiou #define RT5645_EQ_GN_BP1 0xa4 199*1319b2f6SOder Chiou #define RT5645_EQ_FC_BP2 0xa5 200*1319b2f6SOder Chiou #define RT5645_EQ_BW_BP2 0xa6 201*1319b2f6SOder Chiou #define RT5645_EQ_GN_BP2 0xa7 202*1319b2f6SOder Chiou #define RT5645_EQ_FC_BP3 0xa8 203*1319b2f6SOder Chiou #define RT5645_EQ_BW_BP3 0xa9 204*1319b2f6SOder Chiou #define RT5645_EQ_GN_BP3 0xaa 205*1319b2f6SOder Chiou #define RT5645_EQ_FC_BP4 0xab 206*1319b2f6SOder Chiou #define RT5645_EQ_BW_BP4 0xac 207*1319b2f6SOder Chiou #define RT5645_EQ_GN_BP4 0xad 208*1319b2f6SOder Chiou #define RT5645_EQ_FC_HIP1 0xae 209*1319b2f6SOder Chiou #define RT5645_EQ_GN_HIP1 0xaf 210*1319b2f6SOder Chiou #define RT5645_EQ_FC_HIP2 0xb0 211*1319b2f6SOder Chiou #define RT5645_EQ_BW_HIP2 0xb1 212*1319b2f6SOder Chiou #define RT5645_EQ_GN_HIP2 0xb2 213*1319b2f6SOder Chiou #define RT5645_EQ_PRE_VOL 0xb3 214*1319b2f6SOder Chiou #define RT5645_EQ_PST_VOL 0xb4 215*1319b2f6SOder Chiou 216*1319b2f6SOder Chiou 217*1319b2f6SOder Chiou /* global definition */ 218*1319b2f6SOder Chiou #define RT5645_L_MUTE (0x1 << 15) 219*1319b2f6SOder Chiou #define RT5645_L_MUTE_SFT 15 220*1319b2f6SOder Chiou #define RT5645_VOL_L_MUTE (0x1 << 14) 221*1319b2f6SOder Chiou #define RT5645_VOL_L_SFT 14 222*1319b2f6SOder Chiou #define RT5645_R_MUTE (0x1 << 7) 223*1319b2f6SOder Chiou #define RT5645_R_MUTE_SFT 7 224*1319b2f6SOder Chiou #define RT5645_VOL_R_MUTE (0x1 << 6) 225*1319b2f6SOder Chiou #define RT5645_VOL_R_SFT 6 226*1319b2f6SOder Chiou #define RT5645_L_VOL_MASK (0x3f << 8) 227*1319b2f6SOder Chiou #define RT5645_L_VOL_SFT 8 228*1319b2f6SOder Chiou #define RT5645_R_VOL_MASK (0x3f) 229*1319b2f6SOder Chiou #define RT5645_R_VOL_SFT 0 230*1319b2f6SOder Chiou 231*1319b2f6SOder Chiou /* IN1 Control 1 (0x0a) */ 232*1319b2f6SOder Chiou #define RT5645_CBJ_BST1_MASK (0xf << 12) 233*1319b2f6SOder Chiou #define RT5645_CBJ_BST1_SFT (12) 234*1319b2f6SOder Chiou #define RT5645_CBJ_JD_HP_EN (0x1 << 9) 235*1319b2f6SOder Chiou #define RT5645_CBJ_JD_MIC_EN (0x1 << 8) 236*1319b2f6SOder Chiou #define RT5645_CBJ_JD_MIC_SW_EN (0x1 << 7) 237*1319b2f6SOder Chiou #define RT5645_CBJ_MIC_SEL_R (0x1 << 6) 238*1319b2f6SOder Chiou #define RT5645_CBJ_MIC_SEL_L (0x1 << 5) 239*1319b2f6SOder Chiou #define RT5645_CBJ_MIC_SW (0x1 << 4) 240*1319b2f6SOder Chiou #define RT5645_CBJ_BST1_EN (0x1 << 2) 241*1319b2f6SOder Chiou 242*1319b2f6SOder Chiou /* IN1 Control 2 (0x0b) */ 243*1319b2f6SOder Chiou #define RT5645_CBJ_MN_JD (0x1 << 12) 244*1319b2f6SOder Chiou #define RT5645_CAPLESS_EN (0x1 << 11) 245*1319b2f6SOder Chiou #define RT5645_CBJ_DET_MODE (0x1 << 7) 246*1319b2f6SOder Chiou 247*1319b2f6SOder Chiou /* IN1 Control 3 (0x0c) */ 248*1319b2f6SOder Chiou #define RT5645_CBJ_TIE_G_L (0x1 << 15) 249*1319b2f6SOder Chiou #define RT5645_CBJ_TIE_G_R (0x1 << 14) 250*1319b2f6SOder Chiou 251*1319b2f6SOder Chiou /* IN2 Control (0x0d) */ 252*1319b2f6SOder Chiou #define RT5645_BST_MASK1 (0xf<<12) 253*1319b2f6SOder Chiou #define RT5645_BST_SFT1 12 254*1319b2f6SOder Chiou #define RT5645_BST_MASK2 (0xf<<8) 255*1319b2f6SOder Chiou #define RT5645_BST_SFT2 8 256*1319b2f6SOder Chiou #define RT5645_IN_DF2 (0x1 << 6) 257*1319b2f6SOder Chiou #define RT5645_IN_SFT2 6 258*1319b2f6SOder Chiou 259*1319b2f6SOder Chiou /* INL and INR Volume Control (0x0f) */ 260*1319b2f6SOder Chiou #define RT5645_INL_SEL_MASK (0x1 << 15) 261*1319b2f6SOder Chiou #define RT5645_INL_SEL_SFT 15 262*1319b2f6SOder Chiou #define RT5645_INL_SEL_IN4P (0x0 << 15) 263*1319b2f6SOder Chiou #define RT5645_INL_SEL_MONOP (0x1 << 15) 264*1319b2f6SOder Chiou #define RT5645_INL_VOL_MASK (0x1f << 8) 265*1319b2f6SOder Chiou #define RT5645_INL_VOL_SFT 8 266*1319b2f6SOder Chiou #define RT5645_INR_SEL_MASK (0x1 << 7) 267*1319b2f6SOder Chiou #define RT5645_INR_SEL_SFT 7 268*1319b2f6SOder Chiou #define RT5645_INR_SEL_IN4N (0x0 << 7) 269*1319b2f6SOder Chiou #define RT5645_INR_SEL_MONON (0x1 << 7) 270*1319b2f6SOder Chiou #define RT5645_INR_VOL_MASK (0x1f) 271*1319b2f6SOder Chiou #define RT5645_INR_VOL_SFT 0 272*1319b2f6SOder Chiou 273*1319b2f6SOder Chiou /* DAC1 Digital Volume (0x19) */ 274*1319b2f6SOder Chiou #define RT5645_DAC_L1_VOL_MASK (0xff << 8) 275*1319b2f6SOder Chiou #define RT5645_DAC_L1_VOL_SFT 8 276*1319b2f6SOder Chiou #define RT5645_DAC_R1_VOL_MASK (0xff) 277*1319b2f6SOder Chiou #define RT5645_DAC_R1_VOL_SFT 0 278*1319b2f6SOder Chiou 279*1319b2f6SOder Chiou /* DAC2 Digital Volume (0x1a) */ 280*1319b2f6SOder Chiou #define RT5645_DAC_L2_VOL_MASK (0xff << 8) 281*1319b2f6SOder Chiou #define RT5645_DAC_L2_VOL_SFT 8 282*1319b2f6SOder Chiou #define RT5645_DAC_R2_VOL_MASK (0xff) 283*1319b2f6SOder Chiou #define RT5645_DAC_R2_VOL_SFT 0 284*1319b2f6SOder Chiou 285*1319b2f6SOder Chiou /* DAC2 Control (0x1b) */ 286*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_VOL (0x1 << 13) 287*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_VOL_SFT 13 288*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_VOL (0x1 << 12) 289*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_VOL_SFT 12 290*1319b2f6SOder Chiou #define RT5645_DAC2_L_SEL_MASK (0x7 << 4) 291*1319b2f6SOder Chiou #define RT5645_DAC2_L_SEL_SFT 4 292*1319b2f6SOder Chiou #define RT5645_DAC2_R_SEL_MASK (0x7 << 0) 293*1319b2f6SOder Chiou #define RT5645_DAC2_R_SEL_SFT 0 294*1319b2f6SOder Chiou 295*1319b2f6SOder Chiou /* ADC Digital Volume Control (0x1c) */ 296*1319b2f6SOder Chiou #define RT5645_ADC_L_VOL_MASK (0x7f << 8) 297*1319b2f6SOder Chiou #define RT5645_ADC_L_VOL_SFT 8 298*1319b2f6SOder Chiou #define RT5645_ADC_R_VOL_MASK (0x7f) 299*1319b2f6SOder Chiou #define RT5645_ADC_R_VOL_SFT 0 300*1319b2f6SOder Chiou 301*1319b2f6SOder Chiou /* Mono ADC Digital Volume Control (0x1d) */ 302*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L_VOL_MASK (0x7f << 8) 303*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L_VOL_SFT 8 304*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R_VOL_MASK (0x7f) 305*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R_VOL_SFT 0 306*1319b2f6SOder Chiou 307*1319b2f6SOder Chiou /* ADC Boost Volume Control (0x1e) */ 308*1319b2f6SOder Chiou #define RT5645_STO1_ADC_L_BST_MASK (0x3 << 14) 309*1319b2f6SOder Chiou #define RT5645_STO1_ADC_L_BST_SFT 14 310*1319b2f6SOder Chiou #define RT5645_STO1_ADC_R_BST_MASK (0x3 << 12) 311*1319b2f6SOder Chiou #define RT5645_STO1_ADC_R_BST_SFT 12 312*1319b2f6SOder Chiou #define RT5645_STO1_ADC_COMP_MASK (0x3 << 10) 313*1319b2f6SOder Chiou #define RT5645_STO1_ADC_COMP_SFT 10 314*1319b2f6SOder Chiou #define RT5645_STO2_ADC_L_BST_MASK (0x3 << 8) 315*1319b2f6SOder Chiou #define RT5645_STO2_ADC_L_BST_SFT 8 316*1319b2f6SOder Chiou #define RT5645_STO2_ADC_R_BST_MASK (0x3 << 6) 317*1319b2f6SOder Chiou #define RT5645_STO2_ADC_R_BST_SFT 6 318*1319b2f6SOder Chiou #define RT5645_STO2_ADC_COMP_MASK (0x3 << 4) 319*1319b2f6SOder Chiou #define RT5645_STO2_ADC_COMP_SFT 4 320*1319b2f6SOder Chiou 321*1319b2f6SOder Chiou /* Stereo2 ADC Mixer Control (0x26) */ 322*1319b2f6SOder Chiou #define RT5645_STO2_ADC_SRC_MASK (0x1 << 15) 323*1319b2f6SOder Chiou #define RT5645_STO2_ADC_SRC_SFT 15 324*1319b2f6SOder Chiou 325*1319b2f6SOder Chiou /* Stereo ADC Mixer Control (0x27) */ 326*1319b2f6SOder Chiou #define RT5645_M_ADC_L1 (0x1 << 14) 327*1319b2f6SOder Chiou #define RT5645_M_ADC_L1_SFT 14 328*1319b2f6SOder Chiou #define RT5645_M_ADC_L2 (0x1 << 13) 329*1319b2f6SOder Chiou #define RT5645_M_ADC_L2_SFT 13 330*1319b2f6SOder Chiou #define RT5645_ADC_1_SRC_MASK (0x1 << 12) 331*1319b2f6SOder Chiou #define RT5645_ADC_1_SRC_SFT 12 332*1319b2f6SOder Chiou #define RT5645_ADC_1_SRC_ADC (0x1 << 12) 333*1319b2f6SOder Chiou #define RT5645_ADC_1_SRC_DACMIX (0x0 << 12) 334*1319b2f6SOder Chiou #define RT5645_ADC_2_SRC_MASK (0x1 << 11) 335*1319b2f6SOder Chiou #define RT5645_ADC_2_SRC_SFT 11 336*1319b2f6SOder Chiou #define RT5645_DMIC_SRC_MASK (0x1 << 8) 337*1319b2f6SOder Chiou #define RT5645_DMIC_SRC_SFT 8 338*1319b2f6SOder Chiou #define RT5645_M_ADC_R1 (0x1 << 6) 339*1319b2f6SOder Chiou #define RT5645_M_ADC_R1_SFT 6 340*1319b2f6SOder Chiou #define RT5645_M_ADC_R2 (0x1 << 5) 341*1319b2f6SOder Chiou #define RT5645_M_ADC_R2_SFT 5 342*1319b2f6SOder Chiou #define RT5645_DMIC3_SRC_MASK (0x1 << 1) 343*1319b2f6SOder Chiou #define RT5645_DMIC3_SRC_SFT 0 344*1319b2f6SOder Chiou 345*1319b2f6SOder Chiou /* Mono ADC Mixer Control (0x28) */ 346*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_L1 (0x1 << 14) 347*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_L1_SFT 14 348*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_L2 (0x1 << 13) 349*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_L2_SFT 13 350*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L1_SRC_MASK (0x1 << 12) 351*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L1_SRC_SFT 12 352*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L1_SRC_DACMIXL (0x0 << 12) 353*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L1_SRC_ADCL (0x1 << 12) 354*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L2_SRC_MASK (0x1 << 11) 355*1319b2f6SOder Chiou #define RT5645_MONO_ADC_L2_SRC_SFT 11 356*1319b2f6SOder Chiou #define RT5645_MONO_DMIC_L_SRC_MASK (0x1 << 8) 357*1319b2f6SOder Chiou #define RT5645_MONO_DMIC_L_SRC_SFT 8 358*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_R1 (0x1 << 6) 359*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_R1_SFT 6 360*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_R2 (0x1 << 5) 361*1319b2f6SOder Chiou #define RT5645_M_MONO_ADC_R2_SFT 5 362*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R1_SRC_MASK (0x1 << 4) 363*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R1_SRC_SFT 4 364*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R1_SRC_ADCR (0x1 << 4) 365*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R1_SRC_DACMIXR (0x0 << 4) 366*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R2_SRC_MASK (0x1 << 3) 367*1319b2f6SOder Chiou #define RT5645_MONO_ADC_R2_SRC_SFT 3 368*1319b2f6SOder Chiou #define RT5645_MONO_DMIC_R_SRC_MASK (0x3) 369*1319b2f6SOder Chiou #define RT5645_MONO_DMIC_R_SRC_SFT 0 370*1319b2f6SOder Chiou 371*1319b2f6SOder Chiou /* ADC Mixer to DAC Mixer Control (0x29) */ 372*1319b2f6SOder Chiou #define RT5645_M_ADCMIX_L (0x1 << 15) 373*1319b2f6SOder Chiou #define RT5645_M_ADCMIX_L_SFT 15 374*1319b2f6SOder Chiou #define RT5645_M_DAC1_L (0x1 << 14) 375*1319b2f6SOder Chiou #define RT5645_M_DAC1_L_SFT 14 376*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_MASK (0x3 << 10) 377*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_SFT 10 378*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_IF1 (0x0 << 10) 379*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_IF2 (0x1 << 10) 380*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_IF3 (0x2 << 10) 381*1319b2f6SOder Chiou #define RT5645_DAC1_R_SEL_IF4 (0x3 << 10) 382*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_MASK (0x3 << 8) 383*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_SFT 8 384*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_IF1 (0x0 << 8) 385*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_IF2 (0x1 << 8) 386*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_IF3 (0x2 << 8) 387*1319b2f6SOder Chiou #define RT5645_DAC1_L_SEL_IF4 (0x3 << 8) 388*1319b2f6SOder Chiou #define RT5645_M_ADCMIX_R (0x1 << 7) 389*1319b2f6SOder Chiou #define RT5645_M_ADCMIX_R_SFT 7 390*1319b2f6SOder Chiou #define RT5645_M_DAC1_R (0x1 << 6) 391*1319b2f6SOder Chiou #define RT5645_M_DAC1_R_SFT 6 392*1319b2f6SOder Chiou 393*1319b2f6SOder Chiou /* Stereo DAC Mixer Control (0x2a) */ 394*1319b2f6SOder Chiou #define RT5645_M_DAC_L1 (0x1 << 14) 395*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_SFT 14 396*1319b2f6SOder Chiou #define RT5645_DAC_L1_STO_L_VOL_MASK (0x1 << 13) 397*1319b2f6SOder Chiou #define RT5645_DAC_L1_STO_L_VOL_SFT 13 398*1319b2f6SOder Chiou #define RT5645_M_DAC_L2 (0x1 << 12) 399*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_SFT 12 400*1319b2f6SOder Chiou #define RT5645_DAC_L2_STO_L_VOL_MASK (0x1 << 11) 401*1319b2f6SOder Chiou #define RT5645_DAC_L2_STO_L_VOL_SFT 11 402*1319b2f6SOder Chiou #define RT5645_M_ANC_DAC_L (0x1 << 10) 403*1319b2f6SOder Chiou #define RT5645_M_ANC_DAC_L_SFT 10 404*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_STO_L (0x1 << 9) 405*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_STO_L_SFT 9 406*1319b2f6SOder Chiou #define RT5645_DAC_R1_STO_L_VOL_MASK (0x1 << 8) 407*1319b2f6SOder Chiou #define RT5645_DAC_R1_STO_L_VOL_SFT 8 408*1319b2f6SOder Chiou #define RT5645_M_DAC_R1 (0x1 << 6) 409*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SFT 6 410*1319b2f6SOder Chiou #define RT5645_DAC_R1_STO_R_VOL_MASK (0x1 << 5) 411*1319b2f6SOder Chiou #define RT5645_DAC_R1_STO_R_VOL_SFT 5 412*1319b2f6SOder Chiou #define RT5645_M_DAC_R2 (0x1 << 4) 413*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_SFT 4 414*1319b2f6SOder Chiou #define RT5645_DAC_R2_STO_R_VOL_MASK (0x1 << 3) 415*1319b2f6SOder Chiou #define RT5645_DAC_R2_STO_R_VOL_SFT 3 416*1319b2f6SOder Chiou #define RT5645_M_ANC_DAC_R (0x1 << 2) 417*1319b2f6SOder Chiou #define RT5645_M_ANC_DAC_R_SFT 2 418*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_STO_R (0x1 << 1) 419*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_STO_R_SFT 1 420*1319b2f6SOder Chiou #define RT5645_DAC_L1_STO_R_VOL_MASK (0x1) 421*1319b2f6SOder Chiou #define RT5645_DAC_L1_STO_R_VOL_SFT 0 422*1319b2f6SOder Chiou 423*1319b2f6SOder Chiou /* Mono DAC Mixer Control (0x2b) */ 424*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_MONO_L (0x1 << 14) 425*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_MONO_L_SFT 14 426*1319b2f6SOder Chiou #define RT5645_DAC_L1_MONO_L_VOL_MASK (0x1 << 13) 427*1319b2f6SOder Chiou #define RT5645_DAC_L1_MONO_L_VOL_SFT 13 428*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MONO_L (0x1 << 12) 429*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MONO_L_SFT 12 430*1319b2f6SOder Chiou #define RT5645_DAC_L2_MONO_L_VOL_MASK (0x1 << 11) 431*1319b2f6SOder Chiou #define RT5645_DAC_L2_MONO_L_VOL_SFT 11 432*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MONO_L (0x1 << 10) 433*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MONO_L_SFT 10 434*1319b2f6SOder Chiou #define RT5645_DAC_R2_MONO_L_VOL_MASK (0x1 << 9) 435*1319b2f6SOder Chiou #define RT5645_DAC_R2_MONO_L_VOL_SFT 9 436*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_MONO_R (0x1 << 6) 437*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_MONO_R_SFT 6 438*1319b2f6SOder Chiou #define RT5645_DAC_R1_MONO_R_VOL_MASK (0x1 << 5) 439*1319b2f6SOder Chiou #define RT5645_DAC_R1_MONO_R_VOL_SFT 5 440*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MONO_R (0x1 << 4) 441*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MONO_R_SFT 4 442*1319b2f6SOder Chiou #define RT5645_DAC_R2_MONO_R_VOL_MASK (0x1 << 3) 443*1319b2f6SOder Chiou #define RT5645_DAC_R2_MONO_R_VOL_SFT 3 444*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MONO_R (0x1 << 2) 445*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MONO_R_SFT 2 446*1319b2f6SOder Chiou #define RT5645_DAC_L2_MONO_R_VOL_MASK (0x1 << 1) 447*1319b2f6SOder Chiou #define RT5645_DAC_L2_MONO_R_VOL_SFT 1 448*1319b2f6SOder Chiou 449*1319b2f6SOder Chiou /* Digital Mixer Control (0x2c) */ 450*1319b2f6SOder Chiou #define RT5645_M_STO_L_DAC_L (0x1 << 15) 451*1319b2f6SOder Chiou #define RT5645_M_STO_L_DAC_L_SFT 15 452*1319b2f6SOder Chiou #define RT5645_STO_L_DAC_L_VOL_MASK (0x1 << 14) 453*1319b2f6SOder Chiou #define RT5645_STO_L_DAC_L_VOL_SFT 14 454*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_DAC_L (0x1 << 13) 455*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_DAC_L_SFT 13 456*1319b2f6SOder Chiou #define RT5645_DAC_L2_DAC_L_VOL_MASK (0x1 << 12) 457*1319b2f6SOder Chiou #define RT5645_DAC_L2_DAC_L_VOL_SFT 12 458*1319b2f6SOder Chiou #define RT5645_M_STO_R_DAC_R (0x1 << 11) 459*1319b2f6SOder Chiou #define RT5645_M_STO_R_DAC_R_SFT 11 460*1319b2f6SOder Chiou #define RT5645_STO_R_DAC_R_VOL_MASK (0x1 << 10) 461*1319b2f6SOder Chiou #define RT5645_STO_R_DAC_R_VOL_SFT 10 462*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_DAC_R (0x1 << 9) 463*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_DAC_R_SFT 9 464*1319b2f6SOder Chiou #define RT5645_DAC_R2_DAC_R_VOL_MASK (0x1 << 8) 465*1319b2f6SOder Chiou #define RT5645_DAC_R2_DAC_R_VOL_SFT 8 466*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_DAC_L (0x1 << 7) 467*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_DAC_L_SFT 7 468*1319b2f6SOder Chiou #define RT5645_DAC_R2_DAC_L_VOL_MASK (0x1 << 6) 469*1319b2f6SOder Chiou #define RT5645_DAC_R2_DAC_L_VOL_SFT 6 470*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_DAC_R (0x1 << 5) 471*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_DAC_R_SFT 5 472*1319b2f6SOder Chiou #define RT5645_DAC_L2_DAC_R_VOL_MASK (0x1 << 4) 473*1319b2f6SOder Chiou #define RT5645_DAC_L2_DAC_R_VOL_SFT 4 474*1319b2f6SOder Chiou 475*1319b2f6SOder Chiou /* Digital Interface Data Control (0x2f) */ 476*1319b2f6SOder Chiou #define RT5645_IF1_ADC2_IN_SEL (0x1 << 15) 477*1319b2f6SOder Chiou #define RT5645_IF1_ADC2_IN_SFT 15 478*1319b2f6SOder Chiou #define RT5645_IF2_ADC_IN_MASK (0x7 << 12) 479*1319b2f6SOder Chiou #define RT5645_IF2_ADC_IN_SFT 12 480*1319b2f6SOder Chiou #define RT5645_IF2_DAC_SEL_MASK (0x3 << 10) 481*1319b2f6SOder Chiou #define RT5645_IF2_DAC_SEL_SFT 10 482*1319b2f6SOder Chiou #define RT5645_IF2_ADC_SEL_MASK (0x3 << 8) 483*1319b2f6SOder Chiou #define RT5645_IF2_ADC_SEL_SFT 8 484*1319b2f6SOder Chiou #define RT5645_IF3_DAC_SEL_MASK (0x3 << 6) 485*1319b2f6SOder Chiou #define RT5645_IF3_DAC_SEL_SFT 6 486*1319b2f6SOder Chiou #define RT5645_IF3_ADC_SEL_MASK (0x3 << 4) 487*1319b2f6SOder Chiou #define RT5645_IF3_ADC_SEL_SFT 4 488*1319b2f6SOder Chiou #define RT5645_IF3_ADC_IN_MASK (0x7) 489*1319b2f6SOder Chiou #define RT5645_IF3_ADC_IN_SFT 0 490*1319b2f6SOder Chiou 491*1319b2f6SOder Chiou /* PDM Output Control (0x31) */ 492*1319b2f6SOder Chiou #define RT5645_PDM1_L_MASK (0x1 << 15) 493*1319b2f6SOder Chiou #define RT5645_PDM1_L_SFT 15 494*1319b2f6SOder Chiou #define RT5645_M_PDM1_L (0x1 << 14) 495*1319b2f6SOder Chiou #define RT5645_M_PDM1_L_SFT 14 496*1319b2f6SOder Chiou #define RT5645_PDM1_R_MASK (0x1 << 13) 497*1319b2f6SOder Chiou #define RT5645_PDM1_R_SFT 13 498*1319b2f6SOder Chiou #define RT5645_M_PDM1_R (0x1 << 12) 499*1319b2f6SOder Chiou #define RT5645_M_PDM1_R_SFT 12 500*1319b2f6SOder Chiou #define RT5645_PDM2_L_MASK (0x1 << 11) 501*1319b2f6SOder Chiou #define RT5645_PDM2_L_SFT 11 502*1319b2f6SOder Chiou #define RT5645_M_PDM2_L (0x1 << 10) 503*1319b2f6SOder Chiou #define RT5645_M_PDM2_L_SFT 10 504*1319b2f6SOder Chiou #define RT5645_PDM2_R_MASK (0x1 << 9) 505*1319b2f6SOder Chiou #define RT5645_PDM2_R_SFT 9 506*1319b2f6SOder Chiou #define RT5645_M_PDM2_R (0x1 << 8) 507*1319b2f6SOder Chiou #define RT5645_M_PDM2_R_SFT 8 508*1319b2f6SOder Chiou #define RT5645_PDM2_BUSY (0x1 << 7) 509*1319b2f6SOder Chiou #define RT5645_PDM1_BUSY (0x1 << 6) 510*1319b2f6SOder Chiou #define RT5645_PDM_PATTERN (0x1 << 5) 511*1319b2f6SOder Chiou #define RT5645_PDM_GAIN (0x1 << 4) 512*1319b2f6SOder Chiou #define RT5645_PDM_DIV_MASK (0x3) 513*1319b2f6SOder Chiou 514*1319b2f6SOder Chiou /* REC Left Mixer Control 1 (0x3b) */ 515*1319b2f6SOder Chiou #define RT5645_G_HP_L_RM_L_MASK (0x7 << 13) 516*1319b2f6SOder Chiou #define RT5645_G_HP_L_RM_L_SFT 13 517*1319b2f6SOder Chiou #define RT5645_G_IN_L_RM_L_MASK (0x7 << 10) 518*1319b2f6SOder Chiou #define RT5645_G_IN_L_RM_L_SFT 10 519*1319b2f6SOder Chiou #define RT5645_G_BST4_RM_L_MASK (0x7 << 7) 520*1319b2f6SOder Chiou #define RT5645_G_BST4_RM_L_SFT 7 521*1319b2f6SOder Chiou #define RT5645_G_BST3_RM_L_MASK (0x7 << 4) 522*1319b2f6SOder Chiou #define RT5645_G_BST3_RM_L_SFT 4 523*1319b2f6SOder Chiou #define RT5645_G_BST2_RM_L_MASK (0x7 << 1) 524*1319b2f6SOder Chiou #define RT5645_G_BST2_RM_L_SFT 1 525*1319b2f6SOder Chiou 526*1319b2f6SOder Chiou /* REC Left Mixer Control 2 (0x3c) */ 527*1319b2f6SOder Chiou #define RT5645_G_BST1_RM_L_MASK (0x7 << 13) 528*1319b2f6SOder Chiou #define RT5645_G_BST1_RM_L_SFT 13 529*1319b2f6SOder Chiou #define RT5645_G_OM_L_RM_L_MASK (0x7 << 10) 530*1319b2f6SOder Chiou #define RT5645_G_OM_L_RM_L_SFT 10 531*1319b2f6SOder Chiou #define RT5645_M_MM_L_RM_L (0x1 << 6) 532*1319b2f6SOder Chiou #define RT5645_M_MM_L_RM_L_SFT 6 533*1319b2f6SOder Chiou #define RT5645_M_IN_L_RM_L (0x1 << 5) 534*1319b2f6SOder Chiou #define RT5645_M_IN_L_RM_L_SFT 5 535*1319b2f6SOder Chiou #define RT5645_M_HP_L_RM_L (0x1 << 4) 536*1319b2f6SOder Chiou #define RT5645_M_HP_L_RM_L_SFT 4 537*1319b2f6SOder Chiou #define RT5645_M_BST3_RM_L (0x1 << 3) 538*1319b2f6SOder Chiou #define RT5645_M_BST3_RM_L_SFT 3 539*1319b2f6SOder Chiou #define RT5645_M_BST2_RM_L (0x1 << 2) 540*1319b2f6SOder Chiou #define RT5645_M_BST2_RM_L_SFT 2 541*1319b2f6SOder Chiou #define RT5645_M_BST1_RM_L (0x1 << 1) 542*1319b2f6SOder Chiou #define RT5645_M_BST1_RM_L_SFT 1 543*1319b2f6SOder Chiou #define RT5645_M_OM_L_RM_L (0x1) 544*1319b2f6SOder Chiou #define RT5645_M_OM_L_RM_L_SFT 0 545*1319b2f6SOder Chiou 546*1319b2f6SOder Chiou /* REC Right Mixer Control 1 (0x3d) */ 547*1319b2f6SOder Chiou #define RT5645_G_HP_R_RM_R_MASK (0x7 << 13) 548*1319b2f6SOder Chiou #define RT5645_G_HP_R_RM_R_SFT 13 549*1319b2f6SOder Chiou #define RT5645_G_IN_R_RM_R_MASK (0x7 << 10) 550*1319b2f6SOder Chiou #define RT5645_G_IN_R_RM_R_SFT 10 551*1319b2f6SOder Chiou #define RT5645_G_BST4_RM_R_MASK (0x7 << 7) 552*1319b2f6SOder Chiou #define RT5645_G_BST4_RM_R_SFT 7 553*1319b2f6SOder Chiou #define RT5645_G_BST3_RM_R_MASK (0x7 << 4) 554*1319b2f6SOder Chiou #define RT5645_G_BST3_RM_R_SFT 4 555*1319b2f6SOder Chiou #define RT5645_G_BST2_RM_R_MASK (0x7 << 1) 556*1319b2f6SOder Chiou #define RT5645_G_BST2_RM_R_SFT 1 557*1319b2f6SOder Chiou 558*1319b2f6SOder Chiou /* REC Right Mixer Control 2 (0x3e) */ 559*1319b2f6SOder Chiou #define RT5645_G_BST1_RM_R_MASK (0x7 << 13) 560*1319b2f6SOder Chiou #define RT5645_G_BST1_RM_R_SFT 13 561*1319b2f6SOder Chiou #define RT5645_G_OM_R_RM_R_MASK (0x7 << 10) 562*1319b2f6SOder Chiou #define RT5645_G_OM_R_RM_R_SFT 10 563*1319b2f6SOder Chiou #define RT5645_M_MM_R_RM_R (0x1 << 6) 564*1319b2f6SOder Chiou #define RT5645_M_MM_R_RM_R_SFT 6 565*1319b2f6SOder Chiou #define RT5645_M_IN_R_RM_R (0x1 << 5) 566*1319b2f6SOder Chiou #define RT5645_M_IN_R_RM_R_SFT 5 567*1319b2f6SOder Chiou #define RT5645_M_HP_R_RM_R (0x1 << 4) 568*1319b2f6SOder Chiou #define RT5645_M_HP_R_RM_R_SFT 4 569*1319b2f6SOder Chiou #define RT5645_M_BST3_RM_R (0x1 << 3) 570*1319b2f6SOder Chiou #define RT5645_M_BST3_RM_R_SFT 3 571*1319b2f6SOder Chiou #define RT5645_M_BST2_RM_R (0x1 << 2) 572*1319b2f6SOder Chiou #define RT5645_M_BST2_RM_R_SFT 2 573*1319b2f6SOder Chiou #define RT5645_M_BST1_RM_R (0x1 << 1) 574*1319b2f6SOder Chiou #define RT5645_M_BST1_RM_R_SFT 1 575*1319b2f6SOder Chiou #define RT5645_M_OM_R_RM_R (0x1) 576*1319b2f6SOder Chiou #define RT5645_M_OM_R_RM_R_SFT 0 577*1319b2f6SOder Chiou 578*1319b2f6SOder Chiou /* HPOMIX Control (0x40) (0x42) */ 579*1319b2f6SOder Chiou #define RT5645_M_BST1_HV (0x1 << 4) 580*1319b2f6SOder Chiou #define RT5645_M_BST1_HV_SFT 4 581*1319b2f6SOder Chiou #define RT5645_M_BST2_HV (0x1 << 4) 582*1319b2f6SOder Chiou #define RT5645_M_BST2_HV_SFT 4 583*1319b2f6SOder Chiou #define RT5645_M_BST3_HV (0x1 << 3) 584*1319b2f6SOder Chiou #define RT5645_M_BST3_HV_SFT 3 585*1319b2f6SOder Chiou #define RT5645_M_IN_HV (0x1 << 2) 586*1319b2f6SOder Chiou #define RT5645_M_IN_HV_SFT 2 587*1319b2f6SOder Chiou #define RT5645_M_DAC2_HV (0x1 << 1) 588*1319b2f6SOder Chiou #define RT5645_M_DAC2_HV_SFT 1 589*1319b2f6SOder Chiou #define RT5645_M_DAC1_HV (0x1 << 0) 590*1319b2f6SOder Chiou #define RT5645_M_DAC1_HV_SFT 0 591*1319b2f6SOder Chiou 592*1319b2f6SOder Chiou /* HPMIX Control (0x45) */ 593*1319b2f6SOder Chiou #define RT5645_M_DAC1_HM (0x1 << 14) 594*1319b2f6SOder Chiou #define RT5645_M_DAC1_HM_SFT 14 595*1319b2f6SOder Chiou #define RT5645_M_HPVOL_HM (0x1 << 13) 596*1319b2f6SOder Chiou #define RT5645_M_HPVOL_HM_SFT 13 597*1319b2f6SOder Chiou 598*1319b2f6SOder Chiou /* SPK Left Mixer Control (0x46) */ 599*1319b2f6SOder Chiou #define RT5645_G_RM_L_SM_L_MASK (0x3 << 14) 600*1319b2f6SOder Chiou #define RT5645_G_RM_L_SM_L_SFT 14 601*1319b2f6SOder Chiou #define RT5645_G_IN_L_SM_L_MASK (0x3 << 12) 602*1319b2f6SOder Chiou #define RT5645_G_IN_L_SM_L_SFT 12 603*1319b2f6SOder Chiou #define RT5645_G_DAC_L1_SM_L_MASK (0x3 << 10) 604*1319b2f6SOder Chiou #define RT5645_G_DAC_L1_SM_L_SFT 10 605*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_SM_L_MASK (0x3 << 8) 606*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_SM_L_SFT 8 607*1319b2f6SOder Chiou #define RT5645_G_OM_L_SM_L_MASK (0x3 << 6) 608*1319b2f6SOder Chiou #define RT5645_G_OM_L_SM_L_SFT 6 609*1319b2f6SOder Chiou #define RT5645_M_BST1_L_SM_L (0x1 << 5) 610*1319b2f6SOder Chiou #define RT5645_M_BST1_L_SM_L_SFT 5 611*1319b2f6SOder Chiou #define RT5645_M_IN_L_SM_L (0x1 << 3) 612*1319b2f6SOder Chiou #define RT5645_M_IN_L_SM_L_SFT 3 613*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_SM_L (0x1 << 1) 614*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_SM_L_SFT 1 615*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_SM_L (0x1 << 2) 616*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_SM_L_SFT 2 617*1319b2f6SOder Chiou #define RT5645_M_BST3_L_SM_L (0x1 << 4) 618*1319b2f6SOder Chiou #define RT5645_M_BST3_L_SM_L_SFT 4 619*1319b2f6SOder Chiou 620*1319b2f6SOder Chiou /* SPK Right Mixer Control (0x47) */ 621*1319b2f6SOder Chiou #define RT5645_G_RM_R_SM_R_MASK (0x3 << 14) 622*1319b2f6SOder Chiou #define RT5645_G_RM_R_SM_R_SFT 14 623*1319b2f6SOder Chiou #define RT5645_G_IN_R_SM_R_MASK (0x3 << 12) 624*1319b2f6SOder Chiou #define RT5645_G_IN_R_SM_R_SFT 12 625*1319b2f6SOder Chiou #define RT5645_G_DAC_R1_SM_R_MASK (0x3 << 10) 626*1319b2f6SOder Chiou #define RT5645_G_DAC_R1_SM_R_SFT 10 627*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_SM_R_MASK (0x3 << 8) 628*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_SM_R_SFT 8 629*1319b2f6SOder Chiou #define RT5645_G_OM_R_SM_R_MASK (0x3 << 6) 630*1319b2f6SOder Chiou #define RT5645_G_OM_R_SM_R_SFT 6 631*1319b2f6SOder Chiou #define RT5645_M_BST2_R_SM_R (0x1 << 5) 632*1319b2f6SOder Chiou #define RT5645_M_BST2_R_SM_R_SFT 5 633*1319b2f6SOder Chiou #define RT5645_M_IN_R_SM_R (0x1 << 3) 634*1319b2f6SOder Chiou #define RT5645_M_IN_R_SM_R_SFT 3 635*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SM_R (0x1 << 1) 636*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SM_R_SFT 1 637*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_SM_R (0x1 << 2) 638*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_SM_R_SFT 2 639*1319b2f6SOder Chiou #define RT5645_M_BST3_R_SM_R (0x1 << 4) 640*1319b2f6SOder Chiou #define RT5645_M_BST3_R_SM_R_SFT 4 641*1319b2f6SOder Chiou 642*1319b2f6SOder Chiou /* SPOLMIX Control (0x48) */ 643*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_SPM_L (0x1 << 15) 644*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_SPM_L_SFT 15 645*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SPM_L (0x1 << 14) 646*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SPM_L_SFT 14 647*1319b2f6SOder Chiou #define RT5645_M_SV_L_SPM_L (0x1 << 13) 648*1319b2f6SOder Chiou #define RT5645_M_SV_L_SPM_L_SFT 13 649*1319b2f6SOder Chiou #define RT5645_M_SV_R_SPM_L (0x1 << 12) 650*1319b2f6SOder Chiou #define RT5645_M_SV_R_SPM_L_SFT 12 651*1319b2f6SOder Chiou #define RT5645_M_BST3_SPM_L (0x1 << 11) 652*1319b2f6SOder Chiou #define RT5645_M_BST3_SPM_L_SFT 11 653*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SPM_R (0x1 << 2) 654*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_SPM_R_SFT 2 655*1319b2f6SOder Chiou #define RT5645_M_BST3_SPM_R (0x1 << 1) 656*1319b2f6SOder Chiou #define RT5645_M_BST3_SPM_R_SFT 1 657*1319b2f6SOder Chiou #define RT5645_M_SV_R_SPM_R (0x1 << 0) 658*1319b2f6SOder Chiou #define RT5645_M_SV_R_SPM_R_SFT 0 659*1319b2f6SOder Chiou 660*1319b2f6SOder Chiou /* Mono Output Mixer Control (0x4c) */ 661*1319b2f6SOder Chiou #define RT5645_M_OV_L_MM (0x1 << 9) 662*1319b2f6SOder Chiou #define RT5645_M_OV_L_MM_SFT 9 663*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MA (0x1 << 8) 664*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MA_SFT 8 665*1319b2f6SOder Chiou #define RT5645_G_MONOMIX_MASK (0x1 << 10) 666*1319b2f6SOder Chiou #define RT5645_G_MONOMIX_SFT 10 667*1319b2f6SOder Chiou #define RT5645_M_BST2_MM (0x1 << 4) 668*1319b2f6SOder Chiou #define RT5645_M_BST2_MM_SFT 4 669*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_MM (0x1 << 3) 670*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_MM_SFT 3 671*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MM (0x1 << 2) 672*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_MM_SFT 2 673*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MM (0x1 << 1) 674*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_MM_SFT 1 675*1319b2f6SOder Chiou #define RT5645_M_BST3_MM (0x1 << 0) 676*1319b2f6SOder Chiou #define RT5645_M_BST3_MM_SFT 0 677*1319b2f6SOder Chiou 678*1319b2f6SOder Chiou /* Output Left Mixer Control 1 (0x4d) */ 679*1319b2f6SOder Chiou #define RT5645_G_BST3_OM_L_MASK (0x7 << 13) 680*1319b2f6SOder Chiou #define RT5645_G_BST3_OM_L_SFT 13 681*1319b2f6SOder Chiou #define RT5645_G_BST2_OM_L_MASK (0x7 << 10) 682*1319b2f6SOder Chiou #define RT5645_G_BST2_OM_L_SFT 10 683*1319b2f6SOder Chiou #define RT5645_G_BST1_OM_L_MASK (0x7 << 7) 684*1319b2f6SOder Chiou #define RT5645_G_BST1_OM_L_SFT 7 685*1319b2f6SOder Chiou #define RT5645_G_IN_L_OM_L_MASK (0x7 << 4) 686*1319b2f6SOder Chiou #define RT5645_G_IN_L_OM_L_SFT 4 687*1319b2f6SOder Chiou #define RT5645_G_RM_L_OM_L_MASK (0x7 << 1) 688*1319b2f6SOder Chiou #define RT5645_G_RM_L_OM_L_SFT 1 689*1319b2f6SOder Chiou 690*1319b2f6SOder Chiou /* Output Left Mixer Control 2 (0x4e) */ 691*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_OM_L_MASK (0x7 << 13) 692*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_OM_L_SFT 13 693*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_OM_L_MASK (0x7 << 10) 694*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_OM_L_SFT 10 695*1319b2f6SOder Chiou #define RT5645_G_DAC_L1_OM_L_MASK (0x7 << 7) 696*1319b2f6SOder Chiou #define RT5645_G_DAC_L1_OM_L_SFT 7 697*1319b2f6SOder Chiou 698*1319b2f6SOder Chiou /* Output Left Mixer Control 3 (0x4f) */ 699*1319b2f6SOder Chiou #define RT5645_M_BST3_OM_L (0x1 << 4) 700*1319b2f6SOder Chiou #define RT5645_M_BST3_OM_L_SFT 4 701*1319b2f6SOder Chiou #define RT5645_M_BST1_OM_L (0x1 << 3) 702*1319b2f6SOder Chiou #define RT5645_M_BST1_OM_L_SFT 3 703*1319b2f6SOder Chiou #define RT5645_M_IN_L_OM_L (0x1 << 2) 704*1319b2f6SOder Chiou #define RT5645_M_IN_L_OM_L_SFT 2 705*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_OM_L (0x1 << 1) 706*1319b2f6SOder Chiou #define RT5645_M_DAC_L2_OM_L_SFT 1 707*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_OM_L (0x1) 708*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_OM_L_SFT 0 709*1319b2f6SOder Chiou 710*1319b2f6SOder Chiou /* Output Right Mixer Control 1 (0x50) */ 711*1319b2f6SOder Chiou #define RT5645_G_BST4_OM_R_MASK (0x7 << 13) 712*1319b2f6SOder Chiou #define RT5645_G_BST4_OM_R_SFT 13 713*1319b2f6SOder Chiou #define RT5645_G_BST2_OM_R_MASK (0x7 << 10) 714*1319b2f6SOder Chiou #define RT5645_G_BST2_OM_R_SFT 10 715*1319b2f6SOder Chiou #define RT5645_G_BST1_OM_R_MASK (0x7 << 7) 716*1319b2f6SOder Chiou #define RT5645_G_BST1_OM_R_SFT 7 717*1319b2f6SOder Chiou #define RT5645_G_IN_R_OM_R_MASK (0x7 << 4) 718*1319b2f6SOder Chiou #define RT5645_G_IN_R_OM_R_SFT 4 719*1319b2f6SOder Chiou #define RT5645_G_RM_R_OM_R_MASK (0x7 << 1) 720*1319b2f6SOder Chiou #define RT5645_G_RM_R_OM_R_SFT 1 721*1319b2f6SOder Chiou 722*1319b2f6SOder Chiou /* Output Right Mixer Control 2 (0x51) */ 723*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_OM_R_MASK (0x7 << 13) 724*1319b2f6SOder Chiou #define RT5645_G_DAC_L2_OM_R_SFT 13 725*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_OM_R_MASK (0x7 << 10) 726*1319b2f6SOder Chiou #define RT5645_G_DAC_R2_OM_R_SFT 10 727*1319b2f6SOder Chiou #define RT5645_G_DAC_R1_OM_R_MASK (0x7 << 7) 728*1319b2f6SOder Chiou #define RT5645_G_DAC_R1_OM_R_SFT 7 729*1319b2f6SOder Chiou 730*1319b2f6SOder Chiou /* Output Right Mixer Control 3 (0x52) */ 731*1319b2f6SOder Chiou #define RT5645_M_BST3_OM_R (0x1 << 4) 732*1319b2f6SOder Chiou #define RT5645_M_BST3_OM_R_SFT 4 733*1319b2f6SOder Chiou #define RT5645_M_BST2_OM_R (0x1 << 3) 734*1319b2f6SOder Chiou #define RT5645_M_BST2_OM_R_SFT 3 735*1319b2f6SOder Chiou #define RT5645_M_IN_R_OM_R (0x1 << 2) 736*1319b2f6SOder Chiou #define RT5645_M_IN_R_OM_R_SFT 2 737*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_OM_R (0x1 << 1) 738*1319b2f6SOder Chiou #define RT5645_M_DAC_R2_OM_R_SFT 1 739*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_OM_R (0x1) 740*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_OM_R_SFT 0 741*1319b2f6SOder Chiou 742*1319b2f6SOder Chiou /* LOUT Mixer Control (0x53) */ 743*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_LM (0x1 << 15) 744*1319b2f6SOder Chiou #define RT5645_M_DAC_L1_LM_SFT 15 745*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_LM (0x1 << 14) 746*1319b2f6SOder Chiou #define RT5645_M_DAC_R1_LM_SFT 14 747*1319b2f6SOder Chiou #define RT5645_M_OV_L_LM (0x1 << 13) 748*1319b2f6SOder Chiou #define RT5645_M_OV_L_LM_SFT 13 749*1319b2f6SOder Chiou #define RT5645_M_OV_R_LM (0x1 << 12) 750*1319b2f6SOder Chiou #define RT5645_M_OV_R_LM_SFT 12 751*1319b2f6SOder Chiou #define RT5645_G_LOUTMIX_MASK (0x1 << 11) 752*1319b2f6SOder Chiou #define RT5645_G_LOUTMIX_SFT 11 753*1319b2f6SOder Chiou 754*1319b2f6SOder Chiou /* Power Management for Digital 1 (0x61) */ 755*1319b2f6SOder Chiou #define RT5645_PWR_I2S1 (0x1 << 15) 756*1319b2f6SOder Chiou #define RT5645_PWR_I2S1_BIT 15 757*1319b2f6SOder Chiou #define RT5645_PWR_I2S2 (0x1 << 14) 758*1319b2f6SOder Chiou #define RT5645_PWR_I2S2_BIT 14 759*1319b2f6SOder Chiou #define RT5645_PWR_I2S3 (0x1 << 13) 760*1319b2f6SOder Chiou #define RT5645_PWR_I2S3_BIT 13 761*1319b2f6SOder Chiou #define RT5645_PWR_DAC_L1 (0x1 << 12) 762*1319b2f6SOder Chiou #define RT5645_PWR_DAC_L1_BIT 12 763*1319b2f6SOder Chiou #define RT5645_PWR_DAC_R1 (0x1 << 11) 764*1319b2f6SOder Chiou #define RT5645_PWR_DAC_R1_BIT 11 765*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D_R (0x1 << 9) 766*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D_R_BIT 9 767*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D_L (0x1 << 8) 768*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D_L_BIT 8 769*1319b2f6SOder Chiou #define RT5645_PWR_ADC_R (0x1 << 1) 770*1319b2f6SOder Chiou #define RT5645_PWR_ADC_R_BIT 1 771*1319b2f6SOder Chiou #define RT5645_PWR_DAC_L2 (0x1 << 7) 772*1319b2f6SOder Chiou #define RT5645_PWR_DAC_L2_BIT 7 773*1319b2f6SOder Chiou #define RT5645_PWR_DAC_R2 (0x1 << 6) 774*1319b2f6SOder Chiou #define RT5645_PWR_DAC_R2_BIT 6 775*1319b2f6SOder Chiou #define RT5645_PWR_ADC_L (0x1 << 2) 776*1319b2f6SOder Chiou #define RT5645_PWR_ADC_L_BIT 2 777*1319b2f6SOder Chiou #define RT5645_PWR_ADC_R (0x1 << 1) 778*1319b2f6SOder Chiou #define RT5645_PWR_ADC_R_BIT 1 779*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D (0x1) 780*1319b2f6SOder Chiou #define RT5645_PWR_CLS_D_BIT 0 781*1319b2f6SOder Chiou 782*1319b2f6SOder Chiou /* Power Management for Digital 2 (0x62) */ 783*1319b2f6SOder Chiou #define RT5645_PWR_ADC_S1F (0x1 << 15) 784*1319b2f6SOder Chiou #define RT5645_PWR_ADC_S1F_BIT 15 785*1319b2f6SOder Chiou #define RT5645_PWR_ADC_MF_L (0x1 << 14) 786*1319b2f6SOder Chiou #define RT5645_PWR_ADC_MF_L_BIT 14 787*1319b2f6SOder Chiou #define RT5645_PWR_ADC_MF_R (0x1 << 13) 788*1319b2f6SOder Chiou #define RT5645_PWR_ADC_MF_R_BIT 13 789*1319b2f6SOder Chiou #define RT5645_PWR_I2S_DSP (0x1 << 12) 790*1319b2f6SOder Chiou #define RT5645_PWR_I2S_DSP_BIT 12 791*1319b2f6SOder Chiou #define RT5645_PWR_DAC_S1F (0x1 << 11) 792*1319b2f6SOder Chiou #define RT5645_PWR_DAC_S1F_BIT 11 793*1319b2f6SOder Chiou #define RT5645_PWR_DAC_MF_L (0x1 << 10) 794*1319b2f6SOder Chiou #define RT5645_PWR_DAC_MF_L_BIT 10 795*1319b2f6SOder Chiou #define RT5645_PWR_DAC_MF_R (0x1 << 9) 796*1319b2f6SOder Chiou #define RT5645_PWR_DAC_MF_R_BIT 9 797*1319b2f6SOder Chiou #define RT5645_PWR_ADC_S2F (0x1 << 8) 798*1319b2f6SOder Chiou #define RT5645_PWR_ADC_S2F_BIT 8 799*1319b2f6SOder Chiou #define RT5645_PWR_PDM1 (0x1 << 7) 800*1319b2f6SOder Chiou #define RT5645_PWR_PDM1_BIT 7 801*1319b2f6SOder Chiou #define RT5645_PWR_PDM2 (0x1 << 6) 802*1319b2f6SOder Chiou #define RT5645_PWR_PDM2_BIT 6 803*1319b2f6SOder Chiou #define RT5645_PWR_IPTV (0x1 << 1) 804*1319b2f6SOder Chiou #define RT5645_PWR_IPTV_BIT 1 805*1319b2f6SOder Chiou #define RT5645_PWR_PAD (0x1) 806*1319b2f6SOder Chiou #define RT5645_PWR_PAD_BIT 0 807*1319b2f6SOder Chiou 808*1319b2f6SOder Chiou /* Power Management for Analog 1 (0x63) */ 809*1319b2f6SOder Chiou #define RT5645_PWR_VREF1 (0x1 << 15) 810*1319b2f6SOder Chiou #define RT5645_PWR_VREF1_BIT 15 811*1319b2f6SOder Chiou #define RT5645_PWR_FV1 (0x1 << 14) 812*1319b2f6SOder Chiou #define RT5645_PWR_FV1_BIT 14 813*1319b2f6SOder Chiou #define RT5645_PWR_MB (0x1 << 13) 814*1319b2f6SOder Chiou #define RT5645_PWR_MB_BIT 13 815*1319b2f6SOder Chiou #define RT5645_PWR_LM (0x1 << 12) 816*1319b2f6SOder Chiou #define RT5645_PWR_LM_BIT 12 817*1319b2f6SOder Chiou #define RT5645_PWR_BG (0x1 << 11) 818*1319b2f6SOder Chiou #define RT5645_PWR_BG_BIT 11 819*1319b2f6SOder Chiou #define RT5645_PWR_MA (0x1 << 10) 820*1319b2f6SOder Chiou #define RT5645_PWR_MA_BIT 10 821*1319b2f6SOder Chiou #define RT5645_PWR_HP_L (0x1 << 7) 822*1319b2f6SOder Chiou #define RT5645_PWR_HP_L_BIT 7 823*1319b2f6SOder Chiou #define RT5645_PWR_HP_R (0x1 << 6) 824*1319b2f6SOder Chiou #define RT5645_PWR_HP_R_BIT 6 825*1319b2f6SOder Chiou #define RT5645_PWR_HA (0x1 << 5) 826*1319b2f6SOder Chiou #define RT5645_PWR_HA_BIT 5 827*1319b2f6SOder Chiou #define RT5645_PWR_VREF2 (0x1 << 4) 828*1319b2f6SOder Chiou #define RT5645_PWR_VREF2_BIT 4 829*1319b2f6SOder Chiou #define RT5645_PWR_FV2 (0x1 << 3) 830*1319b2f6SOder Chiou #define RT5645_PWR_FV2_BIT 3 831*1319b2f6SOder Chiou #define RT5645_LDO_SEL_MASK (0x3) 832*1319b2f6SOder Chiou #define RT5645_LDO_SEL_SFT 0 833*1319b2f6SOder Chiou 834*1319b2f6SOder Chiou /* Power Management for Analog 2 (0x64) */ 835*1319b2f6SOder Chiou #define RT5645_PWR_BST1 (0x1 << 15) 836*1319b2f6SOder Chiou #define RT5645_PWR_BST1_BIT 15 837*1319b2f6SOder Chiou #define RT5645_PWR_BST2 (0x1 << 14) 838*1319b2f6SOder Chiou #define RT5645_PWR_BST2_BIT 14 839*1319b2f6SOder Chiou #define RT5645_PWR_BST3 (0x1 << 13) 840*1319b2f6SOder Chiou #define RT5645_PWR_BST3_BIT 13 841*1319b2f6SOder Chiou #define RT5645_PWR_BST4 (0x1 << 12) 842*1319b2f6SOder Chiou #define RT5645_PWR_BST4_BIT 12 843*1319b2f6SOder Chiou #define RT5645_PWR_MB1 (0x1 << 11) 844*1319b2f6SOder Chiou #define RT5645_PWR_MB1_BIT 11 845*1319b2f6SOder Chiou #define RT5645_PWR_MB2 (0x1 << 10) 846*1319b2f6SOder Chiou #define RT5645_PWR_MB2_BIT 10 847*1319b2f6SOder Chiou #define RT5645_PWR_PLL (0x1 << 9) 848*1319b2f6SOder Chiou #define RT5645_PWR_PLL_BIT 9 849*1319b2f6SOder Chiou #define RT5645_PWR_BST2_P (0x1 << 5) 850*1319b2f6SOder Chiou #define RT5645_PWR_BST2_P_BIT 5 851*1319b2f6SOder Chiou #define RT5645_PWR_BST3_P (0x1 << 4) 852*1319b2f6SOder Chiou #define RT5645_PWR_BST3_P_BIT 4 853*1319b2f6SOder Chiou #define RT5645_PWR_BST4_P (0x1 << 3) 854*1319b2f6SOder Chiou #define RT5645_PWR_BST4_P_BIT 3 855*1319b2f6SOder Chiou #define RT5645_PWR_JD1 (0x1 << 2) 856*1319b2f6SOder Chiou #define RT5645_PWR_JD1_BIT 2 857*1319b2f6SOder Chiou #define RT5645_PWR_JD (0x1 << 1) 858*1319b2f6SOder Chiou #define RT5645_PWR_JD_BIT 1 859*1319b2f6SOder Chiou 860*1319b2f6SOder Chiou /* Power Management for Mixer (0x65) */ 861*1319b2f6SOder Chiou #define RT5645_PWR_OM_L (0x1 << 15) 862*1319b2f6SOder Chiou #define RT5645_PWR_OM_L_BIT 15 863*1319b2f6SOder Chiou #define RT5645_PWR_OM_R (0x1 << 14) 864*1319b2f6SOder Chiou #define RT5645_PWR_OM_R_BIT 14 865*1319b2f6SOder Chiou #define RT5645_PWR_SM_L (0x1 << 13) 866*1319b2f6SOder Chiou #define RT5645_PWR_SM_L_BIT 13 867*1319b2f6SOder Chiou #define RT5645_PWR_SM_R (0x1 << 12) 868*1319b2f6SOder Chiou #define RT5645_PWR_SM_R_BIT 12 869*1319b2f6SOder Chiou #define RT5645_PWR_RM_L (0x1 << 11) 870*1319b2f6SOder Chiou #define RT5645_PWR_RM_L_BIT 11 871*1319b2f6SOder Chiou #define RT5645_PWR_RM_R (0x1 << 10) 872*1319b2f6SOder Chiou #define RT5645_PWR_RM_R_BIT 10 873*1319b2f6SOder Chiou #define RT5645_PWR_MM (0x1 << 8) 874*1319b2f6SOder Chiou #define RT5645_PWR_MM_BIT 8 875*1319b2f6SOder Chiou #define RT5645_PWR_HM_L (0x1 << 7) 876*1319b2f6SOder Chiou #define RT5645_PWR_HM_L_BIT 7 877*1319b2f6SOder Chiou #define RT5645_PWR_HM_R (0x1 << 6) 878*1319b2f6SOder Chiou #define RT5645_PWR_HM_R_BIT 6 879*1319b2f6SOder Chiou #define RT5645_PWR_LDO2 (0x1 << 1) 880*1319b2f6SOder Chiou #define RT5645_PWR_LDO2_BIT 1 881*1319b2f6SOder Chiou 882*1319b2f6SOder Chiou /* Power Management for Volume (0x66) */ 883*1319b2f6SOder Chiou #define RT5645_PWR_SV_L (0x1 << 15) 884*1319b2f6SOder Chiou #define RT5645_PWR_SV_L_BIT 15 885*1319b2f6SOder Chiou #define RT5645_PWR_SV_R (0x1 << 14) 886*1319b2f6SOder Chiou #define RT5645_PWR_SV_R_BIT 14 887*1319b2f6SOder Chiou #define RT5645_PWR_HV_L (0x1 << 11) 888*1319b2f6SOder Chiou #define RT5645_PWR_HV_L_BIT 11 889*1319b2f6SOder Chiou #define RT5645_PWR_HV_R (0x1 << 10) 890*1319b2f6SOder Chiou #define RT5645_PWR_HV_R_BIT 10 891*1319b2f6SOder Chiou #define RT5645_PWR_IN_L (0x1 << 9) 892*1319b2f6SOder Chiou #define RT5645_PWR_IN_L_BIT 9 893*1319b2f6SOder Chiou #define RT5645_PWR_IN_R (0x1 << 8) 894*1319b2f6SOder Chiou #define RT5645_PWR_IN_R_BIT 8 895*1319b2f6SOder Chiou #define RT5645_PWR_MIC_DET (0x1 << 5) 896*1319b2f6SOder Chiou #define RT5645_PWR_MIC_DET_BIT 5 897*1319b2f6SOder Chiou 898*1319b2f6SOder Chiou /* I2S1/2 Audio Serial Data Port Control (0x70 0x71) */ 899*1319b2f6SOder Chiou #define RT5645_I2S_MS_MASK (0x1 << 15) 900*1319b2f6SOder Chiou #define RT5645_I2S_MS_SFT 15 901*1319b2f6SOder Chiou #define RT5645_I2S_MS_M (0x0 << 15) 902*1319b2f6SOder Chiou #define RT5645_I2S_MS_S (0x1 << 15) 903*1319b2f6SOder Chiou #define RT5645_I2S_O_CP_MASK (0x3 << 10) 904*1319b2f6SOder Chiou #define RT5645_I2S_O_CP_SFT 10 905*1319b2f6SOder Chiou #define RT5645_I2S_O_CP_OFF (0x0 << 10) 906*1319b2f6SOder Chiou #define RT5645_I2S_O_CP_U_LAW (0x1 << 10) 907*1319b2f6SOder Chiou #define RT5645_I2S_O_CP_A_LAW (0x2 << 10) 908*1319b2f6SOder Chiou #define RT5645_I2S_I_CP_MASK (0x3 << 8) 909*1319b2f6SOder Chiou #define RT5645_I2S_I_CP_SFT 8 910*1319b2f6SOder Chiou #define RT5645_I2S_I_CP_OFF (0x0 << 8) 911*1319b2f6SOder Chiou #define RT5645_I2S_I_CP_U_LAW (0x1 << 8) 912*1319b2f6SOder Chiou #define RT5645_I2S_I_CP_A_LAW (0x2 << 8) 913*1319b2f6SOder Chiou #define RT5645_I2S_BP_MASK (0x1 << 7) 914*1319b2f6SOder Chiou #define RT5645_I2S_BP_SFT 7 915*1319b2f6SOder Chiou #define RT5645_I2S_BP_NOR (0x0 << 7) 916*1319b2f6SOder Chiou #define RT5645_I2S_BP_INV (0x1 << 7) 917*1319b2f6SOder Chiou #define RT5645_I2S_DL_MASK (0x3 << 2) 918*1319b2f6SOder Chiou #define RT5645_I2S_DL_SFT 2 919*1319b2f6SOder Chiou #define RT5645_I2S_DL_16 (0x0 << 2) 920*1319b2f6SOder Chiou #define RT5645_I2S_DL_20 (0x1 << 2) 921*1319b2f6SOder Chiou #define RT5645_I2S_DL_24 (0x2 << 2) 922*1319b2f6SOder Chiou #define RT5645_I2S_DL_8 (0x3 << 2) 923*1319b2f6SOder Chiou #define RT5645_I2S_DF_MASK (0x3) 924*1319b2f6SOder Chiou #define RT5645_I2S_DF_SFT 0 925*1319b2f6SOder Chiou #define RT5645_I2S_DF_I2S (0x0) 926*1319b2f6SOder Chiou #define RT5645_I2S_DF_LEFT (0x1) 927*1319b2f6SOder Chiou #define RT5645_I2S_DF_PCM_A (0x2) 928*1319b2f6SOder Chiou #define RT5645_I2S_DF_PCM_B (0x3) 929*1319b2f6SOder Chiou 930*1319b2f6SOder Chiou /* I2S2 Audio Serial Data Port Control (0x71) */ 931*1319b2f6SOder Chiou #define RT5645_I2S2_SDI_MASK (0x1 << 6) 932*1319b2f6SOder Chiou #define RT5645_I2S2_SDI_SFT 6 933*1319b2f6SOder Chiou #define RT5645_I2S2_SDI_I2S1 (0x0 << 6) 934*1319b2f6SOder Chiou #define RT5645_I2S2_SDI_I2S2 (0x1 << 6) 935*1319b2f6SOder Chiou 936*1319b2f6SOder Chiou /* ADC/DAC Clock Control 1 (0x73) */ 937*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS1_MASK (0x1 << 15) 938*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS1_SFT 15 939*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS1_32 (0x0 << 15) 940*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS1_64 (0x1 << 15) 941*1319b2f6SOder Chiou #define RT5645_I2S_PD1_MASK (0x7 << 12) 942*1319b2f6SOder Chiou #define RT5645_I2S_PD1_SFT 12 943*1319b2f6SOder Chiou #define RT5645_I2S_PD1_1 (0x0 << 12) 944*1319b2f6SOder Chiou #define RT5645_I2S_PD1_2 (0x1 << 12) 945*1319b2f6SOder Chiou #define RT5645_I2S_PD1_3 (0x2 << 12) 946*1319b2f6SOder Chiou #define RT5645_I2S_PD1_4 (0x3 << 12) 947*1319b2f6SOder Chiou #define RT5645_I2S_PD1_6 (0x4 << 12) 948*1319b2f6SOder Chiou #define RT5645_I2S_PD1_8 (0x5 << 12) 949*1319b2f6SOder Chiou #define RT5645_I2S_PD1_12 (0x6 << 12) 950*1319b2f6SOder Chiou #define RT5645_I2S_PD1_16 (0x7 << 12) 951*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS2_MASK (0x1 << 11) 952*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS2_SFT 11 953*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS2_32 (0x0 << 11) 954*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS2_64 (0x1 << 11) 955*1319b2f6SOder Chiou #define RT5645_I2S_PD2_MASK (0x7 << 8) 956*1319b2f6SOder Chiou #define RT5645_I2S_PD2_SFT 8 957*1319b2f6SOder Chiou #define RT5645_I2S_PD2_1 (0x0 << 8) 958*1319b2f6SOder Chiou #define RT5645_I2S_PD2_2 (0x1 << 8) 959*1319b2f6SOder Chiou #define RT5645_I2S_PD2_3 (0x2 << 8) 960*1319b2f6SOder Chiou #define RT5645_I2S_PD2_4 (0x3 << 8) 961*1319b2f6SOder Chiou #define RT5645_I2S_PD2_6 (0x4 << 8) 962*1319b2f6SOder Chiou #define RT5645_I2S_PD2_8 (0x5 << 8) 963*1319b2f6SOder Chiou #define RT5645_I2S_PD2_12 (0x6 << 8) 964*1319b2f6SOder Chiou #define RT5645_I2S_PD2_16 (0x7 << 8) 965*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS3_MASK (0x1 << 7) 966*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS3_SFT 7 967*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS3_32 (0x0 << 7) 968*1319b2f6SOder Chiou #define RT5645_I2S_BCLK_MS3_64 (0x1 << 7) 969*1319b2f6SOder Chiou #define RT5645_I2S_PD3_MASK (0x7 << 4) 970*1319b2f6SOder Chiou #define RT5645_I2S_PD3_SFT 4 971*1319b2f6SOder Chiou #define RT5645_I2S_PD3_1 (0x0 << 4) 972*1319b2f6SOder Chiou #define RT5645_I2S_PD3_2 (0x1 << 4) 973*1319b2f6SOder Chiou #define RT5645_I2S_PD3_3 (0x2 << 4) 974*1319b2f6SOder Chiou #define RT5645_I2S_PD3_4 (0x3 << 4) 975*1319b2f6SOder Chiou #define RT5645_I2S_PD3_6 (0x4 << 4) 976*1319b2f6SOder Chiou #define RT5645_I2S_PD3_8 (0x5 << 4) 977*1319b2f6SOder Chiou #define RT5645_I2S_PD3_12 (0x6 << 4) 978*1319b2f6SOder Chiou #define RT5645_I2S_PD3_16 (0x7 << 4) 979*1319b2f6SOder Chiou #define RT5645_DAC_OSR_MASK (0x3 << 2) 980*1319b2f6SOder Chiou #define RT5645_DAC_OSR_SFT 2 981*1319b2f6SOder Chiou #define RT5645_DAC_OSR_128 (0x0 << 2) 982*1319b2f6SOder Chiou #define RT5645_DAC_OSR_64 (0x1 << 2) 983*1319b2f6SOder Chiou #define RT5645_DAC_OSR_32 (0x2 << 2) 984*1319b2f6SOder Chiou #define RT5645_DAC_OSR_16 (0x3 << 2) 985*1319b2f6SOder Chiou #define RT5645_ADC_OSR_MASK (0x3) 986*1319b2f6SOder Chiou #define RT5645_ADC_OSR_SFT 0 987*1319b2f6SOder Chiou #define RT5645_ADC_OSR_128 (0x0) 988*1319b2f6SOder Chiou #define RT5645_ADC_OSR_64 (0x1) 989*1319b2f6SOder Chiou #define RT5645_ADC_OSR_32 (0x2) 990*1319b2f6SOder Chiou #define RT5645_ADC_OSR_16 (0x3) 991*1319b2f6SOder Chiou 992*1319b2f6SOder Chiou /* ADC/DAC Clock Control 2 (0x74) */ 993*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_MASK (0x3 << 14) 994*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_SFT 14 995*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_128 (0x0 << 14) 996*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_64 (0x1 << 14) 997*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_32 (0x2 << 14) 998*1319b2f6SOder Chiou #define RT5645_DAC_L_OSR_16 (0x3 << 14) 999*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_MASK (0x3 << 12) 1000*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_SFT 12 1001*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_128 (0x0 << 12) 1002*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_64 (0x1 << 12) 1003*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_32 (0x2 << 12) 1004*1319b2f6SOder Chiou #define RT5645_ADC_R_OSR_16 (0x3 << 12) 1005*1319b2f6SOder Chiou #define RT5645_DAHPF_EN (0x1 << 11) 1006*1319b2f6SOder Chiou #define RT5645_DAHPF_EN_SFT 11 1007*1319b2f6SOder Chiou #define RT5645_ADHPF_EN (0x1 << 10) 1008*1319b2f6SOder Chiou #define RT5645_ADHPF_EN_SFT 10 1009*1319b2f6SOder Chiou 1010*1319b2f6SOder Chiou /* Digital Microphone Control (0x75) */ 1011*1319b2f6SOder Chiou #define RT5645_DMIC_1_EN_MASK (0x1 << 15) 1012*1319b2f6SOder Chiou #define RT5645_DMIC_1_EN_SFT 15 1013*1319b2f6SOder Chiou #define RT5645_DMIC_1_DIS (0x0 << 15) 1014*1319b2f6SOder Chiou #define RT5645_DMIC_1_EN (0x1 << 15) 1015*1319b2f6SOder Chiou #define RT5645_DMIC_2_EN_MASK (0x1 << 14) 1016*1319b2f6SOder Chiou #define RT5645_DMIC_2_EN_SFT 14 1017*1319b2f6SOder Chiou #define RT5645_DMIC_2_DIS (0x0 << 14) 1018*1319b2f6SOder Chiou #define RT5645_DMIC_2_EN (0x1 << 14) 1019*1319b2f6SOder Chiou #define RT5645_DMIC_1L_LH_MASK (0x1 << 13) 1020*1319b2f6SOder Chiou #define RT5645_DMIC_1L_LH_SFT 13 1021*1319b2f6SOder Chiou #define RT5645_DMIC_1L_LH_FALLING (0x0 << 13) 1022*1319b2f6SOder Chiou #define RT5645_DMIC_1L_LH_RISING (0x1 << 13) 1023*1319b2f6SOder Chiou #define RT5645_DMIC_1R_LH_MASK (0x1 << 12) 1024*1319b2f6SOder Chiou #define RT5645_DMIC_1R_LH_SFT 12 1025*1319b2f6SOder Chiou #define RT5645_DMIC_1R_LH_FALLING (0x0 << 12) 1026*1319b2f6SOder Chiou #define RT5645_DMIC_1R_LH_RISING (0x1 << 12) 1027*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_MASK (0x3 << 10) 1028*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_SFT 10 1029*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_GPIO6 (0x0 << 10) 1030*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_GPIO10 (0x1 << 10) 1031*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_GPIO12 (0x2 << 10) 1032*1319b2f6SOder Chiou #define RT5645_DMIC_2_DP_IN2P (0x3 << 10) 1033*1319b2f6SOder Chiou #define RT5645_DMIC_2L_LH_MASK (0x1 << 9) 1034*1319b2f6SOder Chiou #define RT5645_DMIC_2L_LH_SFT 9 1035*1319b2f6SOder Chiou #define RT5645_DMIC_2L_LH_FALLING (0x0 << 9) 1036*1319b2f6SOder Chiou #define RT5645_DMIC_2L_LH_RISING (0x1 << 9) 1037*1319b2f6SOder Chiou #define RT5645_DMIC_2R_LH_MASK (0x1 << 8) 1038*1319b2f6SOder Chiou #define RT5645_DMIC_2R_LH_SFT 8 1039*1319b2f6SOder Chiou #define RT5645_DMIC_2R_LH_FALLING (0x0 << 8) 1040*1319b2f6SOder Chiou #define RT5645_DMIC_2R_LH_RISING (0x1 << 8) 1041*1319b2f6SOder Chiou #define RT5645_DMIC_CLK_MASK (0x7 << 5) 1042*1319b2f6SOder Chiou #define RT5645_DMIC_CLK_SFT 5 1043*1319b2f6SOder Chiou #define RT5645_DMIC_3_EN_MASK (0x1 << 4) 1044*1319b2f6SOder Chiou #define RT5645_DMIC_3_EN_SFT 4 1045*1319b2f6SOder Chiou #define RT5645_DMIC_3_DIS (0x0 << 4) 1046*1319b2f6SOder Chiou #define RT5645_DMIC_3_EN (0x1 << 4) 1047*1319b2f6SOder Chiou #define RT5645_DMIC_1_DP_MASK (0x3 << 0) 1048*1319b2f6SOder Chiou #define RT5645_DMIC_1_DP_SFT 0 1049*1319b2f6SOder Chiou #define RT5645_DMIC_1_DP_GPIO5 (0x0 << 0) 1050*1319b2f6SOder Chiou #define RT5645_DMIC_1_DP_IN2N (0x1 << 0) 1051*1319b2f6SOder Chiou #define RT5645_DMIC_1_DP_GPIO11 (0x2 << 0) 1052*1319b2f6SOder Chiou 1053*1319b2f6SOder Chiou /* TDM Control 1 (0x77) */ 1054*1319b2f6SOder Chiou #define RT5645_IF1_ADC_IN_MASK (0x3 << 8) 1055*1319b2f6SOder Chiou #define RT5645_IF1_ADC_IN_SFT 8 1056*1319b2f6SOder Chiou 1057*1319b2f6SOder Chiou /* Global Clock Control (0x80) */ 1058*1319b2f6SOder Chiou #define RT5645_SCLK_SRC_MASK (0x3 << 14) 1059*1319b2f6SOder Chiou #define RT5645_SCLK_SRC_SFT 14 1060*1319b2f6SOder Chiou #define RT5645_SCLK_SRC_MCLK (0x0 << 14) 1061*1319b2f6SOder Chiou #define RT5645_SCLK_SRC_PLL1 (0x1 << 14) 1062*1319b2f6SOder Chiou #define RT5645_SCLK_SRC_RCCLK (0x2 << 14) /* 15MHz */ 1063*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_MASK (0x3 << 12) 1064*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_SFT 12 1065*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_MCLK (0x0 << 12) 1066*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_BCLK1 (0x1 << 12) 1067*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_BCLK2 (0x2 << 12) 1068*1319b2f6SOder Chiou #define RT5645_PLL1_SRC_BCLK3 (0x3 << 12) 1069*1319b2f6SOder Chiou #define RT5645_PLL1_PD_MASK (0x1 << 3) 1070*1319b2f6SOder Chiou #define RT5645_PLL1_PD_SFT 3 1071*1319b2f6SOder Chiou #define RT5645_PLL1_PD_1 (0x0 << 3) 1072*1319b2f6SOder Chiou #define RT5645_PLL1_PD_2 (0x1 << 3) 1073*1319b2f6SOder Chiou 1074*1319b2f6SOder Chiou #define RT5645_PLL_INP_MAX 40000000 1075*1319b2f6SOder Chiou #define RT5645_PLL_INP_MIN 256000 1076*1319b2f6SOder Chiou /* PLL M/N/K Code Control 1 (0x81) */ 1077*1319b2f6SOder Chiou #define RT5645_PLL_N_MAX 0x1ff 1078*1319b2f6SOder Chiou #define RT5645_PLL_N_MASK (RT5645_PLL_N_MAX << 7) 1079*1319b2f6SOder Chiou #define RT5645_PLL_N_SFT 7 1080*1319b2f6SOder Chiou #define RT5645_PLL_K_MAX 0x1f 1081*1319b2f6SOder Chiou #define RT5645_PLL_K_MASK (RT5645_PLL_K_MAX) 1082*1319b2f6SOder Chiou #define RT5645_PLL_K_SFT 0 1083*1319b2f6SOder Chiou 1084*1319b2f6SOder Chiou /* PLL M/N/K Code Control 2 (0x82) */ 1085*1319b2f6SOder Chiou #define RT5645_PLL_M_MAX 0xf 1086*1319b2f6SOder Chiou #define RT5645_PLL_M_MASK (RT5645_PLL_M_MAX << 12) 1087*1319b2f6SOder Chiou #define RT5645_PLL_M_SFT 12 1088*1319b2f6SOder Chiou #define RT5645_PLL_M_BP (0x1 << 11) 1089*1319b2f6SOder Chiou #define RT5645_PLL_M_BP_SFT 11 1090*1319b2f6SOder Chiou 1091*1319b2f6SOder Chiou /* ASRC Control 1 (0x83) */ 1092*1319b2f6SOder Chiou #define RT5645_STO_T_MASK (0x1 << 15) 1093*1319b2f6SOder Chiou #define RT5645_STO_T_SFT 15 1094*1319b2f6SOder Chiou #define RT5645_STO_T_SCLK (0x0 << 15) 1095*1319b2f6SOder Chiou #define RT5645_STO_T_LRCK1 (0x1 << 15) 1096*1319b2f6SOder Chiou #define RT5645_M1_T_MASK (0x1 << 14) 1097*1319b2f6SOder Chiou #define RT5645_M1_T_SFT 14 1098*1319b2f6SOder Chiou #define RT5645_M1_T_I2S2 (0x0 << 14) 1099*1319b2f6SOder Chiou #define RT5645_M1_T_I2S2_D3 (0x1 << 14) 1100*1319b2f6SOder Chiou #define RT5645_I2S2_F_MASK (0x1 << 12) 1101*1319b2f6SOder Chiou #define RT5645_I2S2_F_SFT 12 1102*1319b2f6SOder Chiou #define RT5645_I2S2_F_I2S2_D2 (0x0 << 12) 1103*1319b2f6SOder Chiou #define RT5645_I2S2_F_I2S1_TCLK (0x1 << 12) 1104*1319b2f6SOder Chiou #define RT5645_DMIC_1_M_MASK (0x1 << 9) 1105*1319b2f6SOder Chiou #define RT5645_DMIC_1_M_SFT 9 1106*1319b2f6SOder Chiou #define RT5645_DMIC_1_M_NOR (0x0 << 9) 1107*1319b2f6SOder Chiou #define RT5645_DMIC_1_M_ASYN (0x1 << 9) 1108*1319b2f6SOder Chiou #define RT5645_DMIC_2_M_MASK (0x1 << 8) 1109*1319b2f6SOder Chiou #define RT5645_DMIC_2_M_SFT 8 1110*1319b2f6SOder Chiou #define RT5645_DMIC_2_M_NOR (0x0 << 8) 1111*1319b2f6SOder Chiou #define RT5645_DMIC_2_M_ASYN (0x1 << 8) 1112*1319b2f6SOder Chiou 1113*1319b2f6SOder Chiou /* ASRC Control 2 (0x84) */ 1114*1319b2f6SOder Chiou #define RT5645_MDA_L_M_MASK (0x1 << 15) 1115*1319b2f6SOder Chiou #define RT5645_MDA_L_M_SFT 15 1116*1319b2f6SOder Chiou #define RT5645_MDA_L_M_NOR (0x0 << 15) 1117*1319b2f6SOder Chiou #define RT5645_MDA_L_M_ASYN (0x1 << 15) 1118*1319b2f6SOder Chiou #define RT5645_MDA_R_M_MASK (0x1 << 14) 1119*1319b2f6SOder Chiou #define RT5645_MDA_R_M_SFT 14 1120*1319b2f6SOder Chiou #define RT5645_MDA_R_M_NOR (0x0 << 14) 1121*1319b2f6SOder Chiou #define RT5645_MDA_R_M_ASYN (0x1 << 14) 1122*1319b2f6SOder Chiou #define RT5645_MAD_L_M_MASK (0x1 << 13) 1123*1319b2f6SOder Chiou #define RT5645_MAD_L_M_SFT 13 1124*1319b2f6SOder Chiou #define RT5645_MAD_L_M_NOR (0x0 << 13) 1125*1319b2f6SOder Chiou #define RT5645_MAD_L_M_ASYN (0x1 << 13) 1126*1319b2f6SOder Chiou #define RT5645_MAD_R_M_MASK (0x1 << 12) 1127*1319b2f6SOder Chiou #define RT5645_MAD_R_M_SFT 12 1128*1319b2f6SOder Chiou #define RT5645_MAD_R_M_NOR (0x0 << 12) 1129*1319b2f6SOder Chiou #define RT5645_MAD_R_M_ASYN (0x1 << 12) 1130*1319b2f6SOder Chiou #define RT5645_ADC_M_MASK (0x1 << 11) 1131*1319b2f6SOder Chiou #define RT5645_ADC_M_SFT 11 1132*1319b2f6SOder Chiou #define RT5645_ADC_M_NOR (0x0 << 11) 1133*1319b2f6SOder Chiou #define RT5645_ADC_M_ASYN (0x1 << 11) 1134*1319b2f6SOder Chiou #define RT5645_STO_DAC_M_MASK (0x1 << 5) 1135*1319b2f6SOder Chiou #define RT5645_STO_DAC_M_SFT 5 1136*1319b2f6SOder Chiou #define RT5645_STO_DAC_M_NOR (0x0 << 5) 1137*1319b2f6SOder Chiou #define RT5645_STO_DAC_M_ASYN (0x1 << 5) 1138*1319b2f6SOder Chiou #define RT5645_I2S1_R_D_MASK (0x1 << 4) 1139*1319b2f6SOder Chiou #define RT5645_I2S1_R_D_SFT 4 1140*1319b2f6SOder Chiou #define RT5645_I2S1_R_D_DIS (0x0 << 4) 1141*1319b2f6SOder Chiou #define RT5645_I2S1_R_D_EN (0x1 << 4) 1142*1319b2f6SOder Chiou #define RT5645_I2S2_R_D_MASK (0x1 << 3) 1143*1319b2f6SOder Chiou #define RT5645_I2S2_R_D_SFT 3 1144*1319b2f6SOder Chiou #define RT5645_I2S2_R_D_DIS (0x0 << 3) 1145*1319b2f6SOder Chiou #define RT5645_I2S2_R_D_EN (0x1 << 3) 1146*1319b2f6SOder Chiou #define RT5645_PRE_SCLK_MASK (0x3) 1147*1319b2f6SOder Chiou #define RT5645_PRE_SCLK_SFT 0 1148*1319b2f6SOder Chiou #define RT5645_PRE_SCLK_512 (0x0) 1149*1319b2f6SOder Chiou #define RT5645_PRE_SCLK_1024 (0x1) 1150*1319b2f6SOder Chiou #define RT5645_PRE_SCLK_2048 (0x2) 1151*1319b2f6SOder Chiou 1152*1319b2f6SOder Chiou /* ASRC Control 3 (0x85) */ 1153*1319b2f6SOder Chiou #define RT5645_I2S1_RATE_MASK (0xf << 12) 1154*1319b2f6SOder Chiou #define RT5645_I2S1_RATE_SFT 12 1155*1319b2f6SOder Chiou #define RT5645_I2S2_RATE_MASK (0xf << 8) 1156*1319b2f6SOder Chiou #define RT5645_I2S2_RATE_SFT 8 1157*1319b2f6SOder Chiou 1158*1319b2f6SOder Chiou /* ASRC Control 4 (0x89) */ 1159*1319b2f6SOder Chiou #define RT5645_I2S1_PD_MASK (0x7 << 12) 1160*1319b2f6SOder Chiou #define RT5645_I2S1_PD_SFT 12 1161*1319b2f6SOder Chiou #define RT5645_I2S2_PD_MASK (0x7 << 8) 1162*1319b2f6SOder Chiou #define RT5645_I2S2_PD_SFT 8 1163*1319b2f6SOder Chiou 1164*1319b2f6SOder Chiou /* HPOUT Over Current Detection (0x8b) */ 1165*1319b2f6SOder Chiou #define RT5645_HP_OVCD_MASK (0x1 << 10) 1166*1319b2f6SOder Chiou #define RT5645_HP_OVCD_SFT 10 1167*1319b2f6SOder Chiou #define RT5645_HP_OVCD_DIS (0x0 << 10) 1168*1319b2f6SOder Chiou #define RT5645_HP_OVCD_EN (0x1 << 10) 1169*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_MASK (0x3 << 8) 1170*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_SFT 8 1171*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_90 (0x0 << 8) 1172*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_105 (0x1 << 8) 1173*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_120 (0x2 << 8) 1174*1319b2f6SOder Chiou #define RT5645_HP_OC_TH_135 (0x3 << 8) 1175*1319b2f6SOder Chiou 1176*1319b2f6SOder Chiou /* Class D Over Current Control (0x8c) */ 1177*1319b2f6SOder Chiou #define RT5645_CLSD_OC_MASK (0x1 << 9) 1178*1319b2f6SOder Chiou #define RT5645_CLSD_OC_SFT 9 1179*1319b2f6SOder Chiou #define RT5645_CLSD_OC_PU (0x0 << 9) 1180*1319b2f6SOder Chiou #define RT5645_CLSD_OC_PD (0x1 << 9) 1181*1319b2f6SOder Chiou #define RT5645_AUTO_PD_MASK (0x1 << 8) 1182*1319b2f6SOder Chiou #define RT5645_AUTO_PD_SFT 8 1183*1319b2f6SOder Chiou #define RT5645_AUTO_PD_DIS (0x0 << 8) 1184*1319b2f6SOder Chiou #define RT5645_AUTO_PD_EN (0x1 << 8) 1185*1319b2f6SOder Chiou #define RT5645_CLSD_OC_TH_MASK (0x3f) 1186*1319b2f6SOder Chiou #define RT5645_CLSD_OC_TH_SFT 0 1187*1319b2f6SOder Chiou 1188*1319b2f6SOder Chiou /* Class D Output Control (0x8d) */ 1189*1319b2f6SOder Chiou #define RT5645_CLSD_RATIO_MASK (0xf << 12) 1190*1319b2f6SOder Chiou #define RT5645_CLSD_RATIO_SFT 12 1191*1319b2f6SOder Chiou #define RT5645_CLSD_OM_MASK (0x1 << 11) 1192*1319b2f6SOder Chiou #define RT5645_CLSD_OM_SFT 11 1193*1319b2f6SOder Chiou #define RT5645_CLSD_OM_MONO (0x0 << 11) 1194*1319b2f6SOder Chiou #define RT5645_CLSD_OM_STO (0x1 << 11) 1195*1319b2f6SOder Chiou #define RT5645_CLSD_SCH_MASK (0x1 << 10) 1196*1319b2f6SOder Chiou #define RT5645_CLSD_SCH_SFT 10 1197*1319b2f6SOder Chiou #define RT5645_CLSD_SCH_L (0x0 << 10) 1198*1319b2f6SOder Chiou #define RT5645_CLSD_SCH_S (0x1 << 10) 1199*1319b2f6SOder Chiou 1200*1319b2f6SOder Chiou /* Depop Mode Control 1 (0x8e) */ 1201*1319b2f6SOder Chiou #define RT5645_SMT_TRIG_MASK (0x1 << 15) 1202*1319b2f6SOder Chiou #define RT5645_SMT_TRIG_SFT 15 1203*1319b2f6SOder Chiou #define RT5645_SMT_TRIG_DIS (0x0 << 15) 1204*1319b2f6SOder Chiou #define RT5645_SMT_TRIG_EN (0x1 << 15) 1205*1319b2f6SOder Chiou #define RT5645_HP_L_SMT_MASK (0x1 << 9) 1206*1319b2f6SOder Chiou #define RT5645_HP_L_SMT_SFT 9 1207*1319b2f6SOder Chiou #define RT5645_HP_L_SMT_DIS (0x0 << 9) 1208*1319b2f6SOder Chiou #define RT5645_HP_L_SMT_EN (0x1 << 9) 1209*1319b2f6SOder Chiou #define RT5645_HP_R_SMT_MASK (0x1 << 8) 1210*1319b2f6SOder Chiou #define RT5645_HP_R_SMT_SFT 8 1211*1319b2f6SOder Chiou #define RT5645_HP_R_SMT_DIS (0x0 << 8) 1212*1319b2f6SOder Chiou #define RT5645_HP_R_SMT_EN (0x1 << 8) 1213*1319b2f6SOder Chiou #define RT5645_HP_CD_PD_MASK (0x1 << 7) 1214*1319b2f6SOder Chiou #define RT5645_HP_CD_PD_SFT 7 1215*1319b2f6SOder Chiou #define RT5645_HP_CD_PD_DIS (0x0 << 7) 1216*1319b2f6SOder Chiou #define RT5645_HP_CD_PD_EN (0x1 << 7) 1217*1319b2f6SOder Chiou #define RT5645_RSTN_MASK (0x1 << 6) 1218*1319b2f6SOder Chiou #define RT5645_RSTN_SFT 6 1219*1319b2f6SOder Chiou #define RT5645_RSTN_DIS (0x0 << 6) 1220*1319b2f6SOder Chiou #define RT5645_RSTN_EN (0x1 << 6) 1221*1319b2f6SOder Chiou #define RT5645_RSTP_MASK (0x1 << 5) 1222*1319b2f6SOder Chiou #define RT5645_RSTP_SFT 5 1223*1319b2f6SOder Chiou #define RT5645_RSTP_DIS (0x0 << 5) 1224*1319b2f6SOder Chiou #define RT5645_RSTP_EN (0x1 << 5) 1225*1319b2f6SOder Chiou #define RT5645_HP_CO_MASK (0x1 << 4) 1226*1319b2f6SOder Chiou #define RT5645_HP_CO_SFT 4 1227*1319b2f6SOder Chiou #define RT5645_HP_CO_DIS (0x0 << 4) 1228*1319b2f6SOder Chiou #define RT5645_HP_CO_EN (0x1 << 4) 1229*1319b2f6SOder Chiou #define RT5645_HP_CP_MASK (0x1 << 3) 1230*1319b2f6SOder Chiou #define RT5645_HP_CP_SFT 3 1231*1319b2f6SOder Chiou #define RT5645_HP_CP_PD (0x0 << 3) 1232*1319b2f6SOder Chiou #define RT5645_HP_CP_PU (0x1 << 3) 1233*1319b2f6SOder Chiou #define RT5645_HP_SG_MASK (0x1 << 2) 1234*1319b2f6SOder Chiou #define RT5645_HP_SG_SFT 2 1235*1319b2f6SOder Chiou #define RT5645_HP_SG_DIS (0x0 << 2) 1236*1319b2f6SOder Chiou #define RT5645_HP_SG_EN (0x1 << 2) 1237*1319b2f6SOder Chiou #define RT5645_HP_DP_MASK (0x1 << 1) 1238*1319b2f6SOder Chiou #define RT5645_HP_DP_SFT 1 1239*1319b2f6SOder Chiou #define RT5645_HP_DP_PD (0x0 << 1) 1240*1319b2f6SOder Chiou #define RT5645_HP_DP_PU (0x1 << 1) 1241*1319b2f6SOder Chiou #define RT5645_HP_CB_MASK (0x1) 1242*1319b2f6SOder Chiou #define RT5645_HP_CB_SFT 0 1243*1319b2f6SOder Chiou #define RT5645_HP_CB_PD (0x0) 1244*1319b2f6SOder Chiou #define RT5645_HP_CB_PU (0x1) 1245*1319b2f6SOder Chiou 1246*1319b2f6SOder Chiou /* Depop Mode Control 2 (0x8f) */ 1247*1319b2f6SOder Chiou #define RT5645_DEPOP_MASK (0x1 << 13) 1248*1319b2f6SOder Chiou #define RT5645_DEPOP_SFT 13 1249*1319b2f6SOder Chiou #define RT5645_DEPOP_AUTO (0x0 << 13) 1250*1319b2f6SOder Chiou #define RT5645_DEPOP_MAN (0x1 << 13) 1251*1319b2f6SOder Chiou #define RT5645_RAMP_MASK (0x1 << 12) 1252*1319b2f6SOder Chiou #define RT5645_RAMP_SFT 12 1253*1319b2f6SOder Chiou #define RT5645_RAMP_DIS (0x0 << 12) 1254*1319b2f6SOder Chiou #define RT5645_RAMP_EN (0x1 << 12) 1255*1319b2f6SOder Chiou #define RT5645_BPS_MASK (0x1 << 11) 1256*1319b2f6SOder Chiou #define RT5645_BPS_SFT 11 1257*1319b2f6SOder Chiou #define RT5645_BPS_DIS (0x0 << 11) 1258*1319b2f6SOder Chiou #define RT5645_BPS_EN (0x1 << 11) 1259*1319b2f6SOder Chiou #define RT5645_FAST_UPDN_MASK (0x1 << 10) 1260*1319b2f6SOder Chiou #define RT5645_FAST_UPDN_SFT 10 1261*1319b2f6SOder Chiou #define RT5645_FAST_UPDN_DIS (0x0 << 10) 1262*1319b2f6SOder Chiou #define RT5645_FAST_UPDN_EN (0x1 << 10) 1263*1319b2f6SOder Chiou #define RT5645_MRES_MASK (0x3 << 8) 1264*1319b2f6SOder Chiou #define RT5645_MRES_SFT 8 1265*1319b2f6SOder Chiou #define RT5645_MRES_15MO (0x0 << 8) 1266*1319b2f6SOder Chiou #define RT5645_MRES_25MO (0x1 << 8) 1267*1319b2f6SOder Chiou #define RT5645_MRES_35MO (0x2 << 8) 1268*1319b2f6SOder Chiou #define RT5645_MRES_45MO (0x3 << 8) 1269*1319b2f6SOder Chiou #define RT5645_VLO_MASK (0x1 << 7) 1270*1319b2f6SOder Chiou #define RT5645_VLO_SFT 7 1271*1319b2f6SOder Chiou #define RT5645_VLO_3V (0x0 << 7) 1272*1319b2f6SOder Chiou #define RT5645_VLO_32V (0x1 << 7) 1273*1319b2f6SOder Chiou #define RT5645_DIG_DP_MASK (0x1 << 6) 1274*1319b2f6SOder Chiou #define RT5645_DIG_DP_SFT 6 1275*1319b2f6SOder Chiou #define RT5645_DIG_DP_DIS (0x0 << 6) 1276*1319b2f6SOder Chiou #define RT5645_DIG_DP_EN (0x1 << 6) 1277*1319b2f6SOder Chiou #define RT5645_DP_TH_MASK (0x3 << 4) 1278*1319b2f6SOder Chiou #define RT5645_DP_TH_SFT 4 1279*1319b2f6SOder Chiou 1280*1319b2f6SOder Chiou /* Depop Mode Control 3 (0x90) */ 1281*1319b2f6SOder Chiou #define RT5645_CP_SYS_MASK (0x7 << 12) 1282*1319b2f6SOder Chiou #define RT5645_CP_SYS_SFT 12 1283*1319b2f6SOder Chiou #define RT5645_CP_FQ1_MASK (0x7 << 8) 1284*1319b2f6SOder Chiou #define RT5645_CP_FQ1_SFT 8 1285*1319b2f6SOder Chiou #define RT5645_CP_FQ2_MASK (0x7 << 4) 1286*1319b2f6SOder Chiou #define RT5645_CP_FQ2_SFT 4 1287*1319b2f6SOder Chiou #define RT5645_CP_FQ3_MASK (0x7) 1288*1319b2f6SOder Chiou #define RT5645_CP_FQ3_SFT 0 1289*1319b2f6SOder Chiou #define RT5645_CP_FQ_1_5_KHZ 0 1290*1319b2f6SOder Chiou #define RT5645_CP_FQ_3_KHZ 1 1291*1319b2f6SOder Chiou #define RT5645_CP_FQ_6_KHZ 2 1292*1319b2f6SOder Chiou #define RT5645_CP_FQ_12_KHZ 3 1293*1319b2f6SOder Chiou #define RT5645_CP_FQ_24_KHZ 4 1294*1319b2f6SOder Chiou #define RT5645_CP_FQ_48_KHZ 5 1295*1319b2f6SOder Chiou #define RT5645_CP_FQ_96_KHZ 6 1296*1319b2f6SOder Chiou #define RT5645_CP_FQ_192_KHZ 7 1297*1319b2f6SOder Chiou 1298*1319b2f6SOder Chiou /* PV detection and SPK gain control (0x92) */ 1299*1319b2f6SOder Chiou #define RT5645_PVDD_DET_MASK (0x1 << 15) 1300*1319b2f6SOder Chiou #define RT5645_PVDD_DET_SFT 15 1301*1319b2f6SOder Chiou #define RT5645_PVDD_DET_DIS (0x0 << 15) 1302*1319b2f6SOder Chiou #define RT5645_PVDD_DET_EN (0x1 << 15) 1303*1319b2f6SOder Chiou #define RT5645_SPK_AG_MASK (0x1 << 14) 1304*1319b2f6SOder Chiou #define RT5645_SPK_AG_SFT 14 1305*1319b2f6SOder Chiou #define RT5645_SPK_AG_DIS (0x0 << 14) 1306*1319b2f6SOder Chiou #define RT5645_SPK_AG_EN (0x1 << 14) 1307*1319b2f6SOder Chiou 1308*1319b2f6SOder Chiou /* Micbias Control (0x93) */ 1309*1319b2f6SOder Chiou #define RT5645_MIC1_BS_MASK (0x1 << 15) 1310*1319b2f6SOder Chiou #define RT5645_MIC1_BS_SFT 15 1311*1319b2f6SOder Chiou #define RT5645_MIC1_BS_9AV (0x0 << 15) 1312*1319b2f6SOder Chiou #define RT5645_MIC1_BS_75AV (0x1 << 15) 1313*1319b2f6SOder Chiou #define RT5645_MIC2_BS_MASK (0x1 << 14) 1314*1319b2f6SOder Chiou #define RT5645_MIC2_BS_SFT 14 1315*1319b2f6SOder Chiou #define RT5645_MIC2_BS_9AV (0x0 << 14) 1316*1319b2f6SOder Chiou #define RT5645_MIC2_BS_75AV (0x1 << 14) 1317*1319b2f6SOder Chiou #define RT5645_MIC1_CLK_MASK (0x1 << 13) 1318*1319b2f6SOder Chiou #define RT5645_MIC1_CLK_SFT 13 1319*1319b2f6SOder Chiou #define RT5645_MIC1_CLK_DIS (0x0 << 13) 1320*1319b2f6SOder Chiou #define RT5645_MIC1_CLK_EN (0x1 << 13) 1321*1319b2f6SOder Chiou #define RT5645_MIC2_CLK_MASK (0x1 << 12) 1322*1319b2f6SOder Chiou #define RT5645_MIC2_CLK_SFT 12 1323*1319b2f6SOder Chiou #define RT5645_MIC2_CLK_DIS (0x0 << 12) 1324*1319b2f6SOder Chiou #define RT5645_MIC2_CLK_EN (0x1 << 12) 1325*1319b2f6SOder Chiou #define RT5645_MIC1_OVCD_MASK (0x1 << 11) 1326*1319b2f6SOder Chiou #define RT5645_MIC1_OVCD_SFT 11 1327*1319b2f6SOder Chiou #define RT5645_MIC1_OVCD_DIS (0x0 << 11) 1328*1319b2f6SOder Chiou #define RT5645_MIC1_OVCD_EN (0x1 << 11) 1329*1319b2f6SOder Chiou #define RT5645_MIC1_OVTH_MASK (0x3 << 9) 1330*1319b2f6SOder Chiou #define RT5645_MIC1_OVTH_SFT 9 1331*1319b2f6SOder Chiou #define RT5645_MIC1_OVTH_600UA (0x0 << 9) 1332*1319b2f6SOder Chiou #define RT5645_MIC1_OVTH_1500UA (0x1 << 9) 1333*1319b2f6SOder Chiou #define RT5645_MIC1_OVTH_2000UA (0x2 << 9) 1334*1319b2f6SOder Chiou #define RT5645_MIC2_OVCD_MASK (0x1 << 8) 1335*1319b2f6SOder Chiou #define RT5645_MIC2_OVCD_SFT 8 1336*1319b2f6SOder Chiou #define RT5645_MIC2_OVCD_DIS (0x0 << 8) 1337*1319b2f6SOder Chiou #define RT5645_MIC2_OVCD_EN (0x1 << 8) 1338*1319b2f6SOder Chiou #define RT5645_MIC2_OVTH_MASK (0x3 << 6) 1339*1319b2f6SOder Chiou #define RT5645_MIC2_OVTH_SFT 6 1340*1319b2f6SOder Chiou #define RT5645_MIC2_OVTH_600UA (0x0 << 6) 1341*1319b2f6SOder Chiou #define RT5645_MIC2_OVTH_1500UA (0x1 << 6) 1342*1319b2f6SOder Chiou #define RT5645_MIC2_OVTH_2000UA (0x2 << 6) 1343*1319b2f6SOder Chiou #define RT5645_PWR_MB_MASK (0x1 << 5) 1344*1319b2f6SOder Chiou #define RT5645_PWR_MB_SFT 5 1345*1319b2f6SOder Chiou #define RT5645_PWR_MB_PD (0x0 << 5) 1346*1319b2f6SOder Chiou #define RT5645_PWR_MB_PU (0x1 << 5) 1347*1319b2f6SOder Chiou #define RT5645_PWR_CLK25M_MASK (0x1 << 4) 1348*1319b2f6SOder Chiou #define RT5645_PWR_CLK25M_SFT 4 1349*1319b2f6SOder Chiou #define RT5645_PWR_CLK25M_PD (0x0 << 4) 1350*1319b2f6SOder Chiou #define RT5645_PWR_CLK25M_PU (0x1 << 4) 1351*1319b2f6SOder Chiou 1352*1319b2f6SOder Chiou /* VAD Control 4 (0x9d) */ 1353*1319b2f6SOder Chiou #define RT5645_VAD_SEL_MASK (0x3 << 8) 1354*1319b2f6SOder Chiou #define RT5645_VAD_SEL_SFT 8 1355*1319b2f6SOder Chiou 1356*1319b2f6SOder Chiou /* EQ Control 1 (0xb0) */ 1357*1319b2f6SOder Chiou #define RT5645_EQ_SRC_MASK (0x1 << 15) 1358*1319b2f6SOder Chiou #define RT5645_EQ_SRC_SFT 15 1359*1319b2f6SOder Chiou #define RT5645_EQ_SRC_DAC (0x0 << 15) 1360*1319b2f6SOder Chiou #define RT5645_EQ_SRC_ADC (0x1 << 15) 1361*1319b2f6SOder Chiou #define RT5645_EQ_UPD (0x1 << 14) 1362*1319b2f6SOder Chiou #define RT5645_EQ_UPD_BIT 14 1363*1319b2f6SOder Chiou #define RT5645_EQ_CD_MASK (0x1 << 13) 1364*1319b2f6SOder Chiou #define RT5645_EQ_CD_SFT 13 1365*1319b2f6SOder Chiou #define RT5645_EQ_CD_DIS (0x0 << 13) 1366*1319b2f6SOder Chiou #define RT5645_EQ_CD_EN (0x1 << 13) 1367*1319b2f6SOder Chiou #define RT5645_EQ_DITH_MASK (0x3 << 8) 1368*1319b2f6SOder Chiou #define RT5645_EQ_DITH_SFT 8 1369*1319b2f6SOder Chiou #define RT5645_EQ_DITH_NOR (0x0 << 8) 1370*1319b2f6SOder Chiou #define RT5645_EQ_DITH_LSB (0x1 << 8) 1371*1319b2f6SOder Chiou #define RT5645_EQ_DITH_LSB_1 (0x2 << 8) 1372*1319b2f6SOder Chiou #define RT5645_EQ_DITH_LSB_2 (0x3 << 8) 1373*1319b2f6SOder Chiou 1374*1319b2f6SOder Chiou /* EQ Control 2 (0xb1) */ 1375*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_M_MASK (0x1 << 8) 1376*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_M_SFT 8 1377*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_M_HI (0x0 << 8) 1378*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_M_1ST (0x1 << 8) 1379*1319b2f6SOder Chiou #define RT5645_EQ_LPF1_M_MASK (0x1 << 7) 1380*1319b2f6SOder Chiou #define RT5645_EQ_LPF1_M_SFT 7 1381*1319b2f6SOder Chiou #define RT5645_EQ_LPF1_M_LO (0x0 << 7) 1382*1319b2f6SOder Chiou #define RT5645_EQ_LPF1_M_1ST (0x1 << 7) 1383*1319b2f6SOder Chiou #define RT5645_EQ_HPF2_MASK (0x1 << 6) 1384*1319b2f6SOder Chiou #define RT5645_EQ_HPF2_SFT 6 1385*1319b2f6SOder Chiou #define RT5645_EQ_HPF2_DIS (0x0 << 6) 1386*1319b2f6SOder Chiou #define RT5645_EQ_HPF2_EN (0x1 << 6) 1387*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_MASK (0x1 << 5) 1388*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_SFT 5 1389*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_DIS (0x0 << 5) 1390*1319b2f6SOder Chiou #define RT5645_EQ_HPF1_EN (0x1 << 5) 1391*1319b2f6SOder Chiou #define RT5645_EQ_BPF4_MASK (0x1 << 4) 1392*1319b2f6SOder Chiou #define RT5645_EQ_BPF4_SFT 4 1393*1319b2f6SOder Chiou #define RT5645_EQ_BPF4_DIS (0x0 << 4) 1394*1319b2f6SOder Chiou #define RT5645_EQ_BPF4_EN (0x1 << 4) 1395*1319b2f6SOder Chiou #define RT5645_EQ_BPF3_MASK (0x1 << 3) 1396*1319b2f6SOder Chiou #define RT5645_EQ_BPF3_SFT 3 1397*1319b2f6SOder Chiou #define RT5645_EQ_BPF3_DIS (0x0 << 3) 1398*1319b2f6SOder Chiou #define RT5645_EQ_BPF3_EN (0x1 << 3) 1399*1319b2f6SOder Chiou #define RT5645_EQ_BPF2_MASK (0x1 << 2) 1400*1319b2f6SOder Chiou #define RT5645_EQ_BPF2_SFT 2 1401*1319b2f6SOder Chiou #define RT5645_EQ_BPF2_DIS (0x0 << 2) 1402*1319b2f6SOder Chiou #define RT5645_EQ_BPF2_EN (0x1 << 2) 1403*1319b2f6SOder Chiou #define RT5645_EQ_BPF1_MASK (0x1 << 1) 1404*1319b2f6SOder Chiou #define RT5645_EQ_BPF1_SFT 1 1405*1319b2f6SOder Chiou #define RT5645_EQ_BPF1_DIS (0x0 << 1) 1406*1319b2f6SOder Chiou #define RT5645_EQ_BPF1_EN (0x1 << 1) 1407*1319b2f6SOder Chiou #define RT5645_EQ_LPF_MASK (0x1) 1408*1319b2f6SOder Chiou #define RT5645_EQ_LPF_SFT 0 1409*1319b2f6SOder Chiou #define RT5645_EQ_LPF_DIS (0x0) 1410*1319b2f6SOder Chiou #define RT5645_EQ_LPF_EN (0x1) 1411*1319b2f6SOder Chiou #define RT5645_EQ_CTRL_MASK (0x7f) 1412*1319b2f6SOder Chiou 1413*1319b2f6SOder Chiou /* Memory Test (0xb2) */ 1414*1319b2f6SOder Chiou #define RT5645_MT_MASK (0x1 << 15) 1415*1319b2f6SOder Chiou #define RT5645_MT_SFT 15 1416*1319b2f6SOder Chiou #define RT5645_MT_DIS (0x0 << 15) 1417*1319b2f6SOder Chiou #define RT5645_MT_EN (0x1 << 15) 1418*1319b2f6SOder Chiou 1419*1319b2f6SOder Chiou /* DRC/AGC Control 1 (0xb4) */ 1420*1319b2f6SOder Chiou #define RT5645_DRC_AGC_P_MASK (0x1 << 15) 1421*1319b2f6SOder Chiou #define RT5645_DRC_AGC_P_SFT 15 1422*1319b2f6SOder Chiou #define RT5645_DRC_AGC_P_DAC (0x0 << 15) 1423*1319b2f6SOder Chiou #define RT5645_DRC_AGC_P_ADC (0x1 << 15) 1424*1319b2f6SOder Chiou #define RT5645_DRC_AGC_MASK (0x1 << 14) 1425*1319b2f6SOder Chiou #define RT5645_DRC_AGC_SFT 14 1426*1319b2f6SOder Chiou #define RT5645_DRC_AGC_DIS (0x0 << 14) 1427*1319b2f6SOder Chiou #define RT5645_DRC_AGC_EN (0x1 << 14) 1428*1319b2f6SOder Chiou #define RT5645_DRC_AGC_UPD (0x1 << 13) 1429*1319b2f6SOder Chiou #define RT5645_DRC_AGC_UPD_BIT 13 1430*1319b2f6SOder Chiou #define RT5645_DRC_AGC_AR_MASK (0x1f << 8) 1431*1319b2f6SOder Chiou #define RT5645_DRC_AGC_AR_SFT 8 1432*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_MASK (0x7 << 5) 1433*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_SFT 5 1434*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_48K (0x1 << 5) 1435*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_96K (0x2 << 5) 1436*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_192K (0x3 << 5) 1437*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_441K (0x5 << 5) 1438*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_882K (0x6 << 5) 1439*1319b2f6SOder Chiou #define RT5645_DRC_AGC_R_1764K (0x7 << 5) 1440*1319b2f6SOder Chiou #define RT5645_DRC_AGC_RC_MASK (0x1f) 1441*1319b2f6SOder Chiou #define RT5645_DRC_AGC_RC_SFT 0 1442*1319b2f6SOder Chiou 1443*1319b2f6SOder Chiou /* DRC/AGC Control 2 (0xb5) */ 1444*1319b2f6SOder Chiou #define RT5645_DRC_AGC_POB_MASK (0x3f << 8) 1445*1319b2f6SOder Chiou #define RT5645_DRC_AGC_POB_SFT 8 1446*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CP_MASK (0x1 << 7) 1447*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CP_SFT 7 1448*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CP_DIS (0x0 << 7) 1449*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CP_EN (0x1 << 7) 1450*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_MASK (0x3 << 5) 1451*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_SFT 5 1452*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_1_1 (0x0 << 5) 1453*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_1_2 (0x1 << 5) 1454*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_1_3 (0x2 << 5) 1455*1319b2f6SOder Chiou #define RT5645_DRC_AGC_CPR_1_4 (0x3 << 5) 1456*1319b2f6SOder Chiou #define RT5645_DRC_AGC_PRB_MASK (0x1f) 1457*1319b2f6SOder Chiou #define RT5645_DRC_AGC_PRB_SFT 0 1458*1319b2f6SOder Chiou 1459*1319b2f6SOder Chiou /* DRC/AGC Control 3 (0xb6) */ 1460*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGB_MASK (0xf << 12) 1461*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGB_SFT 12 1462*1319b2f6SOder Chiou #define RT5645_DRC_AGC_TAR_MASK (0x1f << 7) 1463*1319b2f6SOder Chiou #define RT5645_DRC_AGC_TAR_SFT 7 1464*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NG_MASK (0x1 << 6) 1465*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NG_SFT 6 1466*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NG_DIS (0x0 << 6) 1467*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NG_EN (0x1 << 6) 1468*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGH_MASK (0x1 << 5) 1469*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGH_SFT 5 1470*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGH_DIS (0x0 << 5) 1471*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGH_EN (0x1 << 5) 1472*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGT_MASK (0x1f) 1473*1319b2f6SOder Chiou #define RT5645_DRC_AGC_NGT_SFT 0 1474*1319b2f6SOder Chiou 1475*1319b2f6SOder Chiou /* ANC Control 1 (0xb8) */ 1476*1319b2f6SOder Chiou #define RT5645_ANC_M_MASK (0x1 << 15) 1477*1319b2f6SOder Chiou #define RT5645_ANC_M_SFT 15 1478*1319b2f6SOder Chiou #define RT5645_ANC_M_NOR (0x0 << 15) 1479*1319b2f6SOder Chiou #define RT5645_ANC_M_REV (0x1 << 15) 1480*1319b2f6SOder Chiou #define RT5645_ANC_MASK (0x1 << 14) 1481*1319b2f6SOder Chiou #define RT5645_ANC_SFT 14 1482*1319b2f6SOder Chiou #define RT5645_ANC_DIS (0x0 << 14) 1483*1319b2f6SOder Chiou #define RT5645_ANC_EN (0x1 << 14) 1484*1319b2f6SOder Chiou #define RT5645_ANC_MD_MASK (0x3 << 12) 1485*1319b2f6SOder Chiou #define RT5645_ANC_MD_SFT 12 1486*1319b2f6SOder Chiou #define RT5645_ANC_MD_DIS (0x0 << 12) 1487*1319b2f6SOder Chiou #define RT5645_ANC_MD_67MS (0x1 << 12) 1488*1319b2f6SOder Chiou #define RT5645_ANC_MD_267MS (0x2 << 12) 1489*1319b2f6SOder Chiou #define RT5645_ANC_MD_1067MS (0x3 << 12) 1490*1319b2f6SOder Chiou #define RT5645_ANC_SN_MASK (0x1 << 11) 1491*1319b2f6SOder Chiou #define RT5645_ANC_SN_SFT 11 1492*1319b2f6SOder Chiou #define RT5645_ANC_SN_DIS (0x0 << 11) 1493*1319b2f6SOder Chiou #define RT5645_ANC_SN_EN (0x1 << 11) 1494*1319b2f6SOder Chiou #define RT5645_ANC_CLK_MASK (0x1 << 10) 1495*1319b2f6SOder Chiou #define RT5645_ANC_CLK_SFT 10 1496*1319b2f6SOder Chiou #define RT5645_ANC_CLK_ANC (0x0 << 10) 1497*1319b2f6SOder Chiou #define RT5645_ANC_CLK_REG (0x1 << 10) 1498*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_MASK (0x3 << 8) 1499*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_SFT 8 1500*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_DIS (0x0 << 8) 1501*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_T1 (0x1 << 8) 1502*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_T2 (0x2 << 8) 1503*1319b2f6SOder Chiou #define RT5645_ANC_ZCD_WT (0x3 << 8) 1504*1319b2f6SOder Chiou #define RT5645_ANC_CS_MASK (0x1 << 7) 1505*1319b2f6SOder Chiou #define RT5645_ANC_CS_SFT 7 1506*1319b2f6SOder Chiou #define RT5645_ANC_CS_DIS (0x0 << 7) 1507*1319b2f6SOder Chiou #define RT5645_ANC_CS_EN (0x1 << 7) 1508*1319b2f6SOder Chiou #define RT5645_ANC_SW_MASK (0x1 << 6) 1509*1319b2f6SOder Chiou #define RT5645_ANC_SW_SFT 6 1510*1319b2f6SOder Chiou #define RT5645_ANC_SW_NOR (0x0 << 6) 1511*1319b2f6SOder Chiou #define RT5645_ANC_SW_AUTO (0x1 << 6) 1512*1319b2f6SOder Chiou #define RT5645_ANC_CO_L_MASK (0x3f) 1513*1319b2f6SOder Chiou #define RT5645_ANC_CO_L_SFT 0 1514*1319b2f6SOder Chiou 1515*1319b2f6SOder Chiou /* ANC Control 2 (0xb6) */ 1516*1319b2f6SOder Chiou #define RT5645_ANC_FG_R_MASK (0xf << 12) 1517*1319b2f6SOder Chiou #define RT5645_ANC_FG_R_SFT 12 1518*1319b2f6SOder Chiou #define RT5645_ANC_FG_L_MASK (0xf << 8) 1519*1319b2f6SOder Chiou #define RT5645_ANC_FG_L_SFT 8 1520*1319b2f6SOder Chiou #define RT5645_ANC_CG_R_MASK (0xf << 4) 1521*1319b2f6SOder Chiou #define RT5645_ANC_CG_R_SFT 4 1522*1319b2f6SOder Chiou #define RT5645_ANC_CG_L_MASK (0xf) 1523*1319b2f6SOder Chiou #define RT5645_ANC_CG_L_SFT 0 1524*1319b2f6SOder Chiou 1525*1319b2f6SOder Chiou /* ANC Control 3 (0xb6) */ 1526*1319b2f6SOder Chiou #define RT5645_ANC_CD_MASK (0x1 << 6) 1527*1319b2f6SOder Chiou #define RT5645_ANC_CD_SFT 6 1528*1319b2f6SOder Chiou #define RT5645_ANC_CD_BOTH (0x0 << 6) 1529*1319b2f6SOder Chiou #define RT5645_ANC_CD_IND (0x1 << 6) 1530*1319b2f6SOder Chiou #define RT5645_ANC_CO_R_MASK (0x3f) 1531*1319b2f6SOder Chiou #define RT5645_ANC_CO_R_SFT 0 1532*1319b2f6SOder Chiou 1533*1319b2f6SOder Chiou /* Jack Detect Control (0xbb) */ 1534*1319b2f6SOder Chiou #define RT5645_JD_MASK (0x7 << 13) 1535*1319b2f6SOder Chiou #define RT5645_JD_SFT 13 1536*1319b2f6SOder Chiou #define RT5645_JD_DIS (0x0 << 13) 1537*1319b2f6SOder Chiou #define RT5645_JD_GPIO1 (0x1 << 13) 1538*1319b2f6SOder Chiou #define RT5645_JD_JD1_IN4P (0x2 << 13) 1539*1319b2f6SOder Chiou #define RT5645_JD_JD2_IN4N (0x3 << 13) 1540*1319b2f6SOder Chiou #define RT5645_JD_GPIO2 (0x4 << 13) 1541*1319b2f6SOder Chiou #define RT5645_JD_GPIO3 (0x5 << 13) 1542*1319b2f6SOder Chiou #define RT5645_JD_GPIO4 (0x6 << 13) 1543*1319b2f6SOder Chiou #define RT5645_JD_HP_MASK (0x1 << 11) 1544*1319b2f6SOder Chiou #define RT5645_JD_HP_SFT 11 1545*1319b2f6SOder Chiou #define RT5645_JD_HP_DIS (0x0 << 11) 1546*1319b2f6SOder Chiou #define RT5645_JD_HP_EN (0x1 << 11) 1547*1319b2f6SOder Chiou #define RT5645_JD_HP_TRG_MASK (0x1 << 10) 1548*1319b2f6SOder Chiou #define RT5645_JD_HP_TRG_SFT 10 1549*1319b2f6SOder Chiou #define RT5645_JD_HP_TRG_LO (0x0 << 10) 1550*1319b2f6SOder Chiou #define RT5645_JD_HP_TRG_HI (0x1 << 10) 1551*1319b2f6SOder Chiou #define RT5645_JD_SPL_MASK (0x1 << 9) 1552*1319b2f6SOder Chiou #define RT5645_JD_SPL_SFT 9 1553*1319b2f6SOder Chiou #define RT5645_JD_SPL_DIS (0x0 << 9) 1554*1319b2f6SOder Chiou #define RT5645_JD_SPL_EN (0x1 << 9) 1555*1319b2f6SOder Chiou #define RT5645_JD_SPL_TRG_MASK (0x1 << 8) 1556*1319b2f6SOder Chiou #define RT5645_JD_SPL_TRG_SFT 8 1557*1319b2f6SOder Chiou #define RT5645_JD_SPL_TRG_LO (0x0 << 8) 1558*1319b2f6SOder Chiou #define RT5645_JD_SPL_TRG_HI (0x1 << 8) 1559*1319b2f6SOder Chiou #define RT5645_JD_SPR_MASK (0x1 << 7) 1560*1319b2f6SOder Chiou #define RT5645_JD_SPR_SFT 7 1561*1319b2f6SOder Chiou #define RT5645_JD_SPR_DIS (0x0 << 7) 1562*1319b2f6SOder Chiou #define RT5645_JD_SPR_EN (0x1 << 7) 1563*1319b2f6SOder Chiou #define RT5645_JD_SPR_TRG_MASK (0x1 << 6) 1564*1319b2f6SOder Chiou #define RT5645_JD_SPR_TRG_SFT 6 1565*1319b2f6SOder Chiou #define RT5645_JD_SPR_TRG_LO (0x0 << 6) 1566*1319b2f6SOder Chiou #define RT5645_JD_SPR_TRG_HI (0x1 << 6) 1567*1319b2f6SOder Chiou #define RT5645_JD_MO_MASK (0x1 << 5) 1568*1319b2f6SOder Chiou #define RT5645_JD_MO_SFT 5 1569*1319b2f6SOder Chiou #define RT5645_JD_MO_DIS (0x0 << 5) 1570*1319b2f6SOder Chiou #define RT5645_JD_MO_EN (0x1 << 5) 1571*1319b2f6SOder Chiou #define RT5645_JD_MO_TRG_MASK (0x1 << 4) 1572*1319b2f6SOder Chiou #define RT5645_JD_MO_TRG_SFT 4 1573*1319b2f6SOder Chiou #define RT5645_JD_MO_TRG_LO (0x0 << 4) 1574*1319b2f6SOder Chiou #define RT5645_JD_MO_TRG_HI (0x1 << 4) 1575*1319b2f6SOder Chiou #define RT5645_JD_LO_MASK (0x1 << 3) 1576*1319b2f6SOder Chiou #define RT5645_JD_LO_SFT 3 1577*1319b2f6SOder Chiou #define RT5645_JD_LO_DIS (0x0 << 3) 1578*1319b2f6SOder Chiou #define RT5645_JD_LO_EN (0x1 << 3) 1579*1319b2f6SOder Chiou #define RT5645_JD_LO_TRG_MASK (0x1 << 2) 1580*1319b2f6SOder Chiou #define RT5645_JD_LO_TRG_SFT 2 1581*1319b2f6SOder Chiou #define RT5645_JD_LO_TRG_LO (0x0 << 2) 1582*1319b2f6SOder Chiou #define RT5645_JD_LO_TRG_HI (0x1 << 2) 1583*1319b2f6SOder Chiou #define RT5645_JD1_IN4P_MASK (0x1 << 1) 1584*1319b2f6SOder Chiou #define RT5645_JD1_IN4P_SFT 1 1585*1319b2f6SOder Chiou #define RT5645_JD1_IN4P_DIS (0x0 << 1) 1586*1319b2f6SOder Chiou #define RT5645_JD1_IN4P_EN (0x1 << 1) 1587*1319b2f6SOder Chiou #define RT5645_JD2_IN4N_MASK (0x1) 1588*1319b2f6SOder Chiou #define RT5645_JD2_IN4N_SFT 0 1589*1319b2f6SOder Chiou #define RT5645_JD2_IN4N_DIS (0x0) 1590*1319b2f6SOder Chiou #define RT5645_JD2_IN4N_EN (0x1) 1591*1319b2f6SOder Chiou 1592*1319b2f6SOder Chiou /* Jack detect for ANC (0xbc) */ 1593*1319b2f6SOder Chiou #define RT5645_ANC_DET_MASK (0x3 << 4) 1594*1319b2f6SOder Chiou #define RT5645_ANC_DET_SFT 4 1595*1319b2f6SOder Chiou #define RT5645_ANC_DET_DIS (0x0 << 4) 1596*1319b2f6SOder Chiou #define RT5645_ANC_DET_MB1 (0x1 << 4) 1597*1319b2f6SOder Chiou #define RT5645_ANC_DET_MB2 (0x2 << 4) 1598*1319b2f6SOder Chiou #define RT5645_ANC_DET_JD (0x3 << 4) 1599*1319b2f6SOder Chiou #define RT5645_AD_TRG_MASK (0x1 << 3) 1600*1319b2f6SOder Chiou #define RT5645_AD_TRG_SFT 3 1601*1319b2f6SOder Chiou #define RT5645_AD_TRG_LO (0x0 << 3) 1602*1319b2f6SOder Chiou #define RT5645_AD_TRG_HI (0x1 << 3) 1603*1319b2f6SOder Chiou #define RT5645_ANCM_DET_MASK (0x3 << 4) 1604*1319b2f6SOder Chiou #define RT5645_ANCM_DET_SFT 4 1605*1319b2f6SOder Chiou #define RT5645_ANCM_DET_DIS (0x0 << 4) 1606*1319b2f6SOder Chiou #define RT5645_ANCM_DET_MB1 (0x1 << 4) 1607*1319b2f6SOder Chiou #define RT5645_ANCM_DET_MB2 (0x2 << 4) 1608*1319b2f6SOder Chiou #define RT5645_ANCM_DET_JD (0x3 << 4) 1609*1319b2f6SOder Chiou #define RT5645_AMD_TRG_MASK (0x1 << 3) 1610*1319b2f6SOder Chiou #define RT5645_AMD_TRG_SFT 3 1611*1319b2f6SOder Chiou #define RT5645_AMD_TRG_LO (0x0 << 3) 1612*1319b2f6SOder Chiou #define RT5645_AMD_TRG_HI (0x1 << 3) 1613*1319b2f6SOder Chiou 1614*1319b2f6SOder Chiou /* IRQ Control 1 (0xbd) */ 1615*1319b2f6SOder Chiou #define RT5645_IRQ_JD_MASK (0x1 << 15) 1616*1319b2f6SOder Chiou #define RT5645_IRQ_JD_SFT 15 1617*1319b2f6SOder Chiou #define RT5645_IRQ_JD_BP (0x0 << 15) 1618*1319b2f6SOder Chiou #define RT5645_IRQ_JD_NOR (0x1 << 15) 1619*1319b2f6SOder Chiou #define RT5645_IRQ_OT_MASK (0x1 << 14) 1620*1319b2f6SOder Chiou #define RT5645_IRQ_OT_SFT 14 1621*1319b2f6SOder Chiou #define RT5645_IRQ_OT_BP (0x0 << 14) 1622*1319b2f6SOder Chiou #define RT5645_IRQ_OT_NOR (0x1 << 14) 1623*1319b2f6SOder Chiou #define RT5645_JD_STKY_MASK (0x1 << 13) 1624*1319b2f6SOder Chiou #define RT5645_JD_STKY_SFT 13 1625*1319b2f6SOder Chiou #define RT5645_JD_STKY_DIS (0x0 << 13) 1626*1319b2f6SOder Chiou #define RT5645_JD_STKY_EN (0x1 << 13) 1627*1319b2f6SOder Chiou #define RT5645_OT_STKY_MASK (0x1 << 12) 1628*1319b2f6SOder Chiou #define RT5645_OT_STKY_SFT 12 1629*1319b2f6SOder Chiou #define RT5645_OT_STKY_DIS (0x0 << 12) 1630*1319b2f6SOder Chiou #define RT5645_OT_STKY_EN (0x1 << 12) 1631*1319b2f6SOder Chiou #define RT5645_JD_P_MASK (0x1 << 11) 1632*1319b2f6SOder Chiou #define RT5645_JD_P_SFT 11 1633*1319b2f6SOder Chiou #define RT5645_JD_P_NOR (0x0 << 11) 1634*1319b2f6SOder Chiou #define RT5645_JD_P_INV (0x1 << 11) 1635*1319b2f6SOder Chiou #define RT5645_OT_P_MASK (0x1 << 10) 1636*1319b2f6SOder Chiou #define RT5645_OT_P_SFT 10 1637*1319b2f6SOder Chiou #define RT5645_OT_P_NOR (0x0 << 10) 1638*1319b2f6SOder Chiou #define RT5645_OT_P_INV (0x1 << 10) 1639*1319b2f6SOder Chiou 1640*1319b2f6SOder Chiou /* IRQ Control 2 (0xbe) */ 1641*1319b2f6SOder Chiou #define RT5645_IRQ_MB1_OC_MASK (0x1 << 15) 1642*1319b2f6SOder Chiou #define RT5645_IRQ_MB1_OC_SFT 15 1643*1319b2f6SOder Chiou #define RT5645_IRQ_MB1_OC_BP (0x0 << 15) 1644*1319b2f6SOder Chiou #define RT5645_IRQ_MB1_OC_NOR (0x1 << 15) 1645*1319b2f6SOder Chiou #define RT5645_IRQ_MB2_OC_MASK (0x1 << 14) 1646*1319b2f6SOder Chiou #define RT5645_IRQ_MB2_OC_SFT 14 1647*1319b2f6SOder Chiou #define RT5645_IRQ_MB2_OC_BP (0x0 << 14) 1648*1319b2f6SOder Chiou #define RT5645_IRQ_MB2_OC_NOR (0x1 << 14) 1649*1319b2f6SOder Chiou #define RT5645_MB1_OC_STKY_MASK (0x1 << 13) 1650*1319b2f6SOder Chiou #define RT5645_MB1_OC_STKY_SFT 13 1651*1319b2f6SOder Chiou #define RT5645_MB1_OC_STKY_DIS (0x0 << 13) 1652*1319b2f6SOder Chiou #define RT5645_MB1_OC_STKY_EN (0x1 << 13) 1653*1319b2f6SOder Chiou #define RT5645_MB2_OC_STKY_MASK (0x1 << 12) 1654*1319b2f6SOder Chiou #define RT5645_MB2_OC_STKY_SFT 12 1655*1319b2f6SOder Chiou #define RT5645_MB2_OC_STKY_DIS (0x0 << 12) 1656*1319b2f6SOder Chiou #define RT5645_MB2_OC_STKY_EN (0x1 << 12) 1657*1319b2f6SOder Chiou #define RT5645_MB1_OC_P_MASK (0x1 << 7) 1658*1319b2f6SOder Chiou #define RT5645_MB1_OC_P_SFT 7 1659*1319b2f6SOder Chiou #define RT5645_MB1_OC_P_NOR (0x0 << 7) 1660*1319b2f6SOder Chiou #define RT5645_MB1_OC_P_INV (0x1 << 7) 1661*1319b2f6SOder Chiou #define RT5645_MB2_OC_P_MASK (0x1 << 6) 1662*1319b2f6SOder Chiou #define RT5645_MB2_OC_P_SFT 6 1663*1319b2f6SOder Chiou #define RT5645_MB2_OC_P_NOR (0x0 << 6) 1664*1319b2f6SOder Chiou #define RT5645_MB2_OC_P_INV (0x1 << 6) 1665*1319b2f6SOder Chiou #define RT5645_MB1_OC_CLR (0x1 << 3) 1666*1319b2f6SOder Chiou #define RT5645_MB1_OC_CLR_SFT 3 1667*1319b2f6SOder Chiou #define RT5645_MB2_OC_CLR (0x1 << 2) 1668*1319b2f6SOder Chiou #define RT5645_MB2_OC_CLR_SFT 2 1669*1319b2f6SOder Chiou 1670*1319b2f6SOder Chiou /* GPIO Control 1 (0xc0) */ 1671*1319b2f6SOder Chiou #define RT5645_GP1_PIN_MASK (0x1 << 15) 1672*1319b2f6SOder Chiou #define RT5645_GP1_PIN_SFT 15 1673*1319b2f6SOder Chiou #define RT5645_GP1_PIN_GPIO1 (0x0 << 15) 1674*1319b2f6SOder Chiou #define RT5645_GP1_PIN_IRQ (0x1 << 15) 1675*1319b2f6SOder Chiou #define RT5645_GP2_PIN_MASK (0x1 << 14) 1676*1319b2f6SOder Chiou #define RT5645_GP2_PIN_SFT 14 1677*1319b2f6SOder Chiou #define RT5645_GP2_PIN_GPIO2 (0x0 << 14) 1678*1319b2f6SOder Chiou #define RT5645_GP2_PIN_DMIC1_SCL (0x1 << 14) 1679*1319b2f6SOder Chiou #define RT5645_GP3_PIN_MASK (0x3 << 12) 1680*1319b2f6SOder Chiou #define RT5645_GP3_PIN_SFT 12 1681*1319b2f6SOder Chiou #define RT5645_GP3_PIN_GPIO3 (0x0 << 12) 1682*1319b2f6SOder Chiou #define RT5645_GP3_PIN_DMIC1_SDA (0x1 << 12) 1683*1319b2f6SOder Chiou #define RT5645_GP3_PIN_IRQ (0x2 << 12) 1684*1319b2f6SOder Chiou #define RT5645_GP4_PIN_MASK (0x1 << 11) 1685*1319b2f6SOder Chiou #define RT5645_GP4_PIN_SFT 11 1686*1319b2f6SOder Chiou #define RT5645_GP4_PIN_GPIO4 (0x0 << 11) 1687*1319b2f6SOder Chiou #define RT5645_GP4_PIN_DMIC2_SDA (0x1 << 11) 1688*1319b2f6SOder Chiou #define RT5645_DP_SIG_MASK (0x1 << 10) 1689*1319b2f6SOder Chiou #define RT5645_DP_SIG_SFT 10 1690*1319b2f6SOder Chiou #define RT5645_DP_SIG_TEST (0x0 << 10) 1691*1319b2f6SOder Chiou #define RT5645_DP_SIG_AP (0x1 << 10) 1692*1319b2f6SOder Chiou #define RT5645_GPIO_M_MASK (0x1 << 9) 1693*1319b2f6SOder Chiou #define RT5645_GPIO_M_SFT 9 1694*1319b2f6SOder Chiou #define RT5645_GPIO_M_FLT (0x0 << 9) 1695*1319b2f6SOder Chiou #define RT5645_GPIO_M_PH (0x1 << 9) 1696*1319b2f6SOder Chiou #define RT5645_I2S2_SEL (0x1 << 8) 1697*1319b2f6SOder Chiou #define RT5645_I2S2_SEL_SFT 8 1698*1319b2f6SOder Chiou #define RT5645_GP5_PIN_MASK (0x1 << 7) 1699*1319b2f6SOder Chiou #define RT5645_GP5_PIN_SFT 7 1700*1319b2f6SOder Chiou #define RT5645_GP5_PIN_GPIO5 (0x0 << 7) 1701*1319b2f6SOder Chiou #define RT5645_GP5_PIN_DMIC1_SDA (0x1 << 7) 1702*1319b2f6SOder Chiou #define RT5645_GP6_PIN_MASK (0x1 << 6) 1703*1319b2f6SOder Chiou #define RT5645_GP6_PIN_SFT 6 1704*1319b2f6SOder Chiou #define RT5645_GP6_PIN_GPIO6 (0x0 << 6) 1705*1319b2f6SOder Chiou #define RT5645_GP6_PIN_DMIC2_SDA (0x1 << 6) 1706*1319b2f6SOder Chiou #define RT5645_GP8_PIN_MASK (0x1 << 3) 1707*1319b2f6SOder Chiou #define RT5645_GP8_PIN_SFT 3 1708*1319b2f6SOder Chiou #define RT5645_GP8_PIN_GPIO8 (0x0 << 3) 1709*1319b2f6SOder Chiou #define RT5645_GP8_PIN_DMIC2_SDA (0x1 << 3) 1710*1319b2f6SOder Chiou #define RT5645_GP12_PIN_MASK (0x1 << 2) 1711*1319b2f6SOder Chiou #define RT5645_GP12_PIN_SFT 2 1712*1319b2f6SOder Chiou #define RT5645_GP12_PIN_GPIO12 (0x0 << 2) 1713*1319b2f6SOder Chiou #define RT5645_GP12_PIN_DMIC2_SDA (0x1 << 2) 1714*1319b2f6SOder Chiou #define RT5645_GP11_PIN_MASK (0x1 << 1) 1715*1319b2f6SOder Chiou #define RT5645_GP11_PIN_SFT 1 1716*1319b2f6SOder Chiou #define RT5645_GP11_PIN_GPIO11 (0x0 << 1) 1717*1319b2f6SOder Chiou #define RT5645_GP11_PIN_DMIC1_SDA (0x1 << 1) 1718*1319b2f6SOder Chiou #define RT5645_GP10_PIN_MASK (0x1) 1719*1319b2f6SOder Chiou #define RT5645_GP10_PIN_SFT 0 1720*1319b2f6SOder Chiou #define RT5645_GP10_PIN_GPIO10 (0x0) 1721*1319b2f6SOder Chiou #define RT5645_GP10_PIN_DMIC2_SDA (0x1) 1722*1319b2f6SOder Chiou 1723*1319b2f6SOder Chiou /* GPIO Control 3 (0xc2) */ 1724*1319b2f6SOder Chiou #define RT5645_GP4_PF_MASK (0x1 << 11) 1725*1319b2f6SOder Chiou #define RT5645_GP4_PF_SFT 11 1726*1319b2f6SOder Chiou #define RT5645_GP4_PF_IN (0x0 << 11) 1727*1319b2f6SOder Chiou #define RT5645_GP4_PF_OUT (0x1 << 11) 1728*1319b2f6SOder Chiou #define RT5645_GP4_OUT_MASK (0x1 << 10) 1729*1319b2f6SOder Chiou #define RT5645_GP4_OUT_SFT 10 1730*1319b2f6SOder Chiou #define RT5645_GP4_OUT_LO (0x0 << 10) 1731*1319b2f6SOder Chiou #define RT5645_GP4_OUT_HI (0x1 << 10) 1732*1319b2f6SOder Chiou #define RT5645_GP4_P_MASK (0x1 << 9) 1733*1319b2f6SOder Chiou #define RT5645_GP4_P_SFT 9 1734*1319b2f6SOder Chiou #define RT5645_GP4_P_NOR (0x0 << 9) 1735*1319b2f6SOder Chiou #define RT5645_GP4_P_INV (0x1 << 9) 1736*1319b2f6SOder Chiou #define RT5645_GP3_PF_MASK (0x1 << 8) 1737*1319b2f6SOder Chiou #define RT5645_GP3_PF_SFT 8 1738*1319b2f6SOder Chiou #define RT5645_GP3_PF_IN (0x0 << 8) 1739*1319b2f6SOder Chiou #define RT5645_GP3_PF_OUT (0x1 << 8) 1740*1319b2f6SOder Chiou #define RT5645_GP3_OUT_MASK (0x1 << 7) 1741*1319b2f6SOder Chiou #define RT5645_GP3_OUT_SFT 7 1742*1319b2f6SOder Chiou #define RT5645_GP3_OUT_LO (0x0 << 7) 1743*1319b2f6SOder Chiou #define RT5645_GP3_OUT_HI (0x1 << 7) 1744*1319b2f6SOder Chiou #define RT5645_GP3_P_MASK (0x1 << 6) 1745*1319b2f6SOder Chiou #define RT5645_GP3_P_SFT 6 1746*1319b2f6SOder Chiou #define RT5645_GP3_P_NOR (0x0 << 6) 1747*1319b2f6SOder Chiou #define RT5645_GP3_P_INV (0x1 << 6) 1748*1319b2f6SOder Chiou #define RT5645_GP2_PF_MASK (0x1 << 5) 1749*1319b2f6SOder Chiou #define RT5645_GP2_PF_SFT 5 1750*1319b2f6SOder Chiou #define RT5645_GP2_PF_IN (0x0 << 5) 1751*1319b2f6SOder Chiou #define RT5645_GP2_PF_OUT (0x1 << 5) 1752*1319b2f6SOder Chiou #define RT5645_GP2_OUT_MASK (0x1 << 4) 1753*1319b2f6SOder Chiou #define RT5645_GP2_OUT_SFT 4 1754*1319b2f6SOder Chiou #define RT5645_GP2_OUT_LO (0x0 << 4) 1755*1319b2f6SOder Chiou #define RT5645_GP2_OUT_HI (0x1 << 4) 1756*1319b2f6SOder Chiou #define RT5645_GP2_P_MASK (0x1 << 3) 1757*1319b2f6SOder Chiou #define RT5645_GP2_P_SFT 3 1758*1319b2f6SOder Chiou #define RT5645_GP2_P_NOR (0x0 << 3) 1759*1319b2f6SOder Chiou #define RT5645_GP2_P_INV (0x1 << 3) 1760*1319b2f6SOder Chiou #define RT5645_GP1_PF_MASK (0x1 << 2) 1761*1319b2f6SOder Chiou #define RT5645_GP1_PF_SFT 2 1762*1319b2f6SOder Chiou #define RT5645_GP1_PF_IN (0x0 << 2) 1763*1319b2f6SOder Chiou #define RT5645_GP1_PF_OUT (0x1 << 2) 1764*1319b2f6SOder Chiou #define RT5645_GP1_OUT_MASK (0x1 << 1) 1765*1319b2f6SOder Chiou #define RT5645_GP1_OUT_SFT 1 1766*1319b2f6SOder Chiou #define RT5645_GP1_OUT_LO (0x0 << 1) 1767*1319b2f6SOder Chiou #define RT5645_GP1_OUT_HI (0x1 << 1) 1768*1319b2f6SOder Chiou #define RT5645_GP1_P_MASK (0x1) 1769*1319b2f6SOder Chiou #define RT5645_GP1_P_SFT 0 1770*1319b2f6SOder Chiou #define RT5645_GP1_P_NOR (0x0) 1771*1319b2f6SOder Chiou #define RT5645_GP1_P_INV (0x1) 1772*1319b2f6SOder Chiou 1773*1319b2f6SOder Chiou /* Programmable Register Array Control 1 (0xc8) */ 1774*1319b2f6SOder Chiou #define RT5645_REG_SEQ_MASK (0xf << 12) 1775*1319b2f6SOder Chiou #define RT5645_REG_SEQ_SFT 12 1776*1319b2f6SOder Chiou #define RT5645_SEQ1_ST_MASK (0x1 << 11) /*RO*/ 1777*1319b2f6SOder Chiou #define RT5645_SEQ1_ST_SFT 11 1778*1319b2f6SOder Chiou #define RT5645_SEQ1_ST_RUN (0x0 << 11) 1779*1319b2f6SOder Chiou #define RT5645_SEQ1_ST_FIN (0x1 << 11) 1780*1319b2f6SOder Chiou #define RT5645_SEQ2_ST_MASK (0x1 << 10) /*RO*/ 1781*1319b2f6SOder Chiou #define RT5645_SEQ2_ST_SFT 10 1782*1319b2f6SOder Chiou #define RT5645_SEQ2_ST_RUN (0x0 << 10) 1783*1319b2f6SOder Chiou #define RT5645_SEQ2_ST_FIN (0x1 << 10) 1784*1319b2f6SOder Chiou #define RT5645_REG_LV_MASK (0x1 << 9) 1785*1319b2f6SOder Chiou #define RT5645_REG_LV_SFT 9 1786*1319b2f6SOder Chiou #define RT5645_REG_LV_MX (0x0 << 9) 1787*1319b2f6SOder Chiou #define RT5645_REG_LV_PR (0x1 << 9) 1788*1319b2f6SOder Chiou #define RT5645_SEQ_2_PT_MASK (0x1 << 8) 1789*1319b2f6SOder Chiou #define RT5645_SEQ_2_PT_BIT 8 1790*1319b2f6SOder Chiou #define RT5645_REG_IDX_MASK (0xff) 1791*1319b2f6SOder Chiou #define RT5645_REG_IDX_SFT 0 1792*1319b2f6SOder Chiou 1793*1319b2f6SOder Chiou /* Programmable Register Array Control 2 (0xc9) */ 1794*1319b2f6SOder Chiou #define RT5645_REG_DAT_MASK (0xffff) 1795*1319b2f6SOder Chiou #define RT5645_REG_DAT_SFT 0 1796*1319b2f6SOder Chiou 1797*1319b2f6SOder Chiou /* Programmable Register Array Control 3 (0xca) */ 1798*1319b2f6SOder Chiou #define RT5645_SEQ_DLY_MASK (0xff << 8) 1799*1319b2f6SOder Chiou #define RT5645_SEQ_DLY_SFT 8 1800*1319b2f6SOder Chiou #define RT5645_PROG_MASK (0x1 << 7) 1801*1319b2f6SOder Chiou #define RT5645_PROG_SFT 7 1802*1319b2f6SOder Chiou #define RT5645_PROG_DIS (0x0 << 7) 1803*1319b2f6SOder Chiou #define RT5645_PROG_EN (0x1 << 7) 1804*1319b2f6SOder Chiou #define RT5645_SEQ1_PT_RUN (0x1 << 6) 1805*1319b2f6SOder Chiou #define RT5645_SEQ1_PT_RUN_BIT 6 1806*1319b2f6SOder Chiou #define RT5645_SEQ2_PT_RUN (0x1 << 5) 1807*1319b2f6SOder Chiou #define RT5645_SEQ2_PT_RUN_BIT 5 1808*1319b2f6SOder Chiou 1809*1319b2f6SOder Chiou /* Programmable Register Array Control 4 (0xcb) */ 1810*1319b2f6SOder Chiou #define RT5645_SEQ1_START_MASK (0xf << 8) 1811*1319b2f6SOder Chiou #define RT5645_SEQ1_START_SFT 8 1812*1319b2f6SOder Chiou #define RT5645_SEQ1_END_MASK (0xf) 1813*1319b2f6SOder Chiou #define RT5645_SEQ1_END_SFT 0 1814*1319b2f6SOder Chiou 1815*1319b2f6SOder Chiou /* Programmable Register Array Control 5 (0xcc) */ 1816*1319b2f6SOder Chiou #define RT5645_SEQ2_START_MASK (0xf << 8) 1817*1319b2f6SOder Chiou #define RT5645_SEQ2_START_SFT 8 1818*1319b2f6SOder Chiou #define RT5645_SEQ2_END_MASK (0xf) 1819*1319b2f6SOder Chiou #define RT5645_SEQ2_END_SFT 0 1820*1319b2f6SOder Chiou 1821*1319b2f6SOder Chiou /* Scramble Function (0xcd) */ 1822*1319b2f6SOder Chiou #define RT5645_SCB_KEY_MASK (0xff) 1823*1319b2f6SOder Chiou #define RT5645_SCB_KEY_SFT 0 1824*1319b2f6SOder Chiou 1825*1319b2f6SOder Chiou /* Scramble Control (0xce) */ 1826*1319b2f6SOder Chiou #define RT5645_SCB_SWAP_MASK (0x1 << 15) 1827*1319b2f6SOder Chiou #define RT5645_SCB_SWAP_SFT 15 1828*1319b2f6SOder Chiou #define RT5645_SCB_SWAP_DIS (0x0 << 15) 1829*1319b2f6SOder Chiou #define RT5645_SCB_SWAP_EN (0x1 << 15) 1830*1319b2f6SOder Chiou #define RT5645_SCB_MASK (0x1 << 14) 1831*1319b2f6SOder Chiou #define RT5645_SCB_SFT 14 1832*1319b2f6SOder Chiou #define RT5645_SCB_DIS (0x0 << 14) 1833*1319b2f6SOder Chiou #define RT5645_SCB_EN (0x1 << 14) 1834*1319b2f6SOder Chiou 1835*1319b2f6SOder Chiou /* Baseback Control (0xcf) */ 1836*1319b2f6SOder Chiou #define RT5645_BB_MASK (0x1 << 15) 1837*1319b2f6SOder Chiou #define RT5645_BB_SFT 15 1838*1319b2f6SOder Chiou #define RT5645_BB_DIS (0x0 << 15) 1839*1319b2f6SOder Chiou #define RT5645_BB_EN (0x1 << 15) 1840*1319b2f6SOder Chiou #define RT5645_BB_CT_MASK (0x7 << 12) 1841*1319b2f6SOder Chiou #define RT5645_BB_CT_SFT 12 1842*1319b2f6SOder Chiou #define RT5645_BB_CT_A (0x0 << 12) 1843*1319b2f6SOder Chiou #define RT5645_BB_CT_B (0x1 << 12) 1844*1319b2f6SOder Chiou #define RT5645_BB_CT_C (0x2 << 12) 1845*1319b2f6SOder Chiou #define RT5645_BB_CT_D (0x3 << 12) 1846*1319b2f6SOder Chiou #define RT5645_M_BB_L_MASK (0x1 << 9) 1847*1319b2f6SOder Chiou #define RT5645_M_BB_L_SFT 9 1848*1319b2f6SOder Chiou #define RT5645_M_BB_R_MASK (0x1 << 8) 1849*1319b2f6SOder Chiou #define RT5645_M_BB_R_SFT 8 1850*1319b2f6SOder Chiou #define RT5645_M_BB_HPF_L_MASK (0x1 << 7) 1851*1319b2f6SOder Chiou #define RT5645_M_BB_HPF_L_SFT 7 1852*1319b2f6SOder Chiou #define RT5645_M_BB_HPF_R_MASK (0x1 << 6) 1853*1319b2f6SOder Chiou #define RT5645_M_BB_HPF_R_SFT 6 1854*1319b2f6SOder Chiou #define RT5645_G_BB_BST_MASK (0x3f) 1855*1319b2f6SOder Chiou #define RT5645_G_BB_BST_SFT 0 1856*1319b2f6SOder Chiou 1857*1319b2f6SOder Chiou /* MP3 Plus Control 1 (0xd0) */ 1858*1319b2f6SOder Chiou #define RT5645_M_MP3_L_MASK (0x1 << 15) 1859*1319b2f6SOder Chiou #define RT5645_M_MP3_L_SFT 15 1860*1319b2f6SOder Chiou #define RT5645_M_MP3_R_MASK (0x1 << 14) 1861*1319b2f6SOder Chiou #define RT5645_M_MP3_R_SFT 14 1862*1319b2f6SOder Chiou #define RT5645_M_MP3_MASK (0x1 << 13) 1863*1319b2f6SOder Chiou #define RT5645_M_MP3_SFT 13 1864*1319b2f6SOder Chiou #define RT5645_M_MP3_DIS (0x0 << 13) 1865*1319b2f6SOder Chiou #define RT5645_M_MP3_EN (0x1 << 13) 1866*1319b2f6SOder Chiou #define RT5645_EG_MP3_MASK (0x1f << 8) 1867*1319b2f6SOder Chiou #define RT5645_EG_MP3_SFT 8 1868*1319b2f6SOder Chiou #define RT5645_MP3_HLP_MASK (0x1 << 7) 1869*1319b2f6SOder Chiou #define RT5645_MP3_HLP_SFT 7 1870*1319b2f6SOder Chiou #define RT5645_MP3_HLP_DIS (0x0 << 7) 1871*1319b2f6SOder Chiou #define RT5645_MP3_HLP_EN (0x1 << 7) 1872*1319b2f6SOder Chiou #define RT5645_M_MP3_ORG_L_MASK (0x1 << 6) 1873*1319b2f6SOder Chiou #define RT5645_M_MP3_ORG_L_SFT 6 1874*1319b2f6SOder Chiou #define RT5645_M_MP3_ORG_R_MASK (0x1 << 5) 1875*1319b2f6SOder Chiou #define RT5645_M_MP3_ORG_R_SFT 5 1876*1319b2f6SOder Chiou 1877*1319b2f6SOder Chiou /* MP3 Plus Control 2 (0xd1) */ 1878*1319b2f6SOder Chiou #define RT5645_MP3_WT_MASK (0x1 << 13) 1879*1319b2f6SOder Chiou #define RT5645_MP3_WT_SFT 13 1880*1319b2f6SOder Chiou #define RT5645_MP3_WT_1_4 (0x0 << 13) 1881*1319b2f6SOder Chiou #define RT5645_MP3_WT_1_2 (0x1 << 13) 1882*1319b2f6SOder Chiou #define RT5645_OG_MP3_MASK (0x1f << 8) 1883*1319b2f6SOder Chiou #define RT5645_OG_MP3_SFT 8 1884*1319b2f6SOder Chiou #define RT5645_HG_MP3_MASK (0x3f) 1885*1319b2f6SOder Chiou #define RT5645_HG_MP3_SFT 0 1886*1319b2f6SOder Chiou 1887*1319b2f6SOder Chiou /* 3D HP Control 1 (0xd2) */ 1888*1319b2f6SOder Chiou #define RT5645_3D_CF_MASK (0x1 << 15) 1889*1319b2f6SOder Chiou #define RT5645_3D_CF_SFT 15 1890*1319b2f6SOder Chiou #define RT5645_3D_CF_DIS (0x0 << 15) 1891*1319b2f6SOder Chiou #define RT5645_3D_CF_EN (0x1 << 15) 1892*1319b2f6SOder Chiou #define RT5645_3D_HP_MASK (0x1 << 14) 1893*1319b2f6SOder Chiou #define RT5645_3D_HP_SFT 14 1894*1319b2f6SOder Chiou #define RT5645_3D_HP_DIS (0x0 << 14) 1895*1319b2f6SOder Chiou #define RT5645_3D_HP_EN (0x1 << 14) 1896*1319b2f6SOder Chiou #define RT5645_3D_BT_MASK (0x1 << 13) 1897*1319b2f6SOder Chiou #define RT5645_3D_BT_SFT 13 1898*1319b2f6SOder Chiou #define RT5645_3D_BT_DIS (0x0 << 13) 1899*1319b2f6SOder Chiou #define RT5645_3D_BT_EN (0x1 << 13) 1900*1319b2f6SOder Chiou #define RT5645_3D_1F_MIX_MASK (0x3 << 11) 1901*1319b2f6SOder Chiou #define RT5645_3D_1F_MIX_SFT 11 1902*1319b2f6SOder Chiou #define RT5645_3D_HP_M_MASK (0x1 << 10) 1903*1319b2f6SOder Chiou #define RT5645_3D_HP_M_SFT 10 1904*1319b2f6SOder Chiou #define RT5645_3D_HP_M_SUR (0x0 << 10) 1905*1319b2f6SOder Chiou #define RT5645_3D_HP_M_FRO (0x1 << 10) 1906*1319b2f6SOder Chiou #define RT5645_M_3D_HRTF_MASK (0x1 << 9) 1907*1319b2f6SOder Chiou #define RT5645_M_3D_HRTF_SFT 9 1908*1319b2f6SOder Chiou #define RT5645_M_3D_D2H_MASK (0x1 << 8) 1909*1319b2f6SOder Chiou #define RT5645_M_3D_D2H_SFT 8 1910*1319b2f6SOder Chiou #define RT5645_M_3D_D2R_MASK (0x1 << 7) 1911*1319b2f6SOder Chiou #define RT5645_M_3D_D2R_SFT 7 1912*1319b2f6SOder Chiou #define RT5645_M_3D_REVB_MASK (0x1 << 6) 1913*1319b2f6SOder Chiou #define RT5645_M_3D_REVB_SFT 6 1914*1319b2f6SOder Chiou 1915*1319b2f6SOder Chiou /* Adjustable high pass filter control 1 (0xd3) */ 1916*1319b2f6SOder Chiou #define RT5645_2ND_HPF_MASK (0x1 << 15) 1917*1319b2f6SOder Chiou #define RT5645_2ND_HPF_SFT 15 1918*1319b2f6SOder Chiou #define RT5645_2ND_HPF_DIS (0x0 << 15) 1919*1319b2f6SOder Chiou #define RT5645_2ND_HPF_EN (0x1 << 15) 1920*1319b2f6SOder Chiou #define RT5645_HPF_CF_L_MASK (0x7 << 12) 1921*1319b2f6SOder Chiou #define RT5645_HPF_CF_L_SFT 12 1922*1319b2f6SOder Chiou #define RT5645_1ST_HPF_MASK (0x1 << 11) 1923*1319b2f6SOder Chiou #define RT5645_1ST_HPF_SFT 11 1924*1319b2f6SOder Chiou #define RT5645_1ST_HPF_DIS (0x0 << 11) 1925*1319b2f6SOder Chiou #define RT5645_1ST_HPF_EN (0x1 << 11) 1926*1319b2f6SOder Chiou #define RT5645_HPF_CF_R_MASK (0x7 << 8) 1927*1319b2f6SOder Chiou #define RT5645_HPF_CF_R_SFT 8 1928*1319b2f6SOder Chiou #define RT5645_ZD_T_MASK (0x3 << 6) 1929*1319b2f6SOder Chiou #define RT5645_ZD_T_SFT 6 1930*1319b2f6SOder Chiou #define RT5645_ZD_F_MASK (0x3 << 4) 1931*1319b2f6SOder Chiou #define RT5645_ZD_F_SFT 4 1932*1319b2f6SOder Chiou #define RT5645_ZD_F_IM (0x0 << 4) 1933*1319b2f6SOder Chiou #define RT5645_ZD_F_ZC_IM (0x1 << 4) 1934*1319b2f6SOder Chiou #define RT5645_ZD_F_ZC_IOD (0x2 << 4) 1935*1319b2f6SOder Chiou #define RT5645_ZD_F_UN (0x3 << 4) 1936*1319b2f6SOder Chiou 1937*1319b2f6SOder Chiou /* HP calibration control and Amp detection (0xd6) */ 1938*1319b2f6SOder Chiou #define RT5645_SI_DAC_MASK (0x1 << 11) 1939*1319b2f6SOder Chiou #define RT5645_SI_DAC_SFT 11 1940*1319b2f6SOder Chiou #define RT5645_SI_DAC_AUTO (0x0 << 11) 1941*1319b2f6SOder Chiou #define RT5645_SI_DAC_TEST (0x1 << 11) 1942*1319b2f6SOder Chiou #define RT5645_DC_CAL_M_MASK (0x1 << 10) 1943*1319b2f6SOder Chiou #define RT5645_DC_CAL_M_SFT 10 1944*1319b2f6SOder Chiou #define RT5645_DC_CAL_M_CAL (0x0 << 10) 1945*1319b2f6SOder Chiou #define RT5645_DC_CAL_M_NOR (0x1 << 10) 1946*1319b2f6SOder Chiou #define RT5645_DC_CAL_MASK (0x1 << 9) 1947*1319b2f6SOder Chiou #define RT5645_DC_CAL_SFT 9 1948*1319b2f6SOder Chiou #define RT5645_DC_CAL_DIS (0x0 << 9) 1949*1319b2f6SOder Chiou #define RT5645_DC_CAL_EN (0x1 << 9) 1950*1319b2f6SOder Chiou #define RT5645_HPD_RCV_MASK (0x7 << 6) 1951*1319b2f6SOder Chiou #define RT5645_HPD_RCV_SFT 6 1952*1319b2f6SOder Chiou #define RT5645_HPD_PS_MASK (0x1 << 5) 1953*1319b2f6SOder Chiou #define RT5645_HPD_PS_SFT 5 1954*1319b2f6SOder Chiou #define RT5645_HPD_PS_DIS (0x0 << 5) 1955*1319b2f6SOder Chiou #define RT5645_HPD_PS_EN (0x1 << 5) 1956*1319b2f6SOder Chiou #define RT5645_CAL_M_MASK (0x1 << 4) 1957*1319b2f6SOder Chiou #define RT5645_CAL_M_SFT 4 1958*1319b2f6SOder Chiou #define RT5645_CAL_M_DEP (0x0 << 4) 1959*1319b2f6SOder Chiou #define RT5645_CAL_M_CAL (0x1 << 4) 1960*1319b2f6SOder Chiou #define RT5645_CAL_MASK (0x1 << 3) 1961*1319b2f6SOder Chiou #define RT5645_CAL_SFT 3 1962*1319b2f6SOder Chiou #define RT5645_CAL_DIS (0x0 << 3) 1963*1319b2f6SOder Chiou #define RT5645_CAL_EN (0x1 << 3) 1964*1319b2f6SOder Chiou #define RT5645_CAL_TEST_MASK (0x1 << 2) 1965*1319b2f6SOder Chiou #define RT5645_CAL_TEST_SFT 2 1966*1319b2f6SOder Chiou #define RT5645_CAL_TEST_DIS (0x0 << 2) 1967*1319b2f6SOder Chiou #define RT5645_CAL_TEST_EN (0x1 << 2) 1968*1319b2f6SOder Chiou #define RT5645_CAL_P_MASK (0x3) 1969*1319b2f6SOder Chiou #define RT5645_CAL_P_SFT 0 1970*1319b2f6SOder Chiou #define RT5645_CAL_P_NONE (0x0) 1971*1319b2f6SOder Chiou #define RT5645_CAL_P_CAL (0x1) 1972*1319b2f6SOder Chiou #define RT5645_CAL_P_DAC_CAL (0x2) 1973*1319b2f6SOder Chiou 1974*1319b2f6SOder Chiou /* Soft volume and zero cross control 1 (0xd9) */ 1975*1319b2f6SOder Chiou #define RT5645_SV_MASK (0x1 << 15) 1976*1319b2f6SOder Chiou #define RT5645_SV_SFT 15 1977*1319b2f6SOder Chiou #define RT5645_SV_DIS (0x0 << 15) 1978*1319b2f6SOder Chiou #define RT5645_SV_EN (0x1 << 15) 1979*1319b2f6SOder Chiou #define RT5645_SPO_SV_MASK (0x1 << 14) 1980*1319b2f6SOder Chiou #define RT5645_SPO_SV_SFT 14 1981*1319b2f6SOder Chiou #define RT5645_SPO_SV_DIS (0x0 << 14) 1982*1319b2f6SOder Chiou #define RT5645_SPO_SV_EN (0x1 << 14) 1983*1319b2f6SOder Chiou #define RT5645_OUT_SV_MASK (0x1 << 13) 1984*1319b2f6SOder Chiou #define RT5645_OUT_SV_SFT 13 1985*1319b2f6SOder Chiou #define RT5645_OUT_SV_DIS (0x0 << 13) 1986*1319b2f6SOder Chiou #define RT5645_OUT_SV_EN (0x1 << 13) 1987*1319b2f6SOder Chiou #define RT5645_HP_SV_MASK (0x1 << 12) 1988*1319b2f6SOder Chiou #define RT5645_HP_SV_SFT 12 1989*1319b2f6SOder Chiou #define RT5645_HP_SV_DIS (0x0 << 12) 1990*1319b2f6SOder Chiou #define RT5645_HP_SV_EN (0x1 << 12) 1991*1319b2f6SOder Chiou #define RT5645_ZCD_DIG_MASK (0x1 << 11) 1992*1319b2f6SOder Chiou #define RT5645_ZCD_DIG_SFT 11 1993*1319b2f6SOder Chiou #define RT5645_ZCD_DIG_DIS (0x0 << 11) 1994*1319b2f6SOder Chiou #define RT5645_ZCD_DIG_EN (0x1 << 11) 1995*1319b2f6SOder Chiou #define RT5645_ZCD_MASK (0x1 << 10) 1996*1319b2f6SOder Chiou #define RT5645_ZCD_SFT 10 1997*1319b2f6SOder Chiou #define RT5645_ZCD_PD (0x0 << 10) 1998*1319b2f6SOder Chiou #define RT5645_ZCD_PU (0x1 << 10) 1999*1319b2f6SOder Chiou #define RT5645_M_ZCD_MASK (0x3f << 4) 2000*1319b2f6SOder Chiou #define RT5645_M_ZCD_SFT 4 2001*1319b2f6SOder Chiou #define RT5645_M_ZCD_RM_L (0x1 << 9) 2002*1319b2f6SOder Chiou #define RT5645_M_ZCD_RM_R (0x1 << 8) 2003*1319b2f6SOder Chiou #define RT5645_M_ZCD_SM_L (0x1 << 7) 2004*1319b2f6SOder Chiou #define RT5645_M_ZCD_SM_R (0x1 << 6) 2005*1319b2f6SOder Chiou #define RT5645_M_ZCD_OM_L (0x1 << 5) 2006*1319b2f6SOder Chiou #define RT5645_M_ZCD_OM_R (0x1 << 4) 2007*1319b2f6SOder Chiou #define RT5645_SV_DLY_MASK (0xf) 2008*1319b2f6SOder Chiou #define RT5645_SV_DLY_SFT 0 2009*1319b2f6SOder Chiou 2010*1319b2f6SOder Chiou /* Soft volume and zero cross control 2 (0xda) */ 2011*1319b2f6SOder Chiou #define RT5645_ZCD_HP_MASK (0x1 << 15) 2012*1319b2f6SOder Chiou #define RT5645_ZCD_HP_SFT 15 2013*1319b2f6SOder Chiou #define RT5645_ZCD_HP_DIS (0x0 << 15) 2014*1319b2f6SOder Chiou #define RT5645_ZCD_HP_EN (0x1 << 15) 2015*1319b2f6SOder Chiou 2016*1319b2f6SOder Chiou 2017*1319b2f6SOder Chiou /* Codec Private Register definition */ 2018*1319b2f6SOder Chiou /* 3D Speaker Control (0x63) */ 2019*1319b2f6SOder Chiou #define RT5645_3D_SPK_MASK (0x1 << 15) 2020*1319b2f6SOder Chiou #define RT5645_3D_SPK_SFT 15 2021*1319b2f6SOder Chiou #define RT5645_3D_SPK_DIS (0x0 << 15) 2022*1319b2f6SOder Chiou #define RT5645_3D_SPK_EN (0x1 << 15) 2023*1319b2f6SOder Chiou #define RT5645_3D_SPK_M_MASK (0x3 << 13) 2024*1319b2f6SOder Chiou #define RT5645_3D_SPK_M_SFT 13 2025*1319b2f6SOder Chiou #define RT5645_3D_SPK_CG_MASK (0x1f << 8) 2026*1319b2f6SOder Chiou #define RT5645_3D_SPK_CG_SFT 8 2027*1319b2f6SOder Chiou #define RT5645_3D_SPK_SG_MASK (0x1f) 2028*1319b2f6SOder Chiou #define RT5645_3D_SPK_SG_SFT 0 2029*1319b2f6SOder Chiou 2030*1319b2f6SOder Chiou /* Wind Noise Detection Control 1 (0x6c) */ 2031*1319b2f6SOder Chiou #define RT5645_WND_MASK (0x1 << 15) 2032*1319b2f6SOder Chiou #define RT5645_WND_SFT 15 2033*1319b2f6SOder Chiou #define RT5645_WND_DIS (0x0 << 15) 2034*1319b2f6SOder Chiou #define RT5645_WND_EN (0x1 << 15) 2035*1319b2f6SOder Chiou 2036*1319b2f6SOder Chiou /* Wind Noise Detection Control 2 (0x6d) */ 2037*1319b2f6SOder Chiou #define RT5645_WND_FC_NW_MASK (0x3f << 10) 2038*1319b2f6SOder Chiou #define RT5645_WND_FC_NW_SFT 10 2039*1319b2f6SOder Chiou #define RT5645_WND_FC_WK_MASK (0x3f << 4) 2040*1319b2f6SOder Chiou #define RT5645_WND_FC_WK_SFT 4 2041*1319b2f6SOder Chiou 2042*1319b2f6SOder Chiou /* Wind Noise Detection Control 3 (0x6e) */ 2043*1319b2f6SOder Chiou #define RT5645_HPF_FC_MASK (0x3f << 6) 2044*1319b2f6SOder Chiou #define RT5645_HPF_FC_SFT 6 2045*1319b2f6SOder Chiou #define RT5645_WND_FC_ST_MASK (0x3f) 2046*1319b2f6SOder Chiou #define RT5645_WND_FC_ST_SFT 0 2047*1319b2f6SOder Chiou 2048*1319b2f6SOder Chiou /* Wind Noise Detection Control 4 (0x6f) */ 2049*1319b2f6SOder Chiou #define RT5645_WND_TH_LO_MASK (0x3ff) 2050*1319b2f6SOder Chiou #define RT5645_WND_TH_LO_SFT 0 2051*1319b2f6SOder Chiou 2052*1319b2f6SOder Chiou /* Wind Noise Detection Control 5 (0x70) */ 2053*1319b2f6SOder Chiou #define RT5645_WND_TH_HI_MASK (0x3ff) 2054*1319b2f6SOder Chiou #define RT5645_WND_TH_HI_SFT 0 2055*1319b2f6SOder Chiou 2056*1319b2f6SOder Chiou /* Wind Noise Detection Control 8 (0x73) */ 2057*1319b2f6SOder Chiou #define RT5645_WND_WIND_MASK (0x1 << 13) /* Read-Only */ 2058*1319b2f6SOder Chiou #define RT5645_WND_WIND_SFT 13 2059*1319b2f6SOder Chiou #define RT5645_WND_STRONG_MASK (0x1 << 12) /* Read-Only */ 2060*1319b2f6SOder Chiou #define RT5645_WND_STRONG_SFT 12 2061*1319b2f6SOder Chiou enum { 2062*1319b2f6SOder Chiou RT5645_NO_WIND, 2063*1319b2f6SOder Chiou RT5645_BREEZE, 2064*1319b2f6SOder Chiou RT5645_STORM, 2065*1319b2f6SOder Chiou }; 2066*1319b2f6SOder Chiou 2067*1319b2f6SOder Chiou /* Dipole Speaker Interface (0x75) */ 2068*1319b2f6SOder Chiou #define RT5645_DP_ATT_MASK (0x3 << 14) 2069*1319b2f6SOder Chiou #define RT5645_DP_ATT_SFT 14 2070*1319b2f6SOder Chiou #define RT5645_DP_SPK_MASK (0x1 << 10) 2071*1319b2f6SOder Chiou #define RT5645_DP_SPK_SFT 10 2072*1319b2f6SOder Chiou #define RT5645_DP_SPK_DIS (0x0 << 10) 2073*1319b2f6SOder Chiou #define RT5645_DP_SPK_EN (0x1 << 10) 2074*1319b2f6SOder Chiou 2075*1319b2f6SOder Chiou /* EQ Pre Volume Control (0xb3) */ 2076*1319b2f6SOder Chiou #define RT5645_EQ_PRE_VOL_MASK (0xffff) 2077*1319b2f6SOder Chiou #define RT5645_EQ_PRE_VOL_SFT 0 2078*1319b2f6SOder Chiou 2079*1319b2f6SOder Chiou /* EQ Post Volume Control (0xb4) */ 2080*1319b2f6SOder Chiou #define RT5645_EQ_PST_VOL_MASK (0xffff) 2081*1319b2f6SOder Chiou #define RT5645_EQ_PST_VOL_SFT 0 2082*1319b2f6SOder Chiou 2083*1319b2f6SOder Chiou /* Jack Detect Control 3 (0xf8) */ 2084*1319b2f6SOder Chiou #define RT5645_CMP_MIC_IN_DET_MASK (0x7 << 12) 2085*1319b2f6SOder Chiou #define RT5645_JD_CBJ_EN (0x1 << 7) 2086*1319b2f6SOder Chiou #define RT5645_JD_CBJ_POL (0x1 << 6) 2087*1319b2f6SOder Chiou #define RT5645_JD_TRI_CBJ_SEL_MASK (0x7 << 3) 2088*1319b2f6SOder Chiou #define RT5645_JD_TRI_CBJ_SEL_SFT (3) 2089*1319b2f6SOder Chiou #define RT5645_JD_TRI_HPO_SEL_MASK (0x7) 2090*1319b2f6SOder Chiou #define RT5645_JD_TRI_HPO_SEL_SFT (0) 2091*1319b2f6SOder Chiou #define RT5645_JD_F_GPIO_JD1 (0x0) 2092*1319b2f6SOder Chiou #define RT5645_JD_F_JD1_1 (0x1) 2093*1319b2f6SOder Chiou #define RT5645_JD_F_JD1_2 (0x2) 2094*1319b2f6SOder Chiou #define RT5645_JD_F_JD2 (0x3) 2095*1319b2f6SOder Chiou #define RT5645_JD_F_JD3 (0x4) 2096*1319b2f6SOder Chiou #define RT5645_JD_F_GPIO_JD2 (0x5) 2097*1319b2f6SOder Chiou #define RT5645_JD_F_MX0B_12 (0x6) 2098*1319b2f6SOder Chiou 2099*1319b2f6SOder Chiou /* Digital Misc Control (0xfa) */ 2100*1319b2f6SOder Chiou #define RT5645_RST_DSP (0x1 << 13) 2101*1319b2f6SOder Chiou #define RT5645_IF1_ADC1_IN1_SEL (0x1 << 12) 2102*1319b2f6SOder Chiou #define RT5645_IF1_ADC1_IN1_SFT 12 2103*1319b2f6SOder Chiou #define RT5645_IF1_ADC1_IN2_SEL (0x1 << 11) 2104*1319b2f6SOder Chiou #define RT5645_IF1_ADC1_IN2_SFT 11 2105*1319b2f6SOder Chiou #define RT5645_IF1_ADC2_IN1_SEL (0x1 << 10) 2106*1319b2f6SOder Chiou #define RT5645_IF1_ADC2_IN1_SFT 10 2107*1319b2f6SOder Chiou #define RT5645_DIG_GATE_CTRL 0x1 2108*1319b2f6SOder Chiou 2109*1319b2f6SOder Chiou /* General Control2 (0xfb) */ 2110*1319b2f6SOder Chiou #define RT5645_RXDC_SRC_MASK (0x1 << 7) 2111*1319b2f6SOder Chiou #define RT5645_RXDC_SRC_STO (0x0 << 7) 2112*1319b2f6SOder Chiou #define RT5645_RXDC_SRC_MONO (0x1 << 7) 2113*1319b2f6SOder Chiou #define RT5645_RXDC_SRC_SFT (7) 2114*1319b2f6SOder Chiou #define RT5645_RXDP2_SEL_MASK (0x1 << 3) 2115*1319b2f6SOder Chiou #define RT5645_RXDP2_SEL_IF2 (0x0 << 3) 2116*1319b2f6SOder Chiou #define RT5645_RXDP2_SEL_ADC (0x1 << 3) 2117*1319b2f6SOder Chiou #define RT5645_RXDP2_SEL_SFT (3) 2118*1319b2f6SOder Chiou 2119*1319b2f6SOder Chiou 2120*1319b2f6SOder Chiou /* Vendor ID (0xfd) */ 2121*1319b2f6SOder Chiou #define RT5645_VER_C 0x2 2122*1319b2f6SOder Chiou #define RT5645_VER_D 0x3 2123*1319b2f6SOder Chiou 2124*1319b2f6SOder Chiou 2125*1319b2f6SOder Chiou /* Volume Rescale */ 2126*1319b2f6SOder Chiou #define RT5645_VOL_RSCL_MAX 0x27 2127*1319b2f6SOder Chiou #define RT5645_VOL_RSCL_RANGE 0x1F 2128*1319b2f6SOder Chiou /* Debug String Length */ 2129*1319b2f6SOder Chiou #define RT5645_REG_DISP_LEN 23 2130*1319b2f6SOder Chiou 2131*1319b2f6SOder Chiou 2132*1319b2f6SOder Chiou /* System Clock Source */ 2133*1319b2f6SOder Chiou enum { 2134*1319b2f6SOder Chiou RT5645_SCLK_S_MCLK, 2135*1319b2f6SOder Chiou RT5645_SCLK_S_PLL1, 2136*1319b2f6SOder Chiou RT5645_SCLK_S_RCCLK, 2137*1319b2f6SOder Chiou }; 2138*1319b2f6SOder Chiou 2139*1319b2f6SOder Chiou /* PLL1 Source */ 2140*1319b2f6SOder Chiou enum { 2141*1319b2f6SOder Chiou RT5645_PLL1_S_MCLK, 2142*1319b2f6SOder Chiou RT5645_PLL1_S_BCLK1, 2143*1319b2f6SOder Chiou RT5645_PLL1_S_BCLK2, 2144*1319b2f6SOder Chiou }; 2145*1319b2f6SOder Chiou 2146*1319b2f6SOder Chiou enum { 2147*1319b2f6SOder Chiou RT5645_AIF1, 2148*1319b2f6SOder Chiou RT5645_AIF2, 2149*1319b2f6SOder Chiou RT5645_AIFS, 2150*1319b2f6SOder Chiou }; 2151*1319b2f6SOder Chiou 2152*1319b2f6SOder Chiou enum { 2153*1319b2f6SOder Chiou RT5645_DMIC_DATA_IN2P, 2154*1319b2f6SOder Chiou RT5645_DMIC_DATA_GPIO6, 2155*1319b2f6SOder Chiou RT5645_DMIC_DATA_GPIO10, 2156*1319b2f6SOder Chiou RT5645_DMIC_DATA_GPIO12, 2157*1319b2f6SOder Chiou }; 2158*1319b2f6SOder Chiou 2159*1319b2f6SOder Chiou enum { 2160*1319b2f6SOder Chiou RT5645_DMIC_DATA_IN2N, 2161*1319b2f6SOder Chiou RT5645_DMIC_DATA_GPIO5, 2162*1319b2f6SOder Chiou RT5645_DMIC_DATA_GPIO11, 2163*1319b2f6SOder Chiou }; 2164*1319b2f6SOder Chiou 2165*1319b2f6SOder Chiou struct rt5645_pll_code { 2166*1319b2f6SOder Chiou bool m_bp; /* Indicates bypass m code or not. */ 2167*1319b2f6SOder Chiou int m_code; 2168*1319b2f6SOder Chiou int n_code; 2169*1319b2f6SOder Chiou int k_code; 2170*1319b2f6SOder Chiou }; 2171*1319b2f6SOder Chiou 2172*1319b2f6SOder Chiou struct rt5645_priv { 2173*1319b2f6SOder Chiou struct snd_soc_codec *codec; 2174*1319b2f6SOder Chiou struct rt5645_platform_data pdata; 2175*1319b2f6SOder Chiou struct regmap *regmap; 2176*1319b2f6SOder Chiou 2177*1319b2f6SOder Chiou int sysclk; 2178*1319b2f6SOder Chiou int sysclk_src; 2179*1319b2f6SOder Chiou int lrck[RT5645_AIFS]; 2180*1319b2f6SOder Chiou int bclk[RT5645_AIFS]; 2181*1319b2f6SOder Chiou int master[RT5645_AIFS]; 2182*1319b2f6SOder Chiou 2183*1319b2f6SOder Chiou int pll_src; 2184*1319b2f6SOder Chiou int pll_in; 2185*1319b2f6SOder Chiou int pll_out; 2186*1319b2f6SOder Chiou }; 2187*1319b2f6SOder Chiou 2188*1319b2f6SOder Chiou #endif /* __RT5645_H__ */ 2189