xref: /openbmc/linux/sound/soc/codecs/rt1308.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1a789adaeSShuming Fan // SPDX-License-Identifier: GPL-2.0
2a789adaeSShuming Fan //
3a789adaeSShuming Fan // rt1308.c  --  RT1308 ALSA SoC amplifier component driver
4a789adaeSShuming Fan //
5a789adaeSShuming Fan // Copyright 2019 Realtek Semiconductor Corp.
6a789adaeSShuming Fan // Author: Derek Fang <derek.fang@realtek.com>
7a789adaeSShuming Fan //
82b9def8cSDerek Fang 
92b9def8cSDerek Fang #include <linux/module.h>
102b9def8cSDerek Fang #include <linux/moduleparam.h>
112b9def8cSDerek Fang #include <linux/init.h>
122b9def8cSDerek Fang #include <linux/delay.h>
132b9def8cSDerek Fang #include <linux/pm.h>
142b9def8cSDerek Fang #include <linux/i2c.h>
152b9def8cSDerek Fang #include <linux/regmap.h>
162b9def8cSDerek Fang #include <linux/acpi.h>
172b9def8cSDerek Fang #include <linux/platform_device.h>
182b9def8cSDerek Fang #include <linux/firmware.h>
192b9def8cSDerek Fang #include <sound/core.h>
202b9def8cSDerek Fang #include <sound/pcm.h>
212b9def8cSDerek Fang #include <sound/pcm_params.h>
222b9def8cSDerek Fang #include <sound/soc.h>
232b9def8cSDerek Fang #include <sound/soc-dapm.h>
242b9def8cSDerek Fang #include <sound/initval.h>
252b9def8cSDerek Fang #include <sound/tlv.h>
262b9def8cSDerek Fang 
272b9def8cSDerek Fang #include "rl6231.h"
282b9def8cSDerek Fang #include "rt1308.h"
292b9def8cSDerek Fang 
302b9def8cSDerek Fang static const struct reg_sequence init_list[] = {
312b9def8cSDerek Fang 
322b9def8cSDerek Fang 	{ RT1308_I2C_I2S_SDW_SET,	0x01014005 },
332b9def8cSDerek Fang 	{ RT1308_CLASS_D_SET_2,		0x227f5501 },
342b9def8cSDerek Fang 	{ RT1308_PADS_1,		0x50150505 },
352b9def8cSDerek Fang 	{ RT1308_VREF,			0x18100000 },
362b9def8cSDerek Fang 	{ RT1308_IV_SENSE,		0x87010000 },
372b9def8cSDerek Fang 	{ RT1308_DUMMY_REG,		0x00000200 },
38730e051cSShuming Fan 	{ RT1308_SIL_DET,		0xe1c30000 },
392b9def8cSDerek Fang 	{ RT1308_DC_CAL_2,		0x00ffff00 },
402b9def8cSDerek Fang 	{ RT1308_CLK_DET,		0x01000000 },
41730e051cSShuming Fan 	{ RT1308_POWER_STATUS,		0x08800000 },
422b9def8cSDerek Fang 	{ RT1308_DAC_SET,		0xafaf0700 },
432b9def8cSDerek Fang 
442b9def8cSDerek Fang };
452b9def8cSDerek Fang #define RT1308_INIT_REG_LEN ARRAY_SIZE(init_list)
462b9def8cSDerek Fang 
472b9def8cSDerek Fang struct rt1308_priv {
482b9def8cSDerek Fang 	struct snd_soc_component *component;
492b9def8cSDerek Fang 	struct regmap *regmap;
502b9def8cSDerek Fang 
512b9def8cSDerek Fang 	int sysclk;
522b9def8cSDerek Fang 	int sysclk_src;
532b9def8cSDerek Fang 	int lrck;
542b9def8cSDerek Fang 	int bclk;
552b9def8cSDerek Fang 	int master;
562b9def8cSDerek Fang 
572b9def8cSDerek Fang 	int pll_src;
582b9def8cSDerek Fang 	int pll_in;
592b9def8cSDerek Fang 	int pll_out;
602b9def8cSDerek Fang };
612b9def8cSDerek Fang 
622b9def8cSDerek Fang static const struct reg_default rt1308_reg[] = {
632b9def8cSDerek Fang 
642b9def8cSDerek Fang 	{ 0x01, 0x1f3f5f00 },
652b9def8cSDerek Fang 	{ 0x02, 0x07000000 },
662b9def8cSDerek Fang 	{ 0x03, 0x80003e00 },
672b9def8cSDerek Fang 	{ 0x04, 0x80800600 },
682b9def8cSDerek Fang 	{ 0x05, 0x0aaa1a0a },
692b9def8cSDerek Fang 	{ 0x06, 0x52000000 },
702b9def8cSDerek Fang 	{ 0x07, 0x00000000 },
712b9def8cSDerek Fang 	{ 0x08, 0x00600000 },
722b9def8cSDerek Fang 	{ 0x09, 0xe1030000 },
732b9def8cSDerek Fang 	{ 0x0a, 0x00000000 },
742b9def8cSDerek Fang 	{ 0x0b, 0x30000000 },
752b9def8cSDerek Fang 	{ 0x0c, 0x7fff7000 },
762b9def8cSDerek Fang 	{ 0x10, 0xffff0700 },
772b9def8cSDerek Fang 	{ 0x11, 0x0a000000 },
782b9def8cSDerek Fang 	{ 0x12, 0x60040000 },
792b9def8cSDerek Fang 	{ 0x13, 0x00000000 },
802b9def8cSDerek Fang 	{ 0x14, 0x0f300000 },
812b9def8cSDerek Fang 	{ 0x15, 0x00000022 },
822b9def8cSDerek Fang 	{ 0x16, 0x02000000 },
832b9def8cSDerek Fang 	{ 0x17, 0x01004045 },
842b9def8cSDerek Fang 	{ 0x18, 0x00000000 },
852b9def8cSDerek Fang 	{ 0x19, 0x00000000 },
862b9def8cSDerek Fang 	{ 0x1a, 0x80000000 },
872b9def8cSDerek Fang 	{ 0x1b, 0x10325476 },
882b9def8cSDerek Fang 	{ 0x1c, 0x1d1d0000 },
892b9def8cSDerek Fang 	{ 0x20, 0xd2101300 },
902b9def8cSDerek Fang 	{ 0x21, 0xf3ffff00 },
912b9def8cSDerek Fang 	{ 0x22, 0x00000000 },
922b9def8cSDerek Fang 	{ 0x23, 0x00000000 },
932b9def8cSDerek Fang 	{ 0x24, 0x00000000 },
942b9def8cSDerek Fang 	{ 0x25, 0x00000000 },
952b9def8cSDerek Fang 	{ 0x26, 0x00000000 },
962b9def8cSDerek Fang 	{ 0x27, 0x00000000 },
972b9def8cSDerek Fang 	{ 0x28, 0x00000000 },
982b9def8cSDerek Fang 	{ 0x29, 0x00000000 },
992b9def8cSDerek Fang 	{ 0x2a, 0x00000000 },
1002b9def8cSDerek Fang 	{ 0x2b, 0x00000000 },
1012b9def8cSDerek Fang 	{ 0x2c, 0x00000000 },
1022b9def8cSDerek Fang 	{ 0x2d, 0x00000000 },
1032b9def8cSDerek Fang 	{ 0x2e, 0x00000000 },
1042b9def8cSDerek Fang 	{ 0x2f, 0x00000000 },
1052b9def8cSDerek Fang 	{ 0x30, 0x01000000 },
1062b9def8cSDerek Fang 	{ 0x31, 0x20025501 },
1072b9def8cSDerek Fang 	{ 0x32, 0x00000000 },
1082b9def8cSDerek Fang 	{ 0x33, 0x105a0000 },
1092b9def8cSDerek Fang 	{ 0x34, 0x10100000 },
1102b9def8cSDerek Fang 	{ 0x35, 0x2aaa52aa },
1112b9def8cSDerek Fang 	{ 0x36, 0x00c00000 },
1122b9def8cSDerek Fang 	{ 0x37, 0x20046100 },
1132b9def8cSDerek Fang 	{ 0x50, 0x10022f00 },
1142b9def8cSDerek Fang 	{ 0x51, 0x003c0000 },
1152b9def8cSDerek Fang 	{ 0x54, 0x04000000 },
1162b9def8cSDerek Fang 	{ 0x55, 0x01000000 },
1172b9def8cSDerek Fang 	{ 0x56, 0x02000000 },
1182b9def8cSDerek Fang 	{ 0x57, 0x02000000 },
1192b9def8cSDerek Fang 	{ 0x58, 0x02000000 },
1202b9def8cSDerek Fang 	{ 0x59, 0x02000000 },
1212b9def8cSDerek Fang 	{ 0x5b, 0x02000000 },
1222b9def8cSDerek Fang 	{ 0x5c, 0x00000000 },
1232b9def8cSDerek Fang 	{ 0x5d, 0x00000000 },
1242b9def8cSDerek Fang 	{ 0x5e, 0x00000000 },
1252b9def8cSDerek Fang 	{ 0x5f, 0x00000000 },
1262b9def8cSDerek Fang 	{ 0x60, 0x02000000 },
1272b9def8cSDerek Fang 	{ 0x61, 0x00000000 },
1282b9def8cSDerek Fang 	{ 0x62, 0x00000000 },
1292b9def8cSDerek Fang 	{ 0x63, 0x00000000 },
1302b9def8cSDerek Fang 	{ 0x64, 0x00000000 },
1312b9def8cSDerek Fang 	{ 0x65, 0x02000000 },
1322b9def8cSDerek Fang 	{ 0x66, 0x00000000 },
1332b9def8cSDerek Fang 	{ 0x67, 0x00000000 },
1342b9def8cSDerek Fang 	{ 0x68, 0x00000000 },
1352b9def8cSDerek Fang 	{ 0x69, 0x00000000 },
1362b9def8cSDerek Fang 	{ 0x6a, 0x02000000 },
1372b9def8cSDerek Fang 	{ 0x6c, 0x00000000 },
1382b9def8cSDerek Fang 	{ 0x6d, 0x00000000 },
1392b9def8cSDerek Fang 	{ 0x6e, 0x00000000 },
1402b9def8cSDerek Fang 	{ 0x70, 0x10EC1308 },
1412b9def8cSDerek Fang 	{ 0x71, 0x00000000 },
1422b9def8cSDerek Fang 	{ 0x72, 0x00000000 },
1432b9def8cSDerek Fang 	{ 0x73, 0x00000000 },
1442b9def8cSDerek Fang 	{ 0x74, 0x00000000 },
1452b9def8cSDerek Fang 	{ 0x75, 0x00000000 },
1462b9def8cSDerek Fang 	{ 0x76, 0x00000000 },
1472b9def8cSDerek Fang 	{ 0x77, 0x00000000 },
1482b9def8cSDerek Fang 	{ 0x78, 0x00000000 },
1492b9def8cSDerek Fang 	{ 0x79, 0x00000000 },
1502b9def8cSDerek Fang 	{ 0x7a, 0x00000000 },
1512b9def8cSDerek Fang 	{ 0x7b, 0x00000000 },
1522b9def8cSDerek Fang 	{ 0x7c, 0x00000000 },
1532b9def8cSDerek Fang 	{ 0x7d, 0x00000000 },
1542b9def8cSDerek Fang 	{ 0x7e, 0x00000000 },
1552b9def8cSDerek Fang 	{ 0x7f, 0x00020f00 },
1562b9def8cSDerek Fang 	{ 0x80, 0x00000000 },
1572b9def8cSDerek Fang 	{ 0x81, 0x00000000 },
1582b9def8cSDerek Fang 	{ 0x82, 0x00000000 },
1592b9def8cSDerek Fang 	{ 0x83, 0x00000000 },
1602b9def8cSDerek Fang 	{ 0x84, 0x00000000 },
1612b9def8cSDerek Fang 	{ 0x85, 0x00000000 },
1622b9def8cSDerek Fang 	{ 0x86, 0x00000000 },
1632b9def8cSDerek Fang 	{ 0x87, 0x00000000 },
1642b9def8cSDerek Fang 	{ 0x88, 0x00000000 },
1652b9def8cSDerek Fang 	{ 0x89, 0x00000000 },
1662b9def8cSDerek Fang 	{ 0x8a, 0x00000000 },
1672b9def8cSDerek Fang 	{ 0x8b, 0x00000000 },
1682b9def8cSDerek Fang 	{ 0x8c, 0x00000000 },
1692b9def8cSDerek Fang 	{ 0x8d, 0x00000000 },
1702b9def8cSDerek Fang 	{ 0x8e, 0x00000000 },
1712b9def8cSDerek Fang 	{ 0x90, 0x50250905 },
1722b9def8cSDerek Fang 	{ 0x91, 0x15050000 },
1732b9def8cSDerek Fang 	{ 0xa0, 0x00000000 },
1742b9def8cSDerek Fang 	{ 0xa1, 0x00000000 },
1752b9def8cSDerek Fang 	{ 0xa2, 0x00000000 },
1762b9def8cSDerek Fang 	{ 0xa3, 0x00000000 },
1772b9def8cSDerek Fang 	{ 0xa4, 0x00000000 },
1782b9def8cSDerek Fang 	{ 0xb0, 0x00000000 },
1792b9def8cSDerek Fang 	{ 0xb1, 0x00000000 },
1802b9def8cSDerek Fang 	{ 0xb2, 0x00000000 },
1812b9def8cSDerek Fang 	{ 0xb3, 0x00000000 },
1822b9def8cSDerek Fang 	{ 0xb4, 0x00000000 },
1832b9def8cSDerek Fang 	{ 0xb5, 0x00000000 },
1842b9def8cSDerek Fang 	{ 0xb6, 0x00000000 },
1852b9def8cSDerek Fang 	{ 0xb7, 0x00000000 },
1862b9def8cSDerek Fang 	{ 0xb8, 0x00000000 },
1872b9def8cSDerek Fang 	{ 0xb9, 0x00000000 },
1882b9def8cSDerek Fang 	{ 0xba, 0x00000000 },
1892b9def8cSDerek Fang 	{ 0xbb, 0x00000000 },
1902b9def8cSDerek Fang 	{ 0xc0, 0x01000000 },
1912b9def8cSDerek Fang 	{ 0xc1, 0x00000000 },
1922b9def8cSDerek Fang 	{ 0xf0, 0x00000000 },
1932b9def8cSDerek Fang };
1942b9def8cSDerek Fang 
rt1308_reg_init(struct snd_soc_component * component)1952b9def8cSDerek Fang static int rt1308_reg_init(struct snd_soc_component *component)
1962b9def8cSDerek Fang {
1972b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
1982b9def8cSDerek Fang 
1992b9def8cSDerek Fang 	return regmap_multi_reg_write(rt1308->regmap, init_list,
2002b9def8cSDerek Fang 				RT1308_INIT_REG_LEN);
2012b9def8cSDerek Fang }
2022b9def8cSDerek Fang 
rt1308_volatile_register(struct device * dev,unsigned int reg)2032b9def8cSDerek Fang static bool rt1308_volatile_register(struct device *dev, unsigned int reg)
2042b9def8cSDerek Fang {
2052b9def8cSDerek Fang 	switch (reg) {
2062b9def8cSDerek Fang 	case RT1308_RESET:
2072b9def8cSDerek Fang 	case RT1308_RESET_N:
2082b9def8cSDerek Fang 	case RT1308_CLK_2:
2092b9def8cSDerek Fang 	case RT1308_SIL_DET:
2102b9def8cSDerek Fang 	case RT1308_CLK_DET:
2112b9def8cSDerek Fang 	case RT1308_DC_DET:
2122b9def8cSDerek Fang 	case RT1308_DAC_SET:
2132b9def8cSDerek Fang 	case RT1308_DAC_BUF:
2142b9def8cSDerek Fang 	case RT1308_SDW_REG_RDATA:
2152b9def8cSDerek Fang 	case RT1308_DC_CAL_1:
2162b9def8cSDerek Fang 	case RT1308_PVDD_OFFSET_CTL:
2172b9def8cSDerek Fang 	case RT1308_CAL_OFFSET_DAC_PBTL:
2182b9def8cSDerek Fang 	case RT1308_CAL_OFFSET_DAC_L:
2192b9def8cSDerek Fang 	case RT1308_CAL_OFFSET_DAC_R:
2202b9def8cSDerek Fang 	case RT1308_CAL_OFFSET_PWM_L:
2212b9def8cSDerek Fang 	case RT1308_CAL_OFFSET_PWM_R:
2222b9def8cSDerek Fang 	case RT1308_CAL_PWM_VOS_ADC_L:
2232b9def8cSDerek Fang 	case RT1308_CAL_PWM_VOS_ADC_R:
2242b9def8cSDerek Fang 	case RT1308_MBIAS:
2252b9def8cSDerek Fang 	case RT1308_POWER_STATUS:
2262b9def8cSDerek Fang 	case RT1308_POWER_INT:
2272b9def8cSDerek Fang 	case RT1308_SINE_TONE_GEN_2:
2282b9def8cSDerek Fang 	case RT1308_BQ_SET:
2292b9def8cSDerek Fang 	case RT1308_BQ_PARA_UPDATE:
2302b9def8cSDerek Fang 	case RT1308_VEN_DEV_ID:
2312b9def8cSDerek Fang 	case RT1308_VERSION_ID:
2322b9def8cSDerek Fang 	case RT1308_EFUSE_1:
2332b9def8cSDerek Fang 	case RT1308_EFUSE_READ_PVDD_L:
2342b9def8cSDerek Fang 	case RT1308_EFUSE_READ_PVDD_R:
2352b9def8cSDerek Fang 	case RT1308_EFUSE_READ_PVDD_PTBL:
2362b9def8cSDerek Fang 	case RT1308_EFUSE_READ_DEV:
2372b9def8cSDerek Fang 	case RT1308_EFUSE_READ_R0:
2382b9def8cSDerek Fang 	case RT1308_EFUSE_READ_ADC_L:
2392b9def8cSDerek Fang 	case RT1308_EFUSE_READ_ADC_R:
2402b9def8cSDerek Fang 	case RT1308_EFUSE_READ_ADC_PBTL:
2412b9def8cSDerek Fang 	case RT1308_EFUSE_RESERVE:
2422b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_0_MSB:
2432b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_0_LSB:
2442b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_1_MSB:
2452b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_1_LSB:
2462b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_2_MSB:
2472b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_2_LSB:
2482b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_3_MSB:
2492b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_3_LSB:
2502b9def8cSDerek Fang 	case RT1308_EFUSE_STATUS_1:
2512b9def8cSDerek Fang 	case RT1308_EFUSE_STATUS_2:
2522b9def8cSDerek Fang 	case RT1308_DUMMY_REG:
2532b9def8cSDerek Fang 		return true;
2542b9def8cSDerek Fang 	default:
2552b9def8cSDerek Fang 		return false;
2562b9def8cSDerek Fang 	}
2572b9def8cSDerek Fang }
2582b9def8cSDerek Fang 
rt1308_readable_register(struct device * dev,unsigned int reg)2592b9def8cSDerek Fang static bool rt1308_readable_register(struct device *dev, unsigned int reg)
2602b9def8cSDerek Fang {
2612b9def8cSDerek Fang 	switch (reg) {
2622b9def8cSDerek Fang 	case RT1308_RESET:
2632b9def8cSDerek Fang 	case RT1308_RESET_N:
2642b9def8cSDerek Fang 	case RT1308_CLK_GATING ... RT1308_DC_DET_THRES:
2652b9def8cSDerek Fang 	case RT1308_DAC_SET ... RT1308_AD_FILTER_SET:
2662b9def8cSDerek Fang 	case RT1308_DC_CAL_1 ... RT1308_POWER_INT:
2672b9def8cSDerek Fang 	case RT1308_SINE_TONE_GEN_1:
2682b9def8cSDerek Fang 	case RT1308_SINE_TONE_GEN_2:
2692b9def8cSDerek Fang 	case RT1308_BQ_SET:
2702b9def8cSDerek Fang 	case RT1308_BQ_PARA_UPDATE:
2712b9def8cSDerek Fang 	case RT1308_BQ_PRE_VOL_L ... RT1308_BQ_POST_VOL_R:
2722b9def8cSDerek Fang 	case RT1308_BQ1_L_H0 ... RT1308_BQ2_R_A2:
2732b9def8cSDerek Fang 	case RT1308_VEN_DEV_ID:
2742b9def8cSDerek Fang 	case RT1308_VERSION_ID:
2752b9def8cSDerek Fang 	case RT1308_SPK_BOUND:
2762b9def8cSDerek Fang 	case RT1308_BQ1_EQ_L_1 ... RT1308_BQ2_EQ_R_3:
2772b9def8cSDerek Fang 	case RT1308_EFUSE_1 ... RT1308_EFUSE_RESERVE:
2782b9def8cSDerek Fang 	case RT1308_PADS_1:
2792b9def8cSDerek Fang 	case RT1308_PADS_2:
2802b9def8cSDerek Fang 	case RT1308_TEST_MODE:
2812b9def8cSDerek Fang 	case RT1308_TEST_1:
2822b9def8cSDerek Fang 	case RT1308_TEST_2:
2832b9def8cSDerek Fang 	case RT1308_TEST_3:
2842b9def8cSDerek Fang 	case RT1308_TEST_4:
2852b9def8cSDerek Fang 	case RT1308_EFUSE_DATA_0_MSB ... RT1308_EFUSE_STATUS_2:
2862b9def8cSDerek Fang 	case RT1308_TCON_1:
2872b9def8cSDerek Fang 	case RT1308_TCON_2:
2882b9def8cSDerek Fang 	case RT1308_DUMMY_REG:
2892b9def8cSDerek Fang 	case RT1308_MAX_REG:
2902b9def8cSDerek Fang 		return true;
2912b9def8cSDerek Fang 	default:
2922b9def8cSDerek Fang 		return false;
2932b9def8cSDerek Fang 	}
2942b9def8cSDerek Fang }
2952b9def8cSDerek Fang 
rt1308_classd_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)2962b9def8cSDerek Fang static int rt1308_classd_event(struct snd_soc_dapm_widget *w,
2972b9def8cSDerek Fang 	struct snd_kcontrol *kcontrol, int event)
2982b9def8cSDerek Fang {
2992b9def8cSDerek Fang 	struct snd_soc_component *component =
3002b9def8cSDerek Fang 		snd_soc_dapm_to_component(w->dapm);
3012b9def8cSDerek Fang 
3022b9def8cSDerek Fang 	switch (event) {
3032b9def8cSDerek Fang 	case SND_SOC_DAPM_POST_PMU:
3042b9def8cSDerek Fang 		msleep(30);
3052b9def8cSDerek Fang 		snd_soc_component_update_bits(component, RT1308_POWER_STATUS,
306730e051cSShuming Fan 			RT1308_POW_PDB_REG_BIT | RT1308_POW_PDB_MN_BIT,
307730e051cSShuming Fan 			RT1308_POW_PDB_REG_BIT | RT1308_POW_PDB_MN_BIT);
3082b9def8cSDerek Fang 		msleep(40);
3092b9def8cSDerek Fang 		break;
3102b9def8cSDerek Fang 	case SND_SOC_DAPM_PRE_PMD:
3112b9def8cSDerek Fang 		snd_soc_component_update_bits(component, RT1308_POWER_STATUS,
312730e051cSShuming Fan 			RT1308_POW_PDB_REG_BIT | RT1308_POW_PDB_MN_BIT, 0);
3132b9def8cSDerek Fang 		usleep_range(150000, 200000);
3142b9def8cSDerek Fang 		break;
3152b9def8cSDerek Fang 
3162b9def8cSDerek Fang 	default:
3172b9def8cSDerek Fang 		break;
3182b9def8cSDerek Fang 	}
3192b9def8cSDerek Fang 
3202b9def8cSDerek Fang 	return 0;
3212b9def8cSDerek Fang }
3222b9def8cSDerek Fang 
3232b9def8cSDerek Fang static const char * const rt1308_rx_data_ch_select[] = {
3242b9def8cSDerek Fang 	"LR",
3252b9def8cSDerek Fang 	"LL",
3262b9def8cSDerek Fang 	"RL",
3272b9def8cSDerek Fang 	"RR",
3282b9def8cSDerek Fang };
3292b9def8cSDerek Fang 
3302b9def8cSDerek Fang static SOC_ENUM_SINGLE_DECL(rt1308_rx_data_ch_enum, RT1308_DATA_PATH, 24,
3312b9def8cSDerek Fang 	rt1308_rx_data_ch_select);
3322b9def8cSDerek Fang 
3332b9def8cSDerek Fang static const struct snd_kcontrol_new rt1308_snd_controls[] = {
3342b9def8cSDerek Fang 
3352b9def8cSDerek Fang 	/* I2S Data Channel Selection */
3362b9def8cSDerek Fang 	SOC_ENUM("RX Channel Select", rt1308_rx_data_ch_enum),
3372b9def8cSDerek Fang };
3382b9def8cSDerek Fang 
3392b9def8cSDerek Fang static const struct snd_kcontrol_new rt1308_sto_dac_l =
3402b9def8cSDerek Fang 	SOC_DAPM_SINGLE("Switch", RT1308_DAC_SET,
3412b9def8cSDerek Fang 		RT1308_DVOL_MUTE_L_EN_SFT, 1, 1);
3422b9def8cSDerek Fang 
3432b9def8cSDerek Fang static const struct snd_kcontrol_new rt1308_sto_dac_r =
3442b9def8cSDerek Fang 	SOC_DAPM_SINGLE("Switch", RT1308_DAC_SET,
3452b9def8cSDerek Fang 		RT1308_DVOL_MUTE_R_EN_SFT, 1, 1);
3462b9def8cSDerek Fang 
3472b9def8cSDerek Fang static const struct snd_soc_dapm_widget rt1308_dapm_widgets[] = {
3482b9def8cSDerek Fang 	/* Audio Interface */
3492b9def8cSDerek Fang 	SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
3502b9def8cSDerek Fang 
3512b9def8cSDerek Fang 	/* Supply Widgets */
3522b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("MBIAS20U", RT1308_POWER,
3532b9def8cSDerek Fang 		RT1308_POW_MBIAS20U_BIT, 0, NULL, 0),
3542b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("ALDO", RT1308_POWER,
3552b9def8cSDerek Fang 		RT1308_POW_ALDO_BIT, 0, NULL, 0),
3562b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("DBG", RT1308_POWER,
3572b9def8cSDerek Fang 		RT1308_POW_DBG_BIT, 0, NULL, 0),
3582b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("DACL", RT1308_POWER,
3592b9def8cSDerek Fang 		RT1308_POW_DACL_BIT, 0, NULL, 0),
3602b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("CLK25M", RT1308_POWER,
3612b9def8cSDerek Fang 		RT1308_POW_CLK25M_BIT, 0, NULL, 0),
3622b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("ADC_R", RT1308_POWER,
3632b9def8cSDerek Fang 		RT1308_POW_ADC_R_BIT, 0, NULL, 0),
3642b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("ADC_L", RT1308_POWER,
3652b9def8cSDerek Fang 		RT1308_POW_ADC_L_BIT, 0, NULL, 0),
3662b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("DLDO", RT1308_POWER,
3672b9def8cSDerek Fang 		RT1308_POW_DLDO_BIT, 0, NULL, 0),
3682b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("VREF", RT1308_POWER,
3692b9def8cSDerek Fang 		RT1308_POW_VREF_BIT, 0, NULL, 0),
3702b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("MIXER_R", RT1308_POWER,
3712b9def8cSDerek Fang 		RT1308_POW_MIXER_R_BIT, 0, NULL, 0),
3722b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("MIXER_L", RT1308_POWER,
3732b9def8cSDerek Fang 		RT1308_POW_MIXER_L_BIT, 0, NULL, 0),
3742b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("MBIAS4U", RT1308_POWER,
3752b9def8cSDerek Fang 		RT1308_POW_MBIAS4U_BIT, 0, NULL, 0),
3762b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("PLL2_LDO", RT1308_POWER,
3772b9def8cSDerek Fang 		RT1308_POW_PLL2_LDO_EN_BIT, 0, NULL, 0),
3782b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("PLL2B", RT1308_POWER,
3792b9def8cSDerek Fang 		RT1308_POW_PLL2B_EN_BIT, 0, NULL, 0),
3802b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("PLL2F", RT1308_POWER,
3812b9def8cSDerek Fang 		RT1308_POW_PLL2F_EN_BIT, 0, NULL, 0),
3822b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("PLL2F2", RT1308_POWER,
3832b9def8cSDerek Fang 		RT1308_POW_PLL2F2_EN_BIT, 0, NULL, 0),
3842b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("PLL2B2", RT1308_POWER,
3852b9def8cSDerek Fang 		RT1308_POW_PLL2B2_EN_BIT, 0, NULL, 0),
3862b9def8cSDerek Fang 
3872b9def8cSDerek Fang 	/* Digital Interface */
3882b9def8cSDerek Fang 	SND_SOC_DAPM_SUPPLY("DAC Power", RT1308_POWER,
3892b9def8cSDerek Fang 		RT1308_POW_DAC1_BIT, 0, NULL, 0),
3902b9def8cSDerek Fang 	SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
3912b9def8cSDerek Fang 	SND_SOC_DAPM_SWITCH("DAC L", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_l),
3922b9def8cSDerek Fang 	SND_SOC_DAPM_SWITCH("DAC R", SND_SOC_NOPM, 0, 0, &rt1308_sto_dac_r),
3932b9def8cSDerek Fang 
3942b9def8cSDerek Fang 	/* Output Lines */
3952b9def8cSDerek Fang 	SND_SOC_DAPM_PGA_E("CLASS D", SND_SOC_NOPM, 0, 0, NULL, 0,
3962b9def8cSDerek Fang 		rt1308_classd_event,
3972b9def8cSDerek Fang 		SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
3982b9def8cSDerek Fang 	SND_SOC_DAPM_OUTPUT("SPOL"),
3992b9def8cSDerek Fang 	SND_SOC_DAPM_OUTPUT("SPOR"),
4002b9def8cSDerek Fang };
4012b9def8cSDerek Fang 
4022b9def8cSDerek Fang static const struct snd_soc_dapm_route rt1308_dapm_routes[] = {
4032b9def8cSDerek Fang 
4042b9def8cSDerek Fang 	{ "DAC", NULL, "AIF1RX" },
4052b9def8cSDerek Fang 
4062b9def8cSDerek Fang 	{ "DAC", NULL, "MBIAS20U" },
4072b9def8cSDerek Fang 	{ "DAC", NULL, "ALDO" },
4082b9def8cSDerek Fang 	{ "DAC", NULL, "DBG" },
4092b9def8cSDerek Fang 	{ "DAC", NULL, "DACL" },
4102b9def8cSDerek Fang 	{ "DAC", NULL, "CLK25M" },
4112b9def8cSDerek Fang 	{ "DAC", NULL, "ADC_R" },
4122b9def8cSDerek Fang 	{ "DAC", NULL, "ADC_L" },
4132b9def8cSDerek Fang 	{ "DAC", NULL, "DLDO" },
4142b9def8cSDerek Fang 	{ "DAC", NULL, "VREF" },
4152b9def8cSDerek Fang 	{ "DAC", NULL, "MIXER_R" },
4162b9def8cSDerek Fang 	{ "DAC", NULL, "MIXER_L" },
4172b9def8cSDerek Fang 	{ "DAC", NULL, "MBIAS4U" },
4182b9def8cSDerek Fang 	{ "DAC", NULL, "PLL2_LDO" },
4192b9def8cSDerek Fang 	{ "DAC", NULL, "PLL2B" },
4202b9def8cSDerek Fang 	{ "DAC", NULL, "PLL2F" },
4212b9def8cSDerek Fang 	{ "DAC", NULL, "PLL2F2" },
4222b9def8cSDerek Fang 	{ "DAC", NULL, "PLL2B2" },
4232b9def8cSDerek Fang 
4242b9def8cSDerek Fang 	{ "DAC L", "Switch", "DAC" },
4252b9def8cSDerek Fang 	{ "DAC R", "Switch", "DAC" },
4262b9def8cSDerek Fang 	{ "DAC L", NULL, "DAC Power" },
4272b9def8cSDerek Fang 	{ "DAC R", NULL, "DAC Power" },
4282b9def8cSDerek Fang 
4292b9def8cSDerek Fang 	{ "CLASS D", NULL, "DAC L" },
4302b9def8cSDerek Fang 	{ "CLASS D", NULL, "DAC R" },
4312b9def8cSDerek Fang 	{ "SPOL", NULL, "CLASS D" },
4322b9def8cSDerek Fang 	{ "SPOR", NULL, "CLASS D" },
4332b9def8cSDerek Fang };
4342b9def8cSDerek Fang 
rt1308_get_clk_info(int sclk,int rate)4352b9def8cSDerek Fang static int rt1308_get_clk_info(int sclk, int rate)
4362b9def8cSDerek Fang {
43713ab0d1aSColin Ian King 	int i;
43813ab0d1aSColin Ian King 	static const int pd[] = {1, 2, 3, 4, 6, 8, 12, 16};
4392b9def8cSDerek Fang 
4402b9def8cSDerek Fang 	if (sclk <= 0 || rate <= 0)
4412b9def8cSDerek Fang 		return -EINVAL;
4422b9def8cSDerek Fang 
4432b9def8cSDerek Fang 	rate = rate << 8;
4442b9def8cSDerek Fang 	for (i = 0; i < ARRAY_SIZE(pd); i++)
4452b9def8cSDerek Fang 		if (sclk == rate * pd[i])
4462b9def8cSDerek Fang 			return i;
4472b9def8cSDerek Fang 
4482b9def8cSDerek Fang 	return -EINVAL;
4492b9def8cSDerek Fang }
4502b9def8cSDerek Fang 
rt1308_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)4512b9def8cSDerek Fang static int rt1308_hw_params(struct snd_pcm_substream *substream,
4522b9def8cSDerek Fang 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
4532b9def8cSDerek Fang {
4542b9def8cSDerek Fang 	struct snd_soc_component *component = dai->component;
4552b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
4562b9def8cSDerek Fang 	unsigned int val_len = 0, val_clk, mask_clk;
4572b9def8cSDerek Fang 	int pre_div, bclk_ms, frame_size;
4582b9def8cSDerek Fang 
4592b9def8cSDerek Fang 	rt1308->lrck = params_rate(params);
4602b9def8cSDerek Fang 	pre_div = rt1308_get_clk_info(rt1308->sysclk, rt1308->lrck);
4612b9def8cSDerek Fang 	if (pre_div < 0) {
4622b9def8cSDerek Fang 		dev_err(component->dev,
4632b9def8cSDerek Fang 			"Unsupported clock setting %d\n", rt1308->lrck);
4642b9def8cSDerek Fang 		return -EINVAL;
4652b9def8cSDerek Fang 	}
4662b9def8cSDerek Fang 
4672b9def8cSDerek Fang 	frame_size = snd_soc_params_to_frame_size(params);
4682b9def8cSDerek Fang 	if (frame_size < 0) {
4692b9def8cSDerek Fang 		dev_err(component->dev, "Unsupported frame size: %d\n",
4702b9def8cSDerek Fang 			frame_size);
4712b9def8cSDerek Fang 		return -EINVAL;
4722b9def8cSDerek Fang 	}
4732b9def8cSDerek Fang 
4742b9def8cSDerek Fang 	bclk_ms = frame_size > 32;
4752b9def8cSDerek Fang 	rt1308->bclk = rt1308->lrck * (32 << bclk_ms);
4762b9def8cSDerek Fang 
4772b9def8cSDerek Fang 	dev_dbg(component->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
4782b9def8cSDerek Fang 				bclk_ms, pre_div, dai->id);
4792b9def8cSDerek Fang 
4802b9def8cSDerek Fang 	dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
4812b9def8cSDerek Fang 				rt1308->lrck, pre_div, dai->id);
4822b9def8cSDerek Fang 
4832b9def8cSDerek Fang 	switch (params_width(params)) {
4842b9def8cSDerek Fang 	case 16:
4852b9def8cSDerek Fang 		val_len |= RT1308_I2S_DL_SEL_16B;
4862b9def8cSDerek Fang 		break;
4872b9def8cSDerek Fang 	case 20:
4882b9def8cSDerek Fang 		val_len |= RT1308_I2S_DL_SEL_20B;
4892b9def8cSDerek Fang 		break;
4902b9def8cSDerek Fang 	case 24:
4912b9def8cSDerek Fang 		val_len |= RT1308_I2S_DL_SEL_24B;
4922b9def8cSDerek Fang 		break;
4932b9def8cSDerek Fang 	case 8:
4942b9def8cSDerek Fang 		val_len |= RT1308_I2S_DL_SEL_8B;
4952b9def8cSDerek Fang 		break;
4962b9def8cSDerek Fang 	default:
4972b9def8cSDerek Fang 		return -EINVAL;
4982b9def8cSDerek Fang 	}
4992b9def8cSDerek Fang 
5002b9def8cSDerek Fang 	switch (dai->id) {
5012b9def8cSDerek Fang 	case RT1308_AIF1:
5022b9def8cSDerek Fang 		mask_clk = RT1308_DIV_FS_SYS_MASK;
5032b9def8cSDerek Fang 		val_clk = pre_div << RT1308_DIV_FS_SYS_SFT;
5042b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
5052b9def8cSDerek Fang 			RT1308_I2S_SET_2, RT1308_I2S_DL_SEL_MASK,
5062b9def8cSDerek Fang 			val_len);
5072b9def8cSDerek Fang 		break;
5082b9def8cSDerek Fang 	default:
5092b9def8cSDerek Fang 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
5102b9def8cSDerek Fang 		return -EINVAL;
5112b9def8cSDerek Fang 	}
5122b9def8cSDerek Fang 
5132b9def8cSDerek Fang 	snd_soc_component_update_bits(component, RT1308_CLK_1,
5142b9def8cSDerek Fang 		mask_clk, val_clk);
5152b9def8cSDerek Fang 
5162b9def8cSDerek Fang 	return 0;
5172b9def8cSDerek Fang }
5182b9def8cSDerek Fang 
rt1308_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)5192b9def8cSDerek Fang static int rt1308_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
5202b9def8cSDerek Fang {
5212b9def8cSDerek Fang 	struct snd_soc_component *component = dai->component;
5222b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
5232b9def8cSDerek Fang 	unsigned int reg_val = 0, reg1_val = 0;
5242b9def8cSDerek Fang 
5252b9def8cSDerek Fang 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
5262b9def8cSDerek Fang 	case SND_SOC_DAIFMT_CBS_CFS:
5272b9def8cSDerek Fang 		rt1308->master = 0;
5282b9def8cSDerek Fang 		break;
5292b9def8cSDerek Fang 	default:
5302b9def8cSDerek Fang 		return -EINVAL;
5312b9def8cSDerek Fang 	}
5322b9def8cSDerek Fang 
5332b9def8cSDerek Fang 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
5342b9def8cSDerek Fang 	case SND_SOC_DAIFMT_I2S:
5352b9def8cSDerek Fang 		break;
5362b9def8cSDerek Fang 	case SND_SOC_DAIFMT_LEFT_J:
5372b9def8cSDerek Fang 		reg_val |= RT1308_I2S_DF_SEL_LEFT;
5382b9def8cSDerek Fang 		break;
5392b9def8cSDerek Fang 	case SND_SOC_DAIFMT_DSP_A:
5402b9def8cSDerek Fang 		reg_val |= RT1308_I2S_DF_SEL_PCM_A;
5412b9def8cSDerek Fang 		break;
5422b9def8cSDerek Fang 	case SND_SOC_DAIFMT_DSP_B:
5432b9def8cSDerek Fang 		reg_val |= RT1308_I2S_DF_SEL_PCM_B;
5442b9def8cSDerek Fang 		break;
5452b9def8cSDerek Fang 	default:
5462b9def8cSDerek Fang 		return -EINVAL;
5472b9def8cSDerek Fang 	}
5482b9def8cSDerek Fang 
5492b9def8cSDerek Fang 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
5502b9def8cSDerek Fang 	case SND_SOC_DAIFMT_NB_NF:
5512b9def8cSDerek Fang 		break;
5522b9def8cSDerek Fang 	case SND_SOC_DAIFMT_IB_NF:
5532b9def8cSDerek Fang 		reg1_val |= RT1308_I2S_BCLK_INV;
5542b9def8cSDerek Fang 		break;
5552b9def8cSDerek Fang 	default:
5562b9def8cSDerek Fang 		return -EINVAL;
5572b9def8cSDerek Fang 	}
5582b9def8cSDerek Fang 
5592b9def8cSDerek Fang 	switch (dai->id) {
5602b9def8cSDerek Fang 	case RT1308_AIF1:
5612b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
5622b9def8cSDerek Fang 			RT1308_I2S_SET_1, RT1308_I2S_DF_SEL_MASK,
5632b9def8cSDerek Fang 			reg_val);
5642b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
5652b9def8cSDerek Fang 			RT1308_I2S_SET_2, RT1308_I2S_BCLK_MASK,
5662b9def8cSDerek Fang 			reg1_val);
5672b9def8cSDerek Fang 		break;
5682b9def8cSDerek Fang 	default:
5692b9def8cSDerek Fang 		dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
5702b9def8cSDerek Fang 		return -EINVAL;
5712b9def8cSDerek Fang 	}
5722b9def8cSDerek Fang 	return 0;
5732b9def8cSDerek Fang }
5742b9def8cSDerek Fang 
rt1308_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)5752b9def8cSDerek Fang static int rt1308_set_component_sysclk(struct snd_soc_component *component,
5762b9def8cSDerek Fang 		int clk_id, int source, unsigned int freq, int dir)
5772b9def8cSDerek Fang {
5782b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
5792b9def8cSDerek Fang 	unsigned int reg_val = 0;
5802b9def8cSDerek Fang 
5812b9def8cSDerek Fang 	if (freq == rt1308->sysclk && clk_id == rt1308->sysclk_src)
5822b9def8cSDerek Fang 		return 0;
5832b9def8cSDerek Fang 
5842b9def8cSDerek Fang 	switch (clk_id) {
5852b9def8cSDerek Fang 	case RT1308_FS_SYS_S_MCLK:
5862b9def8cSDerek Fang 		reg_val |= RT1308_SEL_FS_SYS_SRC_MCLK;
5872b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
5882b9def8cSDerek Fang 			RT1308_CLK_DET, RT1308_MCLK_DET_EN_MASK,
5892b9def8cSDerek Fang 			RT1308_MCLK_DET_EN);
5902b9def8cSDerek Fang 		break;
5912b9def8cSDerek Fang 	case RT1308_FS_SYS_S_BCLK:
5922b9def8cSDerek Fang 		reg_val |= RT1308_SEL_FS_SYS_SRC_BCLK;
5932b9def8cSDerek Fang 		break;
5942b9def8cSDerek Fang 	case RT1308_FS_SYS_S_PLL:
5952b9def8cSDerek Fang 		reg_val |= RT1308_SEL_FS_SYS_SRC_PLL;
5962b9def8cSDerek Fang 		break;
5972b9def8cSDerek Fang 	case RT1308_FS_SYS_S_RCCLK:
5982b9def8cSDerek Fang 		reg_val |= RT1308_SEL_FS_SYS_SRC_RCCLK;
5992b9def8cSDerek Fang 		break;
6002b9def8cSDerek Fang 	default:
6012b9def8cSDerek Fang 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
6022b9def8cSDerek Fang 		return -EINVAL;
6032b9def8cSDerek Fang 	}
6042b9def8cSDerek Fang 	snd_soc_component_update_bits(component, RT1308_CLK_1,
6052b9def8cSDerek Fang 		RT1308_SEL_FS_SYS_MASK, reg_val);
6062b9def8cSDerek Fang 	rt1308->sysclk = freq;
6072b9def8cSDerek Fang 	rt1308->sysclk_src = clk_id;
6082b9def8cSDerek Fang 
6092b9def8cSDerek Fang 	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
6102b9def8cSDerek Fang 		freq, clk_id);
6112b9def8cSDerek Fang 
6122b9def8cSDerek Fang 	return 0;
6132b9def8cSDerek Fang }
6142b9def8cSDerek Fang 
rt1308_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)6152b9def8cSDerek Fang static int rt1308_set_component_pll(struct snd_soc_component *component,
6162b9def8cSDerek Fang 		int pll_id, int source, unsigned int freq_in,
6172b9def8cSDerek Fang 		unsigned int freq_out)
6182b9def8cSDerek Fang {
6192b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
6202b9def8cSDerek Fang 	struct rl6231_pll_code pll_code;
6212b9def8cSDerek Fang 	int ret;
6222b9def8cSDerek Fang 
6232b9def8cSDerek Fang 	if (source == rt1308->pll_src && freq_in == rt1308->pll_in &&
6242b9def8cSDerek Fang 	    freq_out == rt1308->pll_out)
6252b9def8cSDerek Fang 		return 0;
6262b9def8cSDerek Fang 
6272b9def8cSDerek Fang 	if (!freq_in || !freq_out) {
6282b9def8cSDerek Fang 		dev_dbg(component->dev, "PLL disabled\n");
6292b9def8cSDerek Fang 
6302b9def8cSDerek Fang 		rt1308->pll_in = 0;
6312b9def8cSDerek Fang 		rt1308->pll_out = 0;
6322b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
6332b9def8cSDerek Fang 			RT1308_CLK_1, RT1308_SEL_FS_SYS_MASK,
6342b9def8cSDerek Fang 			RT1308_SEL_FS_SYS_SRC_MCLK);
6352b9def8cSDerek Fang 		return 0;
6362b9def8cSDerek Fang 	}
6372b9def8cSDerek Fang 
6382b9def8cSDerek Fang 	switch (source) {
6392b9def8cSDerek Fang 	case RT1308_PLL_S_MCLK:
6402b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
6412b9def8cSDerek Fang 			RT1308_CLK_2, RT1308_SEL_PLL_SRC_MASK,
6422b9def8cSDerek Fang 			RT1308_SEL_PLL_SRC_MCLK);
6432b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
6442b9def8cSDerek Fang 			RT1308_CLK_DET, RT1308_MCLK_DET_EN_MASK,
6452b9def8cSDerek Fang 			RT1308_MCLK_DET_EN);
6462b9def8cSDerek Fang 		break;
6472b9def8cSDerek Fang 	case RT1308_PLL_S_BCLK:
6482b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
6492b9def8cSDerek Fang 			RT1308_CLK_2, RT1308_SEL_PLL_SRC_MASK,
6502b9def8cSDerek Fang 			RT1308_SEL_PLL_SRC_BCLK);
6512b9def8cSDerek Fang 		break;
6522b9def8cSDerek Fang 	case RT1308_PLL_S_RCCLK:
6532b9def8cSDerek Fang 		snd_soc_component_update_bits(component,
6542b9def8cSDerek Fang 			RT1308_CLK_2, RT1308_SEL_PLL_SRC_MASK,
6552b9def8cSDerek Fang 			RT1308_SEL_PLL_SRC_RCCLK);
6562b9def8cSDerek Fang 		freq_in = 25000000;
6572b9def8cSDerek Fang 		break;
6582b9def8cSDerek Fang 	default:
6592b9def8cSDerek Fang 		dev_err(component->dev, "Unknown PLL Source %d\n", source);
6602b9def8cSDerek Fang 		return -EINVAL;
6612b9def8cSDerek Fang 	}
6622b9def8cSDerek Fang 
6632b9def8cSDerek Fang 	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
6642b9def8cSDerek Fang 	if (ret < 0) {
665a4db95b2SColin Ian King 		dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
6662b9def8cSDerek Fang 		return ret;
6672b9def8cSDerek Fang 	}
6682b9def8cSDerek Fang 
6692b9def8cSDerek Fang 	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
6702b9def8cSDerek Fang 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
6712b9def8cSDerek Fang 		pll_code.n_code, pll_code.k_code);
6722b9def8cSDerek Fang 
6732b9def8cSDerek Fang 	snd_soc_component_write(component, RT1308_PLL_1,
6741dd9cca7SPierre-Louis Bossart 		(pll_code.k_code << RT1308_PLL1_K_SFT) |
6751dd9cca7SPierre-Louis Bossart 		(pll_code.m_bp << RT1308_PLL1_M_BYPASS_SFT) |
6761dd9cca7SPierre-Louis Bossart 		((pll_code.m_bp ? 0 : pll_code.m_code) << RT1308_PLL1_M_SFT) |
6771dd9cca7SPierre-Louis Bossart 		(pll_code.n_code << RT1308_PLL1_N_SFT));
6782b9def8cSDerek Fang 
6792b9def8cSDerek Fang 	rt1308->pll_in = freq_in;
6802b9def8cSDerek Fang 	rt1308->pll_out = freq_out;
6812b9def8cSDerek Fang 	rt1308->pll_src = source;
6822b9def8cSDerek Fang 
6832b9def8cSDerek Fang 	return 0;
6842b9def8cSDerek Fang }
6852b9def8cSDerek Fang 
rt1308_probe(struct snd_soc_component * component)6862b9def8cSDerek Fang static int rt1308_probe(struct snd_soc_component *component)
6872b9def8cSDerek Fang {
6882b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
6892b9def8cSDerek Fang 
6902b9def8cSDerek Fang 	rt1308->component = component;
6912b9def8cSDerek Fang 
6922b9def8cSDerek Fang 	return rt1308_reg_init(component);
6932b9def8cSDerek Fang }
6942b9def8cSDerek Fang 
rt1308_remove(struct snd_soc_component * component)6952b9def8cSDerek Fang static void rt1308_remove(struct snd_soc_component *component)
6962b9def8cSDerek Fang {
6972b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
6982b9def8cSDerek Fang 
6992b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_RESET, 0);
7002b9def8cSDerek Fang }
7012b9def8cSDerek Fang 
7022b9def8cSDerek Fang #ifdef CONFIG_PM
rt1308_suspend(struct snd_soc_component * component)7032b9def8cSDerek Fang static int rt1308_suspend(struct snd_soc_component *component)
7042b9def8cSDerek Fang {
7052b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
7062b9def8cSDerek Fang 
7072b9def8cSDerek Fang 	regcache_cache_only(rt1308->regmap, true);
7082b9def8cSDerek Fang 	regcache_mark_dirty(rt1308->regmap);
7092b9def8cSDerek Fang 
7102b9def8cSDerek Fang 	return 0;
7112b9def8cSDerek Fang }
7122b9def8cSDerek Fang 
rt1308_resume(struct snd_soc_component * component)7132b9def8cSDerek Fang static int rt1308_resume(struct snd_soc_component *component)
7142b9def8cSDerek Fang {
7152b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = snd_soc_component_get_drvdata(component);
7162b9def8cSDerek Fang 
7172b9def8cSDerek Fang 	regcache_cache_only(rt1308->regmap, false);
7182b9def8cSDerek Fang 	regcache_sync(rt1308->regmap);
7192b9def8cSDerek Fang 
7202b9def8cSDerek Fang 	return 0;
7212b9def8cSDerek Fang }
7222b9def8cSDerek Fang #else
7232b9def8cSDerek Fang #define rt1308_suspend NULL
7242b9def8cSDerek Fang #define rt1308_resume NULL
7252b9def8cSDerek Fang #endif
7262b9def8cSDerek Fang 
7272b9def8cSDerek Fang #define RT1308_STEREO_RATES SNDRV_PCM_RATE_48000
7282b9def8cSDerek Fang #define RT1308_FORMATS (SNDRV_PCM_FMTBIT_S8 | \
7292b9def8cSDerek Fang 			SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S16_LE | \
7302b9def8cSDerek Fang 			SNDRV_PCM_FMTBIT_S24_LE)
7312b9def8cSDerek Fang 
7322b9def8cSDerek Fang static const struct snd_soc_dai_ops rt1308_aif_dai_ops = {
7332b9def8cSDerek Fang 	.hw_params = rt1308_hw_params,
7342b9def8cSDerek Fang 	.set_fmt = rt1308_set_dai_fmt,
7352b9def8cSDerek Fang };
7362b9def8cSDerek Fang 
7372b9def8cSDerek Fang static struct snd_soc_dai_driver rt1308_dai[] = {
7382b9def8cSDerek Fang 	{
7392b9def8cSDerek Fang 		.name = "rt1308-aif",
7402b9def8cSDerek Fang 		.playback = {
7412b9def8cSDerek Fang 			.stream_name = "AIF1 Playback",
7422b9def8cSDerek Fang 			.channels_min = 1,
7432b9def8cSDerek Fang 			.channels_max = 2,
7442b9def8cSDerek Fang 			.rates = RT1308_STEREO_RATES,
7452b9def8cSDerek Fang 			.formats = RT1308_FORMATS,
7462b9def8cSDerek Fang 		},
7472b9def8cSDerek Fang 		.ops = &rt1308_aif_dai_ops,
7482b9def8cSDerek Fang 	},
7492b9def8cSDerek Fang };
7502b9def8cSDerek Fang 
7512b9def8cSDerek Fang static const struct snd_soc_component_driver soc_component_dev_rt1308 = {
7522b9def8cSDerek Fang 	.probe = rt1308_probe,
7532b9def8cSDerek Fang 	.remove = rt1308_remove,
7542b9def8cSDerek Fang 	.suspend = rt1308_suspend,
7552b9def8cSDerek Fang 	.resume = rt1308_resume,
7562b9def8cSDerek Fang 	.controls = rt1308_snd_controls,
7572b9def8cSDerek Fang 	.num_controls = ARRAY_SIZE(rt1308_snd_controls),
7582b9def8cSDerek Fang 	.dapm_widgets = rt1308_dapm_widgets,
7592b9def8cSDerek Fang 	.num_dapm_widgets = ARRAY_SIZE(rt1308_dapm_widgets),
7602b9def8cSDerek Fang 	.dapm_routes = rt1308_dapm_routes,
7612b9def8cSDerek Fang 	.num_dapm_routes = ARRAY_SIZE(rt1308_dapm_routes),
7622b9def8cSDerek Fang 	.set_sysclk = rt1308_set_component_sysclk,
7632b9def8cSDerek Fang 	.set_pll = rt1308_set_component_pll,
7642b9def8cSDerek Fang 	.use_pmdown_time	= 1,
7652b9def8cSDerek Fang 	.endianness		= 1,
7662b9def8cSDerek Fang };
7672b9def8cSDerek Fang 
7682b9def8cSDerek Fang static const struct regmap_config rt1308_regmap = {
7692b9def8cSDerek Fang 	.reg_bits = 8,
7702b9def8cSDerek Fang 	.val_bits = 32,
7712b9def8cSDerek Fang 	.max_register = RT1308_MAX_REG,
7722b9def8cSDerek Fang 	.volatile_reg = rt1308_volatile_register,
7732b9def8cSDerek Fang 	.readable_reg = rt1308_readable_register,
774*5bd8a567SMark Brown 	.cache_type = REGCACHE_MAPLE,
7752b9def8cSDerek Fang 	.reg_defaults = rt1308_reg,
7762b9def8cSDerek Fang 	.num_reg_defaults = ARRAY_SIZE(rt1308_reg),
7772b9def8cSDerek Fang 	.use_single_read = true,
7782b9def8cSDerek Fang 	.use_single_write = true,
7792b9def8cSDerek Fang };
7802b9def8cSDerek Fang 
7812b9def8cSDerek Fang #ifdef CONFIG_OF
7822b9def8cSDerek Fang static const struct of_device_id rt1308_of_match[] = {
7832b9def8cSDerek Fang 	{ .compatible = "realtek,rt1308", },
7842b9def8cSDerek Fang 	{ },
7852b9def8cSDerek Fang };
7862b9def8cSDerek Fang MODULE_DEVICE_TABLE(of, rt1308_of_match);
7872b9def8cSDerek Fang #endif
7882b9def8cSDerek Fang 
7892b9def8cSDerek Fang #ifdef CONFIG_ACPI
7903084e5f7SRikard Falkeborn static const struct acpi_device_id rt1308_acpi_match[] = {
7912b9def8cSDerek Fang 	{ "10EC1308", 0, },
7922b9def8cSDerek Fang 	{ },
7932b9def8cSDerek Fang };
7942b9def8cSDerek Fang MODULE_DEVICE_TABLE(acpi, rt1308_acpi_match);
7952b9def8cSDerek Fang #endif
7962b9def8cSDerek Fang 
7972b9def8cSDerek Fang static const struct i2c_device_id rt1308_i2c_id[] = {
7982b9def8cSDerek Fang 	{ "rt1308", 0 },
7992b9def8cSDerek Fang 	{ }
8002b9def8cSDerek Fang };
8012b9def8cSDerek Fang MODULE_DEVICE_TABLE(i2c, rt1308_i2c_id);
8022b9def8cSDerek Fang 
rt1308_efuse(struct rt1308_priv * rt1308)8032b9def8cSDerek Fang static void rt1308_efuse(struct rt1308_priv *rt1308)
8042b9def8cSDerek Fang {
8052b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_RESET, 0);
8062b9def8cSDerek Fang 
8072b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_POWER_STATUS, 0x01800000);
8082b9def8cSDerek Fang 	msleep(100);
8092b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_EFUSE_1, 0x44fe0f00);
8102b9def8cSDerek Fang 	msleep(20);
8112b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_PVDD_OFFSET_CTL, 0x10000000);
8122b9def8cSDerek Fang }
8132b9def8cSDerek Fang 
rt1308_i2c_probe(struct i2c_client * i2c)81435b88858SStephen Kitt static int rt1308_i2c_probe(struct i2c_client *i2c)
8152b9def8cSDerek Fang {
8162b9def8cSDerek Fang 	struct rt1308_priv *rt1308;
8172b9def8cSDerek Fang 	int ret;
8182b9def8cSDerek Fang 	unsigned int val;
8192b9def8cSDerek Fang 
8202b9def8cSDerek Fang 	rt1308 = devm_kzalloc(&i2c->dev, sizeof(struct rt1308_priv),
8212b9def8cSDerek Fang 				GFP_KERNEL);
8222b9def8cSDerek Fang 	if (rt1308 == NULL)
8232b9def8cSDerek Fang 		return -ENOMEM;
8242b9def8cSDerek Fang 
8252b9def8cSDerek Fang 	i2c_set_clientdata(i2c, rt1308);
8262b9def8cSDerek Fang 
8272b9def8cSDerek Fang 	rt1308->regmap = devm_regmap_init_i2c(i2c, &rt1308_regmap);
8282b9def8cSDerek Fang 	if (IS_ERR(rt1308->regmap)) {
8292b9def8cSDerek Fang 		ret = PTR_ERR(rt1308->regmap);
8302b9def8cSDerek Fang 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
8312b9def8cSDerek Fang 			ret);
8322b9def8cSDerek Fang 		return ret;
8332b9def8cSDerek Fang 	}
8342b9def8cSDerek Fang 
8352b9def8cSDerek Fang 	regmap_read(rt1308->regmap, RT1308_VEN_DEV_ID, &val);
8362b9def8cSDerek Fang 	/* ignore last byte difference */
8372b9def8cSDerek Fang 	if ((val & 0xFFFFFF00) != RT1308_DEVICE_ID_NUM) {
8382b9def8cSDerek Fang 		dev_err(&i2c->dev,
8392b9def8cSDerek Fang 			"Device with ID register %x is not rt1308\n", val);
8402b9def8cSDerek Fang 		return -ENODEV;
8412b9def8cSDerek Fang 	}
8422b9def8cSDerek Fang 
8432b9def8cSDerek Fang 	rt1308_efuse(rt1308);
8442b9def8cSDerek Fang 
8452b9def8cSDerek Fang 	return devm_snd_soc_register_component(&i2c->dev,
8462b9def8cSDerek Fang 			&soc_component_dev_rt1308,
8472b9def8cSDerek Fang 			rt1308_dai, ARRAY_SIZE(rt1308_dai));
8482b9def8cSDerek Fang }
8492b9def8cSDerek Fang 
rt1308_i2c_shutdown(struct i2c_client * client)8502b9def8cSDerek Fang static void rt1308_i2c_shutdown(struct i2c_client *client)
8512b9def8cSDerek Fang {
8522b9def8cSDerek Fang 	struct rt1308_priv *rt1308 = i2c_get_clientdata(client);
8532b9def8cSDerek Fang 
8542b9def8cSDerek Fang 	regmap_write(rt1308->regmap, RT1308_RESET, 0);
8552b9def8cSDerek Fang }
8562b9def8cSDerek Fang 
8572b9def8cSDerek Fang static struct i2c_driver rt1308_i2c_driver = {
8582b9def8cSDerek Fang 	.driver = {
8592b9def8cSDerek Fang 		.name = "rt1308",
8602b9def8cSDerek Fang 		.of_match_table = of_match_ptr(rt1308_of_match),
8612b9def8cSDerek Fang 		.acpi_match_table = ACPI_PTR(rt1308_acpi_match),
8622b9def8cSDerek Fang 	},
8639abcd240SUwe Kleine-König 	.probe = rt1308_i2c_probe,
8642b9def8cSDerek Fang 	.shutdown = rt1308_i2c_shutdown,
8652b9def8cSDerek Fang 	.id_table = rt1308_i2c_id,
8662b9def8cSDerek Fang };
8672b9def8cSDerek Fang module_i2c_driver(rt1308_i2c_driver);
8682b9def8cSDerek Fang 
8692b9def8cSDerek Fang MODULE_DESCRIPTION("ASoC RT1308 amplifier driver");
8702b9def8cSDerek Fang MODULE_AUTHOR("Derek Fang <derek.fang@realtek.com>");
8712b9def8cSDerek Fang MODULE_LICENSE("GPL v2");
872