xref: /openbmc/linux/sound/soc/codecs/rt1019.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
17ec79d38SJack Yu // SPDX-License-Identifier: GPL-2.0-only
27ec79d38SJack Yu //
37ec79d38SJack Yu // rt1019.c  --  RT1019 ALSA SoC audio amplifier driver
47ec79d38SJack Yu // Author: Jack Yu <jack.yu@realtek.com>
57ec79d38SJack Yu //
67ec79d38SJack Yu // Copyright(c) 2021 Realtek Semiconductor Corp.
77ec79d38SJack Yu //
87ec79d38SJack Yu //
97ec79d38SJack Yu 
107ec79d38SJack Yu #include <linux/acpi.h>
117ec79d38SJack Yu #include <linux/fs.h>
127ec79d38SJack Yu #include <linux/module.h>
137ec79d38SJack Yu #include <linux/moduleparam.h>
147ec79d38SJack Yu #include <linux/init.h>
157ec79d38SJack Yu #include <linux/delay.h>
167ec79d38SJack Yu #include <linux/pm.h>
177ec79d38SJack Yu #include <linux/regmap.h>
187ec79d38SJack Yu #include <linux/i2c.h>
197ec79d38SJack Yu #include <linux/platform_device.h>
207ec79d38SJack Yu #include <linux/firmware.h>
217ec79d38SJack Yu #include <sound/core.h>
227ec79d38SJack Yu #include <sound/pcm.h>
237ec79d38SJack Yu #include <sound/pcm_params.h>
247ec79d38SJack Yu #include <sound/soc.h>
257ec79d38SJack Yu #include <sound/soc-dapm.h>
267ec79d38SJack Yu #include <sound/initval.h>
277ec79d38SJack Yu #include <sound/tlv.h>
287ec79d38SJack Yu 
297ec79d38SJack Yu #include "rl6231.h"
307ec79d38SJack Yu #include "rt1019.h"
317ec79d38SJack Yu 
327ec79d38SJack Yu static const struct reg_default rt1019_reg[] = {
337ec79d38SJack Yu 	{ 0x0000, 0x00 },
347ec79d38SJack Yu 	{ 0x0011, 0x04 },
357ec79d38SJack Yu 	{ 0x0013, 0x00 },
367ec79d38SJack Yu 	{ 0x0019, 0x30 },
377ec79d38SJack Yu 	{ 0x001b, 0x01 },
387ec79d38SJack Yu 	{ 0x005c, 0x00 },
397ec79d38SJack Yu 	{ 0x005e, 0x10 },
407ec79d38SJack Yu 	{ 0x005f, 0xec },
417ec79d38SJack Yu 	{ 0x0061, 0x10 },
427ec79d38SJack Yu 	{ 0x0062, 0x19 },
437ec79d38SJack Yu 	{ 0x0066, 0x08 },
447ec79d38SJack Yu 	{ 0x0100, 0x80 },
457ec79d38SJack Yu 	{ 0x0100, 0x51 },
467ec79d38SJack Yu 	{ 0x0102, 0x23 },
477ec79d38SJack Yu 	{ 0x0311, 0x00 },
487ec79d38SJack Yu 	{ 0x0312, 0x3e },
497ec79d38SJack Yu 	{ 0x0313, 0x86 },
507ec79d38SJack Yu 	{ 0x0400, 0x03 },
517ec79d38SJack Yu 	{ 0x0401, 0x02 },
527ec79d38SJack Yu 	{ 0x0402, 0x01 },
537ec79d38SJack Yu 	{ 0x0504, 0xff },
547ec79d38SJack Yu 	{ 0x0505, 0x24 },
557ec79d38SJack Yu 	{ 0x0b00, 0x50 },
567ec79d38SJack Yu 	{ 0x0b01, 0xc3 },
577ec79d38SJack Yu };
587ec79d38SJack Yu 
rt1019_volatile_register(struct device * dev,unsigned int reg)597ec79d38SJack Yu static bool rt1019_volatile_register(struct device *dev, unsigned int reg)
607ec79d38SJack Yu {
617ec79d38SJack Yu 	switch (reg) {
627ec79d38SJack Yu 	case RT1019_PWR_STRP_2:
637ec79d38SJack Yu 	case RT1019_VER_ID:
647ec79d38SJack Yu 	case RT1019_VEND_ID_1:
657ec79d38SJack Yu 	case RT1019_VEND_ID_2:
667ec79d38SJack Yu 	case RT1019_DEV_ID_1:
677ec79d38SJack Yu 	case RT1019_DEV_ID_2:
687ec79d38SJack Yu 		return true;
697ec79d38SJack Yu 
707ec79d38SJack Yu 	default:
717ec79d38SJack Yu 		return false;
727ec79d38SJack Yu 	}
737ec79d38SJack Yu }
747ec79d38SJack Yu 
rt1019_readable_register(struct device * dev,unsigned int reg)757ec79d38SJack Yu static bool rt1019_readable_register(struct device *dev, unsigned int reg)
767ec79d38SJack Yu {
777ec79d38SJack Yu 	switch (reg) {
787ec79d38SJack Yu 	case RT1019_RESET:
797ec79d38SJack Yu 	case RT1019_IDS_CTRL:
807ec79d38SJack Yu 	case RT1019_ASEL_CTRL:
817ec79d38SJack Yu 	case RT1019_PWR_STRP_2:
827ec79d38SJack Yu 	case RT1019_BEEP_TONE:
837ec79d38SJack Yu 	case RT1019_VER_ID:
847ec79d38SJack Yu 	case RT1019_VEND_ID_1:
857ec79d38SJack Yu 	case RT1019_VEND_ID_2:
867ec79d38SJack Yu 	case RT1019_DEV_ID_1:
877ec79d38SJack Yu 	case RT1019_DEV_ID_2:
887ec79d38SJack Yu 	case RT1019_SDB_CTRL:
897ec79d38SJack Yu 	case RT1019_CLK_TREE_1:
907ec79d38SJack Yu 	case RT1019_CLK_TREE_2:
917ec79d38SJack Yu 	case RT1019_CLK_TREE_3:
927ec79d38SJack Yu 	case RT1019_PLL_1:
937ec79d38SJack Yu 	case RT1019_PLL_2:
947ec79d38SJack Yu 	case RT1019_PLL_3:
957ec79d38SJack Yu 	case RT1019_TDM_1:
967ec79d38SJack Yu 	case RT1019_TDM_2:
977ec79d38SJack Yu 	case RT1019_TDM_3:
987ec79d38SJack Yu 	case RT1019_DMIX_MONO_1:
997ec79d38SJack Yu 	case RT1019_DMIX_MONO_2:
1007ec79d38SJack Yu 	case RT1019_BEEP_1:
1017ec79d38SJack Yu 	case RT1019_BEEP_2:
1027ec79d38SJack Yu 		return true;
1037ec79d38SJack Yu 	default:
1047ec79d38SJack Yu 		return false;
1057ec79d38SJack Yu 	}
1067ec79d38SJack Yu }
1077ec79d38SJack Yu 
1087ec79d38SJack Yu static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9525, 75, 0);
1097ec79d38SJack Yu 
1107ec79d38SJack Yu static const char * const rt1019_din_source_select[] = {
1117ec79d38SJack Yu 	"Left",
1127ec79d38SJack Yu 	"Right",
1137ec79d38SJack Yu 	"Left + Right average",
1147ec79d38SJack Yu };
1157ec79d38SJack Yu 
1167ec79d38SJack Yu static SOC_ENUM_SINGLE_DECL(rt1019_mono_lr_sel, RT1019_IDS_CTRL, 0,
1177ec79d38SJack Yu 	rt1019_din_source_select);
1187ec79d38SJack Yu 
1197ec79d38SJack Yu static const struct snd_kcontrol_new rt1019_snd_controls[] = {
1207ec79d38SJack Yu 	SOC_SINGLE_TLV("DAC Playback Volume", RT1019_DMIX_MONO_1, 0,
1217ec79d38SJack Yu 		127, 0, dac_vol_tlv),
1227ec79d38SJack Yu 	SOC_ENUM("Mono LR Select", rt1019_mono_lr_sel),
1237ec79d38SJack Yu };
1247ec79d38SJack Yu 
r1019_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)1257ec79d38SJack Yu static int r1019_dac_event(struct snd_soc_dapm_widget *w,
1267ec79d38SJack Yu 	struct snd_kcontrol *kcontrol, int event)
1277ec79d38SJack Yu {
1287ec79d38SJack Yu 	struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
1297ec79d38SJack Yu 
1307ec79d38SJack Yu 	switch (event) {
1317ec79d38SJack Yu 	case SND_SOC_DAPM_PRE_PMU:
1327ec79d38SJack Yu 		snd_soc_component_write(component, RT1019_SDB_CTRL, 0xb);
1337ec79d38SJack Yu 		break;
1347ec79d38SJack Yu 	case SND_SOC_DAPM_POST_PMD:
1357ec79d38SJack Yu 		snd_soc_component_write(component, RT1019_SDB_CTRL, 0xa);
1367ec79d38SJack Yu 		break;
1377ec79d38SJack Yu 	default:
1387ec79d38SJack Yu 		break;
1397ec79d38SJack Yu 	}
1407ec79d38SJack Yu 
1417ec79d38SJack Yu 	return 0;
1427ec79d38SJack Yu }
1437ec79d38SJack Yu 
1447ec79d38SJack Yu static const struct snd_soc_dapm_widget rt1019_dapm_widgets[] = {
1457ec79d38SJack Yu 	SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
1467ec79d38SJack Yu 	SND_SOC_DAPM_DAC_E("DAC", NULL, SND_SOC_NOPM, 0, 0,
1477ec79d38SJack Yu 		r1019_dac_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1487ec79d38SJack Yu 	SND_SOC_DAPM_OUTPUT("SPO"),
1497ec79d38SJack Yu };
1507ec79d38SJack Yu 
1517ec79d38SJack Yu static const struct snd_soc_dapm_route rt1019_dapm_routes[] = {
1527ec79d38SJack Yu 	{ "DAC", NULL, "AIFRX" },
1537ec79d38SJack Yu 	{ "SPO", NULL, "DAC" },
1547ec79d38SJack Yu };
1557ec79d38SJack Yu 
rt1019_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)1567ec79d38SJack Yu static int rt1019_hw_params(struct snd_pcm_substream *substream,
1577ec79d38SJack Yu 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1587ec79d38SJack Yu {
1597ec79d38SJack Yu 	struct snd_soc_component *component = dai->component;
1607ec79d38SJack Yu 	struct rt1019_priv *rt1019 = snd_soc_component_get_drvdata(component);
1617ec79d38SJack Yu 	int pre_div, bclk_ms, frame_size;
1627ec79d38SJack Yu 	unsigned int val_len = 0, sys_div_da_filter = 0;
1637ec79d38SJack Yu 	unsigned int sys_dac_osr = 0, sys_fifo_clk = 0;
1647ec79d38SJack Yu 	unsigned int sys_clk_cal = 0, sys_asrc_in = 0;
1657ec79d38SJack Yu 
1667ec79d38SJack Yu 	rt1019->lrck = params_rate(params);
1677ec79d38SJack Yu 	pre_div = rl6231_get_clk_info(rt1019->sysclk, rt1019->lrck);
1687ec79d38SJack Yu 	if (pre_div < 0) {
1697ec79d38SJack Yu 		dev_err(component->dev, "Unsupported clock setting\n");
1707ec79d38SJack Yu 		return -EINVAL;
1717ec79d38SJack Yu 	}
1727ec79d38SJack Yu 
1737ec79d38SJack Yu 	frame_size = snd_soc_params_to_frame_size(params);
1747ec79d38SJack Yu 	if (frame_size < 0) {
1757ec79d38SJack Yu 		dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
1767ec79d38SJack Yu 		return -EINVAL;
1777ec79d38SJack Yu 	}
1787ec79d38SJack Yu 
1797ec79d38SJack Yu 	bclk_ms = frame_size > 32;
1807ec79d38SJack Yu 	rt1019->bclk = rt1019->lrck * (32 << bclk_ms);
1817ec79d38SJack Yu 
1827ec79d38SJack Yu 	dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
1837ec79d38SJack Yu 		rt1019->bclk, rt1019->lrck);
1847ec79d38SJack Yu 	dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
1857ec79d38SJack Yu 				bclk_ms, pre_div, dai->id);
1867ec79d38SJack Yu 
1877ec79d38SJack Yu 	switch (pre_div) {
1887ec79d38SJack Yu 	case 0:
1897ec79d38SJack Yu 		sys_div_da_filter = RT1019_SYS_DIV_DA_FIL_DIV1;
1907ec79d38SJack Yu 		sys_dac_osr = RT1019_SYS_DA_OSR_DIV1;
1917ec79d38SJack Yu 		sys_asrc_in = RT1019_ASRC_256FS_DIV1;
1927ec79d38SJack Yu 		sys_fifo_clk = RT1019_SEL_FIFO_DIV1;
1937ec79d38SJack Yu 		sys_clk_cal = RT1019_SEL_CLK_CAL_DIV1;
1947ec79d38SJack Yu 		break;
1957ec79d38SJack Yu 	case 1:
1967ec79d38SJack Yu 		sys_div_da_filter = RT1019_SYS_DIV_DA_FIL_DIV2;
1977ec79d38SJack Yu 		sys_dac_osr = RT1019_SYS_DA_OSR_DIV2;
1987ec79d38SJack Yu 		sys_asrc_in = RT1019_ASRC_256FS_DIV2;
1997ec79d38SJack Yu 		sys_fifo_clk = RT1019_SEL_FIFO_DIV2;
2007ec79d38SJack Yu 		sys_clk_cal = RT1019_SEL_CLK_CAL_DIV2;
2017ec79d38SJack Yu 		break;
2027ec79d38SJack Yu 	case 3:
2037ec79d38SJack Yu 		sys_div_da_filter = RT1019_SYS_DIV_DA_FIL_DIV4;
2047ec79d38SJack Yu 		sys_dac_osr = RT1019_SYS_DA_OSR_DIV4;
2057ec79d38SJack Yu 		sys_asrc_in = RT1019_ASRC_256FS_DIV4;
2067ec79d38SJack Yu 		sys_fifo_clk = RT1019_SEL_FIFO_DIV4;
2077ec79d38SJack Yu 		sys_clk_cal = RT1019_SEL_CLK_CAL_DIV4;
2087ec79d38SJack Yu 		break;
2097ec79d38SJack Yu 	default:
2107ec79d38SJack Yu 		return -EINVAL;
2117ec79d38SJack Yu 	}
2127ec79d38SJack Yu 
2137ec79d38SJack Yu 	switch (params_width(params)) {
2147ec79d38SJack Yu 	case 16:
2157ec79d38SJack Yu 		break;
2167ec79d38SJack Yu 	case 20:
2177ec79d38SJack Yu 		val_len = RT1019_I2S_DL_20;
2187ec79d38SJack Yu 		break;
2197ec79d38SJack Yu 	case 24:
2207ec79d38SJack Yu 		val_len = RT1019_I2S_DL_24;
2217ec79d38SJack Yu 		break;
2227ec79d38SJack Yu 	case 32:
2237ec79d38SJack Yu 		val_len = RT1019_I2S_DL_32;
2247ec79d38SJack Yu 		break;
2257ec79d38SJack Yu 	case 8:
2267ec79d38SJack Yu 		val_len = RT1019_I2S_DL_8;
2277ec79d38SJack Yu 		break;
2287ec79d38SJack Yu 	default:
2297ec79d38SJack Yu 		return -EINVAL;
2307ec79d38SJack Yu 	}
2317ec79d38SJack Yu 
2327ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_TDM_2, RT1019_I2S_DL_MASK,
2337ec79d38SJack Yu 			val_len);
2347ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_CLK_TREE_1,
2357ec79d38SJack Yu 			RT1019_SEL_FIFO_MASK, sys_fifo_clk);
2367ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_CLK_TREE_2,
2377ec79d38SJack Yu 			RT1019_SYS_DIV_DA_FIL_MASK | RT1019_SYS_DA_OSR_MASK |
2387ec79d38SJack Yu 			RT1019_ASRC_256FS_MASK, sys_div_da_filter | sys_dac_osr |
2397ec79d38SJack Yu 			sys_asrc_in);
2407ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_CLK_TREE_3,
2417ec79d38SJack Yu 			RT1019_SEL_CLK_CAL_MASK, sys_clk_cal);
2427ec79d38SJack Yu 
2437ec79d38SJack Yu 	return 0;
2447ec79d38SJack Yu }
2457ec79d38SJack Yu 
rt1019_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)2467ec79d38SJack Yu static int rt1019_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2477ec79d38SJack Yu {
2487ec79d38SJack Yu 	struct snd_soc_component *component = dai->component;
2497ec79d38SJack Yu 	unsigned int reg_val = 0, reg_val2 = 0;
2507ec79d38SJack Yu 
2517ec79d38SJack Yu 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2527ec79d38SJack Yu 	case SND_SOC_DAIFMT_NB_NF:
2537ec79d38SJack Yu 		break;
2547ec79d38SJack Yu 	case SND_SOC_DAIFMT_IB_NF:
2557ec79d38SJack Yu 		reg_val2 |= RT1019_TDM_BCLK_INV;
2567ec79d38SJack Yu 		break;
2577ec79d38SJack Yu 	default:
2587ec79d38SJack Yu 		return -EINVAL;
2597ec79d38SJack Yu 	}
2607ec79d38SJack Yu 
2617ec79d38SJack Yu 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2627ec79d38SJack Yu 	case SND_SOC_DAIFMT_I2S:
2637ec79d38SJack Yu 		break;
2647ec79d38SJack Yu 
2657ec79d38SJack Yu 	case SND_SOC_DAIFMT_LEFT_J:
2667ec79d38SJack Yu 		reg_val |= RT1019_I2S_DF_LEFT;
2677ec79d38SJack Yu 		break;
2687ec79d38SJack Yu 
2697ec79d38SJack Yu 	case SND_SOC_DAIFMT_DSP_A:
2707ec79d38SJack Yu 		reg_val |= RT1019_I2S_DF_PCM_A_R;
2717ec79d38SJack Yu 		break;
2727ec79d38SJack Yu 
2737ec79d38SJack Yu 	case SND_SOC_DAIFMT_DSP_B:
2747ec79d38SJack Yu 		reg_val |= RT1019_I2S_DF_PCM_B_R;
2757ec79d38SJack Yu 		break;
2767ec79d38SJack Yu 
2777ec79d38SJack Yu 	default:
2787ec79d38SJack Yu 		return -EINVAL;
2797ec79d38SJack Yu 	}
2807ec79d38SJack Yu 
2817ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_TDM_2,
2827ec79d38SJack Yu 		RT1019_I2S_DF_MASK, reg_val);
2837ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_TDM_1,
2847ec79d38SJack Yu 		RT1019_TDM_BCLK_MASK, reg_val2);
2857ec79d38SJack Yu 
2867ec79d38SJack Yu 	return 0;
2877ec79d38SJack Yu }
2887ec79d38SJack Yu 
rt1019_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)2897ec79d38SJack Yu static int rt1019_set_dai_sysclk(struct snd_soc_dai *dai,
2907ec79d38SJack Yu 		int clk_id, unsigned int freq, int dir)
2917ec79d38SJack Yu {
2927ec79d38SJack Yu 	struct snd_soc_component *component = dai->component;
2937ec79d38SJack Yu 	struct rt1019_priv *rt1019 = snd_soc_component_get_drvdata(component);
2947ec79d38SJack Yu 	unsigned int reg_val = 0;
2957ec79d38SJack Yu 
2967ec79d38SJack Yu 	if (freq == rt1019->sysclk && clk_id == rt1019->sysclk_src)
2977ec79d38SJack Yu 		return 0;
2987ec79d38SJack Yu 
2997ec79d38SJack Yu 	switch (clk_id) {
3007ec79d38SJack Yu 	case RT1019_SCLK_S_BCLK:
3017ec79d38SJack Yu 		reg_val |= RT1019_CLK_SYS_PRE_SEL_BCLK;
3027ec79d38SJack Yu 		break;
3037ec79d38SJack Yu 
3047ec79d38SJack Yu 	case RT1019_SCLK_S_PLL:
3057ec79d38SJack Yu 		reg_val |= RT1019_CLK_SYS_PRE_SEL_PLL;
3067ec79d38SJack Yu 		break;
3077ec79d38SJack Yu 
3087ec79d38SJack Yu 	default:
3097ec79d38SJack Yu 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
3107ec79d38SJack Yu 		return -EINVAL;
3117ec79d38SJack Yu 	}
3127ec79d38SJack Yu 
3137ec79d38SJack Yu 	rt1019->sysclk = freq;
3147ec79d38SJack Yu 	rt1019->sysclk_src = clk_id;
3157ec79d38SJack Yu 
3167ec79d38SJack Yu 	dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
3177ec79d38SJack Yu 
3187ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_CLK_TREE_1,
3197ec79d38SJack Yu 		RT1019_CLK_SYS_PRE_SEL_MASK, reg_val);
3207ec79d38SJack Yu 
3217ec79d38SJack Yu 	return 0;
3227ec79d38SJack Yu }
3237ec79d38SJack Yu 
rt1019_set_dai_pll(struct snd_soc_dai * dai,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)3247ec79d38SJack Yu static int rt1019_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
3257ec79d38SJack Yu 			unsigned int freq_in, unsigned int freq_out)
3267ec79d38SJack Yu {
3277ec79d38SJack Yu 	struct snd_soc_component *component = dai->component;
3287ec79d38SJack Yu 	struct rt1019_priv *rt1019 = snd_soc_component_get_drvdata(component);
3297ec79d38SJack Yu 	struct rl6231_pll_code pll_code;
3307ec79d38SJack Yu 	int ret;
3317ec79d38SJack Yu 
3327ec79d38SJack Yu 	if (!freq_in || !freq_out) {
3337ec79d38SJack Yu 		dev_dbg(component->dev, "PLL disabled\n");
3347ec79d38SJack Yu 		rt1019->pll_in = 0;
3357ec79d38SJack Yu 		rt1019->pll_out = 0;
3367ec79d38SJack Yu 		return 0;
3377ec79d38SJack Yu 	}
3387ec79d38SJack Yu 
3397ec79d38SJack Yu 	if (source == rt1019->pll_src && freq_in == rt1019->pll_in &&
3407ec79d38SJack Yu 		freq_out == rt1019->pll_out)
3417ec79d38SJack Yu 		return 0;
3427ec79d38SJack Yu 
3437ec79d38SJack Yu 	switch (source) {
3447ec79d38SJack Yu 	case RT1019_PLL_S_BCLK:
3457ec79d38SJack Yu 		snd_soc_component_update_bits(component, RT1019_CLK_TREE_1,
3467ec79d38SJack Yu 			RT1019_PLL_SRC_MASK, RT1019_PLL_SRC_SEL_BCLK);
3477ec79d38SJack Yu 		break;
3487ec79d38SJack Yu 
3497ec79d38SJack Yu 	case RT1019_PLL_S_RC25M:
3507ec79d38SJack Yu 		snd_soc_component_update_bits(component, RT1019_CLK_TREE_1,
3517ec79d38SJack Yu 			RT1019_PLL_SRC_MASK, RT1019_PLL_SRC_SEL_RC);
3527ec79d38SJack Yu 		break;
3537ec79d38SJack Yu 
3547ec79d38SJack Yu 	default:
3557ec79d38SJack Yu 		dev_err(component->dev, "Unknown PLL source %d\n", source);
3567ec79d38SJack Yu 		return -EINVAL;
3577ec79d38SJack Yu 	}
3587ec79d38SJack Yu 
3597ec79d38SJack Yu 	ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
3607ec79d38SJack Yu 	if (ret < 0) {
361a4db95b2SColin Ian King 		dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
3627ec79d38SJack Yu 		return ret;
3637ec79d38SJack Yu 	}
3647ec79d38SJack Yu 
3657ec79d38SJack Yu 	dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
3667ec79d38SJack Yu 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
3677ec79d38SJack Yu 		pll_code.n_code, pll_code.k_code);
3687ec79d38SJack Yu 
3697ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_PWR_STRP_2,
3707ec79d38SJack Yu 		RT1019_AUTO_BITS_SEL_MASK | RT1019_AUTO_CLK_SEL_MASK,
3717ec79d38SJack Yu 		RT1019_AUTO_BITS_SEL_MANU | RT1019_AUTO_CLK_SEL_MANU);
3727ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_PLL_1,
3737ec79d38SJack Yu 		RT1019_PLL_M_MASK | RT1019_PLL_M_BP_MASK | RT1019_PLL_Q_8_8_MASK,
37416255d41SPierre-Louis Bossart 		((pll_code.m_bp ? 0 : pll_code.m_code) << RT1019_PLL_M_SFT) |
37516255d41SPierre-Louis Bossart 		(pll_code.m_bp << RT1019_PLL_M_BP_SFT) |
3767ec79d38SJack Yu 		((pll_code.n_code >> 8) & RT1019_PLL_Q_8_8_MASK));
3777ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_PLL_2,
3787ec79d38SJack Yu 		RT1019_PLL_Q_7_0_MASK, pll_code.n_code & RT1019_PLL_Q_7_0_MASK);
3797ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_PLL_3,
3807ec79d38SJack Yu 		RT1019_PLL_K_MASK, pll_code.k_code);
3817ec79d38SJack Yu 
3827ec79d38SJack Yu 	rt1019->pll_in = freq_in;
3837ec79d38SJack Yu 	rt1019->pll_out = freq_out;
3847ec79d38SJack Yu 	rt1019->pll_src = source;
3857ec79d38SJack Yu 
3867ec79d38SJack Yu 	return 0;
3877ec79d38SJack Yu }
3887ec79d38SJack Yu 
rt1019_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)3897ec79d38SJack Yu static int rt1019_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
3907ec79d38SJack Yu 			unsigned int rx_mask, int slots, int slot_width)
3917ec79d38SJack Yu {
3927ec79d38SJack Yu 	struct snd_soc_component *component = dai->component;
393f2635d45SDerek Fang 	unsigned int cn = 0, cl = 0, rx_slotnum;
3947ec79d38SJack Yu 	int ret = 0, first_bit;
3957ec79d38SJack Yu 
3967ec79d38SJack Yu 	switch (slots) {
3977ec79d38SJack Yu 	case 4:
398f2635d45SDerek Fang 		cn = RT1019_I2S_TX_4CH;
3997ec79d38SJack Yu 		break;
4007ec79d38SJack Yu 	case 6:
401f2635d45SDerek Fang 		cn = RT1019_I2S_TX_6CH;
4027ec79d38SJack Yu 		break;
4037ec79d38SJack Yu 	case 8:
404f2635d45SDerek Fang 		cn = RT1019_I2S_TX_8CH;
4057ec79d38SJack Yu 		break;
4067ec79d38SJack Yu 	case 2:
4077ec79d38SJack Yu 		break;
4087ec79d38SJack Yu 	default:
4097ec79d38SJack Yu 		return -EINVAL;
4107ec79d38SJack Yu 	}
4117ec79d38SJack Yu 
4127ec79d38SJack Yu 	switch (slot_width) {
4137ec79d38SJack Yu 	case 20:
414f2635d45SDerek Fang 		cl = RT1019_TDM_CL_20;
4157ec79d38SJack Yu 		break;
4167ec79d38SJack Yu 	case 24:
417f2635d45SDerek Fang 		cl = RT1019_TDM_CL_24;
4187ec79d38SJack Yu 		break;
4197ec79d38SJack Yu 	case 32:
420f2635d45SDerek Fang 		cl = RT1019_TDM_CL_32;
4217ec79d38SJack Yu 		break;
4227ec79d38SJack Yu 	case 8:
423f2635d45SDerek Fang 		cl = RT1019_TDM_CL_8;
4247ec79d38SJack Yu 		break;
4257ec79d38SJack Yu 	case 16:
4267ec79d38SJack Yu 		break;
4277ec79d38SJack Yu 	default:
4287ec79d38SJack Yu 		return -EINVAL;
4297ec79d38SJack Yu 	}
4307ec79d38SJack Yu 
4317ec79d38SJack Yu 	/* Rx slot configuration */
4327ec79d38SJack Yu 	rx_slotnum = hweight_long(rx_mask);
4337ec79d38SJack Yu 	if (rx_slotnum != 1) {
4347ec79d38SJack Yu 		ret = -EINVAL;
4357ec79d38SJack Yu 		dev_err(component->dev, "too many rx slots or zero slot\n");
4367ec79d38SJack Yu 		goto _set_tdm_err_;
4377ec79d38SJack Yu 	}
4387ec79d38SJack Yu 	/* This is an assumption that the system sends stereo audio to the
4397ec79d38SJack Yu 	 * amplifier typically. And the stereo audio is placed in slot 0/2/4/6
4407ec79d38SJack Yu 	 * as the starting slot. The users could select the channel from
4417ec79d38SJack Yu 	 * L/R/L+R by "Mono LR Select" control.
4427ec79d38SJack Yu 	 */
4437ec79d38SJack Yu 	first_bit = __ffs(rx_mask);
4447ec79d38SJack Yu 	switch (first_bit) {
4457ec79d38SJack Yu 	case 0:
4467ec79d38SJack Yu 	case 2:
4477ec79d38SJack Yu 	case 4:
4487ec79d38SJack Yu 	case 6:
4497ec79d38SJack Yu 		snd_soc_component_update_bits(component,
4507ec79d38SJack Yu 			RT1019_TDM_3,
4517ec79d38SJack Yu 			RT1019_TDM_I2S_TX_L_DAC1_1_MASK |
4527ec79d38SJack Yu 			RT1019_TDM_I2S_TX_R_DAC1_1_MASK,
4537ec79d38SJack Yu 			(first_bit << RT1019_TDM_I2S_TX_L_DAC1_1_SFT) |
4547ec79d38SJack Yu 			((first_bit + 1) << RT1019_TDM_I2S_TX_R_DAC1_1_SFT));
4557ec79d38SJack Yu 		break;
4567ec79d38SJack Yu 	case 1:
4577ec79d38SJack Yu 	case 3:
4587ec79d38SJack Yu 	case 5:
4597ec79d38SJack Yu 	case 7:
4607ec79d38SJack Yu 		snd_soc_component_update_bits(component,
4617ec79d38SJack Yu 			RT1019_TDM_3,
4627ec79d38SJack Yu 			RT1019_TDM_I2S_TX_L_DAC1_1_MASK |
4637ec79d38SJack Yu 			RT1019_TDM_I2S_TX_R_DAC1_1_MASK,
4647ec79d38SJack Yu 			((first_bit - 1) << RT1019_TDM_I2S_TX_L_DAC1_1_SFT) |
4657ec79d38SJack Yu 			(first_bit << RT1019_TDM_I2S_TX_R_DAC1_1_SFT));
4667ec79d38SJack Yu 		break;
4677ec79d38SJack Yu 	default:
4687ec79d38SJack Yu 		ret = -EINVAL;
4697ec79d38SJack Yu 		goto _set_tdm_err_;
4707ec79d38SJack Yu 	}
4717ec79d38SJack Yu 
472f2635d45SDerek Fang 	snd_soc_component_update_bits(component, RT1019_TDM_1,
473f2635d45SDerek Fang 		RT1019_TDM_CL_MASK, cl);
4747ec79d38SJack Yu 	snd_soc_component_update_bits(component, RT1019_TDM_2,
475f2635d45SDerek Fang 		RT1019_I2S_CH_TX_MASK, cn);
4767ec79d38SJack Yu 
4777ec79d38SJack Yu _set_tdm_err_:
4787ec79d38SJack Yu 	return ret;
4797ec79d38SJack Yu }
4807ec79d38SJack Yu 
rt1019_probe(struct snd_soc_component * component)4817ec79d38SJack Yu static int rt1019_probe(struct snd_soc_component *component)
4827ec79d38SJack Yu {
4837ec79d38SJack Yu 	struct rt1019_priv *rt1019 = snd_soc_component_get_drvdata(component);
4847ec79d38SJack Yu 
4857ec79d38SJack Yu 	rt1019->component = component;
4867ec79d38SJack Yu 	snd_soc_component_write(component, RT1019_SDB_CTRL, 0xa);
4877ec79d38SJack Yu 
4887ec79d38SJack Yu 	return 0;
4897ec79d38SJack Yu }
4907ec79d38SJack Yu 
4917ec79d38SJack Yu #define RT1019_STEREO_RATES SNDRV_PCM_RATE_8000_192000
4927ec79d38SJack Yu #define RT1019_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
4937ec79d38SJack Yu 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
4947ec79d38SJack Yu 
4955e71e9c1SYe Bin static const struct snd_soc_dai_ops rt1019_aif_dai_ops = {
4967ec79d38SJack Yu 	.hw_params = rt1019_hw_params,
4977ec79d38SJack Yu 	.set_fmt = rt1019_set_dai_fmt,
4987ec79d38SJack Yu 	.set_sysclk = rt1019_set_dai_sysclk,
4997ec79d38SJack Yu 	.set_pll = rt1019_set_dai_pll,
5007ec79d38SJack Yu 	.set_tdm_slot = rt1019_set_tdm_slot,
5017ec79d38SJack Yu };
5027ec79d38SJack Yu 
5037ec79d38SJack Yu static struct snd_soc_dai_driver rt1019_dai[] = {
5047ec79d38SJack Yu 	{
5057ec79d38SJack Yu 		.name = "rt1019-aif",
5067ec79d38SJack Yu 		.id = 0,
5077ec79d38SJack Yu 		.playback = {
5087ec79d38SJack Yu 			.stream_name = "AIF Playback",
5097ec79d38SJack Yu 			.channels_min = 1,
5107ec79d38SJack Yu 			.channels_max = 2,
5117ec79d38SJack Yu 			.rates = RT1019_STEREO_RATES,
5127ec79d38SJack Yu 			.formats = RT1019_FORMATS,
5137ec79d38SJack Yu 		},
5147ec79d38SJack Yu 		.ops = &rt1019_aif_dai_ops,
5157ec79d38SJack Yu 	}
5167ec79d38SJack Yu };
5177ec79d38SJack Yu 
5187ec79d38SJack Yu static const struct snd_soc_component_driver soc_component_dev_rt1019 = {
5197ec79d38SJack Yu 	.probe			= rt1019_probe,
5207ec79d38SJack Yu 	.controls		= rt1019_snd_controls,
5217ec79d38SJack Yu 	.num_controls		= ARRAY_SIZE(rt1019_snd_controls),
5227ec79d38SJack Yu 	.dapm_widgets		= rt1019_dapm_widgets,
5237ec79d38SJack Yu 	.num_dapm_widgets	= ARRAY_SIZE(rt1019_dapm_widgets),
5247ec79d38SJack Yu 	.dapm_routes		= rt1019_dapm_routes,
5257ec79d38SJack Yu 	.num_dapm_routes	= ARRAY_SIZE(rt1019_dapm_routes),
52638160695SCharles Keepax 	.endianness		= 1,
5277ec79d38SJack Yu };
5287ec79d38SJack Yu 
5297ec79d38SJack Yu static const struct regmap_config rt1019_regmap = {
5307ec79d38SJack Yu 	.reg_bits = 16,
5317ec79d38SJack Yu 	.val_bits = 8,
5327ec79d38SJack Yu 	.use_single_read = true,
5337ec79d38SJack Yu 	.use_single_write = true,
5344f3b0f8eSJack Yu 	.max_register = RT1019_BEEP_2,
5357ec79d38SJack Yu 	.volatile_reg = rt1019_volatile_register,
5367ec79d38SJack Yu 	.readable_reg = rt1019_readable_register,
537*f8abeb31SMark Brown 	.cache_type = REGCACHE_MAPLE,
5387ec79d38SJack Yu 	.reg_defaults = rt1019_reg,
5397ec79d38SJack Yu 	.num_reg_defaults = ARRAY_SIZE(rt1019_reg),
5407ec79d38SJack Yu };
5417ec79d38SJack Yu 
5427ec79d38SJack Yu static const struct i2c_device_id rt1019_i2c_id[] = {
5437ec79d38SJack Yu 	{ "rt1019", 0 },
5447ec79d38SJack Yu 	{ }
5457ec79d38SJack Yu };
5467ec79d38SJack Yu MODULE_DEVICE_TABLE(i2c, rt1019_i2c_id);
5477ec79d38SJack Yu 
5480e8599a3SKrzysztof Kozlowski static const struct of_device_id rt1019_of_match[] __maybe_unused = {
5497ec79d38SJack Yu 	{ .compatible = "realtek,rt1019", },
5507ec79d38SJack Yu 	{},
5517ec79d38SJack Yu };
5527ec79d38SJack Yu MODULE_DEVICE_TABLE(of, rt1019_of_match);
5537ec79d38SJack Yu 
5547ec79d38SJack Yu #ifdef CONFIG_ACPI
5557ec79d38SJack Yu static const struct acpi_device_id rt1019_acpi_match[] = {
5567ec79d38SJack Yu 	{ "10EC1019", 0},
5577ec79d38SJack Yu 	{ },
5587ec79d38SJack Yu };
5597ec79d38SJack Yu MODULE_DEVICE_TABLE(acpi, rt1019_acpi_match);
5607ec79d38SJack Yu #endif
5617ec79d38SJack Yu 
rt1019_i2c_probe(struct i2c_client * i2c)56235b88858SStephen Kitt static int rt1019_i2c_probe(struct i2c_client *i2c)
5637ec79d38SJack Yu {
5647ec79d38SJack Yu 	struct rt1019_priv *rt1019;
5657ec79d38SJack Yu 	int ret;
5667ec79d38SJack Yu 	unsigned int val, val2, dev_id;
5677ec79d38SJack Yu 
5687ec79d38SJack Yu 	rt1019 = devm_kzalloc(&i2c->dev, sizeof(struct rt1019_priv),
5697ec79d38SJack Yu 				GFP_KERNEL);
5707ec79d38SJack Yu 	if (!rt1019)
5717ec79d38SJack Yu 		return -ENOMEM;
5727ec79d38SJack Yu 
5737ec79d38SJack Yu 	i2c_set_clientdata(i2c, rt1019);
5747ec79d38SJack Yu 
5757ec79d38SJack Yu 	rt1019->regmap = devm_regmap_init_i2c(i2c, &rt1019_regmap);
5767ec79d38SJack Yu 	if (IS_ERR(rt1019->regmap)) {
5777ec79d38SJack Yu 		ret = PTR_ERR(rt1019->regmap);
5787ec79d38SJack Yu 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
5797ec79d38SJack Yu 			ret);
5807ec79d38SJack Yu 		return ret;
5817ec79d38SJack Yu 	}
5827ec79d38SJack Yu 
5837ec79d38SJack Yu 	regmap_read(rt1019->regmap, RT1019_DEV_ID_1, &val);
5847ec79d38SJack Yu 	regmap_read(rt1019->regmap, RT1019_DEV_ID_2, &val2);
5857ec79d38SJack Yu 	dev_id = val << 8 | val2;
5867ec79d38SJack Yu 	if (dev_id != RT1019_DEVICE_ID_VAL && dev_id != RT1019_DEVICE_ID_VAL2) {
5877ec79d38SJack Yu 		dev_err(&i2c->dev,
5887ec79d38SJack Yu 			"Device with ID register 0x%x is not rt1019\n", dev_id);
5897ec79d38SJack Yu 		return -ENODEV;
5907ec79d38SJack Yu 	}
5917ec79d38SJack Yu 
5927ec79d38SJack Yu 	return devm_snd_soc_register_component(&i2c->dev,
5937ec79d38SJack Yu 		&soc_component_dev_rt1019, rt1019_dai, ARRAY_SIZE(rt1019_dai));
5947ec79d38SJack Yu }
5957ec79d38SJack Yu 
596e6d8af66SWei Yongjun static struct i2c_driver rt1019_i2c_driver = {
5977ec79d38SJack Yu 	.driver = {
5987ec79d38SJack Yu 		.name = "rt1019",
5997ec79d38SJack Yu 		.of_match_table = of_match_ptr(rt1019_of_match),
6007ec79d38SJack Yu 		.acpi_match_table = ACPI_PTR(rt1019_acpi_match),
6017ec79d38SJack Yu 	},
6029abcd240SUwe Kleine-König 	.probe = rt1019_i2c_probe,
6037ec79d38SJack Yu 	.id_table = rt1019_i2c_id,
6047ec79d38SJack Yu };
6057ec79d38SJack Yu module_i2c_driver(rt1019_i2c_driver);
6067ec79d38SJack Yu 
6077ec79d38SJack Yu MODULE_DESCRIPTION("ASoC RT1019 driver");
6087ec79d38SJack Yu MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
6097ec79d38SJack Yu MODULE_LICENSE("GPL v2");
610