xref: /openbmc/linux/sound/soc/codecs/rt1016.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
179a4b670SOder Chiou // SPDX-License-Identifier: GPL-2.0
279a4b670SOder Chiou //
379a4b670SOder Chiou // rt1016.c  --  RT1016 ALSA SoC audio amplifier driver
479a4b670SOder Chiou //
579a4b670SOder Chiou // Copyright 2020 Realtek Semiconductor Corp.
679a4b670SOder Chiou // Author: Oder Chiou <oder_chiou@realtek.com>
779a4b670SOder Chiou //
879a4b670SOder Chiou 
979a4b670SOder Chiou #include <linux/fs.h>
1079a4b670SOder Chiou #include <linux/module.h>
1179a4b670SOder Chiou #include <linux/moduleparam.h>
1279a4b670SOder Chiou #include <linux/init.h>
1379a4b670SOder Chiou #include <linux/delay.h>
1479a4b670SOder Chiou #include <linux/pm.h>
1579a4b670SOder Chiou #include <linux/regmap.h>
1679a4b670SOder Chiou #include <linux/i2c.h>
1779a4b670SOder Chiou #include <linux/platform_device.h>
1879a4b670SOder Chiou #include <linux/firmware.h>
1979a4b670SOder Chiou #include <sound/core.h>
2079a4b670SOder Chiou #include <sound/pcm.h>
2179a4b670SOder Chiou #include <sound/pcm_params.h>
2279a4b670SOder Chiou #include <sound/soc.h>
2379a4b670SOder Chiou #include <sound/soc-dapm.h>
2479a4b670SOder Chiou #include <sound/initval.h>
2579a4b670SOder Chiou #include <sound/tlv.h>
2679a4b670SOder Chiou 
2779a4b670SOder Chiou #include "rl6231.h"
2879a4b670SOder Chiou #include "rt1016.h"
2979a4b670SOder Chiou 
3079a4b670SOder Chiou static const struct reg_sequence rt1016_patch[] = {
3179a4b670SOder Chiou 	{RT1016_VOL_CTRL_3,	0x8900},
3279a4b670SOder Chiou 	{RT1016_ANA_CTRL_1,	0xa002},
3379a4b670SOder Chiou 	{RT1016_ANA_CTRL_2,	0x0002},
3479a4b670SOder Chiou 	{RT1016_CLOCK_4,	0x6700},
3579a4b670SOder Chiou 	{RT1016_CLASSD_3,	0xdc55},
3679a4b670SOder Chiou 	{RT1016_CLASSD_4,	0x376a},
3779a4b670SOder Chiou 	{RT1016_CLASSD_5,	0x009f},
3879a4b670SOder Chiou };
3979a4b670SOder Chiou 
4079a4b670SOder Chiou static const struct reg_default rt1016_reg[] = {
4179a4b670SOder Chiou 	{0x00, 0x0000},
4279a4b670SOder Chiou 	{0x01, 0x5400},
4379a4b670SOder Chiou 	{0x02, 0x5506},
4479a4b670SOder Chiou 	{0x03, 0xf800},
4579a4b670SOder Chiou 	{0x04, 0x0000},
4679a4b670SOder Chiou 	{0x05, 0xbfbf},
4779a4b670SOder Chiou 	{0x06, 0x8900},
4879a4b670SOder Chiou 	{0x07, 0xa002},
4979a4b670SOder Chiou 	{0x08, 0x0000},
5079a4b670SOder Chiou 	{0x09, 0x0000},
5179a4b670SOder Chiou 	{0x0a, 0x0000},
5279a4b670SOder Chiou 	{0x0c, 0x0000},
5379a4b670SOder Chiou 	{0x0d, 0x0000},
5479a4b670SOder Chiou 	{0x0e, 0x10ec},
5579a4b670SOder Chiou 	{0x0f, 0x6595},
5679a4b670SOder Chiou 	{0x11, 0x0002},
5779a4b670SOder Chiou 	{0x1c, 0x0000},
5879a4b670SOder Chiou 	{0x1d, 0x0000},
5979a4b670SOder Chiou 	{0x1e, 0x0000},
6079a4b670SOder Chiou 	{0x1f, 0xf000},
6179a4b670SOder Chiou 	{0x20, 0x0000},
6279a4b670SOder Chiou 	{0x21, 0x6000},
6379a4b670SOder Chiou 	{0x22, 0x0000},
6479a4b670SOder Chiou 	{0x23, 0x6700},
6579a4b670SOder Chiou 	{0x24, 0x0000},
6679a4b670SOder Chiou 	{0x25, 0x0000},
6779a4b670SOder Chiou 	{0x26, 0x0000},
6879a4b670SOder Chiou 	{0x40, 0x0018},
6979a4b670SOder Chiou 	{0x60, 0x00a5},
7079a4b670SOder Chiou 	{0x80, 0x0010},
7179a4b670SOder Chiou 	{0x81, 0x0009},
7279a4b670SOder Chiou 	{0x82, 0x0000},
7379a4b670SOder Chiou 	{0x83, 0x0000},
7479a4b670SOder Chiou 	{0xa0, 0x0700},
7579a4b670SOder Chiou 	{0xc0, 0x0080},
7679a4b670SOder Chiou 	{0xc1, 0x02a0},
7779a4b670SOder Chiou 	{0xc2, 0x1400},
7879a4b670SOder Chiou 	{0xc3, 0x0a4a},
7979a4b670SOder Chiou 	{0xc4, 0x552a},
8079a4b670SOder Chiou 	{0xc5, 0x087e},
8179a4b670SOder Chiou 	{0xc6, 0x0020},
8279a4b670SOder Chiou 	{0xc7, 0xa833},
8379a4b670SOder Chiou 	{0xc8, 0x0433},
8479a4b670SOder Chiou 	{0xc9, 0x8040},
8579a4b670SOder Chiou 	{0xca, 0xdc55},
8679a4b670SOder Chiou 	{0xcb, 0x376a},
8779a4b670SOder Chiou 	{0xcc, 0x009f},
8879a4b670SOder Chiou 	{0xcf, 0x0020},
8979a4b670SOder Chiou };
9079a4b670SOder Chiou 
rt1016_volatile_register(struct device * dev,unsigned int reg)9179a4b670SOder Chiou static bool rt1016_volatile_register(struct device *dev, unsigned int reg)
9279a4b670SOder Chiou {
9379a4b670SOder Chiou 	switch (reg) {
9479a4b670SOder Chiou 	case RT1016_ANA_FLAG:
9579a4b670SOder Chiou 	case RT1016_VERSION2_ID:
9679a4b670SOder Chiou 	case RT1016_VERSION1_ID:
9779a4b670SOder Chiou 	case RT1016_VENDER_ID:
9879a4b670SOder Chiou 	case RT1016_DEVICE_ID:
9979a4b670SOder Chiou 	case RT1016_TEST_SIGNAL:
10079a4b670SOder Chiou 	case RT1016_SC_CTRL_1:
10179a4b670SOder Chiou 		return true;
10279a4b670SOder Chiou 
10379a4b670SOder Chiou 	default:
10479a4b670SOder Chiou 		return false;
10579a4b670SOder Chiou 	}
10679a4b670SOder Chiou }
10779a4b670SOder Chiou 
rt1016_readable_register(struct device * dev,unsigned int reg)10879a4b670SOder Chiou static bool rt1016_readable_register(struct device *dev, unsigned int reg)
10979a4b670SOder Chiou {
11079a4b670SOder Chiou 	switch (reg) {
11179a4b670SOder Chiou 	case RT1016_RESET:
11279a4b670SOder Chiou 	case RT1016_PADS_CTRL_1:
11379a4b670SOder Chiou 	case RT1016_PADS_CTRL_2:
11479a4b670SOder Chiou 	case RT1016_I2C_CTRL:
11579a4b670SOder Chiou 	case RT1016_VOL_CTRL_1:
11679a4b670SOder Chiou 	case RT1016_VOL_CTRL_2:
11779a4b670SOder Chiou 	case RT1016_VOL_CTRL_3:
11879a4b670SOder Chiou 	case RT1016_ANA_CTRL_1:
11979a4b670SOder Chiou 	case RT1016_MUX_SEL:
12079a4b670SOder Chiou 	case RT1016_RX_I2S_CTRL:
12179a4b670SOder Chiou 	case RT1016_ANA_FLAG:
12279a4b670SOder Chiou 	case RT1016_VERSION2_ID:
12379a4b670SOder Chiou 	case RT1016_VERSION1_ID:
12479a4b670SOder Chiou 	case RT1016_VENDER_ID:
12579a4b670SOder Chiou 	case RT1016_DEVICE_ID:
12679a4b670SOder Chiou 	case RT1016_ANA_CTRL_2:
12779a4b670SOder Chiou 	case RT1016_TEST_SIGNAL:
12879a4b670SOder Chiou 	case RT1016_TEST_CTRL_1:
12979a4b670SOder Chiou 	case RT1016_TEST_CTRL_2:
13079a4b670SOder Chiou 	case RT1016_TEST_CTRL_3:
13179a4b670SOder Chiou 	case RT1016_CLOCK_1:
13279a4b670SOder Chiou 	case RT1016_CLOCK_2:
13379a4b670SOder Chiou 	case RT1016_CLOCK_3:
13479a4b670SOder Chiou 	case RT1016_CLOCK_4:
13579a4b670SOder Chiou 	case RT1016_CLOCK_5:
13679a4b670SOder Chiou 	case RT1016_CLOCK_6:
13779a4b670SOder Chiou 	case RT1016_CLOCK_7:
13879a4b670SOder Chiou 	case RT1016_I2S_CTRL:
13979a4b670SOder Chiou 	case RT1016_DAC_CTRL_1:
14079a4b670SOder Chiou 	case RT1016_SC_CTRL_1:
14179a4b670SOder Chiou 	case RT1016_SC_CTRL_2:
14279a4b670SOder Chiou 	case RT1016_SC_CTRL_3:
14379a4b670SOder Chiou 	case RT1016_SC_CTRL_4:
14479a4b670SOder Chiou 	case RT1016_SIL_DET:
14579a4b670SOder Chiou 	case RT1016_SYS_CLK:
14679a4b670SOder Chiou 	case RT1016_BIAS_CUR:
14779a4b670SOder Chiou 	case RT1016_DAC_CTRL_2:
14879a4b670SOder Chiou 	case RT1016_LDO_CTRL:
14979a4b670SOder Chiou 	case RT1016_CLASSD_1:
15079a4b670SOder Chiou 	case RT1016_PLL1:
15179a4b670SOder Chiou 	case RT1016_PLL2:
15279a4b670SOder Chiou 	case RT1016_PLL3:
15379a4b670SOder Chiou 	case RT1016_CLASSD_2:
15479a4b670SOder Chiou 	case RT1016_CLASSD_OUT:
15579a4b670SOder Chiou 	case RT1016_CLASSD_3:
15679a4b670SOder Chiou 	case RT1016_CLASSD_4:
15779a4b670SOder Chiou 	case RT1016_CLASSD_5:
15879a4b670SOder Chiou 	case RT1016_PWR_CTRL:
15979a4b670SOder Chiou 		return true;
16079a4b670SOder Chiou 
16179a4b670SOder Chiou 	default:
16279a4b670SOder Chiou 		return false;
16379a4b670SOder Chiou 	}
16479a4b670SOder Chiou }
16579a4b670SOder Chiou 
16679a4b670SOder Chiou static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9550, 50, 0);
16779a4b670SOder Chiou 
16879a4b670SOder Chiou static const struct snd_kcontrol_new rt1016_snd_controls[] = {
16979a4b670SOder Chiou 	SOC_DOUBLE_TLV("DAC Playback Volume", RT1016_VOL_CTRL_2,
17079a4b670SOder Chiou 		RT1016_L_VOL_SFT, RT1016_R_VOL_SFT, 191, 0, dac_vol_tlv),
17179a4b670SOder Chiou 	SOC_DOUBLE("DAC Playback Switch", RT1016_VOL_CTRL_1,
17279a4b670SOder Chiou 		RT1016_DA_MUTE_L_SFT, RT1016_DA_MUTE_R_SFT, 1, 1),
17379a4b670SOder Chiou };
17479a4b670SOder Chiou 
rt1016_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)17579a4b670SOder Chiou static int rt1016_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
17679a4b670SOder Chiou 			 struct snd_soc_dapm_widget *sink)
17779a4b670SOder Chiou {
17879a4b670SOder Chiou 	struct snd_soc_component *component =
17979a4b670SOder Chiou 		snd_soc_dapm_to_component(source->dapm);
18079a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
18179a4b670SOder Chiou 
18279a4b670SOder Chiou 	if (rt1016->sysclk_src == RT1016_SCLK_S_PLL)
18379a4b670SOder Chiou 		return 1;
18479a4b670SOder Chiou 	else
18579a4b670SOder Chiou 		return 0;
18679a4b670SOder Chiou }
18779a4b670SOder Chiou 
18879a4b670SOder Chiou /* Interface data select */
18979a4b670SOder Chiou static const char * const rt1016_data_select[] = {
19079a4b670SOder Chiou 	"L/R", "R/L", "L/L", "R/R"
19179a4b670SOder Chiou };
19279a4b670SOder Chiou 
19379a4b670SOder Chiou static SOC_ENUM_SINGLE_DECL(rt1016_if_data_swap_enum,
19479a4b670SOder Chiou 	RT1016_I2S_CTRL, RT1016_I2S_DATA_SWAP_SFT, rt1016_data_select);
19579a4b670SOder Chiou 
19679a4b670SOder Chiou static const struct snd_kcontrol_new rt1016_if_data_swap_mux =
19779a4b670SOder Chiou 	SOC_DAPM_ENUM("Data Swap Mux", rt1016_if_data_swap_enum);
19879a4b670SOder Chiou 
19979a4b670SOder Chiou static const struct snd_soc_dapm_widget rt1016_dapm_widgets[] = {
20079a4b670SOder Chiou 	SND_SOC_DAPM_MUX("Data Swap Mux", SND_SOC_NOPM, 0, 0,
20179a4b670SOder Chiou 			&rt1016_if_data_swap_mux),
20279a4b670SOder Chiou 
20379a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("DAC Filter", RT1016_CLOCK_3,
20479a4b670SOder Chiou 		RT1016_PWR_DAC_FILTER_BIT, 0, NULL, 0),
20579a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("DAMOD", RT1016_CLOCK_3, RT1016_PWR_DACMOD_BIT, 0,
20679a4b670SOder Chiou 		NULL, 0),
20779a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("FIFO", RT1016_CLOCK_3, RT1016_PWR_CLK_FIFO_BIT, 0,
20879a4b670SOder Chiou 		NULL, 0),
20979a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("Pure DC", RT1016_CLOCK_3,
21079a4b670SOder Chiou 		RT1016_PWR_CLK_PUREDC_BIT, 0, NULL, 0),
21179a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("CLK Silence Det", RT1016_CLOCK_3,
21279a4b670SOder Chiou 		RT1016_PWR_SIL_DET_BIT, 0, NULL, 0),
21379a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("RC 25M", RT1016_CLOCK_3, RT1016_PWR_RC_25M_BIT, 0,
21479a4b670SOder Chiou 		NULL, 0),
21579a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("PLL1", RT1016_CLOCK_3, RT1016_PWR_PLL1_BIT, 0,
21679a4b670SOder Chiou 		NULL, 0),
21779a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("ANA CTRL", RT1016_CLOCK_3, RT1016_PWR_ANA_CTRL_BIT,
21879a4b670SOder Chiou 		0, NULL, 0),
21979a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("CLK SYS", RT1016_CLOCK_3, RT1016_PWR_CLK_SYS_BIT,
22079a4b670SOder Chiou 		0, NULL, 0),
22179a4b670SOder Chiou 
22279a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("LRCK Det", RT1016_CLOCK_4, RT1016_PWR_LRCK_DET_BIT,
22379a4b670SOder Chiou 		0, NULL, 0),
22479a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("BCLK Det", RT1016_CLOCK_4, RT1016_PWR_BCLK_DET_BIT,
22579a4b670SOder Chiou 		0, NULL, 0),
22679a4b670SOder Chiou 
22779a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("CKGEN DAC", RT1016_DAC_CTRL_2,
22879a4b670SOder Chiou 		RT1016_CKGEN_DAC_BIT, 0, NULL, 0),
22979a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("VCM SLOW", RT1016_CLASSD_1, RT1016_VCM_SLOW_BIT, 0,
23079a4b670SOder Chiou 		NULL, 0),
23179a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("Silence Det", RT1016_SIL_DET,
23279a4b670SOder Chiou 		RT1016_SIL_DET_EN_BIT, 0, NULL, 0),
23379a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY("PLL2", RT1016_PLL2, RT1016_PLL2_EN_BIT, 0, NULL,
23479a4b670SOder Chiou 		0),
23579a4b670SOder Chiou 
23679a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("BG1 BG2", 1, RT1016_PWR_CTRL,
23779a4b670SOder Chiou 		RT1016_PWR_BG_1_2_BIT, 0, NULL, 0),
23879a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("MBIAS BG", 1, RT1016_PWR_CTRL,
23979a4b670SOder Chiou 		RT1016_PWR_MBIAS_BG_BIT, 0, NULL, 0),
24079a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("PLL", 1, RT1016_PWR_CTRL, RT1016_PWR_PLL_BIT, 0,
24179a4b670SOder Chiou 		NULL, 0),
24279a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("BASIC", 1, RT1016_PWR_CTRL, RT1016_PWR_BASIC_BIT,
24379a4b670SOder Chiou 		0, NULL, 0),
24479a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("CLASS D", 1, RT1016_PWR_CTRL,
24579a4b670SOder Chiou 		RT1016_PWR_CLSD_BIT, 0, NULL, 0),
24679a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("25M", 1, RT1016_PWR_CTRL, RT1016_PWR_25M_BIT, 0,
24779a4b670SOder Chiou 		NULL, 0),
24879a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("DACL", 1, RT1016_PWR_CTRL, RT1016_PWR_DACL_BIT,
24979a4b670SOder Chiou 		0, NULL, 0),
25079a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("DACR", 1, RT1016_PWR_CTRL, RT1016_PWR_DACR_BIT,
25179a4b670SOder Chiou 		0, NULL, 0),
25279a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("LDO2", 1, RT1016_PWR_CTRL, RT1016_PWR_LDO2_BIT,
25379a4b670SOder Chiou 		0, NULL, 0),
25479a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("VREF", 1, RT1016_PWR_CTRL, RT1016_PWR_VREF_BIT,
25579a4b670SOder Chiou 		0, NULL, 0),
25679a4b670SOder Chiou 	SND_SOC_DAPM_SUPPLY_S("MBIAS", 1, RT1016_PWR_CTRL, RT1016_PWR_MBIAS_BIT,
25779a4b670SOder Chiou 		0, NULL, 0),
25879a4b670SOder Chiou 
25979a4b670SOder Chiou 	SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
26079a4b670SOder Chiou 	SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
26179a4b670SOder Chiou 
26279a4b670SOder Chiou 	SND_SOC_DAPM_OUTPUT("SPO"),
26379a4b670SOder Chiou };
26479a4b670SOder Chiou 
26579a4b670SOder Chiou static const struct snd_soc_dapm_route rt1016_dapm_routes[] = {
26679a4b670SOder Chiou 	{ "Data Swap Mux", "L/R", "AIFRX" },
26779a4b670SOder Chiou 	{ "Data Swap Mux", "R/L", "AIFRX" },
26879a4b670SOder Chiou 	{ "Data Swap Mux", "L/L", "AIFRX" },
26979a4b670SOder Chiou 	{ "Data Swap Mux", "R/R", "AIFRX" },
27079a4b670SOder Chiou 
27179a4b670SOder Chiou 	{ "DAC", NULL, "DAC Filter" },
27279a4b670SOder Chiou 	{ "DAC", NULL, "DAMOD" },
27379a4b670SOder Chiou 	{ "DAC", NULL, "FIFO" },
27479a4b670SOder Chiou 	{ "DAC", NULL, "Pure DC" },
27579a4b670SOder Chiou 	{ "DAC", NULL, "Silence Det" },
27679a4b670SOder Chiou 	{ "DAC", NULL, "ANA CTRL" },
27779a4b670SOder Chiou 	{ "DAC", NULL, "CLK SYS" },
27879a4b670SOder Chiou 	{ "DAC", NULL, "LRCK Det" },
27979a4b670SOder Chiou 	{ "DAC", NULL, "BCLK Det" },
28079a4b670SOder Chiou 	{ "DAC", NULL, "CKGEN DAC" },
28179a4b670SOder Chiou 	{ "DAC", NULL, "VCM SLOW" },
28279a4b670SOder Chiou 
28379a4b670SOder Chiou 	{ "PLL", NULL, "PLL1" },
28479a4b670SOder Chiou 	{ "PLL", NULL, "PLL2" },
28579a4b670SOder Chiou 	{ "25M", NULL, "RC 25M" },
28679a4b670SOder Chiou 	{ "Silence Det", NULL, "CLK Silence Det" },
28779a4b670SOder Chiou 
28879a4b670SOder Chiou 	{ "DAC", NULL, "Data Swap Mux" },
28979a4b670SOder Chiou 	{ "DAC", NULL, "BG1 BG2" },
29079a4b670SOder Chiou 	{ "DAC", NULL, "MBIAS BG" },
29179a4b670SOder Chiou 	{ "DAC", NULL, "PLL", rt1016_is_sys_clk_from_pll},
29279a4b670SOder Chiou 	{ "DAC", NULL, "BASIC" },
29379a4b670SOder Chiou 	{ "DAC", NULL, "CLASS D" },
29479a4b670SOder Chiou 	{ "DAC", NULL, "25M" },
29579a4b670SOder Chiou 	{ "DAC", NULL, "DACL" },
29679a4b670SOder Chiou 	{ "DAC", NULL, "DACR" },
29779a4b670SOder Chiou 	{ "DAC", NULL, "LDO2" },
29879a4b670SOder Chiou 	{ "DAC", NULL, "VREF" },
29979a4b670SOder Chiou 	{ "DAC", NULL, "MBIAS" },
30079a4b670SOder Chiou 
30179a4b670SOder Chiou 	{ "SPO", NULL, "DAC" },
30279a4b670SOder Chiou };
30379a4b670SOder Chiou 
rt1016_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)30479a4b670SOder Chiou static int rt1016_hw_params(struct snd_pcm_substream *substream,
30579a4b670SOder Chiou 	struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
30679a4b670SOder Chiou {
30779a4b670SOder Chiou 	struct snd_soc_component *component = dai->component;
30879a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
30979a4b670SOder Chiou 	int pre_div, bclk_ms, frame_size;
31079a4b670SOder Chiou 	unsigned int val_len = 0;
31179a4b670SOder Chiou 
31279a4b670SOder Chiou 	rt1016->lrck = params_rate(params);
31379a4b670SOder Chiou 	pre_div = rl6231_get_clk_info(rt1016->sysclk, rt1016->lrck);
31479a4b670SOder Chiou 	if (pre_div < 0) {
31579a4b670SOder Chiou 		dev_err(component->dev, "Unsupported clock rate\n");
31679a4b670SOder Chiou 		return -EINVAL;
31779a4b670SOder Chiou 	}
31879a4b670SOder Chiou 
31979a4b670SOder Chiou 	frame_size = snd_soc_params_to_frame_size(params);
32079a4b670SOder Chiou 	if (frame_size < 0) {
32179a4b670SOder Chiou 		dev_err(component->dev, "Unsupported frame size: %d\n",
32279a4b670SOder Chiou 			frame_size);
32379a4b670SOder Chiou 		return -EINVAL;
32479a4b670SOder Chiou 	}
32579a4b670SOder Chiou 
32679a4b670SOder Chiou 	bclk_ms = frame_size > 32;
32779a4b670SOder Chiou 	rt1016->bclk = rt1016->lrck * (32 << bclk_ms);
32879a4b670SOder Chiou 
32979a4b670SOder Chiou 	if (bclk_ms && rt1016->master)
33079a4b670SOder Chiou 		snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
33179a4b670SOder Chiou 			RT1016_I2S_BCLK_MS_MASK, RT1016_I2S_BCLK_MS_64);
33279a4b670SOder Chiou 
33379a4b670SOder Chiou 	dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
33479a4b670SOder Chiou 				rt1016->lrck, pre_div, dai->id);
33579a4b670SOder Chiou 
33679a4b670SOder Chiou 	switch (params_width(params)) {
33779a4b670SOder Chiou 	case 16:
33879a4b670SOder Chiou 		val_len = RT1016_I2S_DL_16;
33979a4b670SOder Chiou 		break;
34079a4b670SOder Chiou 	case 20:
34179a4b670SOder Chiou 		val_len = RT1016_I2S_DL_20;
34279a4b670SOder Chiou 		break;
34379a4b670SOder Chiou 	case 24:
34479a4b670SOder Chiou 		val_len = RT1016_I2S_DL_24;
34579a4b670SOder Chiou 		break;
34679a4b670SOder Chiou 	case 32:
34779a4b670SOder Chiou 		val_len = RT1016_I2S_DL_32;
34879a4b670SOder Chiou 		break;
34979a4b670SOder Chiou 	default:
35079a4b670SOder Chiou 		return -EINVAL;
35179a4b670SOder Chiou 	}
35279a4b670SOder Chiou 
35379a4b670SOder Chiou 	snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
35479a4b670SOder Chiou 		RT1016_I2S_DL_MASK, val_len);
35579a4b670SOder Chiou 	snd_soc_component_update_bits(component, RT1016_CLOCK_2,
35679a4b670SOder Chiou 		RT1016_FS_PD_MASK | RT1016_OSR_PD_MASK,
35779a4b670SOder Chiou 		((pre_div + 3) << RT1016_FS_PD_SFT) |
35879a4b670SOder Chiou 		(pre_div << RT1016_OSR_PD_SFT));
35979a4b670SOder Chiou 
36079a4b670SOder Chiou 	return 0;
36179a4b670SOder Chiou }
36279a4b670SOder Chiou 
rt1016_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)36379a4b670SOder Chiou static int rt1016_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
36479a4b670SOder Chiou {
36579a4b670SOder Chiou 	struct snd_soc_component *component = dai->component;
36679a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
36779a4b670SOder Chiou 	unsigned int reg_val = 0;
36879a4b670SOder Chiou 
36979a4b670SOder Chiou 	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
37079a4b670SOder Chiou 	case SND_SOC_DAIFMT_CBM_CFM:
37179a4b670SOder Chiou 		reg_val |= RT1016_I2S_MS_M;
37279a4b670SOder Chiou 		rt1016->master = 1;
37379a4b670SOder Chiou 		break;
37479a4b670SOder Chiou 	case SND_SOC_DAIFMT_CBS_CFS:
37579a4b670SOder Chiou 		reg_val |= RT1016_I2S_MS_S;
37679a4b670SOder Chiou 		break;
37779a4b670SOder Chiou 	default:
37879a4b670SOder Chiou 		return -EINVAL;
37979a4b670SOder Chiou 	}
38079a4b670SOder Chiou 
38179a4b670SOder Chiou 	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
38279a4b670SOder Chiou 	case SND_SOC_DAIFMT_NB_NF:
38379a4b670SOder Chiou 		break;
38479a4b670SOder Chiou 	case SND_SOC_DAIFMT_IB_NF:
38579a4b670SOder Chiou 		reg_val |= RT1016_I2S_BCLK_POL_INV;
38679a4b670SOder Chiou 		break;
38779a4b670SOder Chiou 	default:
38879a4b670SOder Chiou 		return -EINVAL;
38979a4b670SOder Chiou 	}
39079a4b670SOder Chiou 
39179a4b670SOder Chiou 	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
39279a4b670SOder Chiou 	case SND_SOC_DAIFMT_I2S:
39379a4b670SOder Chiou 		break;
39479a4b670SOder Chiou 
39579a4b670SOder Chiou 	case SND_SOC_DAIFMT_LEFT_J:
39679a4b670SOder Chiou 		reg_val |= RT1016_I2S_DF_LEFT;
39779a4b670SOder Chiou 		break;
39879a4b670SOder Chiou 
39979a4b670SOder Chiou 	case SND_SOC_DAIFMT_DSP_A:
40079a4b670SOder Chiou 		reg_val |= RT1016_I2S_DF_PCM_A;
40179a4b670SOder Chiou 		break;
40279a4b670SOder Chiou 
40379a4b670SOder Chiou 	case SND_SOC_DAIFMT_DSP_B:
40479a4b670SOder Chiou 		reg_val |= RT1016_I2S_DF_PCM_B;
40579a4b670SOder Chiou 		break;
40679a4b670SOder Chiou 
40779a4b670SOder Chiou 	default:
40879a4b670SOder Chiou 		return -EINVAL;
40979a4b670SOder Chiou 	}
41079a4b670SOder Chiou 
41179a4b670SOder Chiou 	snd_soc_component_update_bits(component, RT1016_I2S_CTRL,
41279a4b670SOder Chiou 			RT1016_I2S_MS_MASK | RT1016_I2S_BCLK_POL_MASK |
41379a4b670SOder Chiou 			RT1016_I2S_DF_MASK, reg_val);
41479a4b670SOder Chiou 
41579a4b670SOder Chiou 	return 0;
41679a4b670SOder Chiou }
41779a4b670SOder Chiou 
rt1016_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)41879a4b670SOder Chiou static int rt1016_set_component_sysclk(struct snd_soc_component *component,
41979a4b670SOder Chiou 		int clk_id, int source, unsigned int freq, int dir)
42079a4b670SOder Chiou {
42179a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
42279a4b670SOder Chiou 	unsigned int reg_val = 0;
42379a4b670SOder Chiou 
42479a4b670SOder Chiou 	if (freq == rt1016->sysclk && clk_id == rt1016->sysclk_src)
42579a4b670SOder Chiou 		return 0;
42679a4b670SOder Chiou 
42779a4b670SOder Chiou 	switch (clk_id) {
42879a4b670SOder Chiou 	case RT1016_SCLK_S_MCLK:
42979a4b670SOder Chiou 		reg_val |= RT1016_CLK_SYS_SEL_MCLK;
43079a4b670SOder Chiou 		break;
43179a4b670SOder Chiou 
43279a4b670SOder Chiou 	case RT1016_SCLK_S_PLL:
43379a4b670SOder Chiou 		reg_val |= RT1016_CLK_SYS_SEL_PLL;
43479a4b670SOder Chiou 		break;
43579a4b670SOder Chiou 
43679a4b670SOder Chiou 	default:
43779a4b670SOder Chiou 		dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
43879a4b670SOder Chiou 		return -EINVAL;
43979a4b670SOder Chiou 	}
44079a4b670SOder Chiou 
44179a4b670SOder Chiou 	rt1016->sysclk = freq;
44279a4b670SOder Chiou 	rt1016->sysclk_src = clk_id;
44379a4b670SOder Chiou 
44479a4b670SOder Chiou 	dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
44579a4b670SOder Chiou 		freq, clk_id);
44679a4b670SOder Chiou 
44779a4b670SOder Chiou 	snd_soc_component_update_bits(component, RT1016_CLOCK_1,
44879a4b670SOder Chiou 			RT1016_CLK_SYS_SEL_MASK, reg_val);
44979a4b670SOder Chiou 
45079a4b670SOder Chiou 	return 0;
45179a4b670SOder Chiou }
45279a4b670SOder Chiou 
rt1016_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)45379a4b670SOder Chiou static int rt1016_set_component_pll(struct snd_soc_component *component,
45479a4b670SOder Chiou 		int pll_id, int source, unsigned int freq_in,
45579a4b670SOder Chiou 		unsigned int freq_out)
45679a4b670SOder Chiou {
45779a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
45879a4b670SOder Chiou 	struct rl6231_pll_code pll_code;
45979a4b670SOder Chiou 	int ret;
46079a4b670SOder Chiou 
46179a4b670SOder Chiou 	if (!freq_in || !freq_out) {
46279a4b670SOder Chiou 		dev_dbg(component->dev, "PLL disabled\n");
46379a4b670SOder Chiou 
46479a4b670SOder Chiou 		rt1016->pll_in = 0;
46579a4b670SOder Chiou 		rt1016->pll_out = 0;
46679a4b670SOder Chiou 
46779a4b670SOder Chiou 		return 0;
46879a4b670SOder Chiou 	}
46979a4b670SOder Chiou 
47079a4b670SOder Chiou 	if (source == rt1016->pll_src && freq_in == rt1016->pll_in &&
47179a4b670SOder Chiou 		freq_out == rt1016->pll_out)
47279a4b670SOder Chiou 		return 0;
47379a4b670SOder Chiou 
47479a4b670SOder Chiou 	switch (source) {
47579a4b670SOder Chiou 	case RT1016_PLL_S_MCLK:
47679a4b670SOder Chiou 		snd_soc_component_update_bits(component, RT1016_CLOCK_1,
47779a4b670SOder Chiou 			RT1016_PLL_SEL_MASK, RT1016_PLL_SEL_MCLK);
47879a4b670SOder Chiou 		break;
47979a4b670SOder Chiou 
48079a4b670SOder Chiou 	case RT1016_PLL_S_BCLK:
48179a4b670SOder Chiou 		snd_soc_component_update_bits(component, RT1016_CLOCK_1,
48279a4b670SOder Chiou 			RT1016_PLL_SEL_MASK, RT1016_PLL_SEL_BCLK);
48379a4b670SOder Chiou 		break;
48479a4b670SOder Chiou 
48579a4b670SOder Chiou 	default:
48679a4b670SOder Chiou 		dev_err(component->dev, "Unknown PLL Source %d\n", source);
48779a4b670SOder Chiou 		return -EINVAL;
48879a4b670SOder Chiou 	}
48979a4b670SOder Chiou 
49079a4b670SOder Chiou 	ret = rl6231_pll_calc(freq_in, freq_out * 4, &pll_code);
49179a4b670SOder Chiou 	if (ret < 0) {
492a4db95b2SColin Ian King 		dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
49379a4b670SOder Chiou 		return ret;
49479a4b670SOder Chiou 	}
49579a4b670SOder Chiou 
49679a4b670SOder Chiou 	dev_dbg(component->dev, "mbypass=%d m=%d n=%d kbypass=%d k=%d\n",
49779a4b670SOder Chiou 		pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
49879a4b670SOder Chiou 		pll_code.n_code, pll_code.k_bp,
49979a4b670SOder Chiou 		(pll_code.k_bp ? 0 : pll_code.k_code));
50079a4b670SOder Chiou 
50179a4b670SOder Chiou 	snd_soc_component_write(component, RT1016_PLL1,
502a426017eSPierre-Louis Bossart 		((pll_code.m_bp ? 0 : pll_code.m_code) << RT1016_PLL_M_SFT) |
503a426017eSPierre-Louis Bossart 		(pll_code.m_bp << RT1016_PLL_M_BP_SFT) |
504a426017eSPierre-Louis Bossart 		pll_code.n_code);
50579a4b670SOder Chiou 	snd_soc_component_write(component, RT1016_PLL2,
506a426017eSPierre-Louis Bossart 		(pll_code.k_bp << RT1016_PLL_K_BP_SFT) |
50779a4b670SOder Chiou 		(pll_code.k_bp ? 0 : pll_code.k_code));
50879a4b670SOder Chiou 
50979a4b670SOder Chiou 	rt1016->pll_in = freq_in;
51079a4b670SOder Chiou 	rt1016->pll_out = freq_out;
51179a4b670SOder Chiou 	rt1016->pll_src = source;
51279a4b670SOder Chiou 
51379a4b670SOder Chiou 	return 0;
51479a4b670SOder Chiou }
51579a4b670SOder Chiou 
rt1016_probe(struct snd_soc_component * component)51679a4b670SOder Chiou static int rt1016_probe(struct snd_soc_component *component)
51779a4b670SOder Chiou {
51879a4b670SOder Chiou 	struct rt1016_priv *rt1016 =
51979a4b670SOder Chiou 		snd_soc_component_get_drvdata(component);
52079a4b670SOder Chiou 
52179a4b670SOder Chiou 	rt1016->component = component;
52279a4b670SOder Chiou 
52379a4b670SOder Chiou 	return 0;
52479a4b670SOder Chiou }
52579a4b670SOder Chiou 
rt1016_remove(struct snd_soc_component * component)52679a4b670SOder Chiou static void rt1016_remove(struct snd_soc_component *component)
52779a4b670SOder Chiou {
52879a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
52979a4b670SOder Chiou 
53079a4b670SOder Chiou 	regmap_write(rt1016->regmap, RT1016_RESET, 0);
53179a4b670SOder Chiou }
53279a4b670SOder Chiou 
53379a4b670SOder Chiou #define RT1016_STEREO_RATES SNDRV_PCM_RATE_8000_48000
53479a4b670SOder Chiou #define RT1016_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
53579a4b670SOder Chiou 			SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
53679a4b670SOder Chiou 
537f9e56a34SRikard Falkeborn static const struct snd_soc_dai_ops rt1016_aif_dai_ops = {
53879a4b670SOder Chiou 	.hw_params = rt1016_hw_params,
53979a4b670SOder Chiou 	.set_fmt = rt1016_set_dai_fmt,
54079a4b670SOder Chiou };
54179a4b670SOder Chiou 
54279a4b670SOder Chiou static struct snd_soc_dai_driver rt1016_dai[] = {
54379a4b670SOder Chiou 	{
54479a4b670SOder Chiou 		.name = "rt1016-aif",
54579a4b670SOder Chiou 		.id = 0,
54679a4b670SOder Chiou 		.playback = {
54779a4b670SOder Chiou 			.stream_name = "AIF Playback",
54879a4b670SOder Chiou 			.channels_min = 1,
54979a4b670SOder Chiou 			.channels_max = 2,
55079a4b670SOder Chiou 			.rates = RT1016_STEREO_RATES,
55179a4b670SOder Chiou 			.formats = RT1016_FORMATS,
55279a4b670SOder Chiou 		},
55379a4b670SOder Chiou 		.ops = &rt1016_aif_dai_ops,
55479a4b670SOder Chiou 	}
55579a4b670SOder Chiou };
55679a4b670SOder Chiou 
55779a4b670SOder Chiou #ifdef CONFIG_PM
rt1016_suspend(struct snd_soc_component * component)55879a4b670SOder Chiou static int rt1016_suspend(struct snd_soc_component *component)
55979a4b670SOder Chiou {
56079a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
56179a4b670SOder Chiou 
56279a4b670SOder Chiou 	regcache_cache_only(rt1016->regmap, true);
56379a4b670SOder Chiou 	regcache_mark_dirty(rt1016->regmap);
56479a4b670SOder Chiou 
56579a4b670SOder Chiou 	return 0;
56679a4b670SOder Chiou }
56779a4b670SOder Chiou 
rt1016_resume(struct snd_soc_component * component)56879a4b670SOder Chiou static int rt1016_resume(struct snd_soc_component *component)
56979a4b670SOder Chiou {
57079a4b670SOder Chiou 	struct rt1016_priv *rt1016 = snd_soc_component_get_drvdata(component);
57179a4b670SOder Chiou 
57279a4b670SOder Chiou 	regcache_cache_only(rt1016->regmap, false);
57379a4b670SOder Chiou 	regcache_sync(rt1016->regmap);
57479a4b670SOder Chiou 
57579a4b670SOder Chiou 	return 0;
57679a4b670SOder Chiou }
57779a4b670SOder Chiou #else
57879a4b670SOder Chiou #define rt1016_suspend NULL
57979a4b670SOder Chiou #define rt1016_resume NULL
58079a4b670SOder Chiou #endif
58179a4b670SOder Chiou 
58279a4b670SOder Chiou static const struct snd_soc_component_driver soc_component_dev_rt1016 = {
58379a4b670SOder Chiou 	.probe = rt1016_probe,
58479a4b670SOder Chiou 	.remove = rt1016_remove,
58579a4b670SOder Chiou 	.suspend = rt1016_suspend,
58679a4b670SOder Chiou 	.resume = rt1016_resume,
58779a4b670SOder Chiou 	.controls = rt1016_snd_controls,
58879a4b670SOder Chiou 	.num_controls = ARRAY_SIZE(rt1016_snd_controls),
58979a4b670SOder Chiou 	.dapm_widgets = rt1016_dapm_widgets,
59079a4b670SOder Chiou 	.num_dapm_widgets = ARRAY_SIZE(rt1016_dapm_widgets),
59179a4b670SOder Chiou 	.dapm_routes = rt1016_dapm_routes,
59279a4b670SOder Chiou 	.num_dapm_routes = ARRAY_SIZE(rt1016_dapm_routes),
59379a4b670SOder Chiou 	.set_sysclk = rt1016_set_component_sysclk,
59479a4b670SOder Chiou 	.set_pll = rt1016_set_component_pll,
59579a4b670SOder Chiou 	.use_pmdown_time	= 1,
59679a4b670SOder Chiou 	.endianness		= 1,
59779a4b670SOder Chiou };
59879a4b670SOder Chiou 
59979a4b670SOder Chiou static const struct regmap_config rt1016_regmap = {
60079a4b670SOder Chiou 	.reg_bits = 8,
60179a4b670SOder Chiou 	.val_bits = 16,
60279a4b670SOder Chiou 	.max_register = RT1016_PWR_CTRL,
60379a4b670SOder Chiou 	.volatile_reg = rt1016_volatile_register,
60479a4b670SOder Chiou 	.readable_reg = rt1016_readable_register,
60579a4b670SOder Chiou 	.cache_type = REGCACHE_RBTREE,
60679a4b670SOder Chiou 	.reg_defaults = rt1016_reg,
60779a4b670SOder Chiou 	.num_reg_defaults = ARRAY_SIZE(rt1016_reg),
60879a4b670SOder Chiou };
60979a4b670SOder Chiou 
61079a4b670SOder Chiou static const struct i2c_device_id rt1016_i2c_id[] = {
61179a4b670SOder Chiou 	{ "rt1016", 0 },
61279a4b670SOder Chiou 	{ }
61379a4b670SOder Chiou };
61479a4b670SOder Chiou MODULE_DEVICE_TABLE(i2c, rt1016_i2c_id);
61579a4b670SOder Chiou 
61679a4b670SOder Chiou #if defined(CONFIG_OF)
61779a4b670SOder Chiou static const struct of_device_id rt1016_of_match[] = {
61879a4b670SOder Chiou 	{ .compatible = "realtek,rt1016", },
61979a4b670SOder Chiou 	{},
62079a4b670SOder Chiou };
62179a4b670SOder Chiou MODULE_DEVICE_TABLE(of, rt1016_of_match);
62279a4b670SOder Chiou #endif
62379a4b670SOder Chiou 
62479a4b670SOder Chiou #ifdef CONFIG_ACPI
6253084e5f7SRikard Falkeborn static const struct acpi_device_id rt1016_acpi_match[] = {
62679a4b670SOder Chiou 	{"10EC1016", 0,},
62779a4b670SOder Chiou 	{},
62879a4b670SOder Chiou };
62979a4b670SOder Chiou MODULE_DEVICE_TABLE(acpi, rt1016_acpi_match);
63079a4b670SOder Chiou #endif
63179a4b670SOder Chiou 
rt1016_i2c_probe(struct i2c_client * i2c)63235b88858SStephen Kitt static int rt1016_i2c_probe(struct i2c_client *i2c)
63379a4b670SOder Chiou {
63479a4b670SOder Chiou 	struct rt1016_priv *rt1016;
63579a4b670SOder Chiou 	int ret;
63679a4b670SOder Chiou 	unsigned int val;
63779a4b670SOder Chiou 
63879a4b670SOder Chiou 	rt1016 = devm_kzalloc(&i2c->dev, sizeof(struct rt1016_priv),
63979a4b670SOder Chiou 				GFP_KERNEL);
64079a4b670SOder Chiou 	if (rt1016 == NULL)
64179a4b670SOder Chiou 		return -ENOMEM;
64279a4b670SOder Chiou 
64379a4b670SOder Chiou 	i2c_set_clientdata(i2c, rt1016);
64479a4b670SOder Chiou 
64579a4b670SOder Chiou 	rt1016->regmap = devm_regmap_init_i2c(i2c, &rt1016_regmap);
64679a4b670SOder Chiou 	if (IS_ERR(rt1016->regmap)) {
64779a4b670SOder Chiou 		ret = PTR_ERR(rt1016->regmap);
64879a4b670SOder Chiou 		dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
64979a4b670SOder Chiou 			ret);
65079a4b670SOder Chiou 		return ret;
65179a4b670SOder Chiou 	}
65279a4b670SOder Chiou 
65379a4b670SOder Chiou 	regmap_read(rt1016->regmap, RT1016_DEVICE_ID, &val);
65479a4b670SOder Chiou 	if (val != RT1016_DEVICE_ID_VAL) {
65579a4b670SOder Chiou 		dev_err(&i2c->dev,
65679a4b670SOder Chiou 			"Device with ID register %x is not rt1016\n", val);
65779a4b670SOder Chiou 		return -ENODEV;
65879a4b670SOder Chiou 	}
65979a4b670SOder Chiou 
66079a4b670SOder Chiou 	regmap_write(rt1016->regmap, RT1016_RESET, 0);
66179a4b670SOder Chiou 
66279a4b670SOder Chiou 	ret = regmap_register_patch(rt1016->regmap, rt1016_patch,
66379a4b670SOder Chiou 				    ARRAY_SIZE(rt1016_patch));
66479a4b670SOder Chiou 	if (ret != 0)
66579a4b670SOder Chiou 		dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
66679a4b670SOder Chiou 
66779a4b670SOder Chiou 	return devm_snd_soc_register_component(&i2c->dev,
66879a4b670SOder Chiou 		&soc_component_dev_rt1016,
66979a4b670SOder Chiou 		rt1016_dai, ARRAY_SIZE(rt1016_dai));
67079a4b670SOder Chiou }
67179a4b670SOder Chiou 
rt1016_i2c_shutdown(struct i2c_client * client)67279a4b670SOder Chiou static void rt1016_i2c_shutdown(struct i2c_client *client)
67379a4b670SOder Chiou {
67479a4b670SOder Chiou 	struct rt1016_priv *rt1016 = i2c_get_clientdata(client);
67579a4b670SOder Chiou 
67679a4b670SOder Chiou 	regmap_write(rt1016->regmap, RT1016_RESET, 0);
67779a4b670SOder Chiou }
67879a4b670SOder Chiou 
67979a4b670SOder Chiou static struct i2c_driver rt1016_i2c_driver = {
68079a4b670SOder Chiou 	.driver = {
68179a4b670SOder Chiou 		.name = "rt1016",
68279a4b670SOder Chiou 		.of_match_table = of_match_ptr(rt1016_of_match),
68379a4b670SOder Chiou 		.acpi_match_table = ACPI_PTR(rt1016_acpi_match),
68479a4b670SOder Chiou 	},
685*9abcd240SUwe Kleine-König 	.probe = rt1016_i2c_probe,
68679a4b670SOder Chiou 	.shutdown = rt1016_i2c_shutdown,
68779a4b670SOder Chiou 	.id_table = rt1016_i2c_id,
68879a4b670SOder Chiou };
68979a4b670SOder Chiou module_i2c_driver(rt1016_i2c_driver);
69079a4b670SOder Chiou 
69179a4b670SOder Chiou MODULE_DESCRIPTION("ASoC RT1016 driver");
69279a4b670SOder Chiou MODULE_AUTHOR("Oder Chiou <oder_chiou@realtek.com>");
69379a4b670SOder Chiou MODULE_LICENSE("GPL v2");
694