1df310074SJack Yu // SPDX-License-Identifier: GPL-2.0
2df310074SJack Yu //
3df310074SJack Yu // rt1015.c -- RT1015 ALSA SoC audio amplifier driver
4df310074SJack Yu //
5df310074SJack Yu // Copyright 2019 Realtek Semiconductor Corp.
6df310074SJack Yu //
7df310074SJack Yu // Author: Jack Yu <jack.yu@realtek.com>
8df310074SJack Yu //
9df310074SJack Yu //
10df310074SJack Yu
1172ac4a4bSTzung-Bi Shih #include <linux/acpi.h>
1272ac4a4bSTzung-Bi Shih #include <linux/delay.h>
1372ac4a4bSTzung-Bi Shih #include <linux/firmware.h>
14df310074SJack Yu #include <linux/fs.h>
1572ac4a4bSTzung-Bi Shih #include <linux/i2c.h>
1672ac4a4bSTzung-Bi Shih #include <linux/init.h>
17df310074SJack Yu #include <linux/module.h>
18df310074SJack Yu #include <linux/moduleparam.h>
1972ac4a4bSTzung-Bi Shih #include <linux/platform_device.h>
20df310074SJack Yu #include <linux/pm.h>
21df310074SJack Yu #include <linux/regmap.h>
22df310074SJack Yu #include <sound/core.h>
2372ac4a4bSTzung-Bi Shih #include <sound/initval.h>
24df310074SJack Yu #include <sound/pcm.h>
25df310074SJack Yu #include <sound/pcm_params.h>
264ac275edSTzung-Bi Shih #include <sound/rt1015.h>
27df310074SJack Yu #include <sound/soc-dapm.h>
2872ac4a4bSTzung-Bi Shih #include <sound/soc.h>
29df310074SJack Yu #include <sound/tlv.h>
30df310074SJack Yu
31df310074SJack Yu #include "rl6231.h"
32df310074SJack Yu #include "rt1015.h"
33df310074SJack Yu
3493bd813cSJack Yu static const struct rt1015_platform_data i2s_default_platform_data = {
3593bd813cSJack Yu .power_up_delay_ms = 50,
3693bd813cSJack Yu };
3793bd813cSJack Yu
38df310074SJack Yu static const struct reg_default rt1015_reg[] = {
39df310074SJack Yu { 0x0000, 0x0000 },
40df310074SJack Yu { 0x0004, 0xa000 },
41df310074SJack Yu { 0x0006, 0x0003 },
42e74a1e7eSJack Yu { 0x000a, 0x081e },
43e74a1e7eSJack Yu { 0x000c, 0x0006 },
44df310074SJack Yu { 0x000e, 0x0000 },
45df310074SJack Yu { 0x0010, 0x0000 },
46df310074SJack Yu { 0x0012, 0x0000 },
47e74a1e7eSJack Yu { 0x0014, 0x0000 },
48e74a1e7eSJack Yu { 0x0016, 0x0000 },
49e74a1e7eSJack Yu { 0x0018, 0x0000 },
50df310074SJack Yu { 0x0020, 0x8000 },
51e74a1e7eSJack Yu { 0x0022, 0x8043 },
52df310074SJack Yu { 0x0076, 0x0000 },
53df310074SJack Yu { 0x0078, 0x0000 },
54e74a1e7eSJack Yu { 0x007a, 0x0002 },
55df310074SJack Yu { 0x007c, 0x10ec },
56df310074SJack Yu { 0x007d, 0x1015 },
57df310074SJack Yu { 0x00f0, 0x5000 },
58e74a1e7eSJack Yu { 0x00f2, 0x004c },
59e74a1e7eSJack Yu { 0x00f3, 0xecfe },
60df310074SJack Yu { 0x00f4, 0x0000 },
61e74a1e7eSJack Yu { 0x00f6, 0x0400 },
62df310074SJack Yu { 0x0100, 0x0028 },
63df310074SJack Yu { 0x0102, 0xff02 },
64e74a1e7eSJack Yu { 0x0104, 0xa213 },
65df310074SJack Yu { 0x0106, 0x200c },
66e74a1e7eSJack Yu { 0x010c, 0x0000 },
67e74a1e7eSJack Yu { 0x010e, 0x0058 },
68df310074SJack Yu { 0x0111, 0x0200 },
69df310074SJack Yu { 0x0112, 0x0400 },
70df310074SJack Yu { 0x0114, 0x0022 },
71df310074SJack Yu { 0x0116, 0x0000 },
72df310074SJack Yu { 0x0118, 0x0000 },
73df310074SJack Yu { 0x011a, 0x0123 },
74df310074SJack Yu { 0x011c, 0x4567 },
75e74a1e7eSJack Yu { 0x0300, 0x203d },
76e74a1e7eSJack Yu { 0x0302, 0x001e },
77e74a1e7eSJack Yu { 0x0311, 0x0000 },
78e74a1e7eSJack Yu { 0x0313, 0x6014 },
79e74a1e7eSJack Yu { 0x0314, 0x00a2 },
80df310074SJack Yu { 0x031a, 0x00a0 },
81df310074SJack Yu { 0x031c, 0x001f },
82df310074SJack Yu { 0x031d, 0xffff },
83df310074SJack Yu { 0x031e, 0x0000 },
84df310074SJack Yu { 0x031f, 0x0000 },
85e74a1e7eSJack Yu { 0x0320, 0x0000 },
86df310074SJack Yu { 0x0321, 0x0000 },
87e74a1e7eSJack Yu { 0x0322, 0xd7df },
88e74a1e7eSJack Yu { 0x0328, 0x10b2 },
89e74a1e7eSJack Yu { 0x0329, 0x0175 },
90e74a1e7eSJack Yu { 0x032a, 0x36ad },
91e74a1e7eSJack Yu { 0x032b, 0x7e55 },
92e74a1e7eSJack Yu { 0x032c, 0x0520 },
93e74a1e7eSJack Yu { 0x032d, 0xaa00 },
94e74a1e7eSJack Yu { 0x032e, 0x570e },
95e74a1e7eSJack Yu { 0x0330, 0xe180 },
96df310074SJack Yu { 0x0332, 0x0034 },
97e74a1e7eSJack Yu { 0x0334, 0x0001 },
98e74a1e7eSJack Yu { 0x0336, 0x0010 },
99e74a1e7eSJack Yu { 0x0338, 0x0000 },
100e74a1e7eSJack Yu { 0x04fa, 0x0030 },
101e74a1e7eSJack Yu { 0x04fc, 0x35c8 },
102e74a1e7eSJack Yu { 0x04fe, 0x0800 },
103e74a1e7eSJack Yu { 0x0500, 0x0400 },
104e74a1e7eSJack Yu { 0x0502, 0x1000 },
105e74a1e7eSJack Yu { 0x0504, 0x0000 },
106df310074SJack Yu { 0x0506, 0x04ff },
107e74a1e7eSJack Yu { 0x0508, 0x0010 },
108e74a1e7eSJack Yu { 0x050a, 0x001a },
109e74a1e7eSJack Yu { 0x0519, 0x1c68 },
110e74a1e7eSJack Yu { 0x051a, 0x0ccc },
111e74a1e7eSJack Yu { 0x051b, 0x0666 },
112df310074SJack Yu { 0x051d, 0x0000 },
113df310074SJack Yu { 0x051f, 0x0000 },
114e74a1e7eSJack Yu { 0x0536, 0x061c },
115df310074SJack Yu { 0x0538, 0x0000 },
116df310074SJack Yu { 0x053a, 0x0000 },
117df310074SJack Yu { 0x053c, 0x0000 },
118df310074SJack Yu { 0x053d, 0x0000 },
119df310074SJack Yu { 0x053e, 0x0000 },
120df310074SJack Yu { 0x053f, 0x0000 },
121df310074SJack Yu { 0x0540, 0x0000 },
122df310074SJack Yu { 0x0541, 0x0000 },
123df310074SJack Yu { 0x0542, 0x0000 },
124df310074SJack Yu { 0x0543, 0x0000 },
125df310074SJack Yu { 0x0544, 0x0000 },
126df310074SJack Yu { 0x0568, 0x0000 },
127df310074SJack Yu { 0x056a, 0x0000 },
128e74a1e7eSJack Yu { 0x1000, 0x0040 },
129e74a1e7eSJack Yu { 0x1002, 0x5405 },
130df310074SJack Yu { 0x1006, 0x5515 },
131e74a1e7eSJack Yu { 0x1007, 0x05f7 },
132e74a1e7eSJack Yu { 0x1009, 0x0b0a },
133e74a1e7eSJack Yu { 0x100a, 0x00ef },
134df310074SJack Yu { 0x100d, 0x0003 },
135df310074SJack Yu { 0x1010, 0xa433 },
136df310074SJack Yu { 0x1020, 0x0000 },
137e74a1e7eSJack Yu { 0x1200, 0x5a01 },
138e74a1e7eSJack Yu { 0x1202, 0x6524 },
139e74a1e7eSJack Yu { 0x1204, 0x1f00 },
140df310074SJack Yu { 0x1206, 0x0000 },
141df310074SJack Yu { 0x1208, 0x0000 },
142df310074SJack Yu { 0x120a, 0x0000 },
143df310074SJack Yu { 0x120c, 0x0000 },
144df310074SJack Yu { 0x120e, 0x0000 },
145df310074SJack Yu { 0x1210, 0x0000 },
146df310074SJack Yu { 0x1212, 0x0000 },
147e74a1e7eSJack Yu { 0x1300, 0x10a1 },
148e74a1e7eSJack Yu { 0x1302, 0x12ff },
149e74a1e7eSJack Yu { 0x1304, 0x0400 },
150df310074SJack Yu { 0x1305, 0x0844 },
151e74a1e7eSJack Yu { 0x1306, 0x4611 },
152df310074SJack Yu { 0x1308, 0x555e },
153df310074SJack Yu { 0x130a, 0x0000 },
154e74a1e7eSJack Yu { 0x130c, 0x2000 },
155e74a1e7eSJack Yu { 0x130e, 0x0100 },
156e74a1e7eSJack Yu { 0x130f, 0x0001 },
157df310074SJack Yu { 0x1310, 0x0000 },
158df310074SJack Yu { 0x1312, 0x0000 },
159df310074SJack Yu { 0x1314, 0x0000 },
160df310074SJack Yu { 0x1316, 0x0000 },
161df310074SJack Yu { 0x1318, 0x0000 },
162df310074SJack Yu { 0x131a, 0x0000 },
163df310074SJack Yu { 0x1322, 0x0029 },
164df310074SJack Yu { 0x1323, 0x4a52 },
165df310074SJack Yu { 0x1324, 0x002c },
166df310074SJack Yu { 0x1325, 0x0b02 },
167df310074SJack Yu { 0x1326, 0x002d },
168df310074SJack Yu { 0x1327, 0x6b5a },
169df310074SJack Yu { 0x1328, 0x002e },
170df310074SJack Yu { 0x1329, 0xcbb2 },
171df310074SJack Yu { 0x132a, 0x0030 },
172df310074SJack Yu { 0x132b, 0x2c0b },
173df310074SJack Yu { 0x1330, 0x0031 },
174df310074SJack Yu { 0x1331, 0x8c63 },
175df310074SJack Yu { 0x1332, 0x0032 },
176df310074SJack Yu { 0x1333, 0xecbb },
177df310074SJack Yu { 0x1334, 0x0034 },
178df310074SJack Yu { 0x1335, 0x4d13 },
179df310074SJack Yu { 0x1336, 0x0037 },
180df310074SJack Yu { 0x1337, 0x0dc3 },
181df310074SJack Yu { 0x1338, 0x003d },
182df310074SJack Yu { 0x1339, 0xef7b },
183df310074SJack Yu { 0x133a, 0x0044 },
184df310074SJack Yu { 0x133b, 0xd134 },
185df310074SJack Yu { 0x133c, 0x0047 },
186df310074SJack Yu { 0x133d, 0x91e4 },
187df310074SJack Yu { 0x133e, 0x004d },
188df310074SJack Yu { 0x133f, 0xc370 },
189df310074SJack Yu { 0x1340, 0x0053 },
190df310074SJack Yu { 0x1341, 0xf4fd },
191df310074SJack Yu { 0x1342, 0x0060 },
192df310074SJack Yu { 0x1343, 0x5816 },
193df310074SJack Yu { 0x1344, 0x006c },
194df310074SJack Yu { 0x1345, 0xbb2e },
195df310074SJack Yu { 0x1346, 0x0072 },
196df310074SJack Yu { 0x1347, 0xecbb },
197df310074SJack Yu { 0x1348, 0x0076 },
198df310074SJack Yu { 0x1349, 0x5d97 },
199df310074SJack Yu };
200df310074SJack Yu
rt1015_volatile_register(struct device * dev,unsigned int reg)201df310074SJack Yu static bool rt1015_volatile_register(struct device *dev, unsigned int reg)
202df310074SJack Yu {
203df310074SJack Yu switch (reg) {
204df310074SJack Yu case RT1015_RESET:
205df310074SJack Yu case RT1015_CLK_DET:
206df310074SJack Yu case RT1015_SIL_DET:
207df310074SJack Yu case RT1015_VER_ID:
208df310074SJack Yu case RT1015_VENDOR_ID:
209df310074SJack Yu case RT1015_DEVICE_ID:
210df310074SJack Yu case RT1015_PRO_ALT:
2119e0bdaa9SJack Yu case RT1015_MAN_I2C:
212df310074SJack Yu case RT1015_DAC3:
213df310074SJack Yu case RT1015_VBAT_TEST_OUT1:
214df310074SJack Yu case RT1015_VBAT_TEST_OUT2:
215df310074SJack Yu case RT1015_VBAT_PROT_ATT:
216df310074SJack Yu case RT1015_VBAT_DET_CODE:
217df310074SJack Yu case RT1015_SMART_BST_CTRL1:
218df310074SJack Yu case RT1015_SPK_DC_DETECT1:
219df310074SJack Yu case RT1015_SPK_DC_DETECT4:
220df310074SJack Yu case RT1015_SPK_DC_DETECT5:
221df310074SJack Yu case RT1015_DC_CALIB_CLSD1:
222df310074SJack Yu case RT1015_DC_CALIB_CLSD5:
223df310074SJack Yu case RT1015_DC_CALIB_CLSD6:
224df310074SJack Yu case RT1015_DC_CALIB_CLSD7:
225df310074SJack Yu case RT1015_DC_CALIB_CLSD8:
226df310074SJack Yu case RT1015_S_BST_TIMING_INTER1:
227e74a1e7eSJack Yu case RT1015_OSCK_STA:
228e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL1:
229e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL5:
230df310074SJack Yu return true;
231df310074SJack Yu
232df310074SJack Yu default:
233df310074SJack Yu return false;
234df310074SJack Yu }
235df310074SJack Yu }
236df310074SJack Yu
rt1015_readable_register(struct device * dev,unsigned int reg)237df310074SJack Yu static bool rt1015_readable_register(struct device *dev, unsigned int reg)
238df310074SJack Yu {
239df310074SJack Yu switch (reg) {
240df310074SJack Yu case RT1015_RESET:
241df310074SJack Yu case RT1015_CLK2:
242df310074SJack Yu case RT1015_CLK3:
243df310074SJack Yu case RT1015_PLL1:
244df310074SJack Yu case RT1015_PLL2:
245e74a1e7eSJack Yu case RT1015_DUM_RW1:
246e74a1e7eSJack Yu case RT1015_DUM_RW2:
247e74a1e7eSJack Yu case RT1015_DUM_RW3:
248e74a1e7eSJack Yu case RT1015_DUM_RW4:
249e74a1e7eSJack Yu case RT1015_DUM_RW5:
250e74a1e7eSJack Yu case RT1015_DUM_RW6:
251df310074SJack Yu case RT1015_CLK_DET:
252df310074SJack Yu case RT1015_SIL_DET:
253df310074SJack Yu case RT1015_CUSTOMER_ID:
254df310074SJack Yu case RT1015_PCODE_FWVER:
255df310074SJack Yu case RT1015_VER_ID:
256df310074SJack Yu case RT1015_VENDOR_ID:
257df310074SJack Yu case RT1015_DEVICE_ID:
258df310074SJack Yu case RT1015_PAD_DRV1:
259df310074SJack Yu case RT1015_PAD_DRV2:
260df310074SJack Yu case RT1015_GAT_BOOST:
261df310074SJack Yu case RT1015_PRO_ALT:
262e74a1e7eSJack Yu case RT1015_OSCK_STA:
263df310074SJack Yu case RT1015_MAN_I2C:
264df310074SJack Yu case RT1015_DAC1:
265df310074SJack Yu case RT1015_DAC2:
266df310074SJack Yu case RT1015_DAC3:
267df310074SJack Yu case RT1015_ADC1:
268df310074SJack Yu case RT1015_ADC2:
269df310074SJack Yu case RT1015_TDM_MASTER:
270df310074SJack Yu case RT1015_TDM_TCON:
271df310074SJack Yu case RT1015_TDM1_1:
272df310074SJack Yu case RT1015_TDM1_2:
273df310074SJack Yu case RT1015_TDM1_3:
274df310074SJack Yu case RT1015_TDM1_4:
275df310074SJack Yu case RT1015_TDM1_5:
276df310074SJack Yu case RT1015_MIXER1:
277df310074SJack Yu case RT1015_MIXER2:
278df310074SJack Yu case RT1015_ANA_PROTECT1:
279df310074SJack Yu case RT1015_ANA_CTRL_SEQ1:
280df310074SJack Yu case RT1015_ANA_CTRL_SEQ2:
281df310074SJack Yu case RT1015_VBAT_DET_DEB:
282df310074SJack Yu case RT1015_VBAT_VOLT_DET1:
283df310074SJack Yu case RT1015_VBAT_VOLT_DET2:
284df310074SJack Yu case RT1015_VBAT_TEST_OUT1:
285df310074SJack Yu case RT1015_VBAT_TEST_OUT2:
286df310074SJack Yu case RT1015_VBAT_PROT_ATT:
287df310074SJack Yu case RT1015_VBAT_DET_CODE:
288df310074SJack Yu case RT1015_PWR1:
289df310074SJack Yu case RT1015_PWR4:
290df310074SJack Yu case RT1015_PWR5:
291df310074SJack Yu case RT1015_PWR6:
292df310074SJack Yu case RT1015_PWR7:
293df310074SJack Yu case RT1015_PWR8:
294df310074SJack Yu case RT1015_PWR9:
295df310074SJack Yu case RT1015_CLASSD_SEQ:
296df310074SJack Yu case RT1015_SMART_BST_CTRL1:
297df310074SJack Yu case RT1015_SMART_BST_CTRL2:
298df310074SJack Yu case RT1015_ANA_CTRL1:
299df310074SJack Yu case RT1015_ANA_CTRL2:
300e74a1e7eSJack Yu case RT1015_PWR_STATE_CTRL:
301e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL:
302e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL1:
303e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL2:
304e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL3:
305e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL4:
306e74a1e7eSJack Yu case RT1015_MONO_DYNA_CTRL5:
307df310074SJack Yu case RT1015_SPK_VOL:
308df310074SJack Yu case RT1015_SHORT_DETTOP1:
309df310074SJack Yu case RT1015_SHORT_DETTOP2:
310df310074SJack Yu case RT1015_SPK_DC_DETECT1:
311df310074SJack Yu case RT1015_SPK_DC_DETECT2:
312df310074SJack Yu case RT1015_SPK_DC_DETECT3:
313df310074SJack Yu case RT1015_SPK_DC_DETECT4:
314df310074SJack Yu case RT1015_SPK_DC_DETECT5:
315df310074SJack Yu case RT1015_BAT_RPO_STEP1:
316df310074SJack Yu case RT1015_BAT_RPO_STEP2:
317df310074SJack Yu case RT1015_BAT_RPO_STEP3:
318df310074SJack Yu case RT1015_BAT_RPO_STEP4:
319df310074SJack Yu case RT1015_BAT_RPO_STEP5:
320df310074SJack Yu case RT1015_BAT_RPO_STEP6:
321df310074SJack Yu case RT1015_BAT_RPO_STEP7:
322df310074SJack Yu case RT1015_BAT_RPO_STEP8:
323df310074SJack Yu case RT1015_BAT_RPO_STEP9:
324df310074SJack Yu case RT1015_BAT_RPO_STEP10:
325df310074SJack Yu case RT1015_BAT_RPO_STEP11:
326df310074SJack Yu case RT1015_BAT_RPO_STEP12:
327df310074SJack Yu case RT1015_SPREAD_SPEC1:
328df310074SJack Yu case RT1015_SPREAD_SPEC2:
329df310074SJack Yu case RT1015_PAD_STATUS:
330df310074SJack Yu case RT1015_PADS_PULLING_CTRL1:
331df310074SJack Yu case RT1015_PADS_DRIVING:
332df310074SJack Yu case RT1015_SYS_RST1:
333df310074SJack Yu case RT1015_SYS_RST2:
334df310074SJack Yu case RT1015_SYS_GATING1:
335df310074SJack Yu case RT1015_TEST_MODE1:
336df310074SJack Yu case RT1015_TEST_MODE2:
337df310074SJack Yu case RT1015_TIMING_CTRL1:
338df310074SJack Yu case RT1015_PLL_INT:
339df310074SJack Yu case RT1015_TEST_OUT1:
340df310074SJack Yu case RT1015_DC_CALIB_CLSD1:
341df310074SJack Yu case RT1015_DC_CALIB_CLSD2:
342df310074SJack Yu case RT1015_DC_CALIB_CLSD3:
343df310074SJack Yu case RT1015_DC_CALIB_CLSD4:
344df310074SJack Yu case RT1015_DC_CALIB_CLSD5:
345df310074SJack Yu case RT1015_DC_CALIB_CLSD6:
346df310074SJack Yu case RT1015_DC_CALIB_CLSD7:
347df310074SJack Yu case RT1015_DC_CALIB_CLSD8:
348df310074SJack Yu case RT1015_DC_CALIB_CLSD9:
349df310074SJack Yu case RT1015_DC_CALIB_CLSD10:
350df310074SJack Yu case RT1015_CLSD_INTERNAL1:
351df310074SJack Yu case RT1015_CLSD_INTERNAL2:
352df310074SJack Yu case RT1015_CLSD_INTERNAL3:
353df310074SJack Yu case RT1015_CLSD_INTERNAL4:
354df310074SJack Yu case RT1015_CLSD_INTERNAL5:
355df310074SJack Yu case RT1015_CLSD_INTERNAL6:
356df310074SJack Yu case RT1015_CLSD_INTERNAL7:
357df310074SJack Yu case RT1015_CLSD_INTERNAL8:
358df310074SJack Yu case RT1015_CLSD_INTERNAL9:
359df310074SJack Yu case RT1015_CLSD_OCP_CTRL:
360df310074SJack Yu case RT1015_VREF_LV:
361df310074SJack Yu case RT1015_MBIAS1:
362df310074SJack Yu case RT1015_MBIAS2:
363df310074SJack Yu case RT1015_MBIAS3:
364df310074SJack Yu case RT1015_MBIAS4:
365df310074SJack Yu case RT1015_VREF_LV1:
366df310074SJack Yu case RT1015_S_BST_TIMING_INTER1:
367df310074SJack Yu case RT1015_S_BST_TIMING_INTER2:
368df310074SJack Yu case RT1015_S_BST_TIMING_INTER3:
369df310074SJack Yu case RT1015_S_BST_TIMING_INTER4:
370df310074SJack Yu case RT1015_S_BST_TIMING_INTER5:
371df310074SJack Yu case RT1015_S_BST_TIMING_INTER6:
372df310074SJack Yu case RT1015_S_BST_TIMING_INTER7:
373df310074SJack Yu case RT1015_S_BST_TIMING_INTER8:
374df310074SJack Yu case RT1015_S_BST_TIMING_INTER9:
375df310074SJack Yu case RT1015_S_BST_TIMING_INTER10:
376df310074SJack Yu case RT1015_S_BST_TIMING_INTER11:
377df310074SJack Yu case RT1015_S_BST_TIMING_INTER12:
378df310074SJack Yu case RT1015_S_BST_TIMING_INTER13:
379df310074SJack Yu case RT1015_S_BST_TIMING_INTER14:
380df310074SJack Yu case RT1015_S_BST_TIMING_INTER15:
381df310074SJack Yu case RT1015_S_BST_TIMING_INTER16:
382df310074SJack Yu case RT1015_S_BST_TIMING_INTER17:
383df310074SJack Yu case RT1015_S_BST_TIMING_INTER18:
384df310074SJack Yu case RT1015_S_BST_TIMING_INTER19:
385df310074SJack Yu case RT1015_S_BST_TIMING_INTER20:
386df310074SJack Yu case RT1015_S_BST_TIMING_INTER21:
387df310074SJack Yu case RT1015_S_BST_TIMING_INTER22:
388df310074SJack Yu case RT1015_S_BST_TIMING_INTER23:
389df310074SJack Yu case RT1015_S_BST_TIMING_INTER24:
390df310074SJack Yu case RT1015_S_BST_TIMING_INTER25:
391df310074SJack Yu case RT1015_S_BST_TIMING_INTER26:
392df310074SJack Yu case RT1015_S_BST_TIMING_INTER27:
393df310074SJack Yu case RT1015_S_BST_TIMING_INTER28:
394df310074SJack Yu case RT1015_S_BST_TIMING_INTER29:
395df310074SJack Yu case RT1015_S_BST_TIMING_INTER30:
396df310074SJack Yu case RT1015_S_BST_TIMING_INTER31:
397df310074SJack Yu case RT1015_S_BST_TIMING_INTER32:
398df310074SJack Yu case RT1015_S_BST_TIMING_INTER33:
399df310074SJack Yu case RT1015_S_BST_TIMING_INTER34:
400df310074SJack Yu case RT1015_S_BST_TIMING_INTER35:
401df310074SJack Yu case RT1015_S_BST_TIMING_INTER36:
402df310074SJack Yu return true;
403df310074SJack Yu
404df310074SJack Yu default:
405df310074SJack Yu return false;
406df310074SJack Yu }
407df310074SJack Yu }
408df310074SJack Yu
409df310074SJack Yu static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -9525, 75, 0);
410df310074SJack Yu
411df310074SJack Yu static const char * const rt1015_din_source_select[] = {
412df310074SJack Yu "Left",
413df310074SJack Yu "Right",
414df310074SJack Yu "Left + Right average",
415df310074SJack Yu };
416df310074SJack Yu
417df310074SJack Yu static SOC_ENUM_SINGLE_DECL(rt1015_mono_lr_sel, RT1015_PAD_DRV2, 4,
418df310074SJack Yu rt1015_din_source_select);
419df310074SJack Yu
420df310074SJack Yu static const char * const rt1015_boost_mode[] = {
421df310074SJack Yu "Bypass", "Adaptive", "Fixed Adaptive"
422df310074SJack Yu };
423df310074SJack Yu
424e91440ddSNathan Chancellor static SOC_ENUM_SINGLE_DECL(rt1015_boost_mode_enum, 0, 0,
425df310074SJack Yu rt1015_boost_mode);
426df310074SJack Yu
rt1015_boost_mode_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)427df310074SJack Yu static int rt1015_boost_mode_get(struct snd_kcontrol *kcontrol,
428df310074SJack Yu struct snd_ctl_elem_value *ucontrol)
429df310074SJack Yu {
430df310074SJack Yu struct snd_soc_component *component =
431df310074SJack Yu snd_soc_kcontrol_component(kcontrol);
432df310074SJack Yu struct rt1015_priv *rt1015 =
433df310074SJack Yu snd_soc_component_get_drvdata(component);
434df310074SJack Yu
435df310074SJack Yu ucontrol->value.integer.value[0] = rt1015->boost_mode;
436df310074SJack Yu
437df310074SJack Yu return 0;
438df310074SJack Yu }
439df310074SJack Yu
rt1015_boost_mode_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)440df310074SJack Yu static int rt1015_boost_mode_put(struct snd_kcontrol *kcontrol,
441df310074SJack Yu struct snd_ctl_elem_value *ucontrol)
442df310074SJack Yu {
443df310074SJack Yu struct snd_soc_component *component =
444df310074SJack Yu snd_soc_kcontrol_component(kcontrol);
445df310074SJack Yu struct rt1015_priv *rt1015 =
446df310074SJack Yu snd_soc_component_get_drvdata(component);
447bf1eb056STzung-Bi Shih int boost_mode = ucontrol->value.integer.value[0];
448df310074SJack Yu
449bf1eb056STzung-Bi Shih switch (boost_mode) {
450df310074SJack Yu case BYPASS:
451df310074SJack Yu snd_soc_component_update_bits(component,
452df310074SJack Yu RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
453df310074SJack Yu RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
454df310074SJack Yu RT1015_ABST_REG_MODE | RT1015_ABST_FIX_TGT_DIS |
455df310074SJack Yu RT1015_BYPASS_SWRREG_BYPASS);
456df310074SJack Yu break;
457df310074SJack Yu case ADAPTIVE:
458df310074SJack Yu snd_soc_component_update_bits(component,
459df310074SJack Yu RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
460df310074SJack Yu RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
461df310074SJack Yu RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_DIS |
462df310074SJack Yu RT1015_BYPASS_SWRREG_PASS);
463df310074SJack Yu break;
464df310074SJack Yu case FIXED_ADAPTIVE:
465df310074SJack Yu snd_soc_component_update_bits(component,
466df310074SJack Yu RT1015_SMART_BST_CTRL1, RT1015_ABST_AUTO_EN_MASK |
467df310074SJack Yu RT1015_ABST_FIX_TGT_MASK | RT1015_BYPASS_SWR_REG_MASK,
468df310074SJack Yu RT1015_ABST_AUTO_MODE | RT1015_ABST_FIX_TGT_EN |
469df310074SJack Yu RT1015_BYPASS_SWRREG_PASS);
470df310074SJack Yu break;
471df310074SJack Yu default:
472df310074SJack Yu dev_err(component->dev, "Unknown boost control.\n");
473bf1eb056STzung-Bi Shih return -EINVAL;
474df310074SJack Yu }
475df310074SJack Yu
476bf1eb056STzung-Bi Shih rt1015->boost_mode = boost_mode;
477bf1eb056STzung-Bi Shih
478df310074SJack Yu return 0;
479df310074SJack Yu }
480df310074SJack Yu
rt1015_bypass_boost_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)4812f0b4203SJack Yu static int rt1015_bypass_boost_get(struct snd_kcontrol *kcontrol,
482df310074SJack Yu struct snd_ctl_elem_value *ucontrol)
483df310074SJack Yu {
484df310074SJack Yu struct snd_soc_component *component =
485df310074SJack Yu snd_soc_kcontrol_component(kcontrol);
486df310074SJack Yu struct rt1015_priv *rt1015 =
487df310074SJack Yu snd_soc_component_get_drvdata(component);
488df310074SJack Yu
489df310074SJack Yu ucontrol->value.integer.value[0] = rt1015->bypass_boost;
490df310074SJack Yu
491df310074SJack Yu return 0;
492df310074SJack Yu }
493df310074SJack Yu
rt1015_calibrate(struct rt1015_priv * rt1015)494da145172Sderek.fang static void rt1015_calibrate(struct rt1015_priv *rt1015)
495da145172Sderek.fang {
496da145172Sderek.fang struct snd_soc_component *component = rt1015->component;
497da145172Sderek.fang struct regmap *regmap = rt1015->regmap;
498da145172Sderek.fang
499da145172Sderek.fang snd_soc_dapm_mutex_lock(&component->dapm);
500da145172Sderek.fang regcache_cache_bypass(regmap, true);
501da145172Sderek.fang
5026bdd75a1SJack Yu regmap_write(regmap, RT1015_CLK_DET, 0x0000);
50395370acdSJack Yu regmap_write(regmap, RT1015_PWR4, 0x00B2);
5046bdd75a1SJack Yu regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x0009);
5056bdd75a1SJack Yu msleep(100);
5066bdd75a1SJack Yu regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000A);
5076bdd75a1SJack Yu msleep(100);
5086bdd75a1SJack Yu regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000C);
5096bdd75a1SJack Yu msleep(100);
51095370acdSJack Yu regmap_write(regmap, RT1015_CLSD_INTERNAL8, 0x2028);
511da145172Sderek.fang regmap_write(regmap, RT1015_CLSD_INTERNAL9, 0x0140);
5126bdd75a1SJack Yu regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x000D);
5136bdd75a1SJack Yu msleep(300);
5146bdd75a1SJack Yu regmap_write(regmap, RT1015_PWR_STATE_CTRL, 0x0008);
51595370acdSJack Yu regmap_write(regmap, RT1015_SYS_RST1, 0x05F5);
5160d2b6e39SJack Yu regmap_write(regmap, RT1015_CLK_DET, 0x8000);
517da145172Sderek.fang
518da145172Sderek.fang regcache_cache_bypass(regmap, false);
519da145172Sderek.fang regcache_mark_dirty(regmap);
520da145172Sderek.fang regcache_sync(regmap);
521da145172Sderek.fang snd_soc_dapm_mutex_unlock(&component->dapm);
522da145172Sderek.fang }
523da145172Sderek.fang
rt1015_bypass_boost_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)5242f0b4203SJack Yu static int rt1015_bypass_boost_put(struct snd_kcontrol *kcontrol,
525df310074SJack Yu struct snd_ctl_elem_value *ucontrol)
526df310074SJack Yu {
527df310074SJack Yu struct snd_soc_component *component =
528df310074SJack Yu snd_soc_kcontrol_component(kcontrol);
529df310074SJack Yu struct rt1015_priv *rt1015 =
530df310074SJack Yu snd_soc_component_get_drvdata(component);
531df310074SJack Yu
532e48b41e9STzung-Bi Shih if (rt1015->dac_is_used) {
533e48b41e9STzung-Bi Shih dev_err(component->dev, "DAC is being used!\n");
534e48b41e9STzung-Bi Shih return -EBUSY;
535e48b41e9STzung-Bi Shih }
536e48b41e9STzung-Bi Shih
537df310074SJack Yu rt1015->bypass_boost = ucontrol->value.integer.value[0];
538da145172Sderek.fang if (rt1015->bypass_boost == RT1015_Bypass_Boost &&
539da145172Sderek.fang !rt1015->cali_done) {
540da145172Sderek.fang rt1015_calibrate(rt1015);
541da145172Sderek.fang rt1015->cali_done = 1;
542da145172Sderek.fang
543da145172Sderek.fang regmap_write(rt1015->regmap, RT1015_MONO_DYNA_CTRL, 0x0010);
544df310074SJack Yu }
545df310074SJack Yu
546df310074SJack Yu return 0;
547df310074SJack Yu }
548df310074SJack Yu
549df310074SJack Yu static const struct snd_kcontrol_new rt1015_snd_controls[] = {
550df310074SJack Yu SOC_SINGLE_TLV("DAC Playback Volume", RT1015_DAC1, RT1015_DAC_VOL_SFT,
551df310074SJack Yu 127, 0, dac_vol_tlv),
552df310074SJack Yu SOC_DOUBLE("DAC Playback Switch", RT1015_DAC3,
553df310074SJack Yu RT1015_DA_MUTE_SFT, RT1015_DVOL_MUTE_FLAG_SFT, 1, 1),
554df310074SJack Yu SOC_ENUM_EXT("Boost Mode", rt1015_boost_mode_enum,
555df310074SJack Yu rt1015_boost_mode_get, rt1015_boost_mode_put),
556df310074SJack Yu SOC_ENUM("Mono LR Select", rt1015_mono_lr_sel),
557df310074SJack Yu SOC_SINGLE_EXT("Bypass Boost", SND_SOC_NOPM, 0, 1, 0,
5582f0b4203SJack Yu rt1015_bypass_boost_get, rt1015_bypass_boost_put),
559df310074SJack Yu };
560df310074SJack Yu
rt1015_is_sys_clk_from_pll(struct snd_soc_dapm_widget * source,struct snd_soc_dapm_widget * sink)561df310074SJack Yu static int rt1015_is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
562df310074SJack Yu struct snd_soc_dapm_widget *sink)
563df310074SJack Yu {
564df310074SJack Yu struct snd_soc_component *component =
565df310074SJack Yu snd_soc_dapm_to_component(source->dapm);
566df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
567df310074SJack Yu
568df310074SJack Yu if (rt1015->sysclk_src == RT1015_SCLK_S_PLL)
569df310074SJack Yu return 1;
570df310074SJack Yu else
571df310074SJack Yu return 0;
572df310074SJack Yu }
573df310074SJack Yu
r1015_dac_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)574df310074SJack Yu static int r1015_dac_event(struct snd_soc_dapm_widget *w,
575df310074SJack Yu struct snd_kcontrol *kcontrol, int event)
576df310074SJack Yu {
577df310074SJack Yu struct snd_soc_component *component =
578df310074SJack Yu snd_soc_dapm_to_component(w->dapm);
579df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
580df310074SJack Yu
581df310074SJack Yu switch (event) {
582df310074SJack Yu case SND_SOC_DAPM_PRE_PMU:
583df310074SJack Yu rt1015->dac_is_used = 1;
584668b1508SJack Yu if (rt1015->bypass_boost == RT1015_Enable_Boost) {
585df310074SJack Yu snd_soc_component_write(component,
586df310074SJack Yu RT1015_SYS_RST1, 0x05f7);
587df310074SJack Yu snd_soc_component_write(component,
58895370acdSJack Yu RT1015_SYS_RST2, 0x0b0a);
58995370acdSJack Yu snd_soc_component_write(component,
590df310074SJack Yu RT1015_GAT_BOOST, 0xacfe);
591df310074SJack Yu snd_soc_component_write(component,
592df310074SJack Yu RT1015_PWR9, 0xaa00);
593df310074SJack Yu snd_soc_component_write(component,
594df310074SJack Yu RT1015_GAT_BOOST, 0xecfe);
595df310074SJack Yu } else {
596df310074SJack Yu snd_soc_component_write(component,
59795370acdSJack Yu 0x032d, 0xaa60);
59895370acdSJack Yu snd_soc_component_write(component,
599df310074SJack Yu RT1015_SYS_RST1, 0x05f7);
600df310074SJack Yu snd_soc_component_write(component,
60195370acdSJack Yu RT1015_SYS_RST2, 0x0b0a);
60295370acdSJack Yu snd_soc_component_write(component,
60395370acdSJack Yu RT1015_PWR_STATE_CTRL, 0x008e);
604df310074SJack Yu }
605df310074SJack Yu break;
606df310074SJack Yu
607df310074SJack Yu case SND_SOC_DAPM_POST_PMD:
608668b1508SJack Yu if (rt1015->bypass_boost == RT1015_Enable_Boost) {
609df310074SJack Yu snd_soc_component_write(component,
610df310074SJack Yu RT1015_PWR9, 0xa800);
611df310074SJack Yu snd_soc_component_write(component,
612df310074SJack Yu RT1015_SYS_RST1, 0x05f5);
61395370acdSJack Yu snd_soc_component_write(component,
61495370acdSJack Yu RT1015_SYS_RST2, 0x0b9a);
615df310074SJack Yu } else {
616df310074SJack Yu snd_soc_component_write(component,
61795370acdSJack Yu 0x032d, 0xaa60);
61895370acdSJack Yu snd_soc_component_write(component,
61995370acdSJack Yu RT1015_PWR_STATE_CTRL, 0x0088);
620df310074SJack Yu snd_soc_component_write(component,
621df310074SJack Yu RT1015_SYS_RST1, 0x05f5);
62295370acdSJack Yu snd_soc_component_write(component,
62395370acdSJack Yu RT1015_SYS_RST2, 0x0b9a);
624df310074SJack Yu }
625df310074SJack Yu rt1015->dac_is_used = 0;
626df310074SJack Yu break;
627df310074SJack Yu
628df310074SJack Yu default:
629df310074SJack Yu break;
630df310074SJack Yu }
631df310074SJack Yu return 0;
632df310074SJack Yu }
633df310074SJack Yu
rt1015_amp_drv_event(struct snd_soc_dapm_widget * w,struct snd_kcontrol * kcontrol,int event)6348d9a14fcSderek.fang static int rt1015_amp_drv_event(struct snd_soc_dapm_widget *w,
6358d9a14fcSderek.fang struct snd_kcontrol *kcontrol, int event)
6368d9a14fcSderek.fang {
6378d9a14fcSderek.fang struct snd_soc_component *component =
6388d9a14fcSderek.fang snd_soc_dapm_to_component(w->dapm);
6398d9a14fcSderek.fang struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
6409f44673bSJack Yu unsigned int ret, ret2;
6418d9a14fcSderek.fang
6428d9a14fcSderek.fang switch (event) {
6439f44673bSJack Yu case SND_SOC_DAPM_PRE_PMU:
6449f44673bSJack Yu ret = snd_soc_component_read(component, RT1015_CLK_DET);
6459f44673bSJack Yu ret2 = snd_soc_component_read(component, RT1015_SPK_DC_DETECT1);
6469f44673bSJack Yu if (!((ret >> 15) & 0x1)) {
6479f44673bSJack Yu snd_soc_component_update_bits(component, RT1015_CLK_DET,
6489f44673bSJack Yu RT1015_EN_BCLK_DET_MASK, RT1015_EN_BCLK_DET);
6499f44673bSJack Yu dev_dbg(component->dev, "BCLK Detection Enabled.\n");
6509f44673bSJack Yu }
6519f44673bSJack Yu if (!((ret2 >> 12) & 0x1)) {
6529f44673bSJack Yu snd_soc_component_update_bits(component, RT1015_SPK_DC_DETECT1,
6539f44673bSJack Yu RT1015_EN_CLA_D_DC_DET_MASK, RT1015_EN_CLA_D_DC_DET);
6549f44673bSJack Yu dev_dbg(component->dev, "Class-D DC Detection Enabled.\n");
6559f44673bSJack Yu }
6569f44673bSJack Yu break;
6578d9a14fcSderek.fang case SND_SOC_DAPM_POST_PMU:
65893bd813cSJack Yu msleep(rt1015->pdata.power_up_delay_ms);
6598d9a14fcSderek.fang break;
6608d9a14fcSderek.fang default:
6618d9a14fcSderek.fang break;
6628d9a14fcSderek.fang }
6638d9a14fcSderek.fang return 0;
6648d9a14fcSderek.fang }
6658d9a14fcSderek.fang
666df310074SJack Yu static const struct snd_soc_dapm_widget rt1015_dapm_widgets[] = {
667df310074SJack Yu SND_SOC_DAPM_SUPPLY("PLL", RT1015_PWR1, RT1015_PWR_PLL_BIT, 0,
668df310074SJack Yu NULL, 0),
669df310074SJack Yu SND_SOC_DAPM_AIF_IN("AIFRX", "AIF Playback", 0, SND_SOC_NOPM, 0, 0),
67095370acdSJack Yu SND_SOC_DAPM_DAC_E("DAC", NULL, SND_SOC_NOPM, 0, 0,
671bc1c8e4eSJack Yu r1015_dac_event, SND_SOC_DAPM_PRE_PMU |
672668b1508SJack Yu SND_SOC_DAPM_POST_PMD),
6738d9a14fcSderek.fang SND_SOC_DAPM_OUT_DRV_E("Amp Drv", SND_SOC_NOPM, 0, 0, NULL, 0,
6749f44673bSJack Yu rt1015_amp_drv_event, SND_SOC_DAPM_PRE_PMU |
6759f44673bSJack Yu SND_SOC_DAPM_POST_PMU),
676df310074SJack Yu SND_SOC_DAPM_OUTPUT("SPO"),
677df310074SJack Yu };
678df310074SJack Yu
679df310074SJack Yu static const struct snd_soc_dapm_route rt1015_dapm_routes[] = {
680df310074SJack Yu { "DAC", NULL, "AIFRX" },
681df310074SJack Yu { "DAC", NULL, "PLL", rt1015_is_sys_clk_from_pll},
6828d9a14fcSderek.fang { "Amp Drv", NULL, "DAC" },
6838d9a14fcSderek.fang { "SPO", NULL, "Amp Drv" },
684df310074SJack Yu };
685df310074SJack Yu
rt1015_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)686df310074SJack Yu static int rt1015_hw_params(struct snd_pcm_substream *substream,
687df310074SJack Yu struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
688df310074SJack Yu {
689df310074SJack Yu struct snd_soc_component *component = dai->component;
690df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
691d019403aSTzung-Bi Shih int pre_div, frame_size, lrck;
692df310074SJack Yu unsigned int val_len = 0;
693df310074SJack Yu
694a5db2ca5STzung-Bi Shih lrck = params_rate(params);
695a5db2ca5STzung-Bi Shih pre_div = rl6231_get_clk_info(rt1015->sysclk, lrck);
696df310074SJack Yu if (pre_div < 0) {
697df310074SJack Yu dev_err(component->dev, "Unsupported clock rate\n");
698df310074SJack Yu return -EINVAL;
699df310074SJack Yu }
700df310074SJack Yu
701df310074SJack Yu frame_size = snd_soc_params_to_frame_size(params);
702df310074SJack Yu if (frame_size < 0) {
703df310074SJack Yu dev_err(component->dev, "Unsupported frame size: %d\n",
704df310074SJack Yu frame_size);
705df310074SJack Yu return -EINVAL;
706df310074SJack Yu }
707df310074SJack Yu
708d019403aSTzung-Bi Shih dev_dbg(component->dev, "pre_div is %d for iis %d\n", pre_div, dai->id);
709df310074SJack Yu
710df310074SJack Yu dev_dbg(component->dev, "lrck is %dHz and pre_div is %d for iis %d\n",
711a5db2ca5STzung-Bi Shih lrck, pre_div, dai->id);
712df310074SJack Yu
713df310074SJack Yu switch (params_width(params)) {
714df310074SJack Yu case 16:
715df310074SJack Yu break;
716df310074SJack Yu case 20:
717df310074SJack Yu val_len = RT1015_I2S_DL_20;
718df310074SJack Yu break;
719df310074SJack Yu case 24:
720df310074SJack Yu val_len = RT1015_I2S_DL_24;
721df310074SJack Yu break;
722df310074SJack Yu case 8:
723df310074SJack Yu val_len = RT1015_I2S_DL_8;
724df310074SJack Yu break;
725df310074SJack Yu default:
726df310074SJack Yu return -EINVAL;
727df310074SJack Yu }
728df310074SJack Yu
729df310074SJack Yu snd_soc_component_update_bits(component, RT1015_TDM_MASTER,
730df310074SJack Yu RT1015_I2S_DL_MASK, val_len);
731df310074SJack Yu snd_soc_component_update_bits(component, RT1015_CLK2,
7324b01618bSJack Yu RT1015_FS_PD_MASK, pre_div << RT1015_FS_PD_SFT);
733df310074SJack Yu
734df310074SJack Yu return 0;
735df310074SJack Yu }
736df310074SJack Yu
rt1015_set_dai_fmt(struct snd_soc_dai * dai,unsigned int fmt)737df310074SJack Yu static int rt1015_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
738df310074SJack Yu {
739df310074SJack Yu struct snd_soc_component *component = dai->component;
740df310074SJack Yu unsigned int reg_val = 0, reg_val2 = 0;
741df310074SJack Yu
742df310074SJack Yu switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
743df310074SJack Yu case SND_SOC_DAIFMT_CBM_CFM:
744df310074SJack Yu reg_val |= RT1015_TCON_TDM_MS_M;
745df310074SJack Yu break;
746df310074SJack Yu case SND_SOC_DAIFMT_CBS_CFS:
747df310074SJack Yu reg_val |= RT1015_TCON_TDM_MS_S;
748df310074SJack Yu break;
749df310074SJack Yu default:
750df310074SJack Yu return -EINVAL;
751df310074SJack Yu }
752df310074SJack Yu
753df310074SJack Yu switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
754df310074SJack Yu case SND_SOC_DAIFMT_NB_NF:
755df310074SJack Yu break;
756df310074SJack Yu case SND_SOC_DAIFMT_IB_NF:
757df310074SJack Yu reg_val2 |= RT1015_TDM_INV_BCLK;
758df310074SJack Yu break;
759df310074SJack Yu default:
760df310074SJack Yu return -EINVAL;
761df310074SJack Yu }
762df310074SJack Yu
763df310074SJack Yu switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
764df310074SJack Yu case SND_SOC_DAIFMT_I2S:
765df310074SJack Yu break;
766df310074SJack Yu
767df310074SJack Yu case SND_SOC_DAIFMT_LEFT_J:
768df310074SJack Yu reg_val |= RT1015_I2S_M_DF_LEFT;
769df310074SJack Yu break;
770df310074SJack Yu
771df310074SJack Yu case SND_SOC_DAIFMT_DSP_A:
772df310074SJack Yu reg_val |= RT1015_I2S_M_DF_PCM_A;
773df310074SJack Yu break;
774df310074SJack Yu
775df310074SJack Yu case SND_SOC_DAIFMT_DSP_B:
776df310074SJack Yu reg_val |= RT1015_I2S_M_DF_PCM_B;
777df310074SJack Yu break;
778df310074SJack Yu
779df310074SJack Yu default:
780df310074SJack Yu return -EINVAL;
781df310074SJack Yu }
782df310074SJack Yu
783df310074SJack Yu snd_soc_component_update_bits(component, RT1015_TDM_MASTER,
784df310074SJack Yu RT1015_TCON_TDM_MS_MASK | RT1015_I2S_M_DF_MASK,
785df310074SJack Yu reg_val);
786df310074SJack Yu snd_soc_component_update_bits(component, RT1015_TDM1_1,
787df310074SJack Yu RT1015_TDM_INV_BCLK_MASK, reg_val2);
788df310074SJack Yu
789df310074SJack Yu return 0;
790df310074SJack Yu }
791df310074SJack Yu
rt1015_set_component_sysclk(struct snd_soc_component * component,int clk_id,int source,unsigned int freq,int dir)792df310074SJack Yu static int rt1015_set_component_sysclk(struct snd_soc_component *component,
793df310074SJack Yu int clk_id, int source, unsigned int freq, int dir)
794df310074SJack Yu {
795df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
796df310074SJack Yu unsigned int reg_val = 0;
797df310074SJack Yu
798df310074SJack Yu if (freq == rt1015->sysclk && clk_id == rt1015->sysclk_src)
799df310074SJack Yu return 0;
800df310074SJack Yu
801df310074SJack Yu switch (clk_id) {
802df310074SJack Yu case RT1015_SCLK_S_MCLK:
803df310074SJack Yu reg_val |= RT1015_CLK_SYS_PRE_SEL_MCLK;
804df310074SJack Yu break;
805df310074SJack Yu
806df310074SJack Yu case RT1015_SCLK_S_PLL:
807df310074SJack Yu reg_val |= RT1015_CLK_SYS_PRE_SEL_PLL;
808df310074SJack Yu break;
809df310074SJack Yu
810df310074SJack Yu default:
811df310074SJack Yu dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
812df310074SJack Yu return -EINVAL;
813df310074SJack Yu }
814df310074SJack Yu
815df310074SJack Yu rt1015->sysclk = freq;
816df310074SJack Yu rt1015->sysclk_src = clk_id;
817df310074SJack Yu
818df310074SJack Yu dev_dbg(component->dev, "Sysclk is %dHz and clock id is %d\n",
819df310074SJack Yu freq, clk_id);
820df310074SJack Yu
821df310074SJack Yu snd_soc_component_update_bits(component, RT1015_CLK2,
822df310074SJack Yu RT1015_CLK_SYS_PRE_SEL_MASK, reg_val);
823df310074SJack Yu
824df310074SJack Yu return 0;
825df310074SJack Yu }
826df310074SJack Yu
rt1015_set_component_pll(struct snd_soc_component * component,int pll_id,int source,unsigned int freq_in,unsigned int freq_out)827df310074SJack Yu static int rt1015_set_component_pll(struct snd_soc_component *component,
828df310074SJack Yu int pll_id, int source, unsigned int freq_in,
829df310074SJack Yu unsigned int freq_out)
830df310074SJack Yu {
831df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
832df310074SJack Yu struct rl6231_pll_code pll_code;
833df310074SJack Yu int ret;
834df310074SJack Yu
835df310074SJack Yu if (!freq_in || !freq_out) {
836df310074SJack Yu dev_dbg(component->dev, "PLL disabled\n");
837df310074SJack Yu
838df310074SJack Yu rt1015->pll_in = 0;
839df310074SJack Yu rt1015->pll_out = 0;
840df310074SJack Yu
841df310074SJack Yu return 0;
842df310074SJack Yu }
843df310074SJack Yu
844df310074SJack Yu if (source == rt1015->pll_src && freq_in == rt1015->pll_in &&
845df310074SJack Yu freq_out == rt1015->pll_out)
846df310074SJack Yu return 0;
847df310074SJack Yu
848df310074SJack Yu switch (source) {
849df310074SJack Yu case RT1015_PLL_S_MCLK:
850df310074SJack Yu snd_soc_component_update_bits(component, RT1015_CLK2,
851df310074SJack Yu RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_PLL_SRC2);
852df310074SJack Yu break;
853df310074SJack Yu
854df310074SJack Yu case RT1015_PLL_S_BCLK:
855df310074SJack Yu snd_soc_component_update_bits(component, RT1015_CLK2,
856df310074SJack Yu RT1015_PLL_SEL_MASK, RT1015_PLL_SEL_BCLK);
857df310074SJack Yu break;
858df310074SJack Yu
859df310074SJack Yu default:
860df310074SJack Yu dev_err(component->dev, "Unknown PLL Source %d\n", source);
861df310074SJack Yu return -EINVAL;
862df310074SJack Yu }
863df310074SJack Yu
864df310074SJack Yu ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
865df310074SJack Yu if (ret < 0) {
866a4db95b2SColin Ian King dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
867df310074SJack Yu return ret;
868df310074SJack Yu }
869df310074SJack Yu
870df310074SJack Yu dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
871df310074SJack Yu pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
872df310074SJack Yu pll_code.n_code, pll_code.k_code);
873df310074SJack Yu
874df310074SJack Yu snd_soc_component_write(component, RT1015_PLL1,
8754354ad55SPierre-Louis Bossart ((pll_code.m_bp ? 0 : pll_code.m_code) << RT1015_PLL_M_SFT) |
8764354ad55SPierre-Louis Bossart (pll_code.m_bp << RT1015_PLL_M_BP_SFT) |
8774354ad55SPierre-Louis Bossart pll_code.n_code);
878df310074SJack Yu snd_soc_component_write(component, RT1015_PLL2,
879df310074SJack Yu pll_code.k_code);
880df310074SJack Yu
881df310074SJack Yu rt1015->pll_in = freq_in;
882df310074SJack Yu rt1015->pll_out = freq_out;
883df310074SJack Yu rt1015->pll_src = source;
884df310074SJack Yu
885df310074SJack Yu return 0;
886df310074SJack Yu }
887df310074SJack Yu
rt1015_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)8887e9a2387SShuming Fan static int rt1015_set_tdm_slot(struct snd_soc_dai *dai,
8897e9a2387SShuming Fan unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
8907e9a2387SShuming Fan {
8917e9a2387SShuming Fan struct snd_soc_component *component = dai->component;
8927e9a2387SShuming Fan unsigned int val = 0, rx_slotnum, tx_slotnum;
8937e9a2387SShuming Fan int ret = 0, first_bit;
8947e9a2387SShuming Fan
8957e9a2387SShuming Fan switch (slots) {
8967e9a2387SShuming Fan case 2:
8977e9a2387SShuming Fan val |= RT1015_I2S_TX_2CH;
8987e9a2387SShuming Fan break;
8997e9a2387SShuming Fan case 4:
9007e9a2387SShuming Fan val |= RT1015_I2S_TX_4CH;
9017e9a2387SShuming Fan break;
9027e9a2387SShuming Fan case 6:
9037e9a2387SShuming Fan val |= RT1015_I2S_TX_6CH;
9047e9a2387SShuming Fan break;
9057e9a2387SShuming Fan case 8:
9067e9a2387SShuming Fan val |= RT1015_I2S_TX_8CH;
9077e9a2387SShuming Fan break;
9087e9a2387SShuming Fan default:
9097e9a2387SShuming Fan ret = -EINVAL;
9107e9a2387SShuming Fan goto _set_tdm_err_;
9117e9a2387SShuming Fan }
9127e9a2387SShuming Fan
9137e9a2387SShuming Fan switch (slot_width) {
9147e9a2387SShuming Fan case 16:
9157e9a2387SShuming Fan val |= RT1015_I2S_CH_TX_LEN_16B;
9167e9a2387SShuming Fan break;
9177e9a2387SShuming Fan case 20:
9187e9a2387SShuming Fan val |= RT1015_I2S_CH_TX_LEN_20B;
9197e9a2387SShuming Fan break;
9207e9a2387SShuming Fan case 24:
9217e9a2387SShuming Fan val |= RT1015_I2S_CH_TX_LEN_24B;
9227e9a2387SShuming Fan break;
9237e9a2387SShuming Fan case 32:
9247e9a2387SShuming Fan val |= RT1015_I2S_CH_TX_LEN_32B;
9257e9a2387SShuming Fan break;
9267e9a2387SShuming Fan default:
9277e9a2387SShuming Fan ret = -EINVAL;
9287e9a2387SShuming Fan goto _set_tdm_err_;
9297e9a2387SShuming Fan }
9307e9a2387SShuming Fan
9317e9a2387SShuming Fan /* Rx slot configuration */
9327e9a2387SShuming Fan rx_slotnum = hweight_long(rx_mask);
9337e9a2387SShuming Fan if (rx_slotnum != 1) {
9347e9a2387SShuming Fan ret = -EINVAL;
9357e9a2387SShuming Fan dev_err(component->dev, "too many rx slots or zero slot\n");
9367e9a2387SShuming Fan goto _set_tdm_err_;
9377e9a2387SShuming Fan }
9387e9a2387SShuming Fan
9397e9a2387SShuming Fan /* This is an assumption that the system sends stereo audio to the amplifier typically.
9407e9a2387SShuming Fan * And the stereo audio is placed in slot 0/2/4/6 as the starting slot.
9417e9a2387SShuming Fan * The users could select the channel from L/R/L+R by "Mono LR Select" control.
9427e9a2387SShuming Fan */
9437e9a2387SShuming Fan first_bit = __ffs(rx_mask);
9447e9a2387SShuming Fan switch (first_bit) {
9457e9a2387SShuming Fan case 0:
9467e9a2387SShuming Fan case 2:
9477e9a2387SShuming Fan case 4:
9487e9a2387SShuming Fan case 6:
9497e9a2387SShuming Fan snd_soc_component_update_bits(component,
9507e9a2387SShuming Fan RT1015_TDM1_4,
9517e9a2387SShuming Fan RT1015_TDM_I2S_TX_L_DAC1_1_MASK |
9527e9a2387SShuming Fan RT1015_TDM_I2S_TX_R_DAC1_1_MASK,
9537e9a2387SShuming Fan (first_bit << RT1015_TDM_I2S_TX_L_DAC1_1_SFT) |
9547e9a2387SShuming Fan ((first_bit+1) << RT1015_TDM_I2S_TX_R_DAC1_1_SFT));
9557e9a2387SShuming Fan break;
9567e9a2387SShuming Fan case 1:
9577e9a2387SShuming Fan case 3:
9587e9a2387SShuming Fan case 5:
9597e9a2387SShuming Fan case 7:
9607e9a2387SShuming Fan snd_soc_component_update_bits(component,
9617e9a2387SShuming Fan RT1015_TDM1_4,
9627e9a2387SShuming Fan RT1015_TDM_I2S_TX_L_DAC1_1_MASK |
9637e9a2387SShuming Fan RT1015_TDM_I2S_TX_R_DAC1_1_MASK,
9647e9a2387SShuming Fan ((first_bit-1) << RT1015_TDM_I2S_TX_L_DAC1_1_SFT) |
9657e9a2387SShuming Fan (first_bit << RT1015_TDM_I2S_TX_R_DAC1_1_SFT));
9667e9a2387SShuming Fan break;
9677e9a2387SShuming Fan default:
9687e9a2387SShuming Fan ret = -EINVAL;
9697e9a2387SShuming Fan goto _set_tdm_err_;
9707e9a2387SShuming Fan }
9717e9a2387SShuming Fan
9727e9a2387SShuming Fan /* Tx slot configuration */
9737e9a2387SShuming Fan tx_slotnum = hweight_long(tx_mask);
9747e9a2387SShuming Fan if (tx_slotnum) {
9757e9a2387SShuming Fan ret = -EINVAL;
9767e9a2387SShuming Fan dev_err(component->dev, "doesn't need to support tx slots\n");
9777e9a2387SShuming Fan goto _set_tdm_err_;
9787e9a2387SShuming Fan }
9797e9a2387SShuming Fan
9807e9a2387SShuming Fan snd_soc_component_update_bits(component, RT1015_TDM1_1,
9817e9a2387SShuming Fan RT1015_I2S_CH_TX_MASK | RT1015_I2S_CH_RX_MASK |
9827e9a2387SShuming Fan RT1015_I2S_CH_TX_LEN_MASK | RT1015_I2S_CH_RX_LEN_MASK, val);
9837e9a2387SShuming Fan
9847e9a2387SShuming Fan _set_tdm_err_:
9857e9a2387SShuming Fan return ret;
9867e9a2387SShuming Fan }
9877e9a2387SShuming Fan
rt1015_probe(struct snd_soc_component * component)988df310074SJack Yu static int rt1015_probe(struct snd_soc_component *component)
989df310074SJack Yu {
990df310074SJack Yu struct rt1015_priv *rt1015 =
991df310074SJack Yu snd_soc_component_get_drvdata(component);
992df310074SJack Yu
993df310074SJack Yu rt1015->component = component;
9948d9a14fcSderek.fang
995df310074SJack Yu return 0;
996df310074SJack Yu }
997df310074SJack Yu
rt1015_remove(struct snd_soc_component * component)998df310074SJack Yu static void rt1015_remove(struct snd_soc_component *component)
999df310074SJack Yu {
1000df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
1001df310074SJack Yu
1002df310074SJack Yu regmap_write(rt1015->regmap, RT1015_RESET, 0);
1003df310074SJack Yu }
1004df310074SJack Yu
1005df310074SJack Yu #define RT1015_STEREO_RATES SNDRV_PCM_RATE_8000_192000
1006df310074SJack Yu #define RT1015_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1007df310074SJack Yu SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
1008df310074SJack Yu
1009f9e56a34SRikard Falkeborn static const struct snd_soc_dai_ops rt1015_aif_dai_ops = {
1010df310074SJack Yu .hw_params = rt1015_hw_params,
1011df310074SJack Yu .set_fmt = rt1015_set_dai_fmt,
10127e9a2387SShuming Fan .set_tdm_slot = rt1015_set_tdm_slot,
1013df310074SJack Yu };
1014df310074SJack Yu
10154a88b7deSJack Yu static struct snd_soc_dai_driver rt1015_dai[] = {
1016df310074SJack Yu {
1017df310074SJack Yu .name = "rt1015-aif",
1018df310074SJack Yu .id = 0,
1019df310074SJack Yu .playback = {
1020df310074SJack Yu .stream_name = "AIF Playback",
1021df310074SJack Yu .channels_min = 1,
1022df310074SJack Yu .channels_max = 4,
1023df310074SJack Yu .rates = RT1015_STEREO_RATES,
1024df310074SJack Yu .formats = RT1015_FORMATS,
1025df310074SJack Yu },
1026a79ee2e0SYueHaibing .ops = &rt1015_aif_dai_ops,
1027df310074SJack Yu }
1028df310074SJack Yu };
1029df310074SJack Yu
1030df310074SJack Yu #ifdef CONFIG_PM
rt1015_suspend(struct snd_soc_component * component)1031df310074SJack Yu static int rt1015_suspend(struct snd_soc_component *component)
1032df310074SJack Yu {
1033df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
1034df310074SJack Yu
1035df310074SJack Yu regcache_cache_only(rt1015->regmap, true);
1036df310074SJack Yu regcache_mark_dirty(rt1015->regmap);
1037df310074SJack Yu
1038df310074SJack Yu return 0;
1039df310074SJack Yu }
1040df310074SJack Yu
rt1015_resume(struct snd_soc_component * component)1041df310074SJack Yu static int rt1015_resume(struct snd_soc_component *component)
1042df310074SJack Yu {
1043df310074SJack Yu struct rt1015_priv *rt1015 = snd_soc_component_get_drvdata(component);
1044df310074SJack Yu
1045df310074SJack Yu regcache_cache_only(rt1015->regmap, false);
1046df310074SJack Yu regcache_sync(rt1015->regmap);
1047d750570eSTzung-Bi Shih
1048d750570eSTzung-Bi Shih if (rt1015->cali_done)
1049d750570eSTzung-Bi Shih rt1015_calibrate(rt1015);
1050d750570eSTzung-Bi Shih
1051df310074SJack Yu return 0;
1052df310074SJack Yu }
1053df310074SJack Yu #else
1054df310074SJack Yu #define rt1015_suspend NULL
1055df310074SJack Yu #define rt1015_resume NULL
1056df310074SJack Yu #endif
1057df310074SJack Yu
1058df310074SJack Yu static const struct snd_soc_component_driver soc_component_dev_rt1015 = {
1059df310074SJack Yu .probe = rt1015_probe,
1060df310074SJack Yu .remove = rt1015_remove,
1061df310074SJack Yu .suspend = rt1015_suspend,
1062df310074SJack Yu .resume = rt1015_resume,
1063df310074SJack Yu .controls = rt1015_snd_controls,
1064df310074SJack Yu .num_controls = ARRAY_SIZE(rt1015_snd_controls),
1065df310074SJack Yu .dapm_widgets = rt1015_dapm_widgets,
1066df310074SJack Yu .num_dapm_widgets = ARRAY_SIZE(rt1015_dapm_widgets),
1067df310074SJack Yu .dapm_routes = rt1015_dapm_routes,
1068df310074SJack Yu .num_dapm_routes = ARRAY_SIZE(rt1015_dapm_routes),
1069df310074SJack Yu .set_sysclk = rt1015_set_component_sysclk,
1070df310074SJack Yu .set_pll = rt1015_set_component_pll,
1071df310074SJack Yu .use_pmdown_time = 1,
1072df310074SJack Yu .endianness = 1,
1073df310074SJack Yu };
1074df310074SJack Yu
1075df310074SJack Yu static const struct regmap_config rt1015_regmap = {
1076df310074SJack Yu .reg_bits = 16,
1077df310074SJack Yu .val_bits = 16,
1078df310074SJack Yu .max_register = RT1015_S_BST_TIMING_INTER36,
1079df310074SJack Yu .volatile_reg = rt1015_volatile_register,
1080df310074SJack Yu .readable_reg = rt1015_readable_register,
1081df310074SJack Yu .cache_type = REGCACHE_RBTREE,
1082df310074SJack Yu .reg_defaults = rt1015_reg,
1083df310074SJack Yu .num_reg_defaults = ARRAY_SIZE(rt1015_reg),
1084df310074SJack Yu };
1085df310074SJack Yu
1086df310074SJack Yu static const struct i2c_device_id rt1015_i2c_id[] = {
1087df310074SJack Yu { "rt1015", 0 },
1088df310074SJack Yu { }
1089df310074SJack Yu };
1090df310074SJack Yu MODULE_DEVICE_TABLE(i2c, rt1015_i2c_id);
1091df310074SJack Yu
1092df310074SJack Yu #if defined(CONFIG_OF)
1093df310074SJack Yu static const struct of_device_id rt1015_of_match[] = {
1094df310074SJack Yu { .compatible = "realtek,rt1015", },
1095df310074SJack Yu {},
1096df310074SJack Yu };
1097df310074SJack Yu MODULE_DEVICE_TABLE(of, rt1015_of_match);
1098df310074SJack Yu #endif
1099df310074SJack Yu
1100df310074SJack Yu #ifdef CONFIG_ACPI
11013084e5f7SRikard Falkeborn static const struct acpi_device_id rt1015_acpi_match[] = {
1102df310074SJack Yu {"10EC1015", 0,},
1103df310074SJack Yu {},
1104df310074SJack Yu };
1105df310074SJack Yu MODULE_DEVICE_TABLE(acpi, rt1015_acpi_match);
1106df310074SJack Yu #endif
1107df310074SJack Yu
rt1015_parse_dt(struct rt1015_priv * rt1015,struct device * dev)110893bd813cSJack Yu static void rt1015_parse_dt(struct rt1015_priv *rt1015, struct device *dev)
110993bd813cSJack Yu {
111093bd813cSJack Yu device_property_read_u32(dev, "realtek,power-up-delay-ms",
111193bd813cSJack Yu &rt1015->pdata.power_up_delay_ms);
111293bd813cSJack Yu }
111393bd813cSJack Yu
rt1015_i2c_probe(struct i2c_client * i2c)111435b88858SStephen Kitt static int rt1015_i2c_probe(struct i2c_client *i2c)
1115df310074SJack Yu {
111693bd813cSJack Yu struct rt1015_platform_data *pdata = dev_get_platdata(&i2c->dev);
1117df310074SJack Yu struct rt1015_priv *rt1015;
1118df310074SJack Yu int ret;
1119df310074SJack Yu unsigned int val;
1120df310074SJack Yu
11213128f1c3STzung-Bi Shih rt1015 = devm_kzalloc(&i2c->dev, sizeof(*rt1015), GFP_KERNEL);
11223128f1c3STzung-Bi Shih if (!rt1015)
1123df310074SJack Yu return -ENOMEM;
1124df310074SJack Yu
1125df310074SJack Yu i2c_set_clientdata(i2c, rt1015);
1126df310074SJack Yu
112793bd813cSJack Yu rt1015->pdata = i2s_default_platform_data;
112893bd813cSJack Yu
112993bd813cSJack Yu if (pdata)
113093bd813cSJack Yu rt1015->pdata = *pdata;
113193bd813cSJack Yu else
113293bd813cSJack Yu rt1015_parse_dt(rt1015, &i2c->dev);
113393bd813cSJack Yu
1134df310074SJack Yu rt1015->regmap = devm_regmap_init_i2c(i2c, &rt1015_regmap);
1135df310074SJack Yu if (IS_ERR(rt1015->regmap)) {
1136df310074SJack Yu ret = PTR_ERR(rt1015->regmap);
1137df310074SJack Yu dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1138df310074SJack Yu ret);
1139df310074SJack Yu return ret;
1140df310074SJack Yu }
1141df310074SJack Yu
1142397e089bSDerek Fang ret = regmap_read(rt1015->regmap, RT1015_DEVICE_ID, &val);
1143397e089bSDerek Fang if (ret) {
1144397e089bSDerek Fang dev_err(&i2c->dev,
1145397e089bSDerek Fang "Failed to read device register: %d\n", ret);
1146397e089bSDerek Fang return ret;
1147397e089bSDerek Fang } else if ((val != RT1015_DEVICE_ID_VAL) &&
1148397e089bSDerek Fang (val != RT1015_DEVICE_ID_VAL2)) {
1149df310074SJack Yu dev_err(&i2c->dev,
1150df310074SJack Yu "Device with ID register %x is not rt1015\n", val);
1151df310074SJack Yu return -ENODEV;
1152df310074SJack Yu }
1153df310074SJack Yu
1154df310074SJack Yu return devm_snd_soc_register_component(&i2c->dev,
1155df310074SJack Yu &soc_component_dev_rt1015,
1156df310074SJack Yu rt1015_dai, ARRAY_SIZE(rt1015_dai));
1157df310074SJack Yu }
1158df310074SJack Yu
rt1015_i2c_shutdown(struct i2c_client * client)1159df310074SJack Yu static void rt1015_i2c_shutdown(struct i2c_client *client)
1160df310074SJack Yu {
1161df310074SJack Yu struct rt1015_priv *rt1015 = i2c_get_clientdata(client);
1162df310074SJack Yu
1163df310074SJack Yu regmap_write(rt1015->regmap, RT1015_RESET, 0);
1164df310074SJack Yu }
1165df310074SJack Yu
1166df310074SJack Yu static struct i2c_driver rt1015_i2c_driver = {
1167df310074SJack Yu .driver = {
1168df310074SJack Yu .name = "rt1015",
1169df310074SJack Yu .of_match_table = of_match_ptr(rt1015_of_match),
1170df310074SJack Yu .acpi_match_table = ACPI_PTR(rt1015_acpi_match),
1171df310074SJack Yu },
1172*9abcd240SUwe Kleine-König .probe = rt1015_i2c_probe,
1173df310074SJack Yu .shutdown = rt1015_i2c_shutdown,
1174df310074SJack Yu .id_table = rt1015_i2c_id,
1175df310074SJack Yu };
1176df310074SJack Yu module_i2c_driver(rt1015_i2c_driver);
1177df310074SJack Yu
1178df310074SJack Yu MODULE_DESCRIPTION("ASoC RT1015 driver");
1179df310074SJack Yu MODULE_AUTHOR("Jack Yu <jack.yu@realtek.com>");
1180df310074SJack Yu MODULE_LICENSE("GPL v2");
1181