xref: /openbmc/linux/sound/soc/codecs/pcm186x.c (revision 2612e3bbc0386368a850140a6c9b990cd496a5ec)
1993a3450SAndreas Dannenberg // SPDX-License-Identifier: GPL-2.0
2993a3450SAndreas Dannenberg /*
3993a3450SAndreas Dannenberg  * Texas Instruments PCM186x Universal Audio ADC
4993a3450SAndreas Dannenberg  *
55856d8bdSAlexander A. Klimov  * Copyright (C) 2015-2017 Texas Instruments Incorporated - https://www.ti.com
6993a3450SAndreas Dannenberg  *	Andreas Dannenberg <dannenberg@ti.com>
7993a3450SAndreas Dannenberg  *	Andrew F. Davis <afd@ti.com>
8993a3450SAndreas Dannenberg  */
9993a3450SAndreas Dannenberg 
10993a3450SAndreas Dannenberg #include <linux/module.h>
11993a3450SAndreas Dannenberg #include <linux/moduleparam.h>
12993a3450SAndreas Dannenberg #include <linux/init.h>
13993a3450SAndreas Dannenberg #include <linux/delay.h>
14993a3450SAndreas Dannenberg #include <linux/pm.h>
15993a3450SAndreas Dannenberg #include <linux/regulator/consumer.h>
16993a3450SAndreas Dannenberg #include <linux/regmap.h>
17993a3450SAndreas Dannenberg #include <linux/slab.h>
18993a3450SAndreas Dannenberg #include <sound/core.h>
19993a3450SAndreas Dannenberg #include <sound/pcm.h>
20993a3450SAndreas Dannenberg #include <sound/pcm_params.h>
21993a3450SAndreas Dannenberg #include <sound/soc.h>
22993a3450SAndreas Dannenberg #include <sound/jack.h>
23993a3450SAndreas Dannenberg #include <sound/initval.h>
24993a3450SAndreas Dannenberg #include <sound/tlv.h>
25993a3450SAndreas Dannenberg 
26993a3450SAndreas Dannenberg #include "pcm186x.h"
27993a3450SAndreas Dannenberg 
28993a3450SAndreas Dannenberg static const char * const pcm186x_supply_names[] = {
29993a3450SAndreas Dannenberg 	"avdd",		/* Analog power supply. Connect to 3.3-V supply. */
30993a3450SAndreas Dannenberg 	"dvdd",		/* Digital power supply. Connect to 3.3-V supply. */
31993a3450SAndreas Dannenberg 	"iovdd",	/* I/O power supply. Connect to 3.3-V or 1.8-V. */
32993a3450SAndreas Dannenberg };
33993a3450SAndreas Dannenberg #define PCM186x_NUM_SUPPLIES ARRAY_SIZE(pcm186x_supply_names)
34993a3450SAndreas Dannenberg 
35993a3450SAndreas Dannenberg struct pcm186x_priv {
36993a3450SAndreas Dannenberg 	struct regmap *regmap;
37993a3450SAndreas Dannenberg 	struct regulator_bulk_data supplies[PCM186x_NUM_SUPPLIES];
38993a3450SAndreas Dannenberg 	unsigned int sysclk;
39993a3450SAndreas Dannenberg 	unsigned int tdm_offset;
40993a3450SAndreas Dannenberg 	bool is_tdm_mode;
41765e30acSMark Brown 	bool is_provider_mode;
42993a3450SAndreas Dannenberg };
43993a3450SAndreas Dannenberg 
44fcf4daabSCodrin Ciubotariu static const DECLARE_TLV_DB_SCALE(pcm186x_pga_tlv, -1200, 50, 0);
45993a3450SAndreas Dannenberg 
46993a3450SAndreas Dannenberg static const struct snd_kcontrol_new pcm1863_snd_controls[] = {
47993a3450SAndreas Dannenberg 	SOC_DOUBLE_R_S_TLV("ADC Capture Volume", PCM186X_PGA_VAL_CH1_L,
48993a3450SAndreas Dannenberg 			   PCM186X_PGA_VAL_CH1_R, 0, -24, 80, 7, 0,
49993a3450SAndreas Dannenberg 			   pcm186x_pga_tlv),
50993a3450SAndreas Dannenberg };
51993a3450SAndreas Dannenberg 
52993a3450SAndreas Dannenberg static const struct snd_kcontrol_new pcm1865_snd_controls[] = {
53993a3450SAndreas Dannenberg 	SOC_DOUBLE_R_S_TLV("ADC1 Capture Volume", PCM186X_PGA_VAL_CH1_L,
54993a3450SAndreas Dannenberg 			   PCM186X_PGA_VAL_CH1_R, 0, -24, 80, 7, 0,
55993a3450SAndreas Dannenberg 			   pcm186x_pga_tlv),
56993a3450SAndreas Dannenberg 	SOC_DOUBLE_R_S_TLV("ADC2 Capture Volume", PCM186X_PGA_VAL_CH2_L,
57993a3450SAndreas Dannenberg 			   PCM186X_PGA_VAL_CH2_R, 0, -24, 80, 7, 0,
58993a3450SAndreas Dannenberg 			   pcm186x_pga_tlv),
59993a3450SAndreas Dannenberg };
60993a3450SAndreas Dannenberg 
61dce231a4SColin Ian King static const unsigned int pcm186x_adc_input_channel_sel_value[] = {
62993a3450SAndreas Dannenberg 	0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
63993a3450SAndreas Dannenberg 	0x08, 0x09, 0x0a, 0x0b, 0x0c, 0x0d, 0x0e, 0x0f,
64993a3450SAndreas Dannenberg 	0x10, 0x20, 0x30
65993a3450SAndreas Dannenberg };
66993a3450SAndreas Dannenberg 
67993a3450SAndreas Dannenberg static const char * const pcm186x_adcl_input_channel_sel_text[] = {
68993a3450SAndreas Dannenberg 	"No Select",
69993a3450SAndreas Dannenberg 	"VINL1[SE]",					/* Default for ADC1L */
70993a3450SAndreas Dannenberg 	"VINL2[SE]",					/* Default for ADC2L */
71993a3450SAndreas Dannenberg 	"VINL2[SE] + VINL1[SE]",
72993a3450SAndreas Dannenberg 	"VINL3[SE]",
73993a3450SAndreas Dannenberg 	"VINL3[SE] + VINL1[SE]",
74993a3450SAndreas Dannenberg 	"VINL3[SE] + VINL2[SE]",
75993a3450SAndreas Dannenberg 	"VINL3[SE] + VINL2[SE] + VINL1[SE]",
76993a3450SAndreas Dannenberg 	"VINL4[SE]",
77993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL1[SE]",
78993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL2[SE]",
79993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL2[SE] + VINL1[SE]",
80993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL3[SE]",
81993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL3[SE] + VINL1[SE]",
82993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL3[SE] + VINL2[SE]",
83993a3450SAndreas Dannenberg 	"VINL4[SE] + VINL3[SE] + VINL2[SE] + VINL1[SE]",
84993a3450SAndreas Dannenberg 	"{VIN1P, VIN1M}[DIFF]",
85993a3450SAndreas Dannenberg 	"{VIN4P, VIN4M}[DIFF]",
86993a3450SAndreas Dannenberg 	"{VIN1P, VIN1M}[DIFF] + {VIN4P, VIN4M}[DIFF]"
87993a3450SAndreas Dannenberg };
88993a3450SAndreas Dannenberg 
89993a3450SAndreas Dannenberg static const char * const pcm186x_adcr_input_channel_sel_text[] = {
90993a3450SAndreas Dannenberg 	"No Select",
91993a3450SAndreas Dannenberg 	"VINR1[SE]",					/* Default for ADC1R */
92993a3450SAndreas Dannenberg 	"VINR2[SE]",					/* Default for ADC2R */
93993a3450SAndreas Dannenberg 	"VINR2[SE] + VINR1[SE]",
94993a3450SAndreas Dannenberg 	"VINR3[SE]",
95993a3450SAndreas Dannenberg 	"VINR3[SE] + VINR1[SE]",
96993a3450SAndreas Dannenberg 	"VINR3[SE] + VINR2[SE]",
97993a3450SAndreas Dannenberg 	"VINR3[SE] + VINR2[SE] + VINR1[SE]",
98993a3450SAndreas Dannenberg 	"VINR4[SE]",
99993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR1[SE]",
100993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR2[SE]",
101993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR2[SE] + VINR1[SE]",
102993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR3[SE]",
103993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR3[SE] + VINR1[SE]",
104993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR3[SE] + VINR2[SE]",
105993a3450SAndreas Dannenberg 	"VINR4[SE] + VINR3[SE] + VINR2[SE] + VINR1[SE]",
106993a3450SAndreas Dannenberg 	"{VIN2P, VIN2M}[DIFF]",
107993a3450SAndreas Dannenberg 	"{VIN3P, VIN3M}[DIFF]",
108993a3450SAndreas Dannenberg 	"{VIN2P, VIN2M}[DIFF] + {VIN3P, VIN3M}[DIFF]"
109993a3450SAndreas Dannenberg };
110993a3450SAndreas Dannenberg 
111993a3450SAndreas Dannenberg static const struct soc_enum pcm186x_adc_input_channel_sel[] = {
112993a3450SAndreas Dannenberg 	SOC_VALUE_ENUM_SINGLE(PCM186X_ADC1_INPUT_SEL_L, 0,
113993a3450SAndreas Dannenberg 			      PCM186X_ADC_INPUT_SEL_MASK,
114993a3450SAndreas Dannenberg 			      ARRAY_SIZE(pcm186x_adcl_input_channel_sel_text),
115993a3450SAndreas Dannenberg 			      pcm186x_adcl_input_channel_sel_text,
116993a3450SAndreas Dannenberg 			      pcm186x_adc_input_channel_sel_value),
117993a3450SAndreas Dannenberg 	SOC_VALUE_ENUM_SINGLE(PCM186X_ADC1_INPUT_SEL_R, 0,
118993a3450SAndreas Dannenberg 			      PCM186X_ADC_INPUT_SEL_MASK,
119993a3450SAndreas Dannenberg 			      ARRAY_SIZE(pcm186x_adcr_input_channel_sel_text),
120993a3450SAndreas Dannenberg 			      pcm186x_adcr_input_channel_sel_text,
121993a3450SAndreas Dannenberg 			      pcm186x_adc_input_channel_sel_value),
122993a3450SAndreas Dannenberg 	SOC_VALUE_ENUM_SINGLE(PCM186X_ADC2_INPUT_SEL_L, 0,
123993a3450SAndreas Dannenberg 			      PCM186X_ADC_INPUT_SEL_MASK,
124993a3450SAndreas Dannenberg 			      ARRAY_SIZE(pcm186x_adcl_input_channel_sel_text),
125993a3450SAndreas Dannenberg 			      pcm186x_adcl_input_channel_sel_text,
126993a3450SAndreas Dannenberg 			      pcm186x_adc_input_channel_sel_value),
127993a3450SAndreas Dannenberg 	SOC_VALUE_ENUM_SINGLE(PCM186X_ADC2_INPUT_SEL_R, 0,
128993a3450SAndreas Dannenberg 			      PCM186X_ADC_INPUT_SEL_MASK,
129993a3450SAndreas Dannenberg 			      ARRAY_SIZE(pcm186x_adcr_input_channel_sel_text),
130993a3450SAndreas Dannenberg 			      pcm186x_adcr_input_channel_sel_text,
131993a3450SAndreas Dannenberg 			      pcm186x_adc_input_channel_sel_value),
132993a3450SAndreas Dannenberg };
133993a3450SAndreas Dannenberg 
134993a3450SAndreas Dannenberg static const struct snd_kcontrol_new pcm186x_adc_mux_controls[] = {
135993a3450SAndreas Dannenberg 	SOC_DAPM_ENUM("ADC1 Left Input", pcm186x_adc_input_channel_sel[0]),
136993a3450SAndreas Dannenberg 	SOC_DAPM_ENUM("ADC1 Right Input", pcm186x_adc_input_channel_sel[1]),
137993a3450SAndreas Dannenberg 	SOC_DAPM_ENUM("ADC2 Left Input", pcm186x_adc_input_channel_sel[2]),
138993a3450SAndreas Dannenberg 	SOC_DAPM_ENUM("ADC2 Right Input", pcm186x_adc_input_channel_sel[3]),
139993a3450SAndreas Dannenberg };
140993a3450SAndreas Dannenberg 
141993a3450SAndreas Dannenberg static const struct snd_soc_dapm_widget pcm1863_dapm_widgets[] = {
142993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL1"),
143993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR1"),
144993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL2"),
145993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR2"),
146993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL3"),
147993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR3"),
148993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL4"),
149993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR4"),
150993a3450SAndreas Dannenberg 
151993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC Left Capture Source", SND_SOC_NOPM, 0, 0,
152993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[0]),
153993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC Right Capture Source", SND_SOC_NOPM, 0, 0,
154993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[1]),
155993a3450SAndreas Dannenberg 
156993a3450SAndreas Dannenberg 	/*
157993a3450SAndreas Dannenberg 	 * Put the codec into SLEEP mode when not in use, allowing the
158993a3450SAndreas Dannenberg 	 * Energysense mechanism to operate.
159993a3450SAndreas Dannenberg 	 */
16005bd7fcdSCodrin Ciubotariu 	SND_SOC_DAPM_ADC("ADC", "HiFi Capture", PCM186X_POWER_CTRL, 1,  1),
161993a3450SAndreas Dannenberg };
162993a3450SAndreas Dannenberg 
163993a3450SAndreas Dannenberg static const struct snd_soc_dapm_widget pcm1865_dapm_widgets[] = {
164993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL1"),
165993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR1"),
166993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL2"),
167993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR2"),
168993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL3"),
169993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR3"),
170993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINL4"),
171993a3450SAndreas Dannenberg 	SND_SOC_DAPM_INPUT("VINR4"),
172993a3450SAndreas Dannenberg 
173993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC1 Left Capture Source", SND_SOC_NOPM, 0, 0,
174993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[0]),
175993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC1 Right Capture Source", SND_SOC_NOPM, 0, 0,
176993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[1]),
177993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC2 Left Capture Source", SND_SOC_NOPM, 0, 0,
178993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[2]),
179993a3450SAndreas Dannenberg 	SND_SOC_DAPM_MUX("ADC2 Right Capture Source", SND_SOC_NOPM, 0, 0,
180993a3450SAndreas Dannenberg 			 &pcm186x_adc_mux_controls[3]),
181993a3450SAndreas Dannenberg 
182993a3450SAndreas Dannenberg 	/*
183993a3450SAndreas Dannenberg 	 * Put the codec into SLEEP mode when not in use, allowing the
184993a3450SAndreas Dannenberg 	 * Energysense mechanism to operate.
185993a3450SAndreas Dannenberg 	 */
18605bd7fcdSCodrin Ciubotariu 	SND_SOC_DAPM_ADC("ADC1", "HiFi Capture 1", PCM186X_POWER_CTRL, 1,  1),
18705bd7fcdSCodrin Ciubotariu 	SND_SOC_DAPM_ADC("ADC2", "HiFi Capture 2", PCM186X_POWER_CTRL, 1,  1),
188993a3450SAndreas Dannenberg };
189993a3450SAndreas Dannenberg 
190993a3450SAndreas Dannenberg static const struct snd_soc_dapm_route pcm1863_dapm_routes[] = {
191993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINL1" },
192993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINR1" },
193993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINL2" },
194993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINR2" },
195993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINL3" },
196993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINR3" },
197993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINL4" },
198993a3450SAndreas Dannenberg 	{ "ADC Left Capture Source", NULL, "VINR4" },
199993a3450SAndreas Dannenberg 
200993a3450SAndreas Dannenberg 	{ "ADC", NULL, "ADC Left Capture Source" },
201993a3450SAndreas Dannenberg 
202993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINL1" },
203993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINR1" },
204993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINL2" },
205993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINR2" },
206993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINL3" },
207993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINR3" },
208993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINL4" },
209993a3450SAndreas Dannenberg 	{ "ADC Right Capture Source", NULL, "VINR4" },
210993a3450SAndreas Dannenberg 
211993a3450SAndreas Dannenberg 	{ "ADC", NULL, "ADC Right Capture Source" },
212993a3450SAndreas Dannenberg };
213993a3450SAndreas Dannenberg 
214993a3450SAndreas Dannenberg static const struct snd_soc_dapm_route pcm1865_dapm_routes[] = {
215993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINL1" },
216993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINR1" },
217993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINL2" },
218993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINR2" },
219993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINL3" },
220993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINR3" },
221993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINL4" },
222993a3450SAndreas Dannenberg 	{ "ADC1 Left Capture Source", NULL, "VINR4" },
223993a3450SAndreas Dannenberg 
224993a3450SAndreas Dannenberg 	{ "ADC1", NULL, "ADC1 Left Capture Source" },
225993a3450SAndreas Dannenberg 
226993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINL1" },
227993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINR1" },
228993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINL2" },
229993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINR2" },
230993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINL3" },
231993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINR3" },
232993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINL4" },
233993a3450SAndreas Dannenberg 	{ "ADC1 Right Capture Source", NULL, "VINR4" },
234993a3450SAndreas Dannenberg 
235993a3450SAndreas Dannenberg 	{ "ADC1", NULL, "ADC1 Right Capture Source" },
236993a3450SAndreas Dannenberg 
237993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINL1" },
238993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINR1" },
239993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINL2" },
240993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINR2" },
241993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINL3" },
242993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINR3" },
243993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINL4" },
244993a3450SAndreas Dannenberg 	{ "ADC2 Left Capture Source", NULL, "VINR4" },
245993a3450SAndreas Dannenberg 
246993a3450SAndreas Dannenberg 	{ "ADC2", NULL, "ADC2 Left Capture Source" },
247993a3450SAndreas Dannenberg 
248993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINL1" },
249993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINR1" },
250993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINL2" },
251993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINR2" },
252993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINL3" },
253993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINR3" },
254993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINL4" },
255993a3450SAndreas Dannenberg 	{ "ADC2 Right Capture Source", NULL, "VINR4" },
256993a3450SAndreas Dannenberg 
257993a3450SAndreas Dannenberg 	{ "ADC2", NULL, "ADC2 Right Capture Source" },
258993a3450SAndreas Dannenberg };
259993a3450SAndreas Dannenberg 
pcm186x_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)260993a3450SAndreas Dannenberg static int pcm186x_hw_params(struct snd_pcm_substream *substream,
261993a3450SAndreas Dannenberg 			     struct snd_pcm_hw_params *params,
262993a3450SAndreas Dannenberg 			     struct snd_soc_dai *dai)
263993a3450SAndreas Dannenberg {
264c044cfdaSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
265c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
266993a3450SAndreas Dannenberg 	unsigned int rate = params_rate(params);
26779b8a508STakashi Iwai 	snd_pcm_format_t format = params_format(params);
268993a3450SAndreas Dannenberg 	unsigned int width = params_width(params);
269993a3450SAndreas Dannenberg 	unsigned int channels = params_channels(params);
270993a3450SAndreas Dannenberg 	unsigned int div_lrck;
271993a3450SAndreas Dannenberg 	unsigned int div_bck;
272993a3450SAndreas Dannenberg 	u8 tdm_tx_sel = 0;
273993a3450SAndreas Dannenberg 	u8 pcm_cfg = 0;
274993a3450SAndreas Dannenberg 
275c044cfdaSKuninori Morimoto 	dev_dbg(component->dev, "%s() rate=%u format=0x%x width=%u channels=%u\n",
276993a3450SAndreas Dannenberg 		__func__, rate, format, width, channels);
277993a3450SAndreas Dannenberg 
278993a3450SAndreas Dannenberg 	switch (width) {
279993a3450SAndreas Dannenberg 	case 16:
280993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_16 <<
281993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_RX_WLEN_SHIFT |
282993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_16 <<
283993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_SHIFT;
284993a3450SAndreas Dannenberg 		break;
285993a3450SAndreas Dannenberg 	case 20:
286993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_20 <<
287993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_RX_WLEN_SHIFT |
288993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_20 <<
289993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_SHIFT;
290993a3450SAndreas Dannenberg 		break;
291993a3450SAndreas Dannenberg 	case 24:
292993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_24 <<
293993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_RX_WLEN_SHIFT |
294993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_24 <<
295993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_SHIFT;
296993a3450SAndreas Dannenberg 		break;
297993a3450SAndreas Dannenberg 	case 32:
298993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_RX_WLEN_32 <<
299993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_RX_WLEN_SHIFT |
300993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_32 <<
301993a3450SAndreas Dannenberg 			  PCM186X_PCM_CFG_TX_WLEN_SHIFT;
302993a3450SAndreas Dannenberg 		break;
303993a3450SAndreas Dannenberg 	default:
304993a3450SAndreas Dannenberg 		return -EINVAL;
305993a3450SAndreas Dannenberg 	}
306993a3450SAndreas Dannenberg 
307c044cfdaSKuninori Morimoto 	snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
308993a3450SAndreas Dannenberg 			    PCM186X_PCM_CFG_RX_WLEN_MASK |
309993a3450SAndreas Dannenberg 			    PCM186X_PCM_CFG_TX_WLEN_MASK,
310993a3450SAndreas Dannenberg 			    pcm_cfg);
311993a3450SAndreas Dannenberg 
312993a3450SAndreas Dannenberg 	div_lrck = width * channels;
313993a3450SAndreas Dannenberg 
314993a3450SAndreas Dannenberg 	if (priv->is_tdm_mode) {
315993a3450SAndreas Dannenberg 		/* Select TDM transmission data */
316993a3450SAndreas Dannenberg 		switch (channels) {
317993a3450SAndreas Dannenberg 		case 2:
318993a3450SAndreas Dannenberg 			tdm_tx_sel = PCM186X_TDM_TX_SEL_2CH;
319993a3450SAndreas Dannenberg 			break;
320993a3450SAndreas Dannenberg 		case 4:
321993a3450SAndreas Dannenberg 			tdm_tx_sel = PCM186X_TDM_TX_SEL_4CH;
322993a3450SAndreas Dannenberg 			break;
323993a3450SAndreas Dannenberg 		case 6:
324993a3450SAndreas Dannenberg 			tdm_tx_sel = PCM186X_TDM_TX_SEL_6CH;
325993a3450SAndreas Dannenberg 			break;
326993a3450SAndreas Dannenberg 		default:
327993a3450SAndreas Dannenberg 			return -EINVAL;
328993a3450SAndreas Dannenberg 		}
329993a3450SAndreas Dannenberg 
330c044cfdaSKuninori Morimoto 		snd_soc_component_update_bits(component, PCM186X_TDM_TX_SEL,
331993a3450SAndreas Dannenberg 				    PCM186X_TDM_TX_SEL_MASK, tdm_tx_sel);
332993a3450SAndreas Dannenberg 
333993a3450SAndreas Dannenberg 		/* In DSP/TDM mode, the LRCLK divider must be 256 */
334993a3450SAndreas Dannenberg 		div_lrck = 256;
335993a3450SAndreas Dannenberg 
336993a3450SAndreas Dannenberg 		/* Configure 1/256 duty cycle for LRCK */
337c044cfdaSKuninori Morimoto 		snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
338993a3450SAndreas Dannenberg 				    PCM186X_PCM_CFG_TDM_LRCK_MODE,
339993a3450SAndreas Dannenberg 				    PCM186X_PCM_CFG_TDM_LRCK_MODE);
340993a3450SAndreas Dannenberg 	}
341993a3450SAndreas Dannenberg 
342765e30acSMark Brown 	/* Only configure clock dividers in provider mode. */
343765e30acSMark Brown 	if (priv->is_provider_mode) {
344993a3450SAndreas Dannenberg 		div_bck = priv->sysclk / (div_lrck * rate);
345993a3450SAndreas Dannenberg 
346c044cfdaSKuninori Morimoto 		dev_dbg(component->dev,
347993a3450SAndreas Dannenberg 			"%s() master_clk=%u div_bck=%u div_lrck=%u\n",
348993a3450SAndreas Dannenberg 			__func__, priv->sysclk, div_bck, div_lrck);
349993a3450SAndreas Dannenberg 
350c044cfdaSKuninori Morimoto 		snd_soc_component_write(component, PCM186X_BCK_DIV, div_bck - 1);
351c044cfdaSKuninori Morimoto 		snd_soc_component_write(component, PCM186X_LRK_DIV, div_lrck - 1);
352993a3450SAndreas Dannenberg 	}
353993a3450SAndreas Dannenberg 
354993a3450SAndreas Dannenberg 	return 0;
355993a3450SAndreas Dannenberg }
356993a3450SAndreas Dannenberg 
pcm186x_set_fmt(struct snd_soc_dai * dai,unsigned int format)357993a3450SAndreas Dannenberg static int pcm186x_set_fmt(struct snd_soc_dai *dai, unsigned int format)
358993a3450SAndreas Dannenberg {
359c044cfdaSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
360c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
361993a3450SAndreas Dannenberg 	u8 clk_ctrl = 0;
362993a3450SAndreas Dannenberg 	u8 pcm_cfg = 0;
363993a3450SAndreas Dannenberg 
364c044cfdaSKuninori Morimoto 	dev_dbg(component->dev, "%s() format=0x%x\n", __func__, format);
365993a3450SAndreas Dannenberg 
366765e30acSMark Brown 	switch (format & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
367765e30acSMark Brown 	case SND_SOC_DAIFMT_CBP_CFP:
368993a3450SAndreas Dannenberg 		if (!priv->sysclk) {
369765e30acSMark Brown 			dev_err(component->dev, "operating in provider mode requires sysclock to be configured\n");
370993a3450SAndreas Dannenberg 			return -EINVAL;
371993a3450SAndreas Dannenberg 		}
372993a3450SAndreas Dannenberg 		clk_ctrl |= PCM186X_CLK_CTRL_MST_MODE;
373765e30acSMark Brown 		priv->is_provider_mode = true;
374993a3450SAndreas Dannenberg 		break;
375765e30acSMark Brown 	case SND_SOC_DAIFMT_CBC_CFC:
376765e30acSMark Brown 		priv->is_provider_mode = false;
377993a3450SAndreas Dannenberg 		break;
378993a3450SAndreas Dannenberg 	default:
379c044cfdaSKuninori Morimoto 		dev_err(component->dev, "Invalid DAI master/slave interface\n");
380993a3450SAndreas Dannenberg 		return -EINVAL;
381993a3450SAndreas Dannenberg 	}
382993a3450SAndreas Dannenberg 
383993a3450SAndreas Dannenberg 	/* set interface polarity */
384993a3450SAndreas Dannenberg 	switch (format & SND_SOC_DAIFMT_INV_MASK) {
385993a3450SAndreas Dannenberg 	case SND_SOC_DAIFMT_NB_NF:
386993a3450SAndreas Dannenberg 		break;
387993a3450SAndreas Dannenberg 	default:
388c044cfdaSKuninori Morimoto 		dev_err(component->dev, "Inverted DAI clocks not supported\n");
389993a3450SAndreas Dannenberg 		return -EINVAL;
390993a3450SAndreas Dannenberg 	}
391993a3450SAndreas Dannenberg 
392993a3450SAndreas Dannenberg 	/* set interface format */
393993a3450SAndreas Dannenberg 	switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
394993a3450SAndreas Dannenberg 	case SND_SOC_DAIFMT_I2S:
395993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_FMT_I2S;
396993a3450SAndreas Dannenberg 		break;
397993a3450SAndreas Dannenberg 	case SND_SOC_DAIFMT_LEFT_J:
398993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_FMT_LEFTJ;
399993a3450SAndreas Dannenberg 		break;
400993a3450SAndreas Dannenberg 	case SND_SOC_DAIFMT_DSP_A:
401993a3450SAndreas Dannenberg 		priv->tdm_offset += 1;
402df561f66SGustavo A. R. Silva 		fallthrough;
403641f7f21STakashi Iwai 		/* DSP_A uses the same basic config as DSP_B
404993a3450SAndreas Dannenberg 		 * except we need to shift the TDM output by one BCK cycle
405993a3450SAndreas Dannenberg 		 */
406993a3450SAndreas Dannenberg 	case SND_SOC_DAIFMT_DSP_B:
407993a3450SAndreas Dannenberg 		priv->is_tdm_mode = true;
408993a3450SAndreas Dannenberg 		pcm_cfg = PCM186X_PCM_CFG_FMT_TDM;
409993a3450SAndreas Dannenberg 		break;
410993a3450SAndreas Dannenberg 	default:
411c044cfdaSKuninori Morimoto 		dev_err(component->dev, "Invalid DAI format\n");
412993a3450SAndreas Dannenberg 		return -EINVAL;
413993a3450SAndreas Dannenberg 	}
414993a3450SAndreas Dannenberg 
415c044cfdaSKuninori Morimoto 	snd_soc_component_update_bits(component, PCM186X_CLK_CTRL,
416993a3450SAndreas Dannenberg 			    PCM186X_CLK_CTRL_MST_MODE, clk_ctrl);
417993a3450SAndreas Dannenberg 
418c044cfdaSKuninori Morimoto 	snd_soc_component_write(component, PCM186X_TDM_TX_OFFSET, priv->tdm_offset);
419993a3450SAndreas Dannenberg 
420c044cfdaSKuninori Morimoto 	snd_soc_component_update_bits(component, PCM186X_PCM_CFG,
421993a3450SAndreas Dannenberg 			    PCM186X_PCM_CFG_FMT_MASK, pcm_cfg);
422993a3450SAndreas Dannenberg 
423993a3450SAndreas Dannenberg 	return 0;
424993a3450SAndreas Dannenberg }
425993a3450SAndreas Dannenberg 
pcm186x_set_tdm_slot(struct snd_soc_dai * dai,unsigned int tx_mask,unsigned int rx_mask,int slots,int slot_width)426993a3450SAndreas Dannenberg static int pcm186x_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
427993a3450SAndreas Dannenberg 				unsigned int rx_mask, int slots, int slot_width)
428993a3450SAndreas Dannenberg {
429c044cfdaSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
430c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
431993a3450SAndreas Dannenberg 	unsigned int first_slot, last_slot, tdm_offset;
432993a3450SAndreas Dannenberg 
433c044cfdaSKuninori Morimoto 	dev_dbg(component->dev,
434993a3450SAndreas Dannenberg 		"%s() tx_mask=0x%x rx_mask=0x%x slots=%d slot_width=%d\n",
435993a3450SAndreas Dannenberg 		__func__, tx_mask, rx_mask, slots, slot_width);
436993a3450SAndreas Dannenberg 
437993a3450SAndreas Dannenberg 	if (!tx_mask) {
438c044cfdaSKuninori Morimoto 		dev_err(component->dev, "tdm tx mask must not be 0\n");
439993a3450SAndreas Dannenberg 		return -EINVAL;
440993a3450SAndreas Dannenberg 	}
441993a3450SAndreas Dannenberg 
442993a3450SAndreas Dannenberg 	first_slot = __ffs(tx_mask);
443993a3450SAndreas Dannenberg 	last_slot = __fls(tx_mask);
444993a3450SAndreas Dannenberg 
445993a3450SAndreas Dannenberg 	if (last_slot - first_slot != hweight32(tx_mask) - 1) {
446c044cfdaSKuninori Morimoto 		dev_err(component->dev, "tdm tx mask must be contiguous\n");
447993a3450SAndreas Dannenberg 		return -EINVAL;
448993a3450SAndreas Dannenberg 	}
449993a3450SAndreas Dannenberg 
450993a3450SAndreas Dannenberg 	tdm_offset = first_slot * slot_width;
451993a3450SAndreas Dannenberg 
452993a3450SAndreas Dannenberg 	if (tdm_offset > 255) {
453c044cfdaSKuninori Morimoto 		dev_err(component->dev, "tdm tx slot selection out of bounds\n");
454993a3450SAndreas Dannenberg 		return -EINVAL;
455993a3450SAndreas Dannenberg 	}
456993a3450SAndreas Dannenberg 
457993a3450SAndreas Dannenberg 	priv->tdm_offset = tdm_offset;
458993a3450SAndreas Dannenberg 
459993a3450SAndreas Dannenberg 	return 0;
460993a3450SAndreas Dannenberg }
461993a3450SAndreas Dannenberg 
pcm186x_set_dai_sysclk(struct snd_soc_dai * dai,int clk_id,unsigned int freq,int dir)462993a3450SAndreas Dannenberg static int pcm186x_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
463993a3450SAndreas Dannenberg 				  unsigned int freq, int dir)
464993a3450SAndreas Dannenberg {
465c044cfdaSKuninori Morimoto 	struct snd_soc_component *component = dai->component;
466c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
467993a3450SAndreas Dannenberg 
468c044cfdaSKuninori Morimoto 	dev_dbg(component->dev, "%s() clk_id=%d freq=%u dir=%d\n",
469993a3450SAndreas Dannenberg 		__func__, clk_id, freq, dir);
470993a3450SAndreas Dannenberg 
471993a3450SAndreas Dannenberg 	priv->sysclk = freq;
472993a3450SAndreas Dannenberg 
473993a3450SAndreas Dannenberg 	return 0;
474993a3450SAndreas Dannenberg }
475993a3450SAndreas Dannenberg 
476dce231a4SColin Ian King static const struct snd_soc_dai_ops pcm186x_dai_ops = {
477993a3450SAndreas Dannenberg 	.set_sysclk = pcm186x_set_dai_sysclk,
478993a3450SAndreas Dannenberg 	.set_tdm_slot = pcm186x_set_tdm_slot,
479993a3450SAndreas Dannenberg 	.set_fmt = pcm186x_set_fmt,
480993a3450SAndreas Dannenberg 	.hw_params = pcm186x_hw_params,
481993a3450SAndreas Dannenberg };
482993a3450SAndreas Dannenberg 
483993a3450SAndreas Dannenberg static struct snd_soc_dai_driver pcm1863_dai = {
484993a3450SAndreas Dannenberg 	.name = "pcm1863-aif",
485993a3450SAndreas Dannenberg 	.capture = {
486993a3450SAndreas Dannenberg 		 .stream_name = "Capture",
487993a3450SAndreas Dannenberg 		 .channels_min = 1,
488993a3450SAndreas Dannenberg 		 .channels_max = 2,
489993a3450SAndreas Dannenberg 		 .rates = PCM186X_RATES,
490993a3450SAndreas Dannenberg 		 .formats = PCM186X_FORMATS,
491993a3450SAndreas Dannenberg 	 },
492993a3450SAndreas Dannenberg 	.ops = &pcm186x_dai_ops,
493993a3450SAndreas Dannenberg };
494993a3450SAndreas Dannenberg 
495993a3450SAndreas Dannenberg static struct snd_soc_dai_driver pcm1865_dai = {
496993a3450SAndreas Dannenberg 	.name = "pcm1865-aif",
497993a3450SAndreas Dannenberg 	.capture = {
498993a3450SAndreas Dannenberg 		 .stream_name = "Capture",
499993a3450SAndreas Dannenberg 		 .channels_min = 1,
500993a3450SAndreas Dannenberg 		 .channels_max = 4,
501993a3450SAndreas Dannenberg 		 .rates = PCM186X_RATES,
502993a3450SAndreas Dannenberg 		 .formats = PCM186X_FORMATS,
503993a3450SAndreas Dannenberg 	 },
504993a3450SAndreas Dannenberg 	.ops = &pcm186x_dai_ops,
505993a3450SAndreas Dannenberg };
506993a3450SAndreas Dannenberg 
pcm186x_power_on(struct snd_soc_component * component)507c044cfdaSKuninori Morimoto static int pcm186x_power_on(struct snd_soc_component *component)
508993a3450SAndreas Dannenberg {
509c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
510993a3450SAndreas Dannenberg 	int ret = 0;
511993a3450SAndreas Dannenberg 
512993a3450SAndreas Dannenberg 	ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
513993a3450SAndreas Dannenberg 				    priv->supplies);
514993a3450SAndreas Dannenberg 	if (ret)
515993a3450SAndreas Dannenberg 		return ret;
516993a3450SAndreas Dannenberg 
517993a3450SAndreas Dannenberg 	regcache_cache_only(priv->regmap, false);
518993a3450SAndreas Dannenberg 	ret = regcache_sync(priv->regmap);
519993a3450SAndreas Dannenberg 	if (ret) {
520c044cfdaSKuninori Morimoto 		dev_err(component->dev, "Failed to restore cache\n");
521993a3450SAndreas Dannenberg 		regcache_cache_only(priv->regmap, true);
522993a3450SAndreas Dannenberg 		regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
523993a3450SAndreas Dannenberg 				       priv->supplies);
524993a3450SAndreas Dannenberg 		return ret;
525993a3450SAndreas Dannenberg 	}
526993a3450SAndreas Dannenberg 
527c044cfdaSKuninori Morimoto 	snd_soc_component_update_bits(component, PCM186X_POWER_CTRL,
528993a3450SAndreas Dannenberg 			    PCM186X_PWR_CTRL_PWRDN, 0);
529993a3450SAndreas Dannenberg 
530993a3450SAndreas Dannenberg 	return 0;
531993a3450SAndreas Dannenberg }
532993a3450SAndreas Dannenberg 
pcm186x_power_off(struct snd_soc_component * component)533c044cfdaSKuninori Morimoto static int pcm186x_power_off(struct snd_soc_component *component)
534993a3450SAndreas Dannenberg {
535c044cfdaSKuninori Morimoto 	struct pcm186x_priv *priv = snd_soc_component_get_drvdata(component);
536993a3450SAndreas Dannenberg 
537c044cfdaSKuninori Morimoto 	snd_soc_component_update_bits(component, PCM186X_POWER_CTRL,
538993a3450SAndreas Dannenberg 			    PCM186X_PWR_CTRL_PWRDN, PCM186X_PWR_CTRL_PWRDN);
539993a3450SAndreas Dannenberg 
540993a3450SAndreas Dannenberg 	regcache_cache_only(priv->regmap, true);
541993a3450SAndreas Dannenberg 
542*5cb3bdd6SMinghao Chi 	return regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
543993a3450SAndreas Dannenberg 				     priv->supplies);
544993a3450SAndreas Dannenberg }
545993a3450SAndreas Dannenberg 
pcm186x_set_bias_level(struct snd_soc_component * component,enum snd_soc_bias_level level)546c044cfdaSKuninori Morimoto static int pcm186x_set_bias_level(struct snd_soc_component *component,
547993a3450SAndreas Dannenberg 				  enum snd_soc_bias_level level)
548993a3450SAndreas Dannenberg {
549c044cfdaSKuninori Morimoto 	dev_dbg(component->dev, "## %s: %d -> %d\n", __func__,
550c044cfdaSKuninori Morimoto 		snd_soc_component_get_bias_level(component), level);
551993a3450SAndreas Dannenberg 
552993a3450SAndreas Dannenberg 	switch (level) {
553993a3450SAndreas Dannenberg 	case SND_SOC_BIAS_ON:
554993a3450SAndreas Dannenberg 		break;
555993a3450SAndreas Dannenberg 	case SND_SOC_BIAS_PREPARE:
556993a3450SAndreas Dannenberg 		break;
557993a3450SAndreas Dannenberg 	case SND_SOC_BIAS_STANDBY:
558c044cfdaSKuninori Morimoto 		if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF)
559c044cfdaSKuninori Morimoto 			pcm186x_power_on(component);
560993a3450SAndreas Dannenberg 		break;
561993a3450SAndreas Dannenberg 	case SND_SOC_BIAS_OFF:
562c044cfdaSKuninori Morimoto 		pcm186x_power_off(component);
563993a3450SAndreas Dannenberg 		break;
564993a3450SAndreas Dannenberg 	}
565993a3450SAndreas Dannenberg 
566993a3450SAndreas Dannenberg 	return 0;
567993a3450SAndreas Dannenberg }
568993a3450SAndreas Dannenberg 
569c044cfdaSKuninori Morimoto static struct snd_soc_component_driver soc_codec_dev_pcm1863 = {
570993a3450SAndreas Dannenberg 	.set_bias_level		= pcm186x_set_bias_level,
571993a3450SAndreas Dannenberg 	.controls		= pcm1863_snd_controls,
572993a3450SAndreas Dannenberg 	.num_controls		= ARRAY_SIZE(pcm1863_snd_controls),
573993a3450SAndreas Dannenberg 	.dapm_widgets		= pcm1863_dapm_widgets,
574993a3450SAndreas Dannenberg 	.num_dapm_widgets	= ARRAY_SIZE(pcm1863_dapm_widgets),
575993a3450SAndreas Dannenberg 	.dapm_routes		= pcm1863_dapm_routes,
576993a3450SAndreas Dannenberg 	.num_dapm_routes	= ARRAY_SIZE(pcm1863_dapm_routes),
577c044cfdaSKuninori Morimoto 	.idle_bias_on		= 1,
578c044cfdaSKuninori Morimoto 	.use_pmdown_time	= 1,
579c044cfdaSKuninori Morimoto 	.endianness		= 1,
580993a3450SAndreas Dannenberg };
581993a3450SAndreas Dannenberg 
582c044cfdaSKuninori Morimoto static struct snd_soc_component_driver soc_codec_dev_pcm1865 = {
583993a3450SAndreas Dannenberg 	.set_bias_level		= pcm186x_set_bias_level,
584993a3450SAndreas Dannenberg 	.controls		= pcm1865_snd_controls,
585993a3450SAndreas Dannenberg 	.num_controls		= ARRAY_SIZE(pcm1865_snd_controls),
586993a3450SAndreas Dannenberg 	.dapm_widgets		= pcm1865_dapm_widgets,
587993a3450SAndreas Dannenberg 	.num_dapm_widgets	= ARRAY_SIZE(pcm1865_dapm_widgets),
588993a3450SAndreas Dannenberg 	.dapm_routes		= pcm1865_dapm_routes,
589993a3450SAndreas Dannenberg 	.num_dapm_routes	= ARRAY_SIZE(pcm1865_dapm_routes),
590c044cfdaSKuninori Morimoto 	.suspend_bias_off	= 1,
591c044cfdaSKuninori Morimoto 	.idle_bias_on		= 1,
592c044cfdaSKuninori Morimoto 	.use_pmdown_time	= 1,
593c044cfdaSKuninori Morimoto 	.endianness		= 1,
594993a3450SAndreas Dannenberg };
595993a3450SAndreas Dannenberg 
pcm186x_volatile(struct device * dev,unsigned int reg)596993a3450SAndreas Dannenberg static bool pcm186x_volatile(struct device *dev, unsigned int reg)
597993a3450SAndreas Dannenberg {
598993a3450SAndreas Dannenberg 	switch (reg) {
599993a3450SAndreas Dannenberg 	case PCM186X_PAGE:
600993a3450SAndreas Dannenberg 	case PCM186X_DEVICE_STATUS:
601993a3450SAndreas Dannenberg 	case PCM186X_FSAMPLE_STATUS:
602993a3450SAndreas Dannenberg 	case PCM186X_DIV_STATUS:
603993a3450SAndreas Dannenberg 	case PCM186X_CLK_STATUS:
604993a3450SAndreas Dannenberg 	case PCM186X_SUPPLY_STATUS:
605993a3450SAndreas Dannenberg 	case PCM186X_MMAP_STAT_CTRL:
606993a3450SAndreas Dannenberg 	case PCM186X_MMAP_ADDRESS:
607993a3450SAndreas Dannenberg 		return true;
608993a3450SAndreas Dannenberg 	}
609993a3450SAndreas Dannenberg 
610993a3450SAndreas Dannenberg 	return false;
611993a3450SAndreas Dannenberg }
612993a3450SAndreas Dannenberg 
613993a3450SAndreas Dannenberg static const struct regmap_range_cfg pcm186x_range = {
614993a3450SAndreas Dannenberg 	.name = "Pages",
615993a3450SAndreas Dannenberg 	.range_max = PCM186X_MAX_REGISTER,
616993a3450SAndreas Dannenberg 	.selector_reg = PCM186X_PAGE,
617993a3450SAndreas Dannenberg 	.selector_mask = 0xff,
618993a3450SAndreas Dannenberg 	.window_len = PCM186X_PAGE_LEN,
619993a3450SAndreas Dannenberg };
620993a3450SAndreas Dannenberg 
621993a3450SAndreas Dannenberg const struct regmap_config pcm186x_regmap = {
622993a3450SAndreas Dannenberg 	.reg_bits = 8,
623993a3450SAndreas Dannenberg 	.val_bits = 8,
624993a3450SAndreas Dannenberg 
625993a3450SAndreas Dannenberg 	.volatile_reg = pcm186x_volatile,
626993a3450SAndreas Dannenberg 
627993a3450SAndreas Dannenberg 	.ranges = &pcm186x_range,
628993a3450SAndreas Dannenberg 	.num_ranges = 1,
629993a3450SAndreas Dannenberg 
630993a3450SAndreas Dannenberg 	.max_register = PCM186X_MAX_REGISTER,
631993a3450SAndreas Dannenberg 
632993a3450SAndreas Dannenberg 	.cache_type = REGCACHE_RBTREE,
633993a3450SAndreas Dannenberg };
634993a3450SAndreas Dannenberg EXPORT_SYMBOL_GPL(pcm186x_regmap);
635993a3450SAndreas Dannenberg 
pcm186x_probe(struct device * dev,enum pcm186x_type type,int irq,struct regmap * regmap)636993a3450SAndreas Dannenberg int pcm186x_probe(struct device *dev, enum pcm186x_type type, int irq,
637993a3450SAndreas Dannenberg 		  struct regmap *regmap)
638993a3450SAndreas Dannenberg {
639993a3450SAndreas Dannenberg 	struct pcm186x_priv *priv;
640993a3450SAndreas Dannenberg 	int i, ret;
641993a3450SAndreas Dannenberg 
642993a3450SAndreas Dannenberg 	priv = devm_kzalloc(dev, sizeof(struct pcm186x_priv), GFP_KERNEL);
643993a3450SAndreas Dannenberg 	if (!priv)
644993a3450SAndreas Dannenberg 		return -ENOMEM;
645993a3450SAndreas Dannenberg 
646993a3450SAndreas Dannenberg 	dev_set_drvdata(dev, priv);
647993a3450SAndreas Dannenberg 	priv->regmap = regmap;
648993a3450SAndreas Dannenberg 
649993a3450SAndreas Dannenberg 	for (i = 0; i < ARRAY_SIZE(priv->supplies); i++)
650993a3450SAndreas Dannenberg 		priv->supplies[i].supply = pcm186x_supply_names[i];
651993a3450SAndreas Dannenberg 
652993a3450SAndreas Dannenberg 	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(priv->supplies),
653993a3450SAndreas Dannenberg 				      priv->supplies);
654993a3450SAndreas Dannenberg 	if (ret) {
655993a3450SAndreas Dannenberg 		dev_err(dev, "failed to request supplies: %d\n", ret);
656993a3450SAndreas Dannenberg 		return ret;
657993a3450SAndreas Dannenberg 	}
658993a3450SAndreas Dannenberg 
659993a3450SAndreas Dannenberg 	ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies),
660993a3450SAndreas Dannenberg 				    priv->supplies);
661993a3450SAndreas Dannenberg 	if (ret) {
662993a3450SAndreas Dannenberg 		dev_err(dev, "failed enable supplies: %d\n", ret);
663993a3450SAndreas Dannenberg 		return ret;
664993a3450SAndreas Dannenberg 	}
665993a3450SAndreas Dannenberg 
666993a3450SAndreas Dannenberg 	/* Reset device registers for a consistent power-on like state */
667993a3450SAndreas Dannenberg 	ret = regmap_write(regmap, PCM186X_PAGE, PCM186X_RESET);
668993a3450SAndreas Dannenberg 	if (ret) {
669993a3450SAndreas Dannenberg 		dev_err(dev, "failed to write device: %d\n", ret);
670993a3450SAndreas Dannenberg 		return ret;
671993a3450SAndreas Dannenberg 	}
672993a3450SAndreas Dannenberg 
673993a3450SAndreas Dannenberg 	ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
674993a3450SAndreas Dannenberg 				     priv->supplies);
675993a3450SAndreas Dannenberg 	if (ret) {
676993a3450SAndreas Dannenberg 		dev_err(dev, "failed disable supplies: %d\n", ret);
677993a3450SAndreas Dannenberg 		return ret;
678993a3450SAndreas Dannenberg 	}
679993a3450SAndreas Dannenberg 
680993a3450SAndreas Dannenberg 	switch (type) {
681993a3450SAndreas Dannenberg 	case PCM1865:
682993a3450SAndreas Dannenberg 	case PCM1864:
683c044cfdaSKuninori Morimoto 		ret = devm_snd_soc_register_component(dev, &soc_codec_dev_pcm1865,
684993a3450SAndreas Dannenberg 					     &pcm1865_dai, 1);
685993a3450SAndreas Dannenberg 		break;
686993a3450SAndreas Dannenberg 	case PCM1863:
687993a3450SAndreas Dannenberg 	case PCM1862:
688993a3450SAndreas Dannenberg 	default:
689c044cfdaSKuninori Morimoto 		ret = devm_snd_soc_register_component(dev, &soc_codec_dev_pcm1863,
690993a3450SAndreas Dannenberg 					     &pcm1863_dai, 1);
691993a3450SAndreas Dannenberg 	}
692993a3450SAndreas Dannenberg 	if (ret) {
693993a3450SAndreas Dannenberg 		dev_err(dev, "failed to register CODEC: %d\n", ret);
694993a3450SAndreas Dannenberg 		return ret;
695993a3450SAndreas Dannenberg 	}
696993a3450SAndreas Dannenberg 
697993a3450SAndreas Dannenberg 	return 0;
698993a3450SAndreas Dannenberg }
699993a3450SAndreas Dannenberg EXPORT_SYMBOL_GPL(pcm186x_probe);
700993a3450SAndreas Dannenberg 
701993a3450SAndreas Dannenberg MODULE_AUTHOR("Andreas Dannenberg <dannenberg@ti.com>");
702993a3450SAndreas Dannenberg MODULE_AUTHOR("Andrew F. Davis <afd@ti.com>");
703993a3450SAndreas Dannenberg MODULE_DESCRIPTION("PCM186x Universal Audio ADC driver");
704993a3450SAndreas Dannenberg MODULE_LICENSE("GPL v2");
705