1d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2b6970b48SJohn Hsu /* 3b6970b48SJohn Hsu * NAU8810 ALSA SoC audio driver 4b6970b48SJohn Hsu * 5b6970b48SJohn Hsu * Copyright 2016 Nuvoton Technology Corp. 6b6970b48SJohn Hsu * Author: David Lin <ctlin0@nuvoton.com> 7b6970b48SJohn Hsu */ 8b6970b48SJohn Hsu 9b6970b48SJohn Hsu #ifndef __NAU8810_H__ 10b6970b48SJohn Hsu #define __NAU8810_H__ 11b6970b48SJohn Hsu 12b6970b48SJohn Hsu #define NAU8810_REG_RESET 0x00 13b6970b48SJohn Hsu #define NAU8810_REG_POWER1 0x01 14b6970b48SJohn Hsu #define NAU8810_REG_POWER2 0x02 15b6970b48SJohn Hsu #define NAU8810_REG_POWER3 0x03 16b6970b48SJohn Hsu #define NAU8810_REG_IFACE 0x04 17b6970b48SJohn Hsu #define NAU8810_REG_COMP 0x05 18b6970b48SJohn Hsu #define NAU8810_REG_CLOCK 0x06 19b6970b48SJohn Hsu #define NAU8810_REG_SMPLR 0x07 20b6970b48SJohn Hsu #define NAU8810_REG_DAC 0x0A 21b6970b48SJohn Hsu #define NAU8810_REG_DACGAIN 0x0B 22b6970b48SJohn Hsu #define NAU8810_REG_ADC 0x0E 23b6970b48SJohn Hsu #define NAU8810_REG_ADCGAIN 0x0F 24b6970b48SJohn Hsu #define NAU8810_REG_EQ1 0x12 25b6970b48SJohn Hsu #define NAU8810_REG_EQ2 0x13 26b6970b48SJohn Hsu #define NAU8810_REG_EQ3 0x14 27b6970b48SJohn Hsu #define NAU8810_REG_EQ4 0x15 28b6970b48SJohn Hsu #define NAU8810_REG_EQ5 0x16 29b6970b48SJohn Hsu #define NAU8810_REG_DACLIM1 0x18 30b6970b48SJohn Hsu #define NAU8810_REG_DACLIM2 0x19 31b6970b48SJohn Hsu #define NAU8810_REG_NOTCH1 0x1B 32b6970b48SJohn Hsu #define NAU8810_REG_NOTCH2 0x1C 33b6970b48SJohn Hsu #define NAU8810_REG_NOTCH3 0x1D 34b6970b48SJohn Hsu #define NAU8810_REG_NOTCH4 0x1E 35b6970b48SJohn Hsu #define NAU8810_REG_ALC1 0x20 36b6970b48SJohn Hsu #define NAU8810_REG_ALC2 0x21 37b6970b48SJohn Hsu #define NAU8810_REG_ALC3 0x22 38b6970b48SJohn Hsu #define NAU8810_REG_NOISEGATE 0x23 39b6970b48SJohn Hsu #define NAU8810_REG_PLLN 0x24 40b6970b48SJohn Hsu #define NAU8810_REG_PLLK1 0x25 41b6970b48SJohn Hsu #define NAU8810_REG_PLLK2 0x26 42b6970b48SJohn Hsu #define NAU8810_REG_PLLK3 0x27 43b6970b48SJohn Hsu #define NAU8810_REG_ATTEN 0x28 44b6970b48SJohn Hsu #define NAU8810_REG_INPUT_SIGNAL 0x2C 45b6970b48SJohn Hsu #define NAU8810_REG_PGAGAIN 0x2D 46b6970b48SJohn Hsu #define NAU8810_REG_ADCBOOST 0x2F 47b6970b48SJohn Hsu #define NAU8810_REG_OUTPUT 0x31 48b6970b48SJohn Hsu #define NAU8810_REG_SPKMIX 0x32 49b6970b48SJohn Hsu #define NAU8810_REG_SPKGAIN 0x36 50b6970b48SJohn Hsu #define NAU8810_REG_MONOMIX 0x38 51b6970b48SJohn Hsu #define NAU8810_REG_POWER4 0x3A 52b6970b48SJohn Hsu #define NAU8810_REG_TSLOTCTL1 0x3B 53b6970b48SJohn Hsu #define NAU8810_REG_TSLOTCTL2 0x3C 54b6970b48SJohn Hsu #define NAU8810_REG_DEVICE_REVID 0x3E 55b6970b48SJohn Hsu #define NAU8810_REG_I2C_DEVICEID 0x3F 56b6970b48SJohn Hsu #define NAU8810_REG_ADDITIONID 0x40 57b6970b48SJohn Hsu #define NAU8810_REG_RESERVE 0x41 58b6970b48SJohn Hsu #define NAU8810_REG_OUTCTL 0x45 59b6970b48SJohn Hsu #define NAU8810_REG_ALC1ENHAN1 0x46 60b6970b48SJohn Hsu #define NAU8810_REG_ALC1ENHAN2 0x47 61b6970b48SJohn Hsu #define NAU8810_REG_MISCCTL 0x49 62b6970b48SJohn Hsu #define NAU8810_REG_OUTTIEOFF 0x4B 63b6970b48SJohn Hsu #define NAU8810_REG_AGCP2POUT 0x4C 64b6970b48SJohn Hsu #define NAU8810_REG_AGCPOUT 0x4D 65b6970b48SJohn Hsu #define NAU8810_REG_AMTCTL 0x4E 66b6970b48SJohn Hsu #define NAU8810_REG_OUTTIEOFFMAN 0x4F 67b6970b48SJohn Hsu #define NAU8810_REG_MAX NAU8810_REG_OUTTIEOFFMAN 68b6970b48SJohn Hsu 69b6970b48SJohn Hsu 70b6970b48SJohn Hsu /* NAU8810_REG_POWER1 (0x1) */ 71b6970b48SJohn Hsu #define NAU8810_DCBUF_EN (0x1 << 8) 72*77be181eSSeven Lee #define NAU8810_AUX_EN_SFT 6 73b6970b48SJohn Hsu #define NAU8810_PLL_EN_SFT 5 74b6970b48SJohn Hsu #define NAU8810_MICBIAS_EN_SFT 4 75b6970b48SJohn Hsu #define NAU8810_ABIAS_EN (0x1 << 3) 76b6970b48SJohn Hsu #define NAU8810_IOBUF_EN (0x1 << 2) 77b6970b48SJohn Hsu #define NAU8810_REFIMP_MASK 0x3 78b6970b48SJohn Hsu #define NAU8810_REFIMP_DIS 0x0 79b6970b48SJohn Hsu #define NAU8810_REFIMP_80K 0x1 80b6970b48SJohn Hsu #define NAU8810_REFIMP_300K 0x2 81b6970b48SJohn Hsu #define NAU8810_REFIMP_3K 0x3 82b6970b48SJohn Hsu 83b6970b48SJohn Hsu /* NAU8810_REG_POWER2 (0x2) */ 84b6970b48SJohn Hsu #define NAU8810_BST_EN_SFT 4 85b6970b48SJohn Hsu #define NAU8810_PGA_EN_SFT 2 86b6970b48SJohn Hsu #define NAU8810_ADC_EN_SFT 0 87b6970b48SJohn Hsu 88b6970b48SJohn Hsu /* NAU8810_REG_POWER3 (0x3) */ 89b6970b48SJohn Hsu #define NAU8810_DAC_EN_SFT 0 90b6970b48SJohn Hsu #define NAU8810_SPKMX_EN_SFT 2 91b6970b48SJohn Hsu #define NAU8810_MOUTMX_EN_SFT 3 92b6970b48SJohn Hsu #define NAU8810_PSPK_EN_SFT 5 93b6970b48SJohn Hsu #define NAU8810_NSPK_EN_SFT 6 94b6970b48SJohn Hsu #define NAU8810_MOUT_EN_SFT 7 95b6970b48SJohn Hsu 96b6970b48SJohn Hsu /* NAU8810_REG_IFACE (0x4) */ 97b6970b48SJohn Hsu #define NAU8810_AIFMT_SFT 3 98b6970b48SJohn Hsu #define NAU8810_AIFMT_MASK (0x3 << NAU8810_AIFMT_SFT) 99b6970b48SJohn Hsu #define NAU8810_AIFMT_RIGHT (0x0 << NAU8810_AIFMT_SFT) 100b6970b48SJohn Hsu #define NAU8810_AIFMT_LEFT (0x1 << NAU8810_AIFMT_SFT) 101b6970b48SJohn Hsu #define NAU8810_AIFMT_I2S (0x2 << NAU8810_AIFMT_SFT) 102b6970b48SJohn Hsu #define NAU8810_AIFMT_PCM_A (0x3 << NAU8810_AIFMT_SFT) 103b6970b48SJohn Hsu #define NAU8810_WLEN_SFT 5 104b6970b48SJohn Hsu #define NAU8810_WLEN_MASK (0x3 << NAU8810_WLEN_SFT) 105b6970b48SJohn Hsu #define NAU8810_WLEN_16 (0x0 << NAU8810_WLEN_SFT) 106b6970b48SJohn Hsu #define NAU8810_WLEN_20 (0x1 << NAU8810_WLEN_SFT) 107b6970b48SJohn Hsu #define NAU8810_WLEN_24 (0x2 << NAU8810_WLEN_SFT) 108b6970b48SJohn Hsu #define NAU8810_WLEN_32 (0x3 << NAU8810_WLEN_SFT) 109b6970b48SJohn Hsu #define NAU8810_FSP_IF (0x1 << 7) 110b6970b48SJohn Hsu #define NAU8810_BCLKP_IB (0x1 << 8) 111b6970b48SJohn Hsu 112b6970b48SJohn Hsu /* NAU8810_REG_COMP (0x5) */ 113b6970b48SJohn Hsu #define NAU8810_ADDAP_SFT 0 114b6970b48SJohn Hsu #define NAU8810_ADCCM_SFT 1 115b6970b48SJohn Hsu #define NAU8810_DACCM_SFT 3 116b6970b48SJohn Hsu 117b6970b48SJohn Hsu /* NAU8810_REG_CLOCK (0x6) */ 118b6970b48SJohn Hsu #define NAU8810_CLKIO_MASK 0x1 119b6970b48SJohn Hsu #define NAU8810_CLKIO_SLAVE 0x0 120b6970b48SJohn Hsu #define NAU8810_CLKIO_MASTER 0x1 121b6970b48SJohn Hsu #define NAU8810_BCLKSEL_SFT 2 122b6970b48SJohn Hsu #define NAU8810_BCLKSEL_MASK (0x7 << NAU8810_BCLKSEL_SFT) 123b6970b48SJohn Hsu #define NAU8810_BCLKDIV_1 (0x0 << NAU8810_BCLKSEL_SFT) 124b6970b48SJohn Hsu #define NAU8810_BCLKDIV_2 (0x1 << NAU8810_BCLKSEL_SFT) 125b6970b48SJohn Hsu #define NAU8810_BCLKDIV_4 (0x2 << NAU8810_BCLKSEL_SFT) 126b6970b48SJohn Hsu #define NAU8810_BCLKDIV_8 (0x3 << NAU8810_BCLKSEL_SFT) 127b6970b48SJohn Hsu #define NAU8810_BCLKDIV_16 (0x4 << NAU8810_BCLKSEL_SFT) 128b6970b48SJohn Hsu #define NAU8810_BCLKDIV_32 (0x5 << NAU8810_BCLKSEL_SFT) 129b6970b48SJohn Hsu #define NAU8810_MCLKSEL_SFT 5 130b6970b48SJohn Hsu #define NAU8810_MCLKSEL_MASK (0x7 << NAU8810_MCLKSEL_SFT) 131b6970b48SJohn Hsu #define NAU8810_CLKM_SFT 8 132b6970b48SJohn Hsu #define NAU8810_CLKM_MASK (0x1 << NAU8810_CLKM_SFT) 133b6970b48SJohn Hsu #define NAU8810_CLKM_MCLK (0x0 << NAU8810_CLKM_SFT) 134b6970b48SJohn Hsu #define NAU8810_CLKM_PLL (0x1 << NAU8810_CLKM_SFT) 135b6970b48SJohn Hsu 136b6970b48SJohn Hsu /* NAU8810_REG_SMPLR (0x7) */ 137b6970b48SJohn Hsu #define NAU8810_SMPLR_SFT 1 138b6970b48SJohn Hsu #define NAU8810_SMPLR_MASK (0x7 << NAU8810_SMPLR_SFT) 139b6970b48SJohn Hsu #define NAU8810_SMPLR_48K (0x0 << NAU8810_SMPLR_SFT) 140b6970b48SJohn Hsu #define NAU8810_SMPLR_32K (0x1 << NAU8810_SMPLR_SFT) 141b6970b48SJohn Hsu #define NAU8810_SMPLR_24K (0x2 << NAU8810_SMPLR_SFT) 142b6970b48SJohn Hsu #define NAU8810_SMPLR_16K (0x3 << NAU8810_SMPLR_SFT) 143b6970b48SJohn Hsu #define NAU8810_SMPLR_12K (0x4 << NAU8810_SMPLR_SFT) 144b6970b48SJohn Hsu #define NAU8810_SMPLR_8K (0x5 << NAU8810_SMPLR_SFT) 145b6970b48SJohn Hsu 146b6970b48SJohn Hsu /* NAU8810_REG_DAC (0xA) */ 147b6970b48SJohn Hsu #define NAU8810_DACPL_SFT 0 148b6970b48SJohn Hsu #define NAU8810_DACOS_SFT 3 149b6970b48SJohn Hsu #define NAU8810_DEEMP_SFT 4 150b6970b48SJohn Hsu 151b6970b48SJohn Hsu /* NAU8810_REG_DACGAIN (0xB) */ 152b6970b48SJohn Hsu #define NAU8810_DACGAIN_SFT 0 153b6970b48SJohn Hsu 154b6970b48SJohn Hsu /* NAU8810_REG_ADC (0xE) */ 155b6970b48SJohn Hsu #define NAU8810_ADCPL_SFT 0 156b6970b48SJohn Hsu #define NAU8810_ADCOS_SFT 3 157b6970b48SJohn Hsu #define NAU8810_HPF_SFT 4 158b6970b48SJohn Hsu #define NAU8810_HPFEN_SFT 8 159b6970b48SJohn Hsu 160b6970b48SJohn Hsu /* NAU8810_REG_ADCGAIN (0xF) */ 161b6970b48SJohn Hsu #define NAU8810_ADCGAIN_SFT 0 162b6970b48SJohn Hsu 163b6970b48SJohn Hsu /* NAU8810_REG_EQ1 (0x12) */ 164b6970b48SJohn Hsu #define NAU8810_EQ1GC_SFT 0 165b6970b48SJohn Hsu #define NAU8810_EQ1CF_SFT 5 166b6970b48SJohn Hsu #define NAU8810_EQM_SFT 8 167b6970b48SJohn Hsu 168b6970b48SJohn Hsu /* NAU8810_REG_EQ2 (0x13) */ 169b6970b48SJohn Hsu #define NAU8810_EQ2GC_SFT 0 170b6970b48SJohn Hsu #define NAU8810_EQ2CF_SFT 5 171b6970b48SJohn Hsu #define NAU8810_EQ2BW_SFT 8 172b6970b48SJohn Hsu 173b6970b48SJohn Hsu /* NAU8810_REG_EQ3 (0x14) */ 174b6970b48SJohn Hsu #define NAU8810_EQ3GC_SFT 0 175b6970b48SJohn Hsu #define NAU8810_EQ3CF_SFT 5 176b6970b48SJohn Hsu #define NAU8810_EQ3BW_SFT 8 177b6970b48SJohn Hsu 178b6970b48SJohn Hsu /* NAU8810_REG_EQ4 (0x15) */ 179b6970b48SJohn Hsu #define NAU8810_EQ4GC_SFT 0 180b6970b48SJohn Hsu #define NAU8810_EQ4CF_SFT 5 181b6970b48SJohn Hsu #define NAU8810_EQ4BW_SFT 8 182b6970b48SJohn Hsu 183b6970b48SJohn Hsu /* NAU8810_REG_EQ5 (0x16) */ 184b6970b48SJohn Hsu #define NAU8810_EQ5GC_SFT 0 185b6970b48SJohn Hsu #define NAU8810_EQ5CF_SFT 5 186b6970b48SJohn Hsu 187b6970b48SJohn Hsu /* NAU8810_REG_DACLIM1 (0x18) */ 188b6970b48SJohn Hsu #define NAU8810_DACLIMATK_SFT 0 189b6970b48SJohn Hsu #define NAU8810_DACLIMDCY_SFT 4 190b6970b48SJohn Hsu #define NAU8810_DACLIMEN_SFT 8 191b6970b48SJohn Hsu 192b6970b48SJohn Hsu /* NAU8810_REG_DACLIM2 (0x19) */ 193b6970b48SJohn Hsu #define NAU8810_DACLIMBST_SFT 0 194b6970b48SJohn Hsu #define NAU8810_DACLIMTHL_SFT 4 195b6970b48SJohn Hsu 196b6970b48SJohn Hsu /* NAU8810_REG_ALC1 (0x20) */ 197b6970b48SJohn Hsu #define NAU8810_ALCMINGAIN_SFT 0 198b6970b48SJohn Hsu #define NAU8810_ALCMXGAIN_SFT 3 199b6970b48SJohn Hsu #define NAU8810_ALCEN_SFT 8 200b6970b48SJohn Hsu 201b6970b48SJohn Hsu /* NAU8810_REG_ALC2 (0x21) */ 202b6970b48SJohn Hsu #define NAU8810_ALCSL_SFT 0 203b6970b48SJohn Hsu #define NAU8810_ALCHT_SFT 4 204b6970b48SJohn Hsu #define NAU8810_ALCZC_SFT 8 205b6970b48SJohn Hsu 206b6970b48SJohn Hsu /* NAU8810_REG_ALC3 (0x22) */ 207b6970b48SJohn Hsu #define NAU8810_ALCATK_SFT 0 208b6970b48SJohn Hsu #define NAU8810_ALCDCY_SFT 4 209b6970b48SJohn Hsu #define NAU8810_ALCM_SFT 8 210b6970b48SJohn Hsu 211b6970b48SJohn Hsu /* NAU8810_REG_NOISEGATE (0x23) */ 212b6970b48SJohn Hsu #define NAU8810_ALCNTH_SFT 0 213b6970b48SJohn Hsu #define NAU8810_ALCNEN_SFT 3 214b6970b48SJohn Hsu 215b6970b48SJohn Hsu /* NAU8810_REG_PLLN (0x24) */ 216b6970b48SJohn Hsu #define NAU8810_PLLN_MASK 0xF 217b6970b48SJohn Hsu #define NAU8810_PLLMCLK_DIV2 (0x1 << 4) 218b6970b48SJohn Hsu 219b6970b48SJohn Hsu /* NAU8810_REG_PLLK1 (0x25) */ 220b6970b48SJohn Hsu #define NAU8810_PLLK1_SFT 18 221b6970b48SJohn Hsu #define NAU8810_PLLK1_MASK 0x3F 222b6970b48SJohn Hsu 223b6970b48SJohn Hsu /* NAU8810_REG_PLLK2 (0x26) */ 224b6970b48SJohn Hsu #define NAU8810_PLLK2_SFT 9 225b6970b48SJohn Hsu #define NAU8810_PLLK2_MASK 0x1FF 226b6970b48SJohn Hsu 227b6970b48SJohn Hsu /* NAU8810_REG_PLLK3 (0x27) */ 228b6970b48SJohn Hsu #define NAU8810_PLLK3_MASK 0x1FF 229b6970b48SJohn Hsu 230b6970b48SJohn Hsu /* NAU8810_REG_INPUT_SIGNAL (0x2C) */ 231b6970b48SJohn Hsu #define NAU8810_PMICPGA_SFT 0 232*77be181eSSeven Lee #define NAU8810_PMICPGA_EN (0x1 << NAU8810_PMICPGA_SFT) 233b6970b48SJohn Hsu #define NAU8810_NMICPGA_SFT 1 234*77be181eSSeven Lee #define NAU8810_NMICPGA_EN (0x1 << NAU8810_NMICPGA_SFT) 235*77be181eSSeven Lee #define NAU8810_AUXPGA_SFT 2 236b6970b48SJohn Hsu 237b6970b48SJohn Hsu /* NAU8810_REG_PGAGAIN (0x2D) */ 238b6970b48SJohn Hsu #define NAU8810_PGAGAIN_SFT 0 239b6970b48SJohn Hsu #define NAU8810_PGAMT_SFT 6 240b6970b48SJohn Hsu #define NAU8810_PGAZC_SFT 7 241b6970b48SJohn Hsu 242b6970b48SJohn Hsu /* NAU8810_REG_ADCBOOST (0x2F) */ 243*77be181eSSeven Lee #define NAU8810_AUXBSTGAIN_SFT 0 244b6970b48SJohn Hsu #define NAU8810_PMICBSTGAIN_SFT 4 245*77be181eSSeven Lee #define NAU8810_PMICBSTGAIN_MASK (0x7 << NAU8810_PMICBSTGAIN_SFT) 246b6970b48SJohn Hsu #define NAU8810_PGABST_SFT 8 247b6970b48SJohn Hsu 248b6970b48SJohn Hsu /* NAU8810_REG_SPKMIX (0x32) */ 249b6970b48SJohn Hsu #define NAU8810_DACSPK_SFT 0 250b6970b48SJohn Hsu #define NAU8810_BYPSPK_SFT 1 251*77be181eSSeven Lee #define NAU8810_AUXSPK_SFT 5 252b6970b48SJohn Hsu 253b6970b48SJohn Hsu /* NAU8810_REG_SPKGAIN (0x36) */ 254b6970b48SJohn Hsu #define NAU8810_SPKGAIN_SFT 0 255b6970b48SJohn Hsu #define NAU8810_SPKMT_SFT 6 256b6970b48SJohn Hsu #define NAU8810_SPKZC_SFT 7 257b6970b48SJohn Hsu 258b6970b48SJohn Hsu /* NAU8810_REG_MONOMIX (0x38) */ 259b6970b48SJohn Hsu #define NAU8810_DACMOUT_SFT 0 260b6970b48SJohn Hsu #define NAU8810_BYPMOUT_SFT 1 261*77be181eSSeven Lee #define NAU8810_AUXMOUT_SFT 2 262b6970b48SJohn Hsu #define NAU8810_MOUTMXMT_SFT 6 263b6970b48SJohn Hsu 264b6970b48SJohn Hsu 265b6970b48SJohn Hsu /* System Clock Source */ 266b6970b48SJohn Hsu enum { 267b6970b48SJohn Hsu NAU8810_SCLK_MCLK, 268b6970b48SJohn Hsu NAU8810_SCLK_PLL, 269b6970b48SJohn Hsu }; 270b6970b48SJohn Hsu 271b6970b48SJohn Hsu struct nau8810_pll { 272b6970b48SJohn Hsu int pre_factor; 273b6970b48SJohn Hsu int mclk_scaler; 274b6970b48SJohn Hsu int pll_frac; 275b6970b48SJohn Hsu int pll_int; 276b6970b48SJohn Hsu }; 277b6970b48SJohn Hsu 278b6970b48SJohn Hsu struct nau8810 { 279b6970b48SJohn Hsu struct device *dev; 280b6970b48SJohn Hsu struct regmap *regmap; 281b6970b48SJohn Hsu struct nau8810_pll pll; 282b6970b48SJohn Hsu int sysclk; 283b6970b48SJohn Hsu int clk_id; 284b6970b48SJohn Hsu }; 285b6970b48SJohn Hsu 286b6970b48SJohn Hsu #endif 287